1 This file is a partial list of people who have contributed to the LLVM
2 project. If you have contributed a patch or made some other contribution to
3 LLVM, please submit a patch to this file to add yourself, and it will be
6 The list is sorted by surname and formatted to allow easy grepping and
7 beautification by scripts. The fields are: name (N), email (E), web-address
8 (W), PGP key ID and fingerprint (P), description (D), and snail-mail address
14 W: http://www.cs.uiuc.edu/~vadve/
15 D: The Sparc64 backend, provider of much wisdom, and motivator for LLVM
19 D: LCSSA pass and related LoopUnswitch work
20 D: GVNPRE pass, TargetData refactoring, random improvements
23 D: MingW Win32 API portability layer
26 E: natebegeman@mac.com
27 D: PowerPC backend developer
28 D: Target-independent code generator and analysis improvements
31 E: dberlin@dberlin.org
32 D: ET-Forest implementation.
37 D: General bug fixing/fit & finish, mostly in Clang
40 E: neil@daikokuya.co.uk
41 D: APFloat implementation.
44 E: brukman+llvm@uiuc.edu
45 W: http://misha.brukman.net
46 D: Portions of X86 and Sparc JIT compilers, PowerPC backend
47 D: Incremental bitcode loader
51 D: The `mem2reg' pass - promotes values stored in memory to registers
54 E: bcahoon@codeaurora.org
55 D: Loop unrolling with run-time trip counts.
58 E: chandlerc@gmail.com
59 D: LinkTimeOptimizer for Linux, via binutils integration, and C API
63 D: Fixes to the Reassociation pass, various improvement patches
66 E: evan.cheng@apple.com
67 D: ARM and X86 backends
68 D: Instruction scheduler improvements
69 D: Register allocator improvements
70 D: Loop optimizer improvements
71 D: Target-independent code generator improvements
73 N: Dan Villiom Podlaski Christiansen
77 D: LLVM Makefile improvements
78 D: Clang diagnostic & driver tweaks
82 E: jeffc@jolt-lang.org
83 W: http://jolt-lang.org
84 D: Native Win32 API portability layer
88 D: Original Autoconf support, documentation improvements, bug fixes
91 E: adasgupt@codeaurora.org
92 D: Deterministic finite automaton based infrastructure for VLIW packetization
95 E: stefanus.dutoit@rapidmind.com
96 D: Bug fixes and minor improvements
98 N: Rafael Avila de Espindola
99 E: rafael.espindola@gmail.com
103 E: alkis@evlogimenos.com
104 D: Linear scan register allocator, many codegen improvements, Java frontend
108 D: Basic-block autovectorization, PowerPC backend improvements
111 E: pizza@parseerror.com
112 D: Miscellaneous bug fixes
116 W: http://www.students.uiuc.edu/~gaeke/
117 D: Portions of X86 static and JIT compilers; initial SparcV8 backend
118 D: Dynamic trace optimizer
119 D: FreeBSD/X86 compatibility fixes, the llvm-nm tool
122 E: nicolas.geoffray@lip6.fr
123 W: http://www-src.lip6.fr/homepages/Nicolas.Geoffray/
124 D: PPC backend fixes for Linux
127 D: Portions of the PowerPC backend
130 E: saemghani@gmail.com
131 D: Callgraph class cleanups
133 N: Mikhail Glushenkov
134 E: foldr@codedgers.com
139 D: Miscellaneous bug fixes
142 E: david@goodwinz.net
143 D: Thumb-2 code generator
146 E: greened@obbligato.org
147 D: Miscellaneous bug fixes
148 D: Register allocation refactoring
152 D: Improvements for space efficiency
155 E: grosbach@apple.com
156 D: SjLj exception handling support
157 D: General fixes and improvements for the ARM back-end
159 D: ARM integrated assembler and assembly parser
163 D: PBQP-based register allocator
166 E: gordonhenriksen@mac.com
167 D: Pluggable GC support
171 N: Raul Fernandes Herbster
172 E: raul@dsc.ufcg.edu.br
173 D: JIT support for ARM
176 E: arathorn@fastwebnet.it
177 D: Visual C++ compatibility fixes
180 E: patjenk@wam.umd.edu
185 D: ARM constant islands improvements
186 D: Tail merging improvements
187 D: Rewrite X87 back end
188 D: Use APFloat for floating point constants widely throughout compiler
189 D: Implement X87 long double
192 E: kungfoomaster@nondot.org
193 D: Support for packed types
197 D: Author of LLVM Ada bindings
200 W: http://randomhacks.net/
201 D: llvm-config script
203 N: Anton Korobeynikov
205 D: Mingw32 fixes, cross-compiling support, stdcall/fastcall calling conv.
206 D: x86/linux PIC codegen, aliases, regparm/visibility attributes
207 D: Switch lowering refactoring
211 D: Author of the original C backend
214 E: benny.kra@gmail.com
215 D: Miscellaneous bug fixes
218 E: sundeepk@codeaurora.org
219 D: Implemented DFA-based target independent VLIW packetizer
222 E: christopher.lamb@gmail.com
223 D: aligned load/store support, parts of noalias and restrict support
224 D: vreg subreg infrastructure, X86 codegen improvements based on subregs
229 D: Improvements to the PPC backend, instruction scheduling
230 D: Debug and Dwarf implementation
231 D: Auto upgrade mangler
232 D: llvm-gcc4 svn wrangler
236 W: http://nondot.org/~sabre/
237 D: Primary architect of LLVM
239 N: Tanya Lattner (Tanya Brethour)
241 W: http://nondot.org/~tonic/
242 D: The initial llvm-ar tool, converted regression testsuite to dejagnu
243 D: Modulo scheduling in the SparcV9 backend
244 D: Release manager (1.7+)
247 E: alenhar2@cs.uiuc.edu
248 W: http://www.lenharth.org/~andrewl/
250 D: Sampling based profiling
254 D: PredicateSimplifier pass
256 N: Tony Linthicum, et. al.
257 E: tlinth@codeaurora.org
258 D: Backend for Qualcomm's Hexagon VLIW processor.
260 N: Bruno Cardoso Lopes
261 E: bruno.cardoso@gmail.com
262 W: http://www.brunocardoso.org
266 E: duraid@octopus.com.au
267 W: http://kinoko.c.u-tokyo.ac.jp/~duraid/
268 D: IA64 backend, BigBlock register allocator
271 E: rjmccall@apple.com
272 D: Clang semantic analysis and IR generation
275 E: michael.mccracken@gmail.com
276 D: Line number support for llvmgcc
278 N: Vladimir Merzliakov
280 D: Test suite fixes for FreeBSD
284 D: Added STI Cell SPU backend.
288 D: Support for implicit TLS model used with MS VC runtime
291 E: geek4civic@gmail.com
292 E: chapuni@hf.rim.or.jp
293 D: Cygwin and MinGW support.
297 N: Edward O'Callaghan
298 E: eocallaghan@auroraux.org
299 W: http://www.auroraux.org
300 D: Add Clang support with various other improvements to utils/NewNightlyTest.pl
301 D: Fix and maintain Solaris & AuroraUX support for llvm, various build warnings
302 D: and error clean ups.
306 D: Visual C++ compatibility fixes
308 N: Jakob Stoklund Olesen
310 D: Machine code verifier
312 D: Fast register allocator
313 D: Greedy register allocator
321 D: LTO tool, PassManager rewrite, Loop Pass Manager, Loop Rotate
322 D: GCC PCH Integration (llvm-gcc), llvm-gcc improvements
323 D: Optimizer improvements, Loop Index Split
326 E: deeppatel1987@gmail.com
327 D: ARM calling conventions rewrite, hard float support
330 E: peckw@wesleypeck.com
331 W: http://wesleypeck.com/
332 D: MicroBlaze backend
335 E: pichet2000@gmail.com
339 W: http://vladimir_prus.blogspot.com
341 D: Made inst_iterator behave like a proper iterator, LowerConstantExprs pass
345 D: Cmake dependency chain and various bug fixes
348 E: mcrosier@apple.com
349 D: ARM fast-isel improvements
350 D: Performance monitoring
353 E: nadav.rotem@intel.com
354 D: Vector code generation improvements.
357 E: roman@codedgers.com
362 D: Ada support in llvm-gcc
364 D: Exception handling improvements
365 D: Type legalizer rewrite
369 D: Graph coloring register allocator for the Sparc64 backend
371 N: Arnold Schwaighofer
372 E: arnold.schwaighofer@gmail.com
373 D: Tail call optimization for the x86 backend
377 D: Miscellaneous bug fixes
380 E: ashukla@cs.uiuc.edu
383 N: Michael J. Spencer
384 E: bigcheesegs@gmail.com
385 D: Shepherding Windows COFF support into MC.
386 D: Lots of Windows stuff.
389 E: rspencer@reidspencer.com
390 W: http://reidspencer.com/
391 D: Lots of stuff, see: http://wiki.llvm.org/index.php/User:Reid
394 E: edwintorok@gmail.com
395 D: Miscellaneous bug fixes
399 D: C++ bugs filed, and C++ front-end bug fixes.
401 N: Lauro Ramos Venancio
402 E: lauro.venancio@indt.org.br
403 D: ARM backend improvements
404 D: Thread Local Storage implementation
407 E: wendling@apple.com
408 D: Exception handling
412 E: bob.wilson@acm.org
413 D: Advanced SIMD (NEON) support in the ARM backend