4 select ARCH_HAVE_CUSTOM_GPIO_H
6 select HAVE_DMA_API_DEBUG
7 select HAVE_IDE if PCI || ISA || PCMCIA
9 select HAVE_DMA_CONTIGUOUS if MMU
12 select SYS_SUPPORTS_APM_EMULATION
13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
18 select HAVE_ARCH_TRACEHOOK
19 select HAVE_KPROBES if !XIP_KERNEL
20 select HAVE_KRETPROBES if (HAVE_KPROBES)
21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
26 select HAVE_GENERIC_DMA_COHERENT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
29 select HAVE_KERNEL_LZMA
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
34 select HAVE_REGS_AND_STACK_ACCESS_API
35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36 select HAVE_C_RECORDMCOUNT
37 select HAVE_GENERIC_HARDIRQS
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
40 select GENERIC_IRQ_SHOW
41 select ARCH_WANT_IPC_PARSE_VERSION
42 select HARDIRQS_SW_RESEND
43 select CPU_PM if (SUSPEND || CPU_IDLE)
44 select GENERIC_PCI_IOMAP
46 select GENERIC_SMP_IDLE_THREAD
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
53 The ARM series is a line of low-power-consumption RISC chip designs
54 licensed by ARM Ltd and targeted at embedded applications and
55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
56 manufactured, but legacy ARM-based PC hardware remains popular in
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
60 config ARM_HAS_SG_CHAIN
63 config NEED_SG_DMA_LENGTH
66 config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
77 config SYS_SUPPORTS_APM_EMULATION
85 select GENERIC_ALLOCATOR
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
104 Say Y here if you are building a kernel for an EISA-based machine.
111 config STACKTRACE_SUPPORT
115 config HAVE_LATENCYTOP_SUPPORT
120 config LOCKDEP_SUPPORT
124 config TRACE_IRQFLAGS_SUPPORT
128 config RWSEM_GENERIC_SPINLOCK
132 config RWSEM_XCHGADD_ALGORITHM
135 config ARCH_HAS_ILOG2_U32
138 config ARCH_HAS_ILOG2_U64
141 config ARCH_HAS_CPUFREQ
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
148 config GENERIC_HWEIGHT
152 config GENERIC_CALIBRATE_DELAY
156 config ARCH_MAY_HAVE_PC_FDC
162 config NEED_DMA_MAP_STATE
165 config ARCH_HAS_DMA_SET_COHERENT_MASK
168 config GENERIC_ISA_DMA
174 config NEED_RET_TO_USER
182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
186 The base address of exception vectors.
188 config ARM_PATCH_PHYS_VIRT
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
191 depends on !XIP_KERNEL && MMU
192 depends on !ARCH_REALVIEW || !SPARSEMEM
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
198 This can only be used with non-XIP MMU kernels where the base
199 of physical memory is at a 16MB boundary.
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
205 config NEED_MACH_IO_H
208 Select this when mach/io.h is required to provide special
209 definitions for this platform. The need for mach/io.h should
210 be avoided when possible.
212 config NEED_MACH_MEMORY_H
215 Select this when mach/memory.h is required to provide special
216 definitions for this platform. The need for mach/memory.h should
217 be avoided when possible.
220 hex "Physical address of main memory" if MMU
221 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
222 default DRAM_BASE if !MMU
224 Please provide the physical address corresponding to the
225 location of main memory in your system.
231 source "init/Kconfig"
233 source "kernel/Kconfig.freezer"
238 bool "MMU-based Paged Memory Management Support"
241 Select if you want MMU-based virtualised addressing space
242 support by paged memory management. If unsure, say 'Y'.
245 # The "ARM system type" choice list is ordered alphabetically by option
246 # text. Please add new entries in the option alphabetic order.
249 prompt "ARM system type"
250 default ARCH_VERSATILE
253 bool "Altera SOCFPGA family"
254 select ARCH_WANT_OPTIONAL_GPIOLIB
262 select DW_APB_TIMER_OF
263 select GENERIC_CLOCKEVENTS
264 select GPIO_PL061 if GPIOLIB
269 This enables support for Altera SOCFPGA Cyclone V platform
271 config ARCH_INTEGRATOR
272 bool "ARM Ltd. Integrator family"
274 select ARCH_HAS_CPUFREQ
279 select GENERIC_CLOCKEVENTS
280 select PLAT_VERSATILE
281 select PLAT_VERSATILE_FPGA_IRQ
282 select NEED_MACH_IO_H
283 select NEED_MACH_MEMORY_H
285 select MULTI_IRQ_HANDLER
287 Support for ARM's Integrator platform.
290 bool "ARM Ltd. RealView family"
293 select HAVE_MACH_CLKDEV
295 select GENERIC_CLOCKEVENTS
296 select ARCH_WANT_OPTIONAL_GPIOLIB
297 select PLAT_VERSATILE
298 select PLAT_VERSATILE_CLOCK
299 select PLAT_VERSATILE_CLCD
300 select ARM_TIMER_SP804
301 select GPIO_PL061 if GPIOLIB
302 select NEED_MACH_MEMORY_H
304 This enables support for ARM Ltd RealView boards.
306 config ARCH_VERSATILE
307 bool "ARM Ltd. Versatile family"
311 select HAVE_MACH_CLKDEV
313 select GENERIC_CLOCKEVENTS
314 select ARCH_WANT_OPTIONAL_GPIOLIB
315 select NEED_MACH_IO_H if PCI
316 select PLAT_VERSATILE
317 select PLAT_VERSATILE_CLOCK
318 select PLAT_VERSATILE_CLCD
319 select PLAT_VERSATILE_FPGA_IRQ
320 select ARM_TIMER_SP804
322 This enables support for ARM Ltd Versatile board.
325 bool "ARM Ltd. Versatile Express family"
326 select ARCH_WANT_OPTIONAL_GPIOLIB
328 select ARM_TIMER_SP804
331 select GENERIC_CLOCKEVENTS
333 select HAVE_PATA_PLATFORM
336 select PLAT_VERSATILE
337 select PLAT_VERSATILE_CLCD
338 select REGULATOR_FIXED_VOLTAGE if REGULATOR
340 This enables support for the ARM Ltd Versatile Express boards.
344 select ARCH_REQUIRE_GPIOLIB
348 select NEED_MACH_IO_H if PCCARD
350 This enables support for systems based on Atmel
351 AT91RM9200 and AT91SAM9* processors.
354 bool "Broadcom BCMRING"
358 select ARM_TIMER_SP804
360 select GENERIC_CLOCKEVENTS
361 select ARCH_WANT_OPTIONAL_GPIOLIB
363 Support for Broadcom's BCMRing platform.
366 bool "Calxeda Highbank-based"
367 select ARCH_WANT_OPTIONAL_GPIOLIB
370 select ARM_TIMER_SP804
375 select GENERIC_CLOCKEVENTS
381 Support for the Calxeda Highbank SoC based boards.
384 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
386 select ARCH_USES_GETTIMEOFFSET
387 select NEED_MACH_MEMORY_H
389 Support for Cirrus Logic 711x/721x/731x based boards.
392 bool "Cavium Networks CNS3XXX family"
394 select GENERIC_CLOCKEVENTS
396 select MIGHT_HAVE_CACHE_L2X0
397 select MIGHT_HAVE_PCI
398 select PCI_DOMAINS if PCI
400 Support for Cavium Networks CNS3XXX platform.
403 bool "Cortina Systems Gemini"
405 select ARCH_REQUIRE_GPIOLIB
406 select ARCH_USES_GETTIMEOFFSET
408 Support for the Cortina Systems Gemini family SoCs
411 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
414 select ARCH_REQUIRE_GPIOLIB
415 select GENERIC_CLOCKEVENTS
417 select GENERIC_IRQ_CHIP
418 select MIGHT_HAVE_CACHE_L2X0
424 Support for CSR SiRFSoC ARM Cortex A9 Platform
431 select ARCH_USES_GETTIMEOFFSET
432 select NEED_MACH_IO_H
433 select NEED_MACH_MEMORY_H
435 This is an evaluation board for the StrongARM processor available
436 from Digital. It has limited hardware on-board, including an
437 Ethernet interface, two PCMCIA sockets, two serial ports and a
446 select ARCH_REQUIRE_GPIOLIB
447 select ARCH_HAS_HOLES_MEMORYMODEL
448 select ARCH_USES_GETTIMEOFFSET
449 select NEED_MACH_MEMORY_H
451 This enables support for the Cirrus EP93xx series of CPUs.
453 config ARCH_FOOTBRIDGE
457 select GENERIC_CLOCKEVENTS
459 select NEED_MACH_IO_H
460 select NEED_MACH_MEMORY_H
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
466 bool "Freescale MXC/iMX-based"
467 select GENERIC_CLOCKEVENTS
468 select ARCH_REQUIRE_GPIOLIB
471 select GENERIC_IRQ_CHIP
472 select MULTI_IRQ_HANDLER
476 Support for Freescale MXC/iMX-based family of processors
479 bool "Freescale MXS-based"
480 select GENERIC_CLOCKEVENTS
481 select ARCH_REQUIRE_GPIOLIB
485 select HAVE_CLK_PREPARE
489 Support for Freescale MXS-based family of processors
492 bool "Hilscher NetX based"
496 select GENERIC_CLOCKEVENTS
498 This enables support for systems based on the Hilscher NetX Soc
501 bool "Hynix HMS720x-based"
504 select ARCH_USES_GETTIMEOFFSET
506 This enables support for systems based on the Hynix HMS720x
514 select ARCH_SUPPORTS_MSI
516 select NEED_MACH_IO_H
517 select NEED_MACH_MEMORY_H
518 select NEED_RET_TO_USER
520 Support for Intel's IOP13XX (XScale) family of processors.
526 select NEED_MACH_IO_H
527 select NEED_RET_TO_USER
530 select ARCH_REQUIRE_GPIOLIB
532 Support for Intel's 80219 and IOP32X (XScale) family of
539 select NEED_MACH_IO_H
540 select NEED_RET_TO_USER
543 select ARCH_REQUIRE_GPIOLIB
545 Support for Intel's IOP33X (XScale) family of processors.
550 select ARCH_HAS_DMA_SET_COHERENT_MASK
553 select ARCH_REQUIRE_GPIOLIB
554 select GENERIC_CLOCKEVENTS
555 select MIGHT_HAVE_PCI
556 select NEED_MACH_IO_H
557 select DMABOUNCE if PCI
559 Support for Intel's IXP4XX (XScale) family of processors.
562 bool "Marvell SOCs with Device Tree support"
563 select GENERIC_CLOCKEVENTS
564 select MULTI_IRQ_HANDLER
567 select GENERIC_IRQ_CHIP
571 Support for the Marvell SoC Family with device tree support
577 select ARCH_REQUIRE_GPIOLIB
578 select GENERIC_CLOCKEVENTS
579 select NEED_MACH_IO_H
582 Support for the Marvell Dove SoC 88AP510
585 bool "Marvell Kirkwood"
588 select ARCH_REQUIRE_GPIOLIB
589 select GENERIC_CLOCKEVENTS
590 select NEED_MACH_IO_H
593 Support for the following Marvell Kirkwood series SoCs:
594 88F6180, 88F6192 and 88F6281.
600 select ARCH_REQUIRE_GPIOLIB
603 select USB_ARCH_HAS_OHCI
605 select GENERIC_CLOCKEVENTS
609 Support for the NXP LPC32XX family of processors
612 bool "Marvell MV78xx0"
615 select ARCH_REQUIRE_GPIOLIB
616 select GENERIC_CLOCKEVENTS
617 select NEED_MACH_IO_H
620 Support for the following Marvell MV78xx0 series SoCs:
628 select ARCH_REQUIRE_GPIOLIB
629 select GENERIC_CLOCKEVENTS
630 select NEED_MACH_IO_H
633 Support for the following Marvell Orion 5x series SoCs:
634 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
635 Orion-2 (5281), Orion-1-90 (6183).
638 bool "Marvell PXA168/910/MMP2"
640 select ARCH_REQUIRE_GPIOLIB
642 select GENERIC_CLOCKEVENTS
647 select GENERIC_ALLOCATOR
649 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
652 bool "Micrel/Kendin KS8695"
654 select ARCH_REQUIRE_GPIOLIB
655 select ARCH_USES_GETTIMEOFFSET
656 select NEED_MACH_MEMORY_H
658 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
659 System-on-Chip devices.
662 bool "Nuvoton W90X900 CPU"
664 select ARCH_REQUIRE_GPIOLIB
667 select GENERIC_CLOCKEVENTS
669 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
670 At present, the w90x900 has been renamed nuc900, regarding
671 the ARM series product line, you can login the following
672 link address to know more.
674 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
675 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
681 select GENERIC_CLOCKEVENTS
685 select MIGHT_HAVE_CACHE_L2X0
686 select NEED_MACH_IO_H if PCI
687 select ARCH_HAS_CPUFREQ
690 This enables support for NVIDIA Tegra based systems (Tegra APX,
691 Tegra 6xx and Tegra 2 series).
693 config ARCH_PICOXCELL
694 bool "Picochip picoXcell"
695 select ARCH_REQUIRE_GPIOLIB
696 select ARM_PATCH_PHYS_VIRT
700 select DW_APB_TIMER_OF
701 select GENERIC_CLOCKEVENTS
708 This enables support for systems based on the Picochip picoXcell
709 family of Femtocell devices. The picoxcell support requires device tree
713 bool "Philips Nexperia PNX4008 Mobile"
716 select ARCH_USES_GETTIMEOFFSET
718 This enables support for Philips PNX4008 mobile platform.
721 bool "PXA2xx/PXA3xx-based"
724 select ARCH_HAS_CPUFREQ
727 select ARCH_REQUIRE_GPIOLIB
728 select GENERIC_CLOCKEVENTS
733 select MULTI_IRQ_HANDLER
734 select ARM_CPU_SUSPEND if PM
737 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
742 select GENERIC_CLOCKEVENTS
743 select ARCH_REQUIRE_GPIOLIB
746 Support for Qualcomm MSM/QSD based systems. This runs on the
747 apps processor of the MSM/QSD and depends on a shared memory
748 interface to the modem processor which runs the baseband
749 stack and controls some vital subsystems
750 (clock and power control, etc).
753 bool "Renesas SH-Mobile / R-Mobile"
756 select HAVE_MACH_CLKDEV
758 select GENERIC_CLOCKEVENTS
759 select MIGHT_HAVE_CACHE_L2X0
762 select MULTI_IRQ_HANDLER
763 select PM_GENERIC_DOMAINS if PM
764 select NEED_MACH_MEMORY_H
766 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
772 select ARCH_MAY_HAVE_PC_FDC
773 select HAVE_PATA_PLATFORM
776 select ARCH_SPARSEMEM_ENABLE
777 select ARCH_USES_GETTIMEOFFSET
779 select NEED_MACH_IO_H
780 select NEED_MACH_MEMORY_H
782 On the Acorn Risc-PC, Linux can support the internal IDE disk and
783 CD-ROM interface, serial and parallel port, and the floppy drive.
790 select ARCH_SPARSEMEM_ENABLE
792 select ARCH_HAS_CPUFREQ
794 select GENERIC_CLOCKEVENTS
796 select ARCH_REQUIRE_GPIOLIB
798 select NEED_MACH_MEMORY_H
801 Support for StrongARM 11x0 based boards.
804 bool "Samsung S3C24XX SoCs"
806 select ARCH_HAS_CPUFREQ
809 select ARCH_USES_GETTIMEOFFSET
810 select HAVE_S3C2410_I2C if I2C
811 select HAVE_S3C_RTC if RTC_CLASS
812 select HAVE_S3C2410_WATCHDOG if WATCHDOG
813 select NEED_MACH_IO_H
815 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
816 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
817 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
818 Samsung SMDK2410 development board (and derivatives).
821 bool "Samsung S3C64XX"
829 select ARCH_USES_GETTIMEOFFSET
830 select ARCH_HAS_CPUFREQ
831 select ARCH_REQUIRE_GPIOLIB
832 select SAMSUNG_CLKSRC
833 select SAMSUNG_IRQ_VIC_TIMER
834 select S3C_GPIO_TRACK
836 select USB_ARCH_HAS_OHCI
837 select SAMSUNG_GPIOLIB_4BIT
838 select HAVE_S3C2410_I2C if I2C
839 select HAVE_S3C2410_WATCHDOG if WATCHDOG
841 Samsung S3C64XX series based systems
844 bool "Samsung S5P6440 S5P6450"
850 select HAVE_S3C2410_WATCHDOG if WATCHDOG
851 select GENERIC_CLOCKEVENTS
852 select HAVE_S3C2410_I2C if I2C
853 select HAVE_S3C_RTC if RTC_CLASS
855 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
859 bool "Samsung S5PC100"
864 select ARCH_USES_GETTIMEOFFSET
865 select HAVE_S3C2410_I2C if I2C
866 select HAVE_S3C_RTC if RTC_CLASS
867 select HAVE_S3C2410_WATCHDOG if WATCHDOG
869 Samsung S5PC100 series based systems
872 bool "Samsung S5PV210/S5PC110"
874 select ARCH_SPARSEMEM_ENABLE
875 select ARCH_HAS_HOLES_MEMORYMODEL
880 select ARCH_HAS_CPUFREQ
881 select GENERIC_CLOCKEVENTS
882 select HAVE_S3C2410_I2C if I2C
883 select HAVE_S3C_RTC if RTC_CLASS
884 select HAVE_S3C2410_WATCHDOG if WATCHDOG
885 select NEED_MACH_MEMORY_H
887 Samsung S5PV210/S5PC110 series based systems
890 bool "SAMSUNG EXYNOS"
892 select ARCH_SPARSEMEM_ENABLE
893 select ARCH_HAS_HOLES_MEMORYMODEL
897 select ARCH_HAS_CPUFREQ
898 select GENERIC_CLOCKEVENTS
899 select HAVE_S3C_RTC if RTC_CLASS
900 select HAVE_S3C2410_I2C if I2C
901 select HAVE_S3C2410_WATCHDOG if WATCHDOG
902 select NEED_MACH_MEMORY_H
904 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
913 select ARCH_USES_GETTIMEOFFSET
914 select NEED_MACH_MEMORY_H
915 select NEED_MACH_IO_H
917 Support for the StrongARM based Digital DNARD machine, also known
918 as "Shark" (<http://www.shark-linux.de/shark.html>).
921 bool "ST-Ericsson U300 Series"
927 select ARM_PATCH_PHYS_VIRT
929 select GENERIC_CLOCKEVENTS
933 select ARCH_REQUIRE_GPIOLIB
935 Support for ST-Ericsson U300 series mobile platforms.
938 bool "ST-Ericsson U8500 Series"
942 select GENERIC_CLOCKEVENTS
944 select ARCH_REQUIRE_GPIOLIB
945 select ARCH_HAS_CPUFREQ
947 select MIGHT_HAVE_CACHE_L2X0
949 Support for ST-Ericsson's Ux500 architecture
952 bool "STMicroelectronics Nomadik"
957 select GENERIC_CLOCKEVENTS
959 select MIGHT_HAVE_CACHE_L2X0
960 select ARCH_REQUIRE_GPIOLIB
962 Support for the Nomadik platform by ST-Ericsson
966 select GENERIC_CLOCKEVENTS
967 select ARCH_REQUIRE_GPIOLIB
971 select GENERIC_ALLOCATOR
972 select GENERIC_IRQ_CHIP
973 select ARCH_HAS_HOLES_MEMORYMODEL
975 Support for TI's DaVinci platform.
981 select ARCH_REQUIRE_GPIOLIB
982 select ARCH_HAS_CPUFREQ
984 select GENERIC_CLOCKEVENTS
985 select ARCH_HAS_HOLES_MEMORYMODEL
987 Support for TI's OMAP platform (OMAP1/2/3/4).
992 select ARCH_REQUIRE_GPIOLIB
996 select GENERIC_CLOCKEVENTS
999 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1002 bool "VIA/WonderMedia 85xx"
1005 select ARCH_HAS_CPUFREQ
1006 select GENERIC_CLOCKEVENTS
1007 select ARCH_REQUIRE_GPIOLIB
1009 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1012 bool "Xilinx Zynq ARM Cortex A9 Platform"
1014 select GENERIC_CLOCKEVENTS
1015 select CLKDEV_LOOKUP
1019 select MIGHT_HAVE_CACHE_L2X0
1022 Support for Xilinx Zynq ARM Cortex A9 Platform
1026 # This is sorted alphabetically by mach-* pathname. However, plat-*
1027 # Kconfigs may be included either alphabetically (according to the
1028 # plat- suffix) or along side the corresponding mach-* source.
1030 source "arch/arm/mach-mvebu/Kconfig"
1032 source "arch/arm/mach-at91/Kconfig"
1034 source "arch/arm/mach-bcmring/Kconfig"
1036 source "arch/arm/mach-clps711x/Kconfig"
1038 source "arch/arm/mach-cns3xxx/Kconfig"
1040 source "arch/arm/mach-davinci/Kconfig"
1042 source "arch/arm/mach-dove/Kconfig"
1044 source "arch/arm/mach-ep93xx/Kconfig"
1046 source "arch/arm/mach-footbridge/Kconfig"
1048 source "arch/arm/mach-gemini/Kconfig"
1050 source "arch/arm/mach-h720x/Kconfig"
1052 source "arch/arm/mach-integrator/Kconfig"
1054 source "arch/arm/mach-iop32x/Kconfig"
1056 source "arch/arm/mach-iop33x/Kconfig"
1058 source "arch/arm/mach-iop13xx/Kconfig"
1060 source "arch/arm/mach-ixp4xx/Kconfig"
1062 source "arch/arm/mach-kirkwood/Kconfig"
1064 source "arch/arm/mach-ks8695/Kconfig"
1066 source "arch/arm/mach-msm/Kconfig"
1068 source "arch/arm/mach-mv78xx0/Kconfig"
1070 source "arch/arm/plat-mxc/Kconfig"
1072 source "arch/arm/mach-mxs/Kconfig"
1074 source "arch/arm/mach-netx/Kconfig"
1076 source "arch/arm/mach-nomadik/Kconfig"
1077 source "arch/arm/plat-nomadik/Kconfig"
1079 source "arch/arm/plat-omap/Kconfig"
1081 source "arch/arm/mach-omap1/Kconfig"
1083 source "arch/arm/mach-omap2/Kconfig"
1085 source "arch/arm/mach-orion5x/Kconfig"
1087 source "arch/arm/mach-pxa/Kconfig"
1088 source "arch/arm/plat-pxa/Kconfig"
1090 source "arch/arm/mach-mmp/Kconfig"
1092 source "arch/arm/mach-realview/Kconfig"
1094 source "arch/arm/mach-sa1100/Kconfig"
1096 source "arch/arm/plat-samsung/Kconfig"
1097 source "arch/arm/plat-s3c24xx/Kconfig"
1099 source "arch/arm/plat-spear/Kconfig"
1101 source "arch/arm/mach-s3c24xx/Kconfig"
1103 source "arch/arm/mach-s3c2412/Kconfig"
1104 source "arch/arm/mach-s3c2440/Kconfig"
1108 source "arch/arm/mach-s3c64xx/Kconfig"
1111 source "arch/arm/mach-s5p64x0/Kconfig"
1113 source "arch/arm/mach-s5pc100/Kconfig"
1115 source "arch/arm/mach-s5pv210/Kconfig"
1117 source "arch/arm/mach-exynos/Kconfig"
1119 source "arch/arm/mach-shmobile/Kconfig"
1121 source "arch/arm/mach-tegra/Kconfig"
1123 source "arch/arm/mach-u300/Kconfig"
1125 source "arch/arm/mach-ux500/Kconfig"
1127 source "arch/arm/mach-versatile/Kconfig"
1129 source "arch/arm/mach-vexpress/Kconfig"
1130 source "arch/arm/plat-versatile/Kconfig"
1132 source "arch/arm/mach-vt8500/Kconfig"
1134 source "arch/arm/mach-w90x900/Kconfig"
1136 # Definitions to make life easier
1142 select GENERIC_CLOCKEVENTS
1147 select GENERIC_IRQ_CHIP
1154 config PLAT_VERSATILE
1157 config ARM_TIMER_SP804
1160 select HAVE_SCHED_CLOCK
1162 source arch/arm/mm/Kconfig
1166 default 16 if ARCH_EP93XX
1170 bool "Enable iWMMXt support"
1171 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1172 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1174 Enable support for iWMMXt context switching at run time if
1175 running on a CPU that supports it.
1179 depends on CPU_XSCALE
1183 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
1184 (!ARCH_OMAP3 || OMAP3_EMU)
1188 config MULTI_IRQ_HANDLER
1191 Allow each machine to specify it's own IRQ handler at run time.
1194 source "arch/arm/Kconfig-nommu"
1197 config ARM_ERRATA_326103
1198 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1201 Executing a SWP instruction to read-only memory does not set bit 11
1202 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1203 treat the access as a read, preventing a COW from occurring and
1204 causing the faulting task to livelock.
1206 config ARM_ERRATA_411920
1207 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1208 depends on CPU_V6 || CPU_V6K
1210 Invalidation of the Instruction Cache operation can
1211 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1212 It does not affect the MPCore. This option enables the ARM Ltd.
1213 recommended workaround.
1215 config ARM_ERRATA_430973
1216 bool "ARM errata: Stale prediction on replaced interworking branch"
1219 This option enables the workaround for the 430973 Cortex-A8
1220 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1221 interworking branch is replaced with another code sequence at the
1222 same virtual address, whether due to self-modifying code or virtual
1223 to physical address re-mapping, Cortex-A8 does not recover from the
1224 stale interworking branch prediction. This results in Cortex-A8
1225 executing the new code sequence in the incorrect ARM or Thumb state.
1226 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1227 and also flushes the branch target cache at every context switch.
1228 Note that setting specific bits in the ACTLR register may not be
1229 available in non-secure mode.
1231 config ARM_ERRATA_458693
1232 bool "ARM errata: Processor deadlock when a false hazard is created"
1235 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1236 erratum. For very specific sequences of memory operations, it is
1237 possible for a hazard condition intended for a cache line to instead
1238 be incorrectly associated with a different cache line. This false
1239 hazard might then cause a processor deadlock. The workaround enables
1240 the L1 caching of the NEON accesses and disables the PLD instruction
1241 in the ACTLR register. Note that setting specific bits in the ACTLR
1242 register may not be available in non-secure mode.
1244 config ARM_ERRATA_460075
1245 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1248 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1249 erratum. Any asynchronous access to the L2 cache may encounter a
1250 situation in which recent store transactions to the L2 cache are lost
1251 and overwritten with stale memory contents from external memory. The
1252 workaround disables the write-allocate mode for the L2 cache via the
1253 ACTLR register. Note that setting specific bits in the ACTLR register
1254 may not be available in non-secure mode.
1256 config ARM_ERRATA_742230
1257 bool "ARM errata: DMB operation may be faulty"
1258 depends on CPU_V7 && SMP
1260 This option enables the workaround for the 742230 Cortex-A9
1261 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1262 between two write operations may not ensure the correct visibility
1263 ordering of the two writes. This workaround sets a specific bit in
1264 the diagnostic register of the Cortex-A9 which causes the DMB
1265 instruction to behave as a DSB, ensuring the correct behaviour of
1268 config ARM_ERRATA_742231
1269 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1270 depends on CPU_V7 && SMP
1272 This option enables the workaround for the 742231 Cortex-A9
1273 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1274 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1275 accessing some data located in the same cache line, may get corrupted
1276 data due to bad handling of the address hazard when the line gets
1277 replaced from one of the CPUs at the same time as another CPU is
1278 accessing it. This workaround sets specific bits in the diagnostic
1279 register of the Cortex-A9 which reduces the linefill issuing
1280 capabilities of the processor.
1282 config PL310_ERRATA_588369
1283 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1284 depends on CACHE_L2X0
1286 The PL310 L2 cache controller implements three types of Clean &
1287 Invalidate maintenance operations: by Physical Address
1288 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1289 They are architecturally defined to behave as the execution of a
1290 clean operation followed immediately by an invalidate operation,
1291 both performing to the same memory location. This functionality
1292 is not correctly implemented in PL310 as clean lines are not
1293 invalidated as a result of these operations.
1295 config ARM_ERRATA_720789
1296 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1299 This option enables the workaround for the 720789 Cortex-A9 (prior to
1300 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1301 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1302 As a consequence of this erratum, some TLB entries which should be
1303 invalidated are not, resulting in an incoherency in the system page
1304 tables. The workaround changes the TLB flushing routines to invalidate
1305 entries regardless of the ASID.
1307 config PL310_ERRATA_727915
1308 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1309 depends on CACHE_L2X0
1311 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1312 operation (offset 0x7FC). This operation runs in background so that
1313 PL310 can handle normal accesses while it is in progress. Under very
1314 rare circumstances, due to this erratum, write data can be lost when
1315 PL310 treats a cacheable write transaction during a Clean &
1316 Invalidate by Way operation.
1318 config ARM_ERRATA_743622
1319 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1322 This option enables the workaround for the 743622 Cortex-A9
1323 (r2p*) erratum. Under very rare conditions, a faulty
1324 optimisation in the Cortex-A9 Store Buffer may lead to data
1325 corruption. This workaround sets a specific bit in the diagnostic
1326 register of the Cortex-A9 which disables the Store Buffer
1327 optimisation, preventing the defect from occurring. This has no
1328 visible impact on the overall performance or power consumption of the
1331 config ARM_ERRATA_751472
1332 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1335 This option enables the workaround for the 751472 Cortex-A9 (prior
1336 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1337 completion of a following broadcasted operation if the second
1338 operation is received by a CPU before the ICIALLUIS has completed,
1339 potentially leading to corrupted entries in the cache or TLB.
1341 config PL310_ERRATA_753970
1342 bool "PL310 errata: cache sync operation may be faulty"
1343 depends on CACHE_PL310
1345 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1347 Under some condition the effect of cache sync operation on
1348 the store buffer still remains when the operation completes.
1349 This means that the store buffer is always asked to drain and
1350 this prevents it from merging any further writes. The workaround
1351 is to replace the normal offset of cache sync operation (0x730)
1352 by another offset targeting an unmapped PL310 register 0x740.
1353 This has the same effect as the cache sync operation: store buffer
1354 drain and waiting for all buffers empty.
1356 config ARM_ERRATA_754322
1357 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1360 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1361 r3p*) erratum. A speculative memory access may cause a page table walk
1362 which starts prior to an ASID switch but completes afterwards. This
1363 can populate the micro-TLB with a stale entry which may be hit with
1364 the new ASID. This workaround places two dsb instructions in the mm
1365 switching code so that no page table walks can cross the ASID switch.
1367 config ARM_ERRATA_754327
1368 bool "ARM errata: no automatic Store Buffer drain"
1369 depends on CPU_V7 && SMP
1371 This option enables the workaround for the 754327 Cortex-A9 (prior to
1372 r2p0) erratum. The Store Buffer does not have any automatic draining
1373 mechanism and therefore a livelock may occur if an external agent
1374 continuously polls a memory location waiting to observe an update.
1375 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1376 written polling loops from denying visibility of updates to memory.
1378 config ARM_ERRATA_364296
1379 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1380 depends on CPU_V6 && !SMP
1382 This options enables the workaround for the 364296 ARM1136
1383 r0p2 erratum (possible cache data corruption with
1384 hit-under-miss enabled). It sets the undocumented bit 31 in
1385 the auxiliary control register and the FI bit in the control
1386 register, thus disabling hit-under-miss without putting the
1387 processor into full low interrupt latency mode. ARM11MPCore
1390 config ARM_ERRATA_764369
1391 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1392 depends on CPU_V7 && SMP
1394 This option enables the workaround for erratum 764369
1395 affecting Cortex-A9 MPCore with two or more processors (all
1396 current revisions). Under certain timing circumstances, a data
1397 cache line maintenance operation by MVA targeting an Inner
1398 Shareable memory region may fail to proceed up to either the
1399 Point of Coherency or to the Point of Unification of the
1400 system. This workaround adds a DSB instruction before the
1401 relevant cache maintenance functions and sets a specific bit
1402 in the diagnostic control register of the SCU.
1404 config PL310_ERRATA_769419
1405 bool "PL310 errata: no automatic Store Buffer drain"
1406 depends on CACHE_L2X0
1408 On revisions of the PL310 prior to r3p2, the Store Buffer does
1409 not automatically drain. This can cause normal, non-cacheable
1410 writes to be retained when the memory system is idle, leading
1411 to suboptimal I/O performance for drivers using coherent DMA.
1412 This option adds a write barrier to the cpu_idle loop so that,
1413 on systems with an outer cache, the store buffer is drained
1418 source "arch/arm/common/Kconfig"
1428 Find out whether you have ISA slots on your motherboard. ISA is the
1429 name of a bus system, i.e. the way the CPU talks to the other stuff
1430 inside your box. Other bus systems are PCI, EISA, MicroChannel
1431 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1432 newer boards don't support it. If you have ISA, say Y, otherwise N.
1434 # Select ISA DMA controller support
1439 # Select ISA DMA interface
1444 bool "PCI support" if MIGHT_HAVE_PCI
1446 Find out whether you have a PCI motherboard. PCI is the name of a
1447 bus system, i.e. the way the CPU talks to the other stuff inside
1448 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1449 VESA. If you have PCI, say Y, otherwise N.
1455 config PCI_NANOENGINE
1456 bool "BSE nanoEngine PCI support"
1457 depends on SA1100_NANOENGINE
1459 Enable PCI on the BSE nanoEngine board.
1464 # Select the host bridge type
1465 config PCI_HOST_VIA82C505
1467 depends on PCI && ARCH_SHARK
1470 config PCI_HOST_ITE8152
1472 depends on PCI && MACH_ARMCORE
1476 source "drivers/pci/Kconfig"
1478 source "drivers/pcmcia/Kconfig"
1482 menu "Kernel Features"
1487 This option should be selected by machines which have an SMP-
1490 The only effect of this option is to make the SMP-related
1491 options available to the user for configuration.
1494 bool "Symmetric Multi-Processing"
1495 depends on CPU_V6K || CPU_V7
1496 depends on GENERIC_CLOCKEVENTS
1499 select USE_GENERIC_SMP_HELPERS
1500 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1502 This enables support for systems with more than one CPU. If you have
1503 a system with only one CPU, like most personal computers, say N. If
1504 you have a system with more than one CPU, say Y.
1506 If you say N here, the kernel will run on single and multiprocessor
1507 machines, but will use only one CPU of a multiprocessor machine. If
1508 you say Y here, the kernel will run on many, but not all, single
1509 processor machines. On a single processor machine, the kernel will
1510 run faster if you say N here.
1512 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1513 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1514 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1516 If you don't know what to do here, say N.
1519 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1520 depends on EXPERIMENTAL
1521 depends on SMP && !XIP_KERNEL
1524 SMP kernels contain instructions which fail on non-SMP processors.
1525 Enabling this option allows the kernel to modify itself to make
1526 these instructions safe. Disabling it allows about 1K of space
1529 If you don't know what to do here, say Y.
1531 config ARM_CPU_TOPOLOGY
1532 bool "Support cpu topology definition"
1533 depends on SMP && CPU_V7
1536 Support ARM cpu topology definition. The MPIDR register defines
1537 affinity between processors which is then used to describe the cpu
1538 topology of an ARM System.
1541 bool "Multi-core scheduler support"
1542 depends on ARM_CPU_TOPOLOGY
1544 Multi-core scheduler support improves the CPU scheduler's decision
1545 making when dealing with multi-core CPU chips at a cost of slightly
1546 increased overhead in some places. If unsure say N here.
1549 bool "SMT scheduler support"
1550 depends on ARM_CPU_TOPOLOGY
1552 Improves the CPU scheduler's decision making when dealing with
1553 MultiThreading at a cost of slightly increased overhead in some
1554 places. If unsure say N here.
1559 This option enables support for the ARM system coherency unit
1561 config ARM_ARCH_TIMER
1562 bool "Architected timer support"
1565 This option enables support for the ARM architected timer
1571 This options enables support for the ARM timer and watchdog unit
1574 prompt "Memory split"
1577 Select the desired split between kernel and user memory.
1579 If you are not absolutely sure what you are doing, leave this
1583 bool "3G/1G user/kernel split"
1585 bool "2G/2G user/kernel split"
1587 bool "1G/3G user/kernel split"
1592 default 0x40000000 if VMSPLIT_1G
1593 default 0x80000000 if VMSPLIT_2G
1597 int "Maximum number of CPUs (2-32)"
1603 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1604 depends on SMP && HOTPLUG && EXPERIMENTAL
1606 Say Y here to experiment with turning CPUs off and on. CPUs
1607 can be controlled through /sys/devices/system/cpu.
1610 bool "Use local timer interrupts"
1613 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1615 Enable support for local timers on SMP platforms, rather then the
1616 legacy IPI broadcast method. Local timers allows the system
1617 accounting to be spread across the timer interval, preventing a
1618 "thundering herd" at every timer tick.
1622 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1623 default 355 if ARCH_U8500
1624 default 264 if MACH_H4700
1625 default 512 if SOC_OMAP5
1628 Maximum number of GPIOs in the system.
1630 If unsure, leave the default value.
1632 source kernel/Kconfig.preempt
1636 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1637 ARCH_S5PV210 || ARCH_EXYNOS4
1638 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1639 default AT91_TIMER_HZ if ARCH_AT91
1640 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1643 config THUMB2_KERNEL
1644 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1645 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
1647 select ARM_ASM_UNIFIED
1650 By enabling this option, the kernel will be compiled in
1651 Thumb-2 mode. A compiler/assembler that understand the unified
1652 ARM-Thumb syntax is needed.
1656 config THUMB2_AVOID_R_ARM_THM_JUMP11
1657 bool "Work around buggy Thumb-2 short branch relocations in gas"
1658 depends on THUMB2_KERNEL && MODULES
1661 Various binutils versions can resolve Thumb-2 branches to
1662 locally-defined, preemptible global symbols as short-range "b.n"
1663 branch instructions.
1665 This is a problem, because there's no guarantee the final
1666 destination of the symbol, or any candidate locations for a
1667 trampoline, are within range of the branch. For this reason, the
1668 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1669 relocation in modules at all, and it makes little sense to add
1672 The symptom is that the kernel fails with an "unsupported
1673 relocation" error when loading some modules.
1675 Until fixed tools are available, passing
1676 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1677 code which hits this problem, at the cost of a bit of extra runtime
1678 stack usage in some cases.
1680 The problem is described in more detail at:
1681 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1683 Only Thumb-2 kernels are affected.
1685 Unless you are sure your tools don't have this problem, say Y.
1687 config ARM_ASM_UNIFIED
1691 bool "Use the ARM EABI to compile the kernel"
1693 This option allows for the kernel to be compiled using the latest
1694 ARM ABI (aka EABI). This is only useful if you are using a user
1695 space environment that is also compiled with EABI.
1697 Since there are major incompatibilities between the legacy ABI and
1698 EABI, especially with regard to structure member alignment, this
1699 option also changes the kernel syscall calling convention to
1700 disambiguate both ABIs and allow for backward compatibility support
1701 (selected with CONFIG_OABI_COMPAT).
1703 To use this you need GCC version 4.0.0 or later.
1706 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1707 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1710 This option preserves the old syscall interface along with the
1711 new (ARM EABI) one. It also provides a compatibility layer to
1712 intercept syscalls that have structure arguments which layout
1713 in memory differs between the legacy ABI and the new ARM EABI
1714 (only for non "thumb" binaries). This option adds a tiny
1715 overhead to all syscalls and produces a slightly larger kernel.
1716 If you know you'll be using only pure EABI user space then you
1717 can say N here. If this option is not selected and you attempt
1718 to execute a legacy ABI binary then the result will be
1719 UNPREDICTABLE (in fact it can be predicted that it won't work
1720 at all). If in doubt say Y.
1722 config ARCH_HAS_HOLES_MEMORYMODEL
1725 config ARCH_SPARSEMEM_ENABLE
1728 config ARCH_SPARSEMEM_DEFAULT
1729 def_bool ARCH_SPARSEMEM_ENABLE
1731 config ARCH_SELECT_MEMORY_MODEL
1732 def_bool ARCH_SPARSEMEM_ENABLE
1734 config HAVE_ARCH_PFN_VALID
1735 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1738 bool "High Memory Support"
1741 The address space of ARM processors is only 4 Gigabytes large
1742 and it has to accommodate user address space, kernel address
1743 space as well as some memory mapped IO. That means that, if you
1744 have a large amount of physical memory and/or IO, not all of the
1745 memory can be "permanently mapped" by the kernel. The physical
1746 memory that is not permanently mapped is called "high memory".
1748 Depending on the selected kernel/user memory split, minimum
1749 vmalloc space and actual amount of RAM, you may not need this
1750 option which should result in a slightly faster kernel.
1755 bool "Allocate 2nd-level pagetables from highmem"
1758 config HW_PERF_EVENTS
1759 bool "Enable hardware performance counter support for perf events"
1760 depends on PERF_EVENTS && CPU_HAS_PMU
1763 Enable hardware performance counter support for perf events. If
1764 disabled, perf events will use software events only.
1768 config FORCE_MAX_ZONEORDER
1769 int "Maximum zone order" if ARCH_SHMOBILE
1770 range 11 64 if ARCH_SHMOBILE
1771 default "9" if SA1111
1774 The kernel memory allocator divides physically contiguous memory
1775 blocks into "zones", where each zone is a power of two number of
1776 pages. This option selects the largest power of two that the kernel
1777 keeps in the memory allocator. If you need to allocate very large
1778 blocks of physically contiguous memory, then you may need to
1779 increase this value.
1781 This config option is actually maximum order plus one. For example,
1782 a value of 11 means that the largest free memory block is 2^10 pages.
1785 bool "Timer and CPU usage LEDs"
1786 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
1787 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1788 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1789 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
1790 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
1791 ARCH_AT91 || ARCH_DAVINCI || \
1792 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1794 If you say Y here, the LEDs on your machine will be used
1795 to provide useful information about your current system status.
1797 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1798 be able to select which LEDs are active using the options below. If
1799 you are compiling a kernel for the EBSA-110 or the LART however, the
1800 red LED will simply flash regularly to indicate that the system is
1801 still functional. It is safe to say Y here if you have a CATS
1802 system, but the driver will do nothing.
1805 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1806 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1807 || MACH_OMAP_PERSEUS2
1809 depends on !GENERIC_CLOCKEVENTS
1810 default y if ARCH_EBSA110
1812 If you say Y here, one of the system LEDs (the green one on the
1813 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1814 will flash regularly to indicate that the system is still
1815 operational. This is mainly useful to kernel hackers who are
1816 debugging unstable kernels.
1818 The LART uses the same LED for both Timer LED and CPU usage LED
1819 functions. You may choose to use both, but the Timer LED function
1820 will overrule the CPU usage LED.
1823 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1825 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1826 || MACH_OMAP_PERSEUS2
1829 If you say Y here, the red LED will be used to give a good real
1830 time indication of CPU usage, by lighting whenever the idle task
1831 is not currently executing.
1833 The LART uses the same LED for both Timer LED and CPU usage LED
1834 functions. You may choose to use both, but the Timer LED function
1835 will overrule the CPU usage LED.
1837 config ALIGNMENT_TRAP
1839 depends on CPU_CP15_MMU
1840 default y if !ARCH_EBSA110
1841 select HAVE_PROC_CPU if PROC_FS
1843 ARM processors cannot fetch/store information which is not
1844 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1845 address divisible by 4. On 32-bit ARM processors, these non-aligned
1846 fetch/store instructions will be emulated in software if you say
1847 here, which has a severe performance impact. This is necessary for
1848 correct operation of some network protocols. With an IP-only
1849 configuration it is safe to say N, otherwise say Y.
1851 config UACCESS_WITH_MEMCPY
1852 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1853 depends on MMU && EXPERIMENTAL
1854 default y if CPU_FEROCEON
1856 Implement faster copy_to_user and clear_user methods for CPU
1857 cores where a 8-word STM instruction give significantly higher
1858 memory write throughput than a sequence of individual 32bit stores.
1860 A possible side effect is a slight increase in scheduling latency
1861 between threads sharing the same address space if they invoke
1862 such copy operations with large buffers.
1864 However, if the CPU data cache is using a write-allocate mode,
1865 this option is unlikely to provide any performance gain.
1869 prompt "Enable seccomp to safely compute untrusted bytecode"
1871 This kernel feature is useful for number crunching applications
1872 that may need to compute untrusted bytecode during their
1873 execution. By using pipes or other transports made available to
1874 the process as file descriptors supporting the read/write
1875 syscalls, it's possible to isolate those applications in
1876 their own address space using seccomp. Once seccomp is
1877 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1878 and the task is only allowed to execute a few safe syscalls
1879 defined by each seccomp mode.
1881 config CC_STACKPROTECTOR
1882 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1883 depends on EXPERIMENTAL
1885 This option turns on the -fstack-protector GCC feature. This
1886 feature puts, at the beginning of functions, a canary value on
1887 the stack just before the return address, and validates
1888 the value just before actually returning. Stack based buffer
1889 overflows (that need to overwrite this return address) now also
1890 overwrite the canary, which gets detected and the attack is then
1891 neutralized via a kernel panic.
1892 This feature requires gcc version 4.2 or above.
1894 config DEPRECATED_PARAM_STRUCT
1895 bool "Provide old way to pass kernel parameters"
1897 This was deprecated in 2001 and announced to live on for 5 years.
1898 Some old boot loaders still use this way.
1905 bool "Flattened Device Tree support"
1907 select OF_EARLY_FLATTREE
1910 Include support for flattened device tree machine descriptions.
1912 # Compressed boot loader in ROM. Yes, we really want to ask about
1913 # TEXT and BSS so we preserve their values in the config files.
1914 config ZBOOT_ROM_TEXT
1915 hex "Compressed ROM boot loader base address"
1918 The physical address at which the ROM-able zImage is to be
1919 placed in the target. Platforms which normally make use of
1920 ROM-able zImage formats normally set this to a suitable
1921 value in their defconfig file.
1923 If ZBOOT_ROM is not enabled, this has no effect.
1925 config ZBOOT_ROM_BSS
1926 hex "Compressed ROM boot loader BSS address"
1929 The base address of an area of read/write memory in the target
1930 for the ROM-able zImage which must be available while the
1931 decompressor is running. It must be large enough to hold the
1932 entire decompressed kernel plus an additional 128 KiB.
1933 Platforms which normally make use of ROM-able zImage formats
1934 normally set this to a suitable value in their defconfig file.
1936 If ZBOOT_ROM is not enabled, this has no effect.
1939 bool "Compressed boot loader in ROM/flash"
1940 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1942 Say Y here if you intend to execute your compressed kernel image
1943 (zImage) directly from ROM or flash. If unsure, say N.
1946 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1947 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1948 default ZBOOT_ROM_NONE
1950 Include experimental SD/MMC loading code in the ROM-able zImage.
1951 With this enabled it is possible to write the ROM-able zImage
1952 kernel image to an MMC or SD card and boot the kernel straight
1953 from the reset vector. At reset the processor Mask ROM will load
1954 the first part of the ROM-able zImage which in turn loads the
1955 rest the kernel image to RAM.
1957 config ZBOOT_ROM_NONE
1958 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1960 Do not load image from SD or MMC
1962 config ZBOOT_ROM_MMCIF
1963 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1965 Load image from MMCIF hardware block.
1967 config ZBOOT_ROM_SH_MOBILE_SDHI
1968 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1970 Load image from SDHI hardware block
1974 config ARM_APPENDED_DTB
1975 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1976 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1978 With this option, the boot code will look for a device tree binary
1979 (DTB) appended to zImage
1980 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1982 This is meant as a backward compatibility convenience for those
1983 systems with a bootloader that can't be upgraded to accommodate
1984 the documented boot protocol using a device tree.
1986 Beware that there is very little in terms of protection against
1987 this option being confused by leftover garbage in memory that might
1988 look like a DTB header after a reboot if no actual DTB is appended
1989 to zImage. Do not leave this option active in a production kernel
1990 if you don't intend to always append a DTB. Proper passing of the
1991 location into r2 of a bootloader provided DTB is always preferable
1994 config ARM_ATAG_DTB_COMPAT
1995 bool "Supplement the appended DTB with traditional ATAG information"
1996 depends on ARM_APPENDED_DTB
1998 Some old bootloaders can't be updated to a DTB capable one, yet
1999 they provide ATAGs with memory configuration, the ramdisk address,
2000 the kernel cmdline string, etc. Such information is dynamically
2001 provided by the bootloader and can't always be stored in a static
2002 DTB. To allow a device tree enabled kernel to be used with such
2003 bootloaders, this option allows zImage to extract the information
2004 from the ATAG list and store it at run time into the appended DTB.
2007 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2008 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2010 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2011 bool "Use bootloader kernel arguments if available"
2013 Uses the command-line options passed by the boot loader instead of
2014 the device tree bootargs property. If the boot loader doesn't provide
2015 any, the device tree bootargs property will be used.
2017 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2018 bool "Extend with bootloader kernel arguments"
2020 The command-line arguments provided by the boot loader will be
2021 appended to the the device tree bootargs property.
2026 string "Default kernel command string"
2029 On some architectures (EBSA110 and CATS), there is currently no way
2030 for the boot loader to pass arguments to the kernel. For these
2031 architectures, you should supply some command-line options at build
2032 time by entering them here. As a minimum, you should specify the
2033 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2036 prompt "Kernel command line type" if CMDLINE != ""
2037 default CMDLINE_FROM_BOOTLOADER
2039 config CMDLINE_FROM_BOOTLOADER
2040 bool "Use bootloader kernel arguments if available"
2042 Uses the command-line options passed by the boot loader. If
2043 the boot loader doesn't provide any, the default kernel command
2044 string provided in CMDLINE will be used.
2046 config CMDLINE_EXTEND
2047 bool "Extend bootloader kernel arguments"
2049 The command-line arguments provided by the boot loader will be
2050 appended to the default kernel command string.
2052 config CMDLINE_FORCE
2053 bool "Always use the default kernel command string"
2055 Always use the default kernel command string, even if the boot
2056 loader passes other arguments to the kernel.
2057 This is useful if you cannot or don't want to change the
2058 command-line options your boot loader passes to the kernel.
2062 bool "Kernel Execute-In-Place from ROM"
2063 depends on !ZBOOT_ROM && !ARM_LPAE
2065 Execute-In-Place allows the kernel to run from non-volatile storage
2066 directly addressable by the CPU, such as NOR flash. This saves RAM
2067 space since the text section of the kernel is not loaded from flash
2068 to RAM. Read-write sections, such as the data section and stack,
2069 are still copied to RAM. The XIP kernel is not compressed since
2070 it has to run directly from flash, so it will take more space to
2071 store it. The flash address used to link the kernel object files,
2072 and for storing it, is configuration dependent. Therefore, if you
2073 say Y here, you must know the proper physical address where to
2074 store the kernel image depending on your own flash memory usage.
2076 Also note that the make target becomes "make xipImage" rather than
2077 "make zImage" or "make Image". The final kernel binary to put in
2078 ROM memory will be arch/arm/boot/xipImage.
2082 config XIP_PHYS_ADDR
2083 hex "XIP Kernel Physical Location"
2084 depends on XIP_KERNEL
2085 default "0x00080000"
2087 This is the physical address in your flash memory the kernel will
2088 be linked for and stored to. This address is dependent on your
2092 bool "Kexec system call (EXPERIMENTAL)"
2093 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2095 kexec is a system call that implements the ability to shutdown your
2096 current kernel, and to start another kernel. It is like a reboot
2097 but it is independent of the system firmware. And like a reboot
2098 you can start any kernel with it, not just Linux.
2100 It is an ongoing process to be certain the hardware in a machine
2101 is properly shutdown, so do not be surprised if this code does not
2102 initially work for you. It may help to enable device hotplugging
2106 bool "Export atags in procfs"
2110 Should the atags used to boot the kernel be exported in an "atags"
2111 file in procfs. Useful with kexec.
2114 bool "Build kdump crash kernel (EXPERIMENTAL)"
2115 depends on EXPERIMENTAL
2117 Generate crash dump after being started by kexec. This should
2118 be normally only set in special crash dump kernels which are
2119 loaded in the main kernel with kexec-tools into a specially
2120 reserved region and then later executed after a crash by
2121 kdump/kexec. The crash dump kernel must be compiled to a
2122 memory address not used by the main kernel
2124 For more details see Documentation/kdump/kdump.txt
2126 config AUTO_ZRELADDR
2127 bool "Auto calculation of the decompressed kernel image address"
2128 depends on !ZBOOT_ROM && !ARCH_U300
2130 ZRELADDR is the physical address where the decompressed kernel
2131 image will be placed. If AUTO_ZRELADDR is selected, the address
2132 will be determined at run-time by masking the current IP with
2133 0xf8000000. This assumes the zImage being placed in the first 128MB
2134 from start of memory.
2138 menu "CPU Power Management"
2142 source "drivers/cpufreq/Kconfig"
2145 tristate "CPUfreq driver for i.MX CPUs"
2146 depends on ARCH_MXC && CPU_FREQ
2147 select CPU_FREQ_TABLE
2149 This enables the CPUfreq driver for i.MX CPUs.
2151 config CPU_FREQ_SA1100
2154 config CPU_FREQ_SA1110
2157 config CPU_FREQ_INTEGRATOR
2158 tristate "CPUfreq driver for ARM Integrator CPUs"
2159 depends on ARCH_INTEGRATOR && CPU_FREQ
2162 This enables the CPUfreq driver for ARM Integrator CPUs.
2164 For details, take a look at <file:Documentation/cpu-freq>.
2170 depends on CPU_FREQ && ARCH_PXA && PXA25x
2172 select CPU_FREQ_TABLE
2173 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2178 Internal configuration node for common cpufreq on Samsung SoC
2180 config CPU_FREQ_S3C24XX
2181 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2182 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
2185 This enables the CPUfreq driver for the Samsung S3C24XX family
2188 For details, take a look at <file:Documentation/cpu-freq>.
2192 config CPU_FREQ_S3C24XX_PLL
2193 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2194 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2196 Compile in support for changing the PLL frequency from the
2197 S3C24XX series CPUfreq driver. The PLL takes time to settle
2198 after a frequency change, so by default it is not enabled.
2200 This also means that the PLL tables for the selected CPU(s) will
2201 be built which may increase the size of the kernel image.
2203 config CPU_FREQ_S3C24XX_DEBUG
2204 bool "Debug CPUfreq Samsung driver core"
2205 depends on CPU_FREQ_S3C24XX
2207 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2209 config CPU_FREQ_S3C24XX_IODEBUG
2210 bool "Debug CPUfreq Samsung driver IO timing"
2211 depends on CPU_FREQ_S3C24XX
2213 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2215 config CPU_FREQ_S3C24XX_DEBUGFS
2216 bool "Export debugfs for CPUFreq"
2217 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2219 Export status information via debugfs.
2223 source "drivers/cpuidle/Kconfig"
2227 menu "Floating point emulation"
2229 comment "At least one emulation must be selected"
2232 bool "NWFPE math emulation"
2233 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2235 Say Y to include the NWFPE floating point emulator in the kernel.
2236 This is necessary to run most binaries. Linux does not currently
2237 support floating point hardware so you need to say Y here even if
2238 your machine has an FPA or floating point co-processor podule.
2240 You may say N here if you are going to load the Acorn FPEmulator
2241 early in the bootup.
2244 bool "Support extended precision"
2245 depends on FPE_NWFPE
2247 Say Y to include 80-bit support in the kernel floating-point
2248 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2249 Note that gcc does not generate 80-bit operations by default,
2250 so in most cases this option only enlarges the size of the
2251 floating point emulator without any good reason.
2253 You almost surely want to say N here.
2256 bool "FastFPE math emulation (EXPERIMENTAL)"
2257 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
2259 Say Y here to include the FAST floating point emulator in the kernel.
2260 This is an experimental much faster emulator which now also has full
2261 precision for the mantissa. It does not support any exceptions.
2262 It is very simple, and approximately 3-6 times faster than NWFPE.
2264 It should be sufficient for most programs. It may be not suitable
2265 for scientific calculations, but you have to check this for yourself.
2266 If you do not feel you need a faster FP emulation you should better
2270 bool "VFP-format floating point maths"
2271 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2273 Say Y to include VFP support code in the kernel. This is needed
2274 if your hardware includes a VFP unit.
2276 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2277 release notes and additional status information.
2279 Say N if your target does not have VFP hardware.
2287 bool "Advanced SIMD (NEON) Extension support"
2288 depends on VFPv3 && CPU_V7
2290 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2295 menu "Userspace binary formats"
2297 source "fs/Kconfig.binfmt"
2300 tristate "RISC OS personality"
2303 Say Y here to include the kernel code necessary if you want to run
2304 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2305 experimental; if this sounds frightening, say N and sleep in peace.
2306 You can also say M here to compile this support as a module (which
2307 will be called arthur).
2311 menu "Power management options"
2313 source "kernel/power/Kconfig"
2315 config ARCH_SUSPEND_POSSIBLE
2316 depends on !ARCH_S5PC100 && !ARCH_TEGRA
2317 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2318 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2321 config ARM_CPU_SUSPEND
2326 source "net/Kconfig"
2328 source "drivers/Kconfig"
2332 source "arch/arm/Kconfig.debug"
2334 source "security/Kconfig"
2336 source "crypto/Kconfig"
2338 source "lib/Kconfig"