5 select HAVE_DMA_API_DEBUG
9 select SYS_SUPPORTS_APM_EMULATION
10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
14 select HAVE_KRETPROBES if (HAVE_KPROBES)
15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
19 select HAVE_GENERIC_DMA_COHERENT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
22 select HAVE_KERNEL_LZMA
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
26 select HAVE_REGS_AND_STACK_ACCESS_API
27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
31 select GENERIC_IRQ_SHOW
32 select CPU_PM if (SUSPEND || CPU_IDLE)
34 The ARM series is a line of low-power-consumption RISC chip designs
35 licensed by ARM Ltd and targeted at embedded applications and
36 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
37 manufactured, but legacy ARM-based PC hardware remains popular in
38 Europe. There is an ARM Linux project with a web page at
39 <http://www.arm.linux.org.uk/>.
47 config SYS_SUPPORTS_APM_EMULATION
50 config HAVE_SCHED_CLOCK
56 config ARCH_USES_GETTIMEOFFSET
60 config GENERIC_CLOCKEVENTS
63 config GENERIC_CLOCKEVENTS_BROADCAST
65 depends on GENERIC_CLOCKEVENTS
74 select GENERIC_ALLOCATOR
85 The Extended Industry Standard Architecture (EISA) bus was
86 developed as an open alternative to the IBM MicroChannel bus.
88 The EISA bus provided some of the features of the IBM MicroChannel
89 bus while maintaining backward compatibility with cards made for
90 the older ISA bus. The EISA bus saw limited use between 1988 and
91 1995 when it was made obsolete by the PCI bus.
93 Say Y here if you are building a kernel for an EISA-based machine.
103 MicroChannel Architecture is found in some IBM PS/2 machines and
104 laptops. It is a bus system similar to PCI or ISA. See
105 <file:Documentation/mca.txt> (and especially the web page given
106 there) before attempting to build an MCA bus kernel.
108 config STACKTRACE_SUPPORT
112 config HAVE_LATENCYTOP_SUPPORT
117 config LOCKDEP_SUPPORT
121 config TRACE_IRQFLAGS_SUPPORT
125 config HARDIRQS_SW_RESEND
129 config GENERIC_IRQ_PROBE
133 config GENERIC_LOCKBREAK
136 depends on SMP && PREEMPT
138 config RWSEM_GENERIC_SPINLOCK
142 config RWSEM_XCHGADD_ALGORITHM
145 config ARCH_HAS_ILOG2_U32
148 config ARCH_HAS_ILOG2_U64
151 config ARCH_HAS_CPUFREQ
154 Internal node to signify that the ARCH has CPUFREQ support
155 and that the relevant menu configurations are displayed for
158 config ARCH_HAS_CPU_IDLE_WAIT
161 config GENERIC_HWEIGHT
165 config GENERIC_CALIBRATE_DELAY
169 config ARCH_MAY_HAVE_PC_FDC
175 config NEED_DMA_MAP_STATE
178 config GENERIC_ISA_DMA
189 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
190 default DRAM_BASE if REMAP_VECTORS_TO_RAM
193 The base address of exception vectors.
195 config ARM_PATCH_PHYS_VIRT
196 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
197 depends on EXPERIMENTAL
198 depends on !XIP_KERNEL && MMU
199 depends on !ARCH_REALVIEW || !SPARSEMEM
201 Patch phys-to-virt and virt-to-phys translation functions at
202 boot and module load time according to the position of the
203 kernel in system memory.
205 This can only be used with non-XIP MMU kernels where the base
206 of physical memory is at a 16MB boundary, or theoretically 64K
207 for the MSM machine class.
209 config ARM_PATCH_PHYS_VIRT_16BIT
211 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
213 This option extends the physical to virtual translation patching
214 to allow physical memory down to a theoretical minimum of 64K
217 source "init/Kconfig"
219 source "kernel/Kconfig.freezer"
224 bool "MMU-based Paged Memory Management Support"
227 Select if you want MMU-based virtualised addressing space
228 support by paged memory management. If unsure, say 'Y'.
231 # The "ARM system type" choice list is ordered alphabetically by option
232 # text. Please add new entries in the option alphabetic order.
235 prompt "ARM system type"
236 default ARCH_VERSATILE
238 config ARCH_INTEGRATOR
239 bool "ARM Ltd. Integrator family"
241 select ARCH_HAS_CPUFREQ
244 select GENERIC_CLOCKEVENTS
245 select PLAT_VERSATILE
246 select PLAT_VERSATILE_FPGA_IRQ
248 Support for ARM's Integrator platform.
251 bool "ARM Ltd. RealView family"
255 select GENERIC_CLOCKEVENTS
256 select ARCH_WANT_OPTIONAL_GPIOLIB
257 select PLAT_VERSATILE
258 select PLAT_VERSATILE_CLCD
259 select ARM_TIMER_SP804
260 select GPIO_PL061 if GPIOLIB
262 This enables support for ARM Ltd RealView boards.
264 config ARCH_VERSATILE
265 bool "ARM Ltd. Versatile family"
270 select GENERIC_CLOCKEVENTS
271 select ARCH_WANT_OPTIONAL_GPIOLIB
272 select PLAT_VERSATILE
273 select PLAT_VERSATILE_CLCD
274 select PLAT_VERSATILE_FPGA_IRQ
275 select ARM_TIMER_SP804
277 This enables support for ARM Ltd Versatile board.
280 bool "ARM Ltd. Versatile Express family"
281 select ARCH_WANT_OPTIONAL_GPIOLIB
283 select ARM_TIMER_SP804
285 select GENERIC_CLOCKEVENTS
287 select HAVE_PATA_PLATFORM
289 select PLAT_VERSATILE
290 select PLAT_VERSATILE_CLCD
292 This enables support for the ARM Ltd Versatile Express boards.
296 select ARCH_REQUIRE_GPIOLIB
299 select ARM_PATCH_PHYS_VIRT if MMU
301 This enables support for systems based on the Atmel AT91RM9200,
302 AT91SAM9 and AT91CAP9 processors.
305 bool "Broadcom BCMRING"
309 select ARM_TIMER_SP804
311 select GENERIC_CLOCKEVENTS
312 select ARCH_WANT_OPTIONAL_GPIOLIB
314 Support for Broadcom's BCMRing platform.
317 bool "Cirrus Logic CLPS711x/EP721x-based"
319 select ARCH_USES_GETTIMEOFFSET
321 Support for Cirrus Logic 711x/721x based boards.
324 bool "Cavium Networks CNS3XXX family"
326 select GENERIC_CLOCKEVENTS
328 select MIGHT_HAVE_PCI
329 select PCI_DOMAINS if PCI
331 Support for Cavium Networks CNS3XXX platform.
334 bool "Cortina Systems Gemini"
336 select ARCH_REQUIRE_GPIOLIB
337 select ARCH_USES_GETTIMEOFFSET
339 Support for the Cortina Systems Gemini family SoCs
346 select ARCH_USES_GETTIMEOFFSET
348 This is an evaluation board for the StrongARM processor available
349 from Digital. It has limited hardware on-board, including an
350 Ethernet interface, two PCMCIA sockets, two serial ports and a
359 select ARCH_REQUIRE_GPIOLIB
360 select ARCH_HAS_HOLES_MEMORYMODEL
361 select ARCH_USES_GETTIMEOFFSET
363 This enables support for the Cirrus EP93xx series of CPUs.
365 config ARCH_FOOTBRIDGE
369 select GENERIC_CLOCKEVENTS
371 Support for systems based on the DC21285 companion chip
372 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
375 bool "Freescale MXC/iMX-based"
376 select GENERIC_CLOCKEVENTS
377 select ARCH_REQUIRE_GPIOLIB
380 select HAVE_SCHED_CLOCK
382 Support for Freescale MXC/iMX-based family of processors
385 bool "Freescale MXS-based"
386 select GENERIC_CLOCKEVENTS
387 select ARCH_REQUIRE_GPIOLIB
391 Support for Freescale MXS-based family of processors
394 bool "Hilscher NetX based"
398 select GENERIC_CLOCKEVENTS
400 This enables support for systems based on the Hilscher NetX Soc
403 bool "Hynix HMS720x-based"
406 select ARCH_USES_GETTIMEOFFSET
408 This enables support for systems based on the Hynix HMS720x
416 select ARCH_SUPPORTS_MSI
419 Support for Intel's IOP13XX (XScale) family of processors.
427 select ARCH_REQUIRE_GPIOLIB
429 Support for Intel's 80219 and IOP32X (XScale) family of
438 select ARCH_REQUIRE_GPIOLIB
440 Support for Intel's IOP33X (XScale) family of processors.
447 select ARCH_USES_GETTIMEOFFSET
449 Support for Intel's IXP23xx (XScale) family of processors.
452 bool "IXP2400/2800-based"
456 select ARCH_USES_GETTIMEOFFSET
458 Support for Intel's IXP2400/2800 (XScale) family of processors.
466 select GENERIC_CLOCKEVENTS
467 select HAVE_SCHED_CLOCK
468 select MIGHT_HAVE_PCI
469 select DMABOUNCE if PCI
471 Support for Intel's IXP4XX (XScale) family of processors.
477 select ARCH_REQUIRE_GPIOLIB
478 select GENERIC_CLOCKEVENTS
481 Support for the Marvell Dove SoC 88AP510
484 bool "Marvell Kirkwood"
487 select ARCH_REQUIRE_GPIOLIB
488 select GENERIC_CLOCKEVENTS
491 Support for the following Marvell Kirkwood series SoCs:
492 88F6180, 88F6192 and 88F6281.
495 bool "Marvell Loki (88RC8480)"
497 select GENERIC_CLOCKEVENTS
500 Support for the Marvell Loki (88RC8480) SoC.
506 select ARCH_REQUIRE_GPIOLIB
509 select USB_ARCH_HAS_OHCI
512 select GENERIC_CLOCKEVENTS
514 Support for the NXP LPC32XX family of processors
517 bool "Marvell MV78xx0"
520 select ARCH_REQUIRE_GPIOLIB
521 select GENERIC_CLOCKEVENTS
524 Support for the following Marvell MV78xx0 series SoCs:
532 select ARCH_REQUIRE_GPIOLIB
533 select GENERIC_CLOCKEVENTS
536 Support for the following Marvell Orion 5x series SoCs:
537 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
538 Orion-2 (5281), Orion-1-90 (6183).
541 bool "Marvell PXA168/910/MMP2"
543 select ARCH_REQUIRE_GPIOLIB
545 select GENERIC_CLOCKEVENTS
546 select HAVE_SCHED_CLOCK
551 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
554 bool "Micrel/Kendin KS8695"
556 select ARCH_REQUIRE_GPIOLIB
557 select ARCH_USES_GETTIMEOFFSET
559 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
560 System-on-Chip devices.
563 bool "Nuvoton W90X900 CPU"
565 select ARCH_REQUIRE_GPIOLIB
568 select GENERIC_CLOCKEVENTS
570 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
571 At present, the w90x900 has been renamed nuc900, regarding
572 the ARM series product line, you can login the following
573 link address to know more.
575 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
576 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
579 bool "Nuvoton NUC93X CPU"
583 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
584 low-power and high performance MPEG-4/JPEG multimedia controller chip.
591 select GENERIC_CLOCKEVENTS
594 select HAVE_SCHED_CLOCK
595 select ARCH_HAS_BARRIERS if CACHE_L2X0
596 select ARCH_HAS_CPUFREQ
598 This enables support for NVIDIA Tegra based systems (Tegra APX,
599 Tegra 6xx and Tegra 2 series).
602 bool "Philips Nexperia PNX4008 Mobile"
605 select ARCH_USES_GETTIMEOFFSET
607 This enables support for Philips PNX4008 mobile platform.
610 bool "PXA2xx/PXA3xx-based"
613 select ARCH_HAS_CPUFREQ
616 select ARCH_REQUIRE_GPIOLIB
617 select GENERIC_CLOCKEVENTS
618 select HAVE_SCHED_CLOCK
623 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
628 select GENERIC_CLOCKEVENTS
629 select ARCH_REQUIRE_GPIOLIB
632 Support for Qualcomm MSM/QSD based systems. This runs on the
633 apps processor of the MSM/QSD and depends on a shared memory
634 interface to the modem processor which runs the baseband
635 stack and controls some vital subsystems
636 (clock and power control, etc).
639 bool "Renesas SH-Mobile / R-Mobile"
642 select GENERIC_CLOCKEVENTS
645 select MULTI_IRQ_HANDLER
647 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
654 select ARCH_MAY_HAVE_PC_FDC
655 select HAVE_PATA_PLATFORM
658 select ARCH_SPARSEMEM_ENABLE
659 select ARCH_USES_GETTIMEOFFSET
661 On the Acorn Risc-PC, Linux can support the internal IDE disk and
662 CD-ROM interface, serial and parallel port, and the floppy drive.
669 select ARCH_SPARSEMEM_ENABLE
671 select ARCH_HAS_CPUFREQ
673 select GENERIC_CLOCKEVENTS
675 select HAVE_SCHED_CLOCK
677 select ARCH_REQUIRE_GPIOLIB
679 Support for StrongARM 11x0 based boards.
682 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
684 select ARCH_HAS_CPUFREQ
686 select ARCH_USES_GETTIMEOFFSET
687 select HAVE_S3C2410_I2C if I2C
689 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
690 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
691 the Samsung SMDK2410 development board (and derivatives).
693 Note, the S3C2416 and the S3C2450 are so close that they even share
694 the same SoC ID code. This means that there is no separate machine
695 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
698 bool "Samsung S3C64XX"
704 select ARCH_USES_GETTIMEOFFSET
705 select ARCH_HAS_CPUFREQ
706 select ARCH_REQUIRE_GPIOLIB
707 select SAMSUNG_CLKSRC
708 select SAMSUNG_IRQ_VIC_TIMER
709 select SAMSUNG_IRQ_UART
710 select S3C_GPIO_TRACK
711 select S3C_GPIO_PULL_UPDOWN
712 select S3C_GPIO_CFG_S3C24XX
713 select S3C_GPIO_CFG_S3C64XX
715 select USB_ARCH_HAS_OHCI
716 select SAMSUNG_GPIOLIB_4BIT
717 select HAVE_S3C2410_I2C if I2C
718 select HAVE_S3C2410_WATCHDOG if WATCHDOG
720 Samsung S3C64XX series based systems
723 bool "Samsung S5P6440 S5P6450"
727 select HAVE_S3C2410_WATCHDOG if WATCHDOG
728 select GENERIC_CLOCKEVENTS
729 select HAVE_SCHED_CLOCK
730 select HAVE_S3C2410_I2C if I2C
731 select HAVE_S3C_RTC if RTC_CLASS
733 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
737 bool "Samsung S5PC100"
741 select ARM_L1_CACHE_SHIFT_6
742 select ARCH_USES_GETTIMEOFFSET
743 select HAVE_S3C2410_I2C if I2C
744 select HAVE_S3C_RTC if RTC_CLASS
745 select HAVE_S3C2410_WATCHDOG if WATCHDOG
747 Samsung S5PC100 series based systems
750 bool "Samsung S5PV210/S5PC110"
752 select ARCH_SPARSEMEM_ENABLE
755 select ARM_L1_CACHE_SHIFT_6
756 select ARCH_HAS_CPUFREQ
757 select GENERIC_CLOCKEVENTS
758 select HAVE_SCHED_CLOCK
759 select HAVE_S3C2410_I2C if I2C
760 select HAVE_S3C_RTC if RTC_CLASS
761 select HAVE_S3C2410_WATCHDOG if WATCHDOG
763 Samsung S5PV210/S5PC110 series based systems
766 bool "Samsung EXYNOS4"
768 select ARCH_SPARSEMEM_ENABLE
771 select ARCH_HAS_CPUFREQ
772 select GENERIC_CLOCKEVENTS
773 select HAVE_S3C_RTC if RTC_CLASS
774 select HAVE_S3C2410_I2C if I2C
775 select HAVE_S3C2410_WATCHDOG if WATCHDOG
777 Samsung EXYNOS4 series based systems
786 select ARCH_USES_GETTIMEOFFSET
788 Support for the StrongARM based Digital DNARD machine, also known
789 as "Shark" (<http://www.shark-linux.de/shark.html>).
792 bool "Telechips TCC ARM926-based systems"
797 select GENERIC_CLOCKEVENTS
799 Support for Telechips TCC ARM926-based systems.
802 bool "ST-Ericsson U300 Series"
806 select HAVE_SCHED_CLOCK
810 select GENERIC_CLOCKEVENTS
814 Support for ST-Ericsson U300 series mobile platforms.
817 bool "ST-Ericsson U8500 Series"
820 select GENERIC_CLOCKEVENTS
822 select ARCH_REQUIRE_GPIOLIB
823 select ARCH_HAS_CPUFREQ
825 Support for ST-Ericsson's Ux500 architecture
828 bool "STMicroelectronics Nomadik"
833 select GENERIC_CLOCKEVENTS
834 select ARCH_REQUIRE_GPIOLIB
836 Support for the Nomadik platform by ST-Ericsson
840 select GENERIC_CLOCKEVENTS
841 select ARCH_REQUIRE_GPIOLIB
845 select GENERIC_ALLOCATOR
846 select GENERIC_IRQ_CHIP
847 select ARCH_HAS_HOLES_MEMORYMODEL
849 Support for TI's DaVinci platform.
854 select ARCH_REQUIRE_GPIOLIB
855 select ARCH_HAS_CPUFREQ
856 select GENERIC_CLOCKEVENTS
857 select HAVE_SCHED_CLOCK
858 select ARCH_HAS_HOLES_MEMORYMODEL
860 Support for TI's OMAP platform (OMAP1/2/3/4).
863 bool "Rockchip RK29xx"
870 select ARM_L1_CACHE_SHIFT_6
872 Support for Rockchip's RK29xx SoCs.
875 bool "Rockchip RK2928"
880 select MIGHT_HAVE_CACHE_L2X0
881 select ARM_ERRATA_754322
882 select ARM_ERRATA_775420
884 Support for Rockchip's RK2928 SoCs.
887 bool "Rockchip RK30xx/RK31xx"
893 select MIGHT_HAVE_CACHE_L2X0
894 select ARM_ERRATA_764369
895 select ARM_ERRATA_754322
896 select ARM_ERRATA_775420
898 Support for Rockchip's RK30xx/RK31xx SoCs.
903 select ARCH_REQUIRE_GPIOLIB
906 select GENERIC_CLOCKEVENTS
909 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
912 bool "VIA/WonderMedia 85xx"
915 select ARCH_HAS_CPUFREQ
916 select GENERIC_CLOCKEVENTS
917 select ARCH_REQUIRE_GPIOLIB
920 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
924 # This is sorted alphabetically by mach-* pathname. However, plat-*
925 # Kconfigs may be included either alphabetically (according to the
926 # plat- suffix) or along side the corresponding mach-* source.
928 source "arch/arm/mach-at91/Kconfig"
930 source "arch/arm/mach-bcmring/Kconfig"
932 source "arch/arm/mach-clps711x/Kconfig"
934 source "arch/arm/mach-cns3xxx/Kconfig"
936 source "arch/arm/mach-davinci/Kconfig"
938 source "arch/arm/mach-dove/Kconfig"
940 source "arch/arm/mach-ep93xx/Kconfig"
942 source "arch/arm/mach-footbridge/Kconfig"
944 source "arch/arm/mach-gemini/Kconfig"
946 source "arch/arm/mach-h720x/Kconfig"
948 source "arch/arm/mach-integrator/Kconfig"
950 source "arch/arm/mach-iop32x/Kconfig"
952 source "arch/arm/mach-iop33x/Kconfig"
954 source "arch/arm/mach-iop13xx/Kconfig"
956 source "arch/arm/mach-ixp4xx/Kconfig"
958 source "arch/arm/mach-ixp2000/Kconfig"
960 source "arch/arm/mach-ixp23xx/Kconfig"
962 source "arch/arm/mach-kirkwood/Kconfig"
964 source "arch/arm/mach-ks8695/Kconfig"
966 source "arch/arm/mach-loki/Kconfig"
968 source "arch/arm/mach-lpc32xx/Kconfig"
970 source "arch/arm/mach-msm/Kconfig"
972 source "arch/arm/mach-mv78xx0/Kconfig"
974 source "arch/arm/plat-mxc/Kconfig"
976 source "arch/arm/mach-mxs/Kconfig"
978 source "arch/arm/mach-netx/Kconfig"
980 source "arch/arm/mach-nomadik/Kconfig"
981 source "arch/arm/plat-nomadik/Kconfig"
983 source "arch/arm/mach-nuc93x/Kconfig"
985 source "arch/arm/plat-omap/Kconfig"
987 source "arch/arm/mach-omap1/Kconfig"
989 source "arch/arm/mach-omap2/Kconfig"
991 source "arch/arm/mach-orion5x/Kconfig"
993 source "arch/arm/mach-pxa/Kconfig"
994 source "arch/arm/plat-pxa/Kconfig"
996 source "arch/arm/mach-mmp/Kconfig"
998 source "arch/arm/mach-realview/Kconfig"
1000 source "arch/arm/plat-rk/Kconfig"
1001 source "arch/arm/mach-rk29/Kconfig"
1002 source "arch/arm/mach-rk2928/Kconfig"
1003 source "arch/arm/mach-rk30/Kconfig"
1005 source "arch/arm/mach-sa1100/Kconfig"
1007 source "arch/arm/plat-samsung/Kconfig"
1008 source "arch/arm/plat-s3c24xx/Kconfig"
1009 source "arch/arm/plat-s5p/Kconfig"
1011 source "arch/arm/plat-spear/Kconfig"
1013 source "arch/arm/plat-tcc/Kconfig"
1016 source "arch/arm/mach-s3c2400/Kconfig"
1017 source "arch/arm/mach-s3c2410/Kconfig"
1018 source "arch/arm/mach-s3c2412/Kconfig"
1019 source "arch/arm/mach-s3c2416/Kconfig"
1020 source "arch/arm/mach-s3c2440/Kconfig"
1021 source "arch/arm/mach-s3c2443/Kconfig"
1025 source "arch/arm/mach-s3c64xx/Kconfig"
1028 source "arch/arm/mach-s5p64x0/Kconfig"
1030 source "arch/arm/mach-s5pc100/Kconfig"
1032 source "arch/arm/mach-s5pv210/Kconfig"
1034 source "arch/arm/mach-exynos4/Kconfig"
1036 source "arch/arm/mach-shmobile/Kconfig"
1038 source "arch/arm/mach-tegra/Kconfig"
1040 source "arch/arm/mach-u300/Kconfig"
1042 source "arch/arm/mach-ux500/Kconfig"
1044 source "arch/arm/mach-versatile/Kconfig"
1046 source "arch/arm/mach-vexpress/Kconfig"
1047 source "arch/arm/plat-versatile/Kconfig"
1049 source "arch/arm/mach-vt8500/Kconfig"
1051 source "arch/arm/mach-w90x900/Kconfig"
1053 # Definitions to make life easier
1059 select GENERIC_CLOCKEVENTS
1060 select HAVE_SCHED_CLOCK
1065 select GENERIC_IRQ_CHIP
1066 select HAVE_SCHED_CLOCK
1073 select CLKDEV_LOOKUP
1074 select HAVE_SCHED_CLOCK
1075 select ARCH_HAS_CPUFREQ
1076 select GENERIC_CLOCKEVENTS
1077 select ARCH_REQUIRE_GPIOLIB
1079 config PLAT_VERSATILE
1082 config ARM_TIMER_SP804
1086 source arch/arm/mm/Kconfig
1089 bool "Enable iWMMXt support"
1090 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1091 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1093 Enable support for iWMMXt context switching at run time if
1094 running on a CPU that supports it.
1096 # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1099 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1103 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
1104 (!ARCH_OMAP3 || OMAP3_EMU)
1108 config MULTI_IRQ_HANDLER
1111 Allow each machine to specify it's own IRQ handler at run time.
1114 source "arch/arm/Kconfig-nommu"
1117 config ARM_ERRATA_411920
1118 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1119 depends on CPU_V6 || CPU_V6K
1121 Invalidation of the Instruction Cache operation can
1122 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1123 It does not affect the MPCore. This option enables the ARM Ltd.
1124 recommended workaround.
1126 config ARM_ERRATA_430973
1127 bool "ARM errata: Stale prediction on replaced interworking branch"
1130 This option enables the workaround for the 430973 Cortex-A8
1131 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1132 interworking branch is replaced with another code sequence at the
1133 same virtual address, whether due to self-modifying code or virtual
1134 to physical address re-mapping, Cortex-A8 does not recover from the
1135 stale interworking branch prediction. This results in Cortex-A8
1136 executing the new code sequence in the incorrect ARM or Thumb state.
1137 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1138 and also flushes the branch target cache at every context switch.
1139 Note that setting specific bits in the ACTLR register may not be
1140 available in non-secure mode.
1142 config ARM_ERRATA_458693
1143 bool "ARM errata: Processor deadlock when a false hazard is created"
1146 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1147 erratum. For very specific sequences of memory operations, it is
1148 possible for a hazard condition intended for a cache line to instead
1149 be incorrectly associated with a different cache line. This false
1150 hazard might then cause a processor deadlock. The workaround enables
1151 the L1 caching of the NEON accesses and disables the PLD instruction
1152 in the ACTLR register. Note that setting specific bits in the ACTLR
1153 register may not be available in non-secure mode.
1155 config ARM_ERRATA_460075
1156 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1159 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1160 erratum. Any asynchronous access to the L2 cache may encounter a
1161 situation in which recent store transactions to the L2 cache are lost
1162 and overwritten with stale memory contents from external memory. The
1163 workaround disables the write-allocate mode for the L2 cache via the
1164 ACTLR register. Note that setting specific bits in the ACTLR register
1165 may not be available in non-secure mode.
1167 config ARM_ERRATA_742230
1168 bool "ARM errata: DMB operation may be faulty"
1169 depends on CPU_V7 && SMP
1171 This option enables the workaround for the 742230 Cortex-A9
1172 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1173 between two write operations may not ensure the correct visibility
1174 ordering of the two writes. This workaround sets a specific bit in
1175 the diagnostic register of the Cortex-A9 which causes the DMB
1176 instruction to behave as a DSB, ensuring the correct behaviour of
1179 config ARM_ERRATA_742231
1180 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1181 depends on CPU_V7 && SMP
1183 This option enables the workaround for the 742231 Cortex-A9
1184 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1185 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1186 accessing some data located in the same cache line, may get corrupted
1187 data due to bad handling of the address hazard when the line gets
1188 replaced from one of the CPUs at the same time as another CPU is
1189 accessing it. This workaround sets specific bits in the diagnostic
1190 register of the Cortex-A9 which reduces the linefill issuing
1191 capabilities of the processor.
1193 config PL310_ERRATA_588369
1194 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
1195 depends on CACHE_L2X0
1197 The PL310 L2 cache controller implements three types of Clean &
1198 Invalidate maintenance operations: by Physical Address
1199 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1200 They are architecturally defined to behave as the execution of a
1201 clean operation followed immediately by an invalidate operation,
1202 both performing to the same memory location. This functionality
1203 is not correctly implemented in PL310 as clean lines are not
1204 invalidated as a result of these operations.
1206 config ARM_ERRATA_720789
1207 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1208 depends on CPU_V7 && SMP
1210 This option enables the workaround for the 720789 Cortex-A9 (prior to
1211 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1212 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1213 As a consequence of this erratum, some TLB entries which should be
1214 invalidated are not, resulting in an incoherency in the system page
1215 tables. The workaround changes the TLB flushing routines to invalidate
1216 entries regardless of the ASID.
1218 config PL310_ERRATA_727915
1219 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1220 depends on CACHE_L2X0
1222 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1223 operation (offset 0x7FC). This operation runs in background so that
1224 PL310 can handle normal accesses while it is in progress. Under very
1225 rare circumstances, due to this erratum, write data can be lost when
1226 PL310 treats a cacheable write transaction during a Clean &
1227 Invalidate by Way operation.
1229 config ARM_ERRATA_743622
1230 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1233 This option enables the workaround for the 743622 Cortex-A9
1234 (r2p*) erratum. Under very rare conditions, a faulty
1235 optimisation in the Cortex-A9 Store Buffer may lead to data
1236 corruption. This workaround sets a specific bit in the diagnostic
1237 register of the Cortex-A9 which disables the Store Buffer
1238 optimisation, preventing the defect from occurring. This has no
1239 visible impact on the overall performance or power consumption of the
1242 config ARM_ERRATA_751472
1243 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1244 depends on CPU_V7 && SMP
1246 This option enables the workaround for the 751472 Cortex-A9 (prior
1247 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1248 completion of a following broadcasted operation if the second
1249 operation is received by a CPU before the ICIALLUIS has completed,
1250 potentially leading to corrupted entries in the cache or TLB.
1252 config ARM_ERRATA_753970
1253 bool "ARM errata: cache sync operation may be faulty"
1254 depends on CACHE_PL310
1256 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1258 Under some condition the effect of cache sync operation on
1259 the store buffer still remains when the operation completes.
1260 This means that the store buffer is always asked to drain and
1261 this prevents it from merging any further writes. The workaround
1262 is to replace the normal offset of cache sync operation (0x730)
1263 by another offset targeting an unmapped PL310 register 0x740.
1264 This has the same effect as the cache sync operation: store buffer
1265 drain and waiting for all buffers empty.
1267 config ARM_ERRATA_754322
1268 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1271 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1272 r3p*) erratum. A speculative memory access may cause a page table walk
1273 which starts prior to an ASID switch but completes afterwards. This
1274 can populate the micro-TLB with a stale entry which may be hit with
1275 the new ASID. This workaround places two dsb instructions in the mm
1276 switching code so that no page table walks can cross the ASID switch.
1278 config ARM_ERRATA_754327
1279 bool "ARM errata: no automatic Store Buffer drain"
1280 depends on CPU_V7 && SMP
1282 This option enables the workaround for the 754327 Cortex-A9 (prior to
1283 r2p0) erratum. The Store Buffer does not have any automatic draining
1284 mechanism and therefore a livelock may occur if an external agent
1285 continuously polls a memory location waiting to observe an update.
1286 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1287 written polling loops from denying visibility of updates to memory.
1289 config ARM_ERRATA_764369
1290 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1291 depends on CPU_V7 && SMP
1293 This option enables the workaround for erratum 764369
1294 affecting Cortex-A9 MPCore with two or more processors (all
1295 current revisions). Under certain timing circumstances, a data
1296 cache line maintenance operation by MVA targeting an Inner
1297 Shareable memory region may fail to proceed up to either the
1298 Point of Coherency or to the Point of Unification of the
1299 system. This workaround adds a DSB instruction before the
1300 relevant cache maintenance functions and sets a specific bit
1301 in the diagnostic control register of the SCU.
1303 config PL310_ERRATA_769419
1304 bool "PL310 errata: no automatic Store Buffer drain"
1305 depends on CACHE_L2X0
1307 On revisions of the PL310 prior to r3p2, the Store Buffer does
1308 not automatically drain. This can cause normal, non-cacheable
1309 writes to be retained when the memory system is idle, leading
1310 to suboptimal I/O performance for drivers using coherent DMA.
1311 This option adds a write barrier to the cpu_idle loop so that,
1312 on systems with an outer cache, the store buffer is drained
1315 config ARM_ERRATA_775420
1316 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1319 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1320 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1321 operation aborts with MMU exception, it might cause the processor
1322 to deadlock. This workaround puts DSB before executing ISB if
1323 an abort may occur on cache maintenance.
1327 source "arch/arm/common/Kconfig"
1337 Find out whether you have ISA slots on your motherboard. ISA is the
1338 name of a bus system, i.e. the way the CPU talks to the other stuff
1339 inside your box. Other bus systems are PCI, EISA, MicroChannel
1340 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1341 newer boards don't support it. If you have ISA, say Y, otherwise N.
1343 # Select ISA DMA controller support
1348 # Select ISA DMA interface
1353 bool "PCI support" if MIGHT_HAVE_PCI
1355 Find out whether you have a PCI motherboard. PCI is the name of a
1356 bus system, i.e. the way the CPU talks to the other stuff inside
1357 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1358 VESA. If you have PCI, say Y, otherwise N.
1364 config PCI_NANOENGINE
1365 bool "BSE nanoEngine PCI support"
1366 depends on SA1100_NANOENGINE
1368 Enable PCI on the BSE nanoEngine board.
1373 # Select the host bridge type
1374 config PCI_HOST_VIA82C505
1376 depends on PCI && ARCH_SHARK
1379 config PCI_HOST_ITE8152
1381 depends on PCI && MACH_ARMCORE
1385 source "drivers/pci/Kconfig"
1387 source "drivers/pcmcia/Kconfig"
1391 menu "Kernel Features"
1393 source "kernel/time/Kconfig"
1398 This option should be selected by machines which have an SMP-
1401 The only effect of this option is to make the SMP-related
1402 options available to the user for configuration.
1405 bool "Symmetric Multi-Processing"
1406 depends on CPU_V6K || CPU_V7
1407 depends on GENERIC_CLOCKEVENTS
1410 select USE_GENERIC_SMP_HELPERS
1411 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1413 This enables support for systems with more than one CPU. If you have
1414 a system with only one CPU, like most personal computers, say N. If
1415 you have a system with more than one CPU, say Y.
1417 If you say N here, the kernel will run on single and multiprocessor
1418 machines, but will use only one CPU of a multiprocessor machine. If
1419 you say Y here, the kernel will run on many, but not all, single
1420 processor machines. On a single processor machine, the kernel will
1421 run faster if you say N here.
1423 See also <file:Documentation/i386/IO-APIC.txt>,
1424 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1425 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1427 If you don't know what to do here, say N.
1430 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1431 depends on EXPERIMENTAL
1432 depends on SMP && !XIP_KERNEL
1435 SMP kernels contain instructions which fail on non-SMP processors.
1436 Enabling this option allows the kernel to modify itself to make
1437 these instructions safe. Disabling it allows about 1K of space
1440 If you don't know what to do here, say Y.
1446 This option enables support for the ARM system coherency unit
1453 This options enables support for the ARM timer and watchdog unit
1456 prompt "Memory split"
1459 Select the desired split between kernel and user memory.
1461 If you are not absolutely sure what you are doing, leave this
1465 bool "3G/1G user/kernel split"
1467 bool "2G/2G user/kernel split"
1469 bool "1G/3G user/kernel split"
1474 default 0x40000000 if VMSPLIT_1G
1475 default 0x80000000 if VMSPLIT_2G
1479 int "Maximum number of CPUs (2-32)"
1485 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1486 depends on SMP && HOTPLUG && EXPERIMENTAL
1488 Say Y here to experiment with turning CPUs off and on. CPUs
1489 can be controlled through /sys/devices/system/cpu.
1492 bool "Use local timer interrupts"
1495 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1497 Enable support for local timers on SMP platforms, rather then the
1498 legacy IPI broadcast method. Local timers allows the system
1499 accounting to be spread across the timer interval, preventing a
1500 "thundering herd" at every timer tick.
1502 source kernel/Kconfig.preempt
1506 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
1507 ARCH_S5PV210 || ARCH_EXYNOS4
1508 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1509 default AT91_TIMER_HZ if ARCH_AT91
1510 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1513 config THUMB2_KERNEL
1514 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1515 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
1517 select ARM_ASM_UNIFIED
1519 By enabling this option, the kernel will be compiled in
1520 Thumb-2 mode. A compiler/assembler that understand the unified
1521 ARM-Thumb syntax is needed.
1525 config THUMB2_AVOID_R_ARM_THM_JUMP11
1526 bool "Work around buggy Thumb-2 short branch relocations in gas"
1527 depends on THUMB2_KERNEL && MODULES
1530 Various binutils versions can resolve Thumb-2 branches to
1531 locally-defined, preemptible global symbols as short-range "b.n"
1532 branch instructions.
1534 This is a problem, because there's no guarantee the final
1535 destination of the symbol, or any candidate locations for a
1536 trampoline, are within range of the branch. For this reason, the
1537 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1538 relocation in modules at all, and it makes little sense to add
1541 The symptom is that the kernel fails with an "unsupported
1542 relocation" error when loading some modules.
1544 Until fixed tools are available, passing
1545 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1546 code which hits this problem, at the cost of a bit of extra runtime
1547 stack usage in some cases.
1549 The problem is described in more detail at:
1550 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1552 Only Thumb-2 kernels are affected.
1554 Unless you are sure your tools don't have this problem, say Y.
1556 config ARM_ASM_UNIFIED
1560 bool "Use the ARM EABI to compile the kernel"
1562 This option allows for the kernel to be compiled using the latest
1563 ARM ABI (aka EABI). This is only useful if you are using a user
1564 space environment that is also compiled with EABI.
1566 Since there are major incompatibilities between the legacy ABI and
1567 EABI, especially with regard to structure member alignment, this
1568 option also changes the kernel syscall calling convention to
1569 disambiguate both ABIs and allow for backward compatibility support
1570 (selected with CONFIG_OABI_COMPAT).
1572 To use this you need GCC version 4.0.0 or later.
1575 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1576 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1579 This option preserves the old syscall interface along with the
1580 new (ARM EABI) one. It also provides a compatibility layer to
1581 intercept syscalls that have structure arguments which layout
1582 in memory differs between the legacy ABI and the new ARM EABI
1583 (only for non "thumb" binaries). This option adds a tiny
1584 overhead to all syscalls and produces a slightly larger kernel.
1585 If you know you'll be using only pure EABI user space then you
1586 can say N here. If this option is not selected and you attempt
1587 to execute a legacy ABI binary then the result will be
1588 UNPREDICTABLE (in fact it can be predicted that it won't work
1589 at all). If in doubt say Y.
1591 config ARCH_HAS_HOLES_MEMORYMODEL
1594 config ARCH_SPARSEMEM_ENABLE
1597 config ARCH_SPARSEMEM_DEFAULT
1598 def_bool ARCH_SPARSEMEM_ENABLE
1600 config ARCH_SELECT_MEMORY_MODEL
1601 def_bool ARCH_SPARSEMEM_ENABLE
1603 config HAVE_ARCH_PFN_VALID
1604 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1607 bool "High Memory Support"
1610 The address space of ARM processors is only 4 Gigabytes large
1611 and it has to accommodate user address space, kernel address
1612 space as well as some memory mapped IO. That means that, if you
1613 have a large amount of physical memory and/or IO, not all of the
1614 memory can be "permanently mapped" by the kernel. The physical
1615 memory that is not permanently mapped is called "high memory".
1617 Depending on the selected kernel/user memory split, minimum
1618 vmalloc space and actual amount of RAM, you may not need this
1619 option which should result in a slightly faster kernel.
1624 bool "Allocate 2nd-level pagetables from highmem"
1627 config HW_PERF_EVENTS
1628 bool "Enable hardware performance counter support for perf events"
1629 depends on PERF_EVENTS && CPU_HAS_PMU
1632 Enable hardware performance counter support for perf events. If
1633 disabled, perf events will use software events only.
1637 config FORCE_MAX_ZONEORDER
1638 int "Maximum zone order" if ARCH_SHMOBILE
1639 range 11 64 if ARCH_SHMOBILE
1640 default "9" if SA1111
1643 The kernel memory allocator divides physically contiguous memory
1644 blocks into "zones", where each zone is a power of two number of
1645 pages. This option selects the largest power of two that the kernel
1646 keeps in the memory allocator. If you need to allocate very large
1647 blocks of physically contiguous memory, then you may need to
1648 increase this value.
1650 This config option is actually maximum order plus one. For example,
1651 a value of 11 means that the largest free memory block is 2^10 pages.
1654 bool "Timer and CPU usage LEDs"
1655 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
1656 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1657 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1658 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
1659 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
1660 ARCH_AT91 || ARCH_DAVINCI || \
1661 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1663 If you say Y here, the LEDs on your machine will be used
1664 to provide useful information about your current system status.
1666 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1667 be able to select which LEDs are active using the options below. If
1668 you are compiling a kernel for the EBSA-110 or the LART however, the
1669 red LED will simply flash regularly to indicate that the system is
1670 still functional. It is safe to say Y here if you have a CATS
1671 system, but the driver will do nothing.
1674 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1675 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1676 || MACH_OMAP_PERSEUS2
1678 depends on !GENERIC_CLOCKEVENTS
1679 default y if ARCH_EBSA110
1681 If you say Y here, one of the system LEDs (the green one on the
1682 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1683 will flash regularly to indicate that the system is still
1684 operational. This is mainly useful to kernel hackers who are
1685 debugging unstable kernels.
1687 The LART uses the same LED for both Timer LED and CPU usage LED
1688 functions. You may choose to use both, but the Timer LED function
1689 will overrule the CPU usage LED.
1692 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1694 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1695 || MACH_OMAP_PERSEUS2
1698 If you say Y here, the red LED will be used to give a good real
1699 time indication of CPU usage, by lighting whenever the idle task
1700 is not currently executing.
1702 The LART uses the same LED for both Timer LED and CPU usage LED
1703 functions. You may choose to use both, but the Timer LED function
1704 will overrule the CPU usage LED.
1706 config ALIGNMENT_TRAP
1708 depends on CPU_CP15_MMU
1709 default y if !ARCH_EBSA110
1710 select HAVE_PROC_CPU if PROC_FS
1712 ARM processors cannot fetch/store information which is not
1713 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1714 address divisible by 4. On 32-bit ARM processors, these non-aligned
1715 fetch/store instructions will be emulated in software if you say
1716 here, which has a severe performance impact. This is necessary for
1717 correct operation of some network protocols. With an IP-only
1718 configuration it is safe to say N, otherwise say Y.
1720 config UACCESS_WITH_MEMCPY
1721 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1722 depends on MMU && EXPERIMENTAL
1723 default y if CPU_FEROCEON
1725 Implement faster copy_to_user and clear_user methods for CPU
1726 cores where a 8-word STM instruction give significantly higher
1727 memory write throughput than a sequence of individual 32bit stores.
1729 A possible side effect is a slight increase in scheduling latency
1730 between threads sharing the same address space if they invoke
1731 such copy operations with large buffers.
1733 However, if the CPU data cache is using a write-allocate mode,
1734 this option is unlikely to provide any performance gain.
1738 prompt "Enable seccomp to safely compute untrusted bytecode"
1740 This kernel feature is useful for number crunching applications
1741 that may need to compute untrusted bytecode during their
1742 execution. By using pipes or other transports made available to
1743 the process as file descriptors supporting the read/write
1744 syscalls, it's possible to isolate those applications in
1745 their own address space using seccomp. Once seccomp is
1746 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1747 and the task is only allowed to execute a few safe syscalls
1748 defined by each seccomp mode.
1750 config CC_STACKPROTECTOR
1751 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1752 depends on EXPERIMENTAL
1754 This option turns on the -fstack-protector GCC feature. This
1755 feature puts, at the beginning of functions, a canary value on
1756 the stack just before the return address, and validates
1757 the value just before actually returning. Stack based buffer
1758 overflows (that need to overwrite this return address) now also
1759 overwrite the canary, which gets detected and the attack is then
1760 neutralized via a kernel panic.
1761 This feature requires gcc version 4.2 or above.
1763 config DEPRECATED_PARAM_STRUCT
1764 bool "Provide old way to pass kernel parameters"
1766 This was deprecated in 2001 and announced to live on for 5 years.
1767 Some old boot loaders still use this way.
1769 config ARM_FLUSH_CONSOLE_ON_RESTART
1770 bool "Force flush the console on restart"
1772 If the console is locked while the system is rebooted, the messages
1773 in the temporary logbuffer would not have propogated to all the
1774 console drivers. This option forces the console lock to be
1775 released if it failed to be acquired, which will cause all the
1776 pending messages to be flushed.
1783 bool "Flattened Device Tree support"
1785 select OF_EARLY_FLATTREE
1787 Include support for flattened device tree machine descriptions.
1789 # Compressed boot loader in ROM. Yes, we really want to ask about
1790 # TEXT and BSS so we preserve their values in the config files.
1791 config ZBOOT_ROM_TEXT
1792 hex "Compressed ROM boot loader base address"
1795 The physical address at which the ROM-able zImage is to be
1796 placed in the target. Platforms which normally make use of
1797 ROM-able zImage formats normally set this to a suitable
1798 value in their defconfig file.
1800 If ZBOOT_ROM is not enabled, this has no effect.
1802 config ZBOOT_ROM_BSS
1803 hex "Compressed ROM boot loader BSS address"
1806 The base address of an area of read/write memory in the target
1807 for the ROM-able zImage which must be available while the
1808 decompressor is running. It must be large enough to hold the
1809 entire decompressed kernel plus an additional 128 KiB.
1810 Platforms which normally make use of ROM-able zImage formats
1811 normally set this to a suitable value in their defconfig file.
1813 If ZBOOT_ROM is not enabled, this has no effect.
1816 bool "Compressed boot loader in ROM/flash"
1817 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1819 Say Y here if you intend to execute your compressed kernel image
1820 (zImage) directly from ROM or flash. If unsure, say N.
1822 config ZBOOT_ROM_MMCIF
1823 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1824 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1826 Say Y here to include experimental MMCIF loading code in the
1827 ROM-able zImage. With this enabled it is possible to write the
1828 the ROM-able zImage kernel image to an MMC card and boot the
1829 kernel straight from the reset vector. At reset the processor
1830 Mask ROM will load the first part of the the ROM-able zImage
1831 which in turn loads the rest the kernel image to RAM using the
1832 MMCIF hardware block.
1835 string "Default kernel command string"
1838 On some architectures (EBSA110 and CATS), there is currently no way
1839 for the boot loader to pass arguments to the kernel. For these
1840 architectures, you should supply some command-line options at build
1841 time by entering them here. As a minimum, you should specify the
1842 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1845 prompt "Kernel command line type" if CMDLINE != ""
1846 default CMDLINE_FROM_BOOTLOADER
1848 config CMDLINE_FROM_BOOTLOADER
1849 bool "Use bootloader kernel arguments if available"
1851 Uses the command-line options passed by the boot loader. If
1852 the boot loader doesn't provide any, the default kernel command
1853 string provided in CMDLINE will be used.
1855 config CMDLINE_EXTEND
1856 bool "Extend bootloader kernel arguments"
1858 The command-line arguments provided by the boot loader will be
1859 appended to the default kernel command string.
1861 config CMDLINE_FORCE
1862 bool "Always use the default kernel command string"
1864 Always use the default kernel command string, even if the boot
1865 loader passes other arguments to the kernel.
1866 This is useful if you cannot or don't want to change the
1867 command-line options your boot loader passes to the kernel.
1871 bool "Kernel Execute-In-Place from ROM"
1872 depends on !ZBOOT_ROM
1874 Execute-In-Place allows the kernel to run from non-volatile storage
1875 directly addressable by the CPU, such as NOR flash. This saves RAM
1876 space since the text section of the kernel is not loaded from flash
1877 to RAM. Read-write sections, such as the data section and stack,
1878 are still copied to RAM. The XIP kernel is not compressed since
1879 it has to run directly from flash, so it will take more space to
1880 store it. The flash address used to link the kernel object files,
1881 and for storing it, is configuration dependent. Therefore, if you
1882 say Y here, you must know the proper physical address where to
1883 store the kernel image depending on your own flash memory usage.
1885 Also note that the make target becomes "make xipImage" rather than
1886 "make zImage" or "make Image". The final kernel binary to put in
1887 ROM memory will be arch/arm/boot/xipImage.
1891 config XIP_PHYS_ADDR
1892 hex "XIP Kernel Physical Location"
1893 depends on XIP_KERNEL
1894 default "0x00080000"
1896 This is the physical address in your flash memory the kernel will
1897 be linked for and stored to. This address is dependent on your
1901 bool "Kexec system call (EXPERIMENTAL)"
1902 depends on EXPERIMENTAL
1904 kexec is a system call that implements the ability to shutdown your
1905 current kernel, and to start another kernel. It is like a reboot
1906 but it is independent of the system firmware. And like a reboot
1907 you can start any kernel with it, not just Linux.
1909 It is an ongoing process to be certain the hardware in a machine
1910 is properly shutdown, so do not be surprised if this code does not
1911 initially work for you. It may help to enable device hotplugging
1915 bool "Export atags in procfs"
1919 Should the atags used to boot the kernel be exported in an "atags"
1920 file in procfs. Useful with kexec.
1923 bool "Build kdump crash kernel (EXPERIMENTAL)"
1924 depends on EXPERIMENTAL
1926 Generate crash dump after being started by kexec. This should
1927 be normally only set in special crash dump kernels which are
1928 loaded in the main kernel with kexec-tools into a specially
1929 reserved region and then later executed after a crash by
1930 kdump/kexec. The crash dump kernel must be compiled to a
1931 memory address not used by the main kernel
1933 For more details see Documentation/kdump/kdump.txt
1935 config AUTO_ZRELADDR
1936 bool "Auto calculation of the decompressed kernel image address"
1937 depends on !ZBOOT_ROM && !ARCH_U300
1939 ZRELADDR is the physical address where the decompressed kernel
1940 image will be placed. If AUTO_ZRELADDR is selected, the address
1941 will be determined at run-time by masking the current IP with
1942 0xf8000000. This assumes the zImage being placed in the first 128MB
1943 from start of memory.
1947 menu "CPU Power Management"
1951 source "drivers/cpufreq/Kconfig"
1954 tristate "CPUfreq driver for i.MX CPUs"
1955 depends on ARCH_MXC && CPU_FREQ
1956 select CPU_FREQ_TABLE
1958 This enables the CPUfreq driver for i.MX CPUs.
1960 config CPU_FREQ_SA1100
1963 config CPU_FREQ_SA1110
1966 config CPU_FREQ_INTEGRATOR
1967 tristate "CPUfreq driver for ARM Integrator CPUs"
1968 depends on ARCH_INTEGRATOR && CPU_FREQ
1971 This enables the CPUfreq driver for ARM Integrator CPUs.
1973 For details, take a look at <file:Documentation/cpu-freq>.
1979 depends on CPU_FREQ && ARCH_PXA && PXA25x
1981 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1983 config CPU_FREQ_S3C64XX
1984 bool "CPUfreq support for Samsung S3C64XX CPUs"
1985 depends on CPU_FREQ && CPU_S3C6410
1990 Internal configuration node for common cpufreq on Samsung SoC
1992 config CPU_FREQ_S3C24XX
1993 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
1994 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1997 This enables the CPUfreq driver for the Samsung S3C24XX family
2000 For details, take a look at <file:Documentation/cpu-freq>.
2004 config CPU_FREQ_S3C24XX_PLL
2005 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2006 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2008 Compile in support for changing the PLL frequency from the
2009 S3C24XX series CPUfreq driver. The PLL takes time to settle
2010 after a frequency change, so by default it is not enabled.
2012 This also means that the PLL tables for the selected CPU(s) will
2013 be built which may increase the size of the kernel image.
2015 config CPU_FREQ_S3C24XX_DEBUG
2016 bool "Debug CPUfreq Samsung driver core"
2017 depends on CPU_FREQ_S3C24XX
2019 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2021 config CPU_FREQ_S3C24XX_IODEBUG
2022 bool "Debug CPUfreq Samsung driver IO timing"
2023 depends on CPU_FREQ_S3C24XX
2025 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2027 config CPU_FREQ_S3C24XX_DEBUGFS
2028 bool "Export debugfs for CPUFreq"
2029 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2031 Export status information via debugfs.
2035 source "drivers/cpuidle/Kconfig"
2039 menu "Floating point emulation"
2041 comment "At least one emulation must be selected"
2044 bool "NWFPE math emulation"
2045 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2047 Say Y to include the NWFPE floating point emulator in the kernel.
2048 This is necessary to run most binaries. Linux does not currently
2049 support floating point hardware so you need to say Y here even if
2050 your machine has an FPA or floating point co-processor podule.
2052 You may say N here if you are going to load the Acorn FPEmulator
2053 early in the bootup.
2056 bool "Support extended precision"
2057 depends on FPE_NWFPE
2059 Say Y to include 80-bit support in the kernel floating-point
2060 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2061 Note that gcc does not generate 80-bit operations by default,
2062 so in most cases this option only enlarges the size of the
2063 floating point emulator without any good reason.
2065 You almost surely want to say N here.
2068 bool "FastFPE math emulation (EXPERIMENTAL)"
2069 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
2071 Say Y here to include the FAST floating point emulator in the kernel.
2072 This is an experimental much faster emulator which now also has full
2073 precision for the mantissa. It does not support any exceptions.
2074 It is very simple, and approximately 3-6 times faster than NWFPE.
2076 It should be sufficient for most programs. It may be not suitable
2077 for scientific calculations, but you have to check this for yourself.
2078 If you do not feel you need a faster FP emulation you should better
2082 bool "VFP-format floating point maths"
2083 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2085 Say Y to include VFP support code in the kernel. This is needed
2086 if your hardware includes a VFP unit.
2088 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2089 release notes and additional status information.
2091 Say N if your target does not have VFP hardware.
2099 bool "Advanced SIMD (NEON) Extension support"
2100 depends on VFPv3 && CPU_V7
2102 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2107 menu "Userspace binary formats"
2109 source "fs/Kconfig.binfmt"
2112 tristate "RISC OS personality"
2115 Say Y here to include the kernel code necessary if you want to run
2116 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2117 experimental; if this sounds frightening, say N and sleep in peace.
2118 You can also say M here to compile this support as a module (which
2119 will be called arthur).
2123 menu "Power management options"
2125 source "kernel/power/Kconfig"
2127 config ARCH_SUSPEND_POSSIBLE
2128 depends on !ARCH_S5P64X0 && !ARCH_S5PC100
2129 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2130 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2135 source "net/Kconfig"
2137 source "drivers/Kconfig"
2141 source "arch/arm/Kconfig.debug"
2143 source "security/Kconfig"
2145 source "crypto/Kconfig"
2147 source "lib/Kconfig"