2 * Samsung's Exynos4210 SoC device tree source
4 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2010-2011 Linaro Ltd.
9 * Samsung's Exynos4210 SoC device nodes are listed in this file. Exynos4210
10 * based board files can include this file and provide values for board specfic
13 * Note: This file does not include device nodes for all the controllers in
14 * Exynos4210 SoC. As device tree coverage for Exynos4210 increases, additional
15 * nodes can be added to this file.
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
22 #include "exynos4.dtsi"
23 #include "exynos4210-pinctrl.dtsi"
26 compatible = "samsung,exynos4210", "samsung,exynos4";
29 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
40 compatible = "arm,cortex-a9";
46 compatible = "arm,cortex-a9";
51 pmu_system_controller: system-controller@10020000 {
52 clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
53 "clkout4", "clkout8", "clkout9";
54 clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
55 <&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
56 <&clock CLK_OUT_CPU>, <&clock CLK_XXTI>,
62 compatible = "mmio-sram";
63 reg = <0x02020000 0x20000>;
66 ranges = <0 0x02020000 0x20000>;
69 compatible = "samsung,exynos4210-sysram";
74 compatible = "samsung,exynos4210-sysram-ns";
75 reg = <0x1f000 0x1000>;
79 pd_lcd1: lcd1-power-domain@10023CA0 {
80 compatible = "samsung,exynos4210-pd";
81 reg = <0x10023CA0 0x20>;
82 #power-domain-cells = <0>;
85 l2c: l2-cache-controller@10502000 {
86 compatible = "arm,pl310-cache";
87 reg = <0x10502000 0x1000>;
90 arm,tag-latency = <2 2 1>;
91 arm,data-latency = <2 2 1>;
94 gic: interrupt-controller@10490000 {
95 cpu-offset = <0x8000>;
98 combiner: interrupt-controller@10440000 {
99 samsung,combiner-nr = <16>;
100 interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
101 <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
102 <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
103 <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>;
107 compatible = "samsung,exynos4210-mct";
108 reg = <0x10050000 0x800>;
109 interrupt-parent = <&mct_map>;
110 interrupts = <0>, <1>, <2>, <3>, <4>, <5>;
111 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
112 clock-names = "fin_pll", "mct";
115 #interrupt-cells = <1>;
116 #address-cells = <0>;
118 interrupt-map = <0 &gic 0 57 0>,
127 clock: clock-controller@10030000 {
128 compatible = "samsung,exynos4210-clock";
129 reg = <0x10030000 0x20000>;
133 pinctrl_0: pinctrl@11400000 {
134 compatible = "samsung,exynos4210-pinctrl";
135 reg = <0x11400000 0x1000>;
136 interrupts = <0 47 0>;
139 pinctrl_1: pinctrl@11000000 {
140 compatible = "samsung,exynos4210-pinctrl";
141 reg = <0x11000000 0x1000>;
142 interrupts = <0 46 0>;
144 wakup_eint: wakeup-interrupt-controller {
145 compatible = "samsung,exynos4210-wakeup-eint";
146 interrupt-parent = <&gic>;
147 interrupts = <0 32 0>;
151 pinctrl_2: pinctrl@03860000 {
152 compatible = "samsung,exynos4210-pinctrl";
153 reg = <0x03860000 0x1000>;
157 compatible = "samsung,exynos4210-tmu";
158 interrupt-parent = <&combiner>;
159 reg = <0x100C0000 0x100>;
161 clocks = <&clock CLK_TMU_APBIF>;
162 clock-names = "tmu_apbif";
167 compatible = "samsung,s5pv210-g2d";
168 reg = <0x12800000 0x1000>;
169 interrupts = <0 89 0>;
170 clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
171 clock-names = "sclk_fimg2d", "fimg2d";
176 clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
177 <&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
178 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
180 fimc_0: fimc@11800000 {
181 samsung,pix-limits = <4224 8192 1920 4224>;
182 samsung,mainscaler-ext;
186 fimc_1: fimc@11810000 {
187 samsung,pix-limits = <4224 8192 1920 4224>;
188 samsung,mainscaler-ext;
192 fimc_2: fimc@11820000 {
193 samsung,pix-limits = <4224 8192 1920 4224>;
194 samsung,mainscaler-ext;
198 fimc_3: fimc@11830000 {
199 samsung,pix-limits = <1920 8192 1366 1920>;
200 samsung,rotators = <0>;
201 samsung,mainscaler-ext;
206 ppmu_lcd1: ppmu_lcd1@12240000 {
207 compatible = "samsung,exynos-ppmu";
208 reg = <0x12240000 0x2000>;
209 clocks = <&clock CLK_PPMULCD1>;
210 clock-names = "ppmu";