2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
13 #include <dt-bindings/clock/imx6qdl-clock.h>
14 #include <dt-bindings/interrupt-controller/arm-gic.h>
16 #include "skeleton.dtsi"
50 intc: interrupt-controller@00a01000 {
51 compatible = "arm,cortex-a9-gic";
52 #interrupt-cells = <3>;
54 reg = <0x00a01000 0x1000>,
63 compatible = "fsl,imx-ckil", "fixed-clock";
65 clock-frequency = <32768>;
69 compatible = "fsl,imx-ckih1", "fixed-clock";
71 clock-frequency = <0>;
75 compatible = "fsl,imx-osc", "fixed-clock";
77 clock-frequency = <24000000>;
84 compatible = "simple-bus";
85 interrupt-parent = <&intc>;
88 dma_apbh: dma-apbh@00110000 {
89 compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
90 reg = <0x00110000 0x2000>;
91 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
92 <0 13 IRQ_TYPE_LEVEL_HIGH>,
93 <0 13 IRQ_TYPE_LEVEL_HIGH>,
94 <0 13 IRQ_TYPE_LEVEL_HIGH>;
95 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
98 clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
101 gpmi: gpmi-nand@00112000 {
102 compatible = "fsl,imx6q-gpmi-nand";
103 #address-cells = <1>;
105 reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
106 reg-names = "gpmi-nand", "bch";
107 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
108 interrupt-names = "bch";
109 clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
110 <&clks IMX6QDL_CLK_GPMI_APB>,
111 <&clks IMX6QDL_CLK_GPMI_BCH>,
112 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
113 <&clks IMX6QDL_CLK_PER1_BCH>;
114 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
115 "gpmi_bch_apb", "per1_bch";
116 dmas = <&dma_apbh 0>;
122 compatible = "arm,cortex-a9-twd-timer";
123 reg = <0x00a00600 0x20>;
124 interrupts = <1 13 0xf01>;
125 clocks = <&clks IMX6QDL_CLK_TWD>;
128 L2: l2-cache@00a02000 {
129 compatible = "arm,pl310-cache";
130 reg = <0x00a02000 0x1000>;
131 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
134 arm,tag-latency = <4 2 3>;
135 arm,data-latency = <4 2 3>;
138 pcie: pcie@0x01000000 {
139 compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
140 reg = <0x01ffc000 0x04000>,
141 <0x01f00000 0x80000>;
142 reg-names = "dbi", "config";
143 #address-cells = <3>;
146 ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
147 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
148 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
150 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
151 interrupt-names = "msi";
152 #interrupt-cells = <1>;
153 interrupt-map-mask = <0 0 0 0x7>;
154 interrupt-map = <0 0 0 1 &intc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
155 <0 0 0 2 &intc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
156 <0 0 0 3 &intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
157 <0 0 0 4 &intc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
158 clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
159 <&clks IMX6QDL_CLK_LVDS1_GATE>,
160 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
161 clock-names = "pcie", "pcie_bus", "pcie_phy";
166 compatible = "arm,cortex-a9-pmu";
167 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
170 aips-bus@02000000 { /* AIPS1 */
171 compatible = "fsl,aips-bus", "simple-bus";
172 #address-cells = <1>;
174 reg = <0x02000000 0x100000>;
178 compatible = "fsl,spba-bus", "simple-bus";
179 #address-cells = <1>;
181 reg = <0x02000000 0x40000>;
184 spdif: spdif@02004000 {
185 compatible = "fsl,imx35-spdif";
186 reg = <0x02004000 0x4000>;
187 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
188 dmas = <&sdma 14 18 0>,
190 dma-names = "rx", "tx";
191 clocks = <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_OSC>,
192 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_DUMMY>,
193 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>,
194 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>,
195 <&clks IMX6QDL_CLK_DUMMY>;
196 clock-names = "core", "rxtx0",
204 ecspi1: ecspi@02008000 {
205 #address-cells = <1>;
207 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
208 reg = <0x02008000 0x4000>;
209 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
210 clocks = <&clks IMX6QDL_CLK_ECSPI1>,
211 <&clks IMX6QDL_CLK_ECSPI1>;
212 clock-names = "ipg", "per";
213 dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
214 dma-names = "rx", "tx";
218 ecspi2: ecspi@0200c000 {
219 #address-cells = <1>;
221 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
222 reg = <0x0200c000 0x4000>;
223 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
224 clocks = <&clks IMX6QDL_CLK_ECSPI2>,
225 <&clks IMX6QDL_CLK_ECSPI2>;
226 clock-names = "ipg", "per";
227 dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
228 dma-names = "rx", "tx";
232 ecspi3: ecspi@02010000 {
233 #address-cells = <1>;
235 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
236 reg = <0x02010000 0x4000>;
237 interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
238 clocks = <&clks IMX6QDL_CLK_ECSPI3>,
239 <&clks IMX6QDL_CLK_ECSPI3>;
240 clock-names = "ipg", "per";
241 dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
242 dma-names = "rx", "tx";
246 ecspi4: ecspi@02014000 {
247 #address-cells = <1>;
249 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
250 reg = <0x02014000 0x4000>;
251 interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
252 clocks = <&clks IMX6QDL_CLK_ECSPI4>,
253 <&clks IMX6QDL_CLK_ECSPI4>;
254 clock-names = "ipg", "per";
255 dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
256 dma-names = "rx", "tx";
260 uart1: serial@02020000 {
261 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
262 reg = <0x02020000 0x4000>;
263 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
264 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
265 <&clks IMX6QDL_CLK_UART_SERIAL>;
266 clock-names = "ipg", "per";
267 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
268 dma-names = "rx", "tx";
272 esai: esai@02024000 {
273 reg = <0x02024000 0x4000>;
274 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
278 #sound-dai-cells = <0>;
279 compatible = "fsl,imx6q-ssi",
281 reg = <0x02028000 0x4000>;
282 interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
283 clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
284 <&clks IMX6QDL_CLK_SSI1>;
285 clock-names = "ipg", "baud";
286 dmas = <&sdma 37 1 0>,
288 dma-names = "rx", "tx";
289 fsl,fifo-depth = <15>;
294 #sound-dai-cells = <0>;
295 compatible = "fsl,imx6q-ssi",
297 reg = <0x0202c000 0x4000>;
298 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
299 clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
300 <&clks IMX6QDL_CLK_SSI2>;
301 clock-names = "ipg", "baud";
302 dmas = <&sdma 41 1 0>,
304 dma-names = "rx", "tx";
305 fsl,fifo-depth = <15>;
310 #sound-dai-cells = <0>;
311 compatible = "fsl,imx6q-ssi",
313 reg = <0x02030000 0x4000>;
314 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
315 clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
316 <&clks IMX6QDL_CLK_SSI3>;
317 clock-names = "ipg", "baud";
318 dmas = <&sdma 45 1 0>,
320 dma-names = "rx", "tx";
321 fsl,fifo-depth = <15>;
325 asrc: asrc@02034000 {
326 reg = <0x02034000 0x4000>;
327 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
331 reg = <0x0203c000 0x4000>;
336 compatible = "cnm,coda960";
337 reg = <0x02040000 0x3c000>;
338 interrupts = <0 3 IRQ_TYPE_LEVEL_HIGH>,
339 <0 12 IRQ_TYPE_LEVEL_HIGH>;
340 interrupt-names = "bit", "jpeg";
341 clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
342 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>,
343 <&clks IMX6QDL_CLK_OCRAM>;
344 clock-names = "per", "ahb", "ocram";
349 aipstz@0207c000 { /* AIPSTZ1 */
350 reg = <0x0207c000 0x4000>;
355 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
356 reg = <0x02080000 0x4000>;
357 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
358 clocks = <&clks IMX6QDL_CLK_IPG>,
359 <&clks IMX6QDL_CLK_PWM1>;
360 clock-names = "ipg", "per";
365 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
366 reg = <0x02084000 0x4000>;
367 interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
368 clocks = <&clks IMX6QDL_CLK_IPG>,
369 <&clks IMX6QDL_CLK_PWM2>;
370 clock-names = "ipg", "per";
375 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
376 reg = <0x02088000 0x4000>;
377 interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
378 clocks = <&clks IMX6QDL_CLK_IPG>,
379 <&clks IMX6QDL_CLK_PWM3>;
380 clock-names = "ipg", "per";
385 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
386 reg = <0x0208c000 0x4000>;
387 interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
388 clocks = <&clks IMX6QDL_CLK_IPG>,
389 <&clks IMX6QDL_CLK_PWM4>;
390 clock-names = "ipg", "per";
393 can1: flexcan@02090000 {
394 compatible = "fsl,imx6q-flexcan";
395 reg = <0x02090000 0x4000>;
396 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
397 clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
398 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
399 clock-names = "ipg", "per";
403 can2: flexcan@02094000 {
404 compatible = "fsl,imx6q-flexcan";
405 reg = <0x02094000 0x4000>;
406 interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
407 clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
408 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
409 clock-names = "ipg", "per";
414 compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
415 reg = <0x02098000 0x4000>;
416 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
417 clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
418 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
419 <&clks IMX6QDL_CLK_GPT_3M>;
420 clock-names = "ipg", "per", "osc_per";
423 gpio1: gpio@0209c000 {
424 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
425 reg = <0x0209c000 0x4000>;
426 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
427 <0 67 IRQ_TYPE_LEVEL_HIGH>;
430 interrupt-controller;
431 #interrupt-cells = <2>;
434 gpio2: gpio@020a0000 {
435 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
436 reg = <0x020a0000 0x4000>;
437 interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
438 <0 69 IRQ_TYPE_LEVEL_HIGH>;
441 interrupt-controller;
442 #interrupt-cells = <2>;
445 gpio3: gpio@020a4000 {
446 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
447 reg = <0x020a4000 0x4000>;
448 interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
449 <0 71 IRQ_TYPE_LEVEL_HIGH>;
452 interrupt-controller;
453 #interrupt-cells = <2>;
456 gpio4: gpio@020a8000 {
457 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
458 reg = <0x020a8000 0x4000>;
459 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
460 <0 73 IRQ_TYPE_LEVEL_HIGH>;
463 interrupt-controller;
464 #interrupt-cells = <2>;
467 gpio5: gpio@020ac000 {
468 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
469 reg = <0x020ac000 0x4000>;
470 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
471 <0 75 IRQ_TYPE_LEVEL_HIGH>;
474 interrupt-controller;
475 #interrupt-cells = <2>;
478 gpio6: gpio@020b0000 {
479 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
480 reg = <0x020b0000 0x4000>;
481 interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
482 <0 77 IRQ_TYPE_LEVEL_HIGH>;
485 interrupt-controller;
486 #interrupt-cells = <2>;
489 gpio7: gpio@020b4000 {
490 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
491 reg = <0x020b4000 0x4000>;
492 interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
493 <0 79 IRQ_TYPE_LEVEL_HIGH>;
496 interrupt-controller;
497 #interrupt-cells = <2>;
501 compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
502 reg = <0x020b8000 0x4000>;
503 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
504 clocks = <&clks IMX6QDL_CLK_IPG>;
508 wdog1: wdog@020bc000 {
509 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
510 reg = <0x020bc000 0x4000>;
511 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
512 clocks = <&clks IMX6QDL_CLK_DUMMY>;
515 wdog2: wdog@020c0000 {
516 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
517 reg = <0x020c0000 0x4000>;
518 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
519 clocks = <&clks IMX6QDL_CLK_DUMMY>;
524 compatible = "fsl,imx6q-ccm";
525 reg = <0x020c4000 0x4000>;
526 interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
527 <0 88 IRQ_TYPE_LEVEL_HIGH>;
531 anatop: anatop@020c8000 {
532 compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
533 reg = <0x020c8000 0x1000>;
534 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
535 <0 54 IRQ_TYPE_LEVEL_HIGH>,
536 <0 127 IRQ_TYPE_LEVEL_HIGH>;
539 compatible = "fsl,anatop-regulator";
540 regulator-name = "vdd1p1";
541 regulator-min-microvolt = <800000>;
542 regulator-max-microvolt = <1375000>;
544 anatop-reg-offset = <0x110>;
545 anatop-vol-bit-shift = <8>;
546 anatop-vol-bit-width = <5>;
547 anatop-min-bit-val = <4>;
548 anatop-min-voltage = <800000>;
549 anatop-max-voltage = <1375000>;
553 compatible = "fsl,anatop-regulator";
554 regulator-name = "vdd3p0";
555 regulator-min-microvolt = <2800000>;
556 regulator-max-microvolt = <3150000>;
558 anatop-reg-offset = <0x120>;
559 anatop-vol-bit-shift = <8>;
560 anatop-vol-bit-width = <5>;
561 anatop-min-bit-val = <0>;
562 anatop-min-voltage = <2625000>;
563 anatop-max-voltage = <3400000>;
567 compatible = "fsl,anatop-regulator";
568 regulator-name = "vdd2p5";
569 regulator-min-microvolt = <2000000>;
570 regulator-max-microvolt = <2750000>;
572 anatop-reg-offset = <0x130>;
573 anatop-vol-bit-shift = <8>;
574 anatop-vol-bit-width = <5>;
575 anatop-min-bit-val = <0>;
576 anatop-min-voltage = <2000000>;
577 anatop-max-voltage = <2750000>;
580 reg_arm: regulator-vddcore@140 {
581 compatible = "fsl,anatop-regulator";
582 regulator-name = "vddarm";
583 regulator-min-microvolt = <725000>;
584 regulator-max-microvolt = <1450000>;
586 anatop-reg-offset = <0x140>;
587 anatop-vol-bit-shift = <0>;
588 anatop-vol-bit-width = <5>;
589 anatop-delay-reg-offset = <0x170>;
590 anatop-delay-bit-shift = <24>;
591 anatop-delay-bit-width = <2>;
592 anatop-min-bit-val = <1>;
593 anatop-min-voltage = <725000>;
594 anatop-max-voltage = <1450000>;
597 reg_pu: regulator-vddpu@140 {
598 compatible = "fsl,anatop-regulator";
599 regulator-name = "vddpu";
600 regulator-min-microvolt = <725000>;
601 regulator-max-microvolt = <1450000>;
603 anatop-reg-offset = <0x140>;
604 anatop-vol-bit-shift = <9>;
605 anatop-vol-bit-width = <5>;
606 anatop-delay-reg-offset = <0x170>;
607 anatop-delay-bit-shift = <26>;
608 anatop-delay-bit-width = <2>;
609 anatop-min-bit-val = <1>;
610 anatop-min-voltage = <725000>;
611 anatop-max-voltage = <1450000>;
614 reg_soc: regulator-vddsoc@140 {
615 compatible = "fsl,anatop-regulator";
616 regulator-name = "vddsoc";
617 regulator-min-microvolt = <725000>;
618 regulator-max-microvolt = <1450000>;
620 anatop-reg-offset = <0x140>;
621 anatop-vol-bit-shift = <18>;
622 anatop-vol-bit-width = <5>;
623 anatop-delay-reg-offset = <0x170>;
624 anatop-delay-bit-shift = <28>;
625 anatop-delay-bit-width = <2>;
626 anatop-min-bit-val = <1>;
627 anatop-min-voltage = <725000>;
628 anatop-max-voltage = <1450000>;
633 compatible = "fsl,imx6q-tempmon";
634 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
635 fsl,tempmon = <&anatop>;
636 fsl,tempmon-data = <&ocotp>;
637 clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
640 usbphy1: usbphy@020c9000 {
641 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
642 reg = <0x020c9000 0x1000>;
643 interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
644 clocks = <&clks IMX6QDL_CLK_USBPHY1>;
645 fsl,anatop = <&anatop>;
648 usbphy2: usbphy@020ca000 {
649 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
650 reg = <0x020ca000 0x1000>;
651 interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
652 clocks = <&clks IMX6QDL_CLK_USBPHY2>;
653 fsl,anatop = <&anatop>;
657 compatible = "fsl,sec-v4.0-mon", "simple-bus";
658 #address-cells = <1>;
660 ranges = <0 0x020cc000 0x4000>;
663 compatible = "fsl,sec-v4.0-mon-rtc-lp";
665 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
666 <0 20 IRQ_TYPE_LEVEL_HIGH>;
669 snvs_poweroff: snvs-poweroff@38 {
670 compatible = "fsl,sec-v4.0-poweroff";
676 epit1: epit@020d0000 { /* EPIT1 */
677 reg = <0x020d0000 0x4000>;
678 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
681 epit2: epit@020d4000 { /* EPIT2 */
682 reg = <0x020d4000 0x4000>;
683 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
687 compatible = "fsl,imx6q-src", "fsl,imx51-src";
688 reg = <0x020d8000 0x4000>;
689 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
690 <0 96 IRQ_TYPE_LEVEL_HIGH>;
695 compatible = "fsl,imx6q-gpc";
696 reg = <0x020dc000 0x4000>;
697 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
698 <0 90 IRQ_TYPE_LEVEL_HIGH>;
701 gpr: iomuxc-gpr@020e0000 {
702 compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
703 reg = <0x020e0000 0x38>;
706 iomuxc: iomuxc@020e0000 {
707 compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
708 reg = <0x020e0000 0x4000>;
712 #address-cells = <1>;
714 compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
719 #address-cells = <1>;
727 lvds0_mux_0: endpoint {
728 remote-endpoint = <&ipu1_di0_lvds0>;
735 lvds0_mux_1: endpoint {
736 remote-endpoint = <&ipu1_di1_lvds0>;
742 #address-cells = <1>;
750 lvds1_mux_0: endpoint {
751 remote-endpoint = <&ipu1_di0_lvds1>;
758 lvds1_mux_1: endpoint {
759 remote-endpoint = <&ipu1_di1_lvds1>;
766 #address-cells = <1>;
768 reg = <0x00120000 0x9000>;
769 interrupts = <0 115 0x04>;
771 clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
772 <&clks IMX6QDL_CLK_HDMI_ISFR>;
773 clock-names = "iahb", "isfr";
779 hdmi_mux_0: endpoint {
780 remote-endpoint = <&ipu1_di0_hdmi>;
787 hdmi_mux_1: endpoint {
788 remote-endpoint = <&ipu1_di1_hdmi>;
793 dcic1: dcic@020e4000 {
794 reg = <0x020e4000 0x4000>;
795 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
798 dcic2: dcic@020e8000 {
799 reg = <0x020e8000 0x4000>;
800 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
803 sdma: sdma@020ec000 {
804 compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
805 reg = <0x020ec000 0x4000>;
806 interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
807 clocks = <&clks IMX6QDL_CLK_SDMA>,
808 <&clks IMX6QDL_CLK_SDMA>;
809 clock-names = "ipg", "ahb";
811 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
815 aips-bus@02100000 { /* AIPS2 */
816 compatible = "fsl,aips-bus", "simple-bus";
817 #address-cells = <1>;
819 reg = <0x02100000 0x100000>;
823 reg = <0x02100000 0x40000>;
824 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>,
825 <0 106 IRQ_TYPE_LEVEL_HIGH>;
828 aipstz@0217c000 { /* AIPSTZ2 */
829 reg = <0x0217c000 0x4000>;
832 usbotg: usb@02184000 {
833 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
834 reg = <0x02184000 0x200>;
835 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
836 clocks = <&clks IMX6QDL_CLK_USBOH3>;
837 fsl,usbphy = <&usbphy1>;
838 fsl,usbmisc = <&usbmisc 0>;
842 usbh1: usb@02184200 {
843 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
844 reg = <0x02184200 0x200>;
845 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
846 clocks = <&clks IMX6QDL_CLK_USBOH3>;
847 fsl,usbphy = <&usbphy2>;
848 fsl,usbmisc = <&usbmisc 1>;
852 usbh2: usb@02184400 {
853 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
854 reg = <0x02184400 0x200>;
855 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
856 clocks = <&clks IMX6QDL_CLK_USBOH3>;
857 fsl,usbmisc = <&usbmisc 2>;
861 usbh3: usb@02184600 {
862 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
863 reg = <0x02184600 0x200>;
864 interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
865 clocks = <&clks IMX6QDL_CLK_USBOH3>;
866 fsl,usbmisc = <&usbmisc 3>;
870 usbmisc: usbmisc@02184800 {
872 compatible = "fsl,imx6q-usbmisc";
873 reg = <0x02184800 0x200>;
874 clocks = <&clks IMX6QDL_CLK_USBOH3>;
877 fec: ethernet@02188000 {
878 compatible = "fsl,imx6q-fec";
879 reg = <0x02188000 0x4000>;
880 interrupts-extended =
881 <&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
882 <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
883 clocks = <&clks IMX6QDL_CLK_ENET>,
884 <&clks IMX6QDL_CLK_ENET>,
885 <&clks IMX6QDL_CLK_ENET_REF>;
886 clock-names = "ipg", "ahb", "ptp";
891 reg = <0x0218c000 0x4000>;
892 interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
893 <0 117 IRQ_TYPE_LEVEL_HIGH>,
894 <0 126 IRQ_TYPE_LEVEL_HIGH>;
897 usdhc1: usdhc@02190000 {
898 compatible = "fsl,imx6q-usdhc";
899 reg = <0x02190000 0x4000>;
900 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
901 clocks = <&clks IMX6QDL_CLK_USDHC1>,
902 <&clks IMX6QDL_CLK_USDHC1>,
903 <&clks IMX6QDL_CLK_USDHC1>;
904 clock-names = "ipg", "ahb", "per";
909 usdhc2: usdhc@02194000 {
910 compatible = "fsl,imx6q-usdhc";
911 reg = <0x02194000 0x4000>;
912 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
913 clocks = <&clks IMX6QDL_CLK_USDHC2>,
914 <&clks IMX6QDL_CLK_USDHC2>,
915 <&clks IMX6QDL_CLK_USDHC2>;
916 clock-names = "ipg", "ahb", "per";
921 usdhc3: usdhc@02198000 {
922 compatible = "fsl,imx6q-usdhc";
923 reg = <0x02198000 0x4000>;
924 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
925 clocks = <&clks IMX6QDL_CLK_USDHC3>,
926 <&clks IMX6QDL_CLK_USDHC3>,
927 <&clks IMX6QDL_CLK_USDHC3>;
928 clock-names = "ipg", "ahb", "per";
933 usdhc4: usdhc@0219c000 {
934 compatible = "fsl,imx6q-usdhc";
935 reg = <0x0219c000 0x4000>;
936 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
937 clocks = <&clks IMX6QDL_CLK_USDHC4>,
938 <&clks IMX6QDL_CLK_USDHC4>,
939 <&clks IMX6QDL_CLK_USDHC4>;
940 clock-names = "ipg", "ahb", "per";
946 #address-cells = <1>;
948 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
949 reg = <0x021a0000 0x4000>;
950 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
951 clocks = <&clks IMX6QDL_CLK_I2C1>;
956 #address-cells = <1>;
958 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
959 reg = <0x021a4000 0x4000>;
960 interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
961 clocks = <&clks IMX6QDL_CLK_I2C2>;
966 #address-cells = <1>;
968 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
969 reg = <0x021a8000 0x4000>;
970 interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
971 clocks = <&clks IMX6QDL_CLK_I2C3>;
976 reg = <0x021ac000 0x4000>;
979 mmdc0: mmdc@021b0000 { /* MMDC0 */
980 compatible = "fsl,imx6q-mmdc";
981 reg = <0x021b0000 0x4000>;
984 mmdc1: mmdc@021b4000 { /* MMDC1 */
985 reg = <0x021b4000 0x4000>;
988 weim: weim@021b8000 {
989 compatible = "fsl,imx6q-weim";
990 reg = <0x021b8000 0x4000>;
991 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
992 clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
995 ocotp: ocotp@021bc000 {
996 compatible = "fsl,imx6q-ocotp", "syscon";
997 reg = <0x021bc000 0x4000>;
1000 tzasc@021d0000 { /* TZASC1 */
1001 reg = <0x021d0000 0x4000>;
1002 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1005 tzasc@021d4000 { /* TZASC2 */
1006 reg = <0x021d4000 0x4000>;
1007 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
1010 audmux: audmux@021d8000 {
1011 compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
1012 reg = <0x021d8000 0x4000>;
1013 status = "disabled";
1016 mipi_csi: mipi@021dc000 {
1017 reg = <0x021dc000 0x4000>;
1020 mipi_dsi: mipi@021e0000 {
1021 #address-cells = <1>;
1023 reg = <0x021e0000 0x4000>;
1024 status = "disabled";
1029 mipi_mux_0: endpoint {
1030 remote-endpoint = <&ipu1_di0_mipi>;
1037 mipi_mux_1: endpoint {
1038 remote-endpoint = <&ipu1_di1_mipi>;
1044 reg = <0x021e4000 0x4000>;
1045 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
1048 uart2: serial@021e8000 {
1049 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1050 reg = <0x021e8000 0x4000>;
1051 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
1052 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1053 <&clks IMX6QDL_CLK_UART_SERIAL>;
1054 clock-names = "ipg", "per";
1055 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1056 dma-names = "rx", "tx";
1057 status = "disabled";
1060 uart3: serial@021ec000 {
1061 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1062 reg = <0x021ec000 0x4000>;
1063 interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
1064 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1065 <&clks IMX6QDL_CLK_UART_SERIAL>;
1066 clock-names = "ipg", "per";
1067 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1068 dma-names = "rx", "tx";
1069 status = "disabled";
1072 uart4: serial@021f0000 {
1073 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1074 reg = <0x021f0000 0x4000>;
1075 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
1076 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1077 <&clks IMX6QDL_CLK_UART_SERIAL>;
1078 clock-names = "ipg", "per";
1079 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1080 dma-names = "rx", "tx";
1081 status = "disabled";
1084 uart5: serial@021f4000 {
1085 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1086 reg = <0x021f4000 0x4000>;
1087 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
1088 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1089 <&clks IMX6QDL_CLK_UART_SERIAL>;
1090 clock-names = "ipg", "per";
1091 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1092 dma-names = "rx", "tx";
1093 status = "disabled";
1097 ipu1: ipu@02400000 {
1098 #address-cells = <1>;
1100 compatible = "fsl,imx6q-ipu";
1101 reg = <0x02400000 0x400000>;
1102 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
1103 <0 5 IRQ_TYPE_LEVEL_HIGH>;
1104 clocks = <&clks IMX6QDL_CLK_IPU1>,
1105 <&clks IMX6QDL_CLK_IPU1_DI0>,
1106 <&clks IMX6QDL_CLK_IPU1_DI1>;
1107 clock-names = "bus", "di0", "di1";
1119 #address-cells = <1>;
1123 ipu1_di0_disp0: endpoint@0 {
1126 ipu1_di0_hdmi: endpoint@1 {
1127 remote-endpoint = <&hdmi_mux_0>;
1130 ipu1_di0_mipi: endpoint@2 {
1131 remote-endpoint = <&mipi_mux_0>;
1134 ipu1_di0_lvds0: endpoint@3 {
1135 remote-endpoint = <&lvds0_mux_0>;
1138 ipu1_di0_lvds1: endpoint@4 {
1139 remote-endpoint = <&lvds1_mux_0>;
1144 #address-cells = <1>;
1148 ipu1_di0_disp1: endpoint@0 {
1151 ipu1_di1_hdmi: endpoint@1 {
1152 remote-endpoint = <&hdmi_mux_1>;
1155 ipu1_di1_mipi: endpoint@2 {
1156 remote-endpoint = <&mipi_mux_1>;
1159 ipu1_di1_lvds0: endpoint@3 {
1160 remote-endpoint = <&lvds0_mux_1>;
1163 ipu1_di1_lvds1: endpoint@4 {
1164 remote-endpoint = <&lvds1_mux_1>;