2 * Chip-specific setup code for the AT91SAM9G45 family
4 * Copyright (C) 2009 Atmel Corporation.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
13 #include <linux/module.h>
14 #include <linux/dma-mapping.h>
15 #include <linux/clk/at91_pmc.h>
18 #include <asm/mach/arch.h>
19 #include <asm/mach/map.h>
20 #include <asm/system_misc.h>
21 #include <mach/at91sam9g45.h>
23 #include <mach/hardware.h>
31 #if defined(CONFIG_OLD_CLK_AT91)
33 /* --------------------------------------------------------------------
35 * -------------------------------------------------------------------- */
38 * The peripheral clocks.
40 static struct clk pioA_clk = {
42 .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
43 .type = CLK_TYPE_PERIPHERAL,
45 static struct clk pioB_clk = {
47 .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
48 .type = CLK_TYPE_PERIPHERAL,
50 static struct clk pioC_clk = {
52 .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
53 .type = CLK_TYPE_PERIPHERAL,
55 static struct clk pioDE_clk = {
57 .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
58 .type = CLK_TYPE_PERIPHERAL,
60 static struct clk trng_clk = {
62 .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
63 .type = CLK_TYPE_PERIPHERAL,
65 static struct clk usart0_clk = {
67 .pmc_mask = 1 << AT91SAM9G45_ID_US0,
68 .type = CLK_TYPE_PERIPHERAL,
70 static struct clk usart1_clk = {
72 .pmc_mask = 1 << AT91SAM9G45_ID_US1,
73 .type = CLK_TYPE_PERIPHERAL,
75 static struct clk usart2_clk = {
77 .pmc_mask = 1 << AT91SAM9G45_ID_US2,
78 .type = CLK_TYPE_PERIPHERAL,
80 static struct clk usart3_clk = {
82 .pmc_mask = 1 << AT91SAM9G45_ID_US3,
83 .type = CLK_TYPE_PERIPHERAL,
85 static struct clk mmc0_clk = {
87 .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
88 .type = CLK_TYPE_PERIPHERAL,
90 static struct clk twi0_clk = {
92 .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
93 .type = CLK_TYPE_PERIPHERAL,
95 static struct clk twi1_clk = {
97 .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
98 .type = CLK_TYPE_PERIPHERAL,
100 static struct clk spi0_clk = {
102 .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
103 .type = CLK_TYPE_PERIPHERAL,
105 static struct clk spi1_clk = {
107 .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
108 .type = CLK_TYPE_PERIPHERAL,
110 static struct clk ssc0_clk = {
112 .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
113 .type = CLK_TYPE_PERIPHERAL,
115 static struct clk ssc1_clk = {
117 .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
118 .type = CLK_TYPE_PERIPHERAL,
120 static struct clk tcb0_clk = {
122 .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
123 .type = CLK_TYPE_PERIPHERAL,
125 static struct clk pwm_clk = {
127 .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
128 .type = CLK_TYPE_PERIPHERAL,
130 static struct clk tsc_clk = {
132 .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
133 .type = CLK_TYPE_PERIPHERAL,
135 static struct clk dma_clk = {
137 .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
138 .type = CLK_TYPE_PERIPHERAL,
140 static struct clk uhphs_clk = {
142 .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
143 .type = CLK_TYPE_PERIPHERAL,
145 static struct clk lcdc_clk = {
147 .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
148 .type = CLK_TYPE_PERIPHERAL,
150 static struct clk ac97_clk = {
152 .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
153 .type = CLK_TYPE_PERIPHERAL,
155 static struct clk macb_clk = {
157 .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
158 .type = CLK_TYPE_PERIPHERAL,
160 static struct clk isi_clk = {
162 .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
163 .type = CLK_TYPE_PERIPHERAL,
165 static struct clk udphs_clk = {
167 .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
168 .type = CLK_TYPE_PERIPHERAL,
170 static struct clk mmc1_clk = {
172 .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
173 .type = CLK_TYPE_PERIPHERAL,
176 /* Video decoder clock - Only for sam9m10/sam9m11 */
177 static struct clk vdec_clk = {
179 .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
180 .type = CLK_TYPE_PERIPHERAL,
183 static struct clk adc_op_clk = {
184 .name = "adc_op_clk",
185 .type = CLK_TYPE_PERIPHERAL,
189 /* AES/TDES/SHA clock - Only for sam9m11/sam9g56 */
190 static struct clk aestdessha_clk = {
191 .name = "aestdessha_clk",
192 .pmc_mask = 1 << AT91SAM9G45_ID_AESTDESSHA,
193 .type = CLK_TYPE_PERIPHERAL,
196 static struct clk *periph_clocks[] __initdata = {
229 static struct clk_lookup periph_clocks_lookups[] = {
230 /* One additional fake clock for macb_hclk */
231 CLKDEV_CON_ID("hclk", &macb_clk),
232 /* One additional fake clock for ohci */
233 CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
234 CLKDEV_CON_DEV_ID("hclk", "at91sam9g45-lcdfb.0", &lcdc_clk),
235 CLKDEV_CON_DEV_ID("hclk", "at91sam9g45es-lcdfb.0", &lcdc_clk),
236 CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
237 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
238 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
239 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
240 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
241 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
242 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
243 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
244 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
245 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi0_clk),
246 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.1", &twi1_clk),
247 CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.0", &ssc0_clk),
248 CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.1", &ssc1_clk),
249 CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc0_clk),
250 CLKDEV_CON_DEV_ID("pclk", "fffa0000.ssc", &ssc1_clk),
251 CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
252 CLKDEV_CON_DEV_ID(NULL, "atmel_sha", &aestdessha_clk),
253 CLKDEV_CON_DEV_ID(NULL, "atmel_tdes", &aestdessha_clk),
254 CLKDEV_CON_DEV_ID(NULL, "atmel_aes", &aestdessha_clk),
255 /* more usart lookup table for DT entries */
256 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
257 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
258 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
259 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
260 CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
261 /* more tc lookup table for DT entries */
262 CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb0_clk),
263 CLKDEV_CON_DEV_ID("t0_clk", "fffd4000.timer", &tcb0_clk),
264 CLKDEV_CON_DEV_ID("hclk", "700000.ohci", &uhphs_clk),
265 CLKDEV_CON_DEV_ID("ehci_clk", "800000.ehci", &uhphs_clk),
266 CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk),
267 CLKDEV_CON_DEV_ID("mci_clk", "fffd0000.mmc", &mmc1_clk),
268 CLKDEV_CON_DEV_ID(NULL, "fff84000.i2c", &twi0_clk),
269 CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi1_clk),
270 CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
271 CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
272 CLKDEV_CON_DEV_ID("hclk", "600000.gadget", &utmi_clk),
273 CLKDEV_CON_DEV_ID("pclk", "600000.gadget", &udphs_clk),
274 /* fake hclk clock */
275 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
276 CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk),
277 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk),
278 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioC_clk),
279 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioDE_clk),
280 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioDE_clk),
282 CLKDEV_CON_ID("pioA", &pioA_clk),
283 CLKDEV_CON_ID("pioB", &pioB_clk),
284 CLKDEV_CON_ID("pioC", &pioC_clk),
285 CLKDEV_CON_ID("pioD", &pioDE_clk),
286 CLKDEV_CON_ID("pioE", &pioDE_clk),
288 CLKDEV_CON_ID("adc_clk", &tsc_clk),
289 CLKDEV_CON_DEV_ID(NULL, "fffb8000.pwm", &pwm_clk),
292 static struct clk_lookup usart_clocks_lookups[] = {
293 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
294 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
295 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
296 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
297 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
301 * The two programmable clocks.
302 * You must configure pin multiplexing to bring these signals out.
304 static struct clk pck0 = {
306 .pmc_mask = AT91_PMC_PCK0,
307 .type = CLK_TYPE_PROGRAMMABLE,
310 static struct clk pck1 = {
312 .pmc_mask = AT91_PMC_PCK1,
313 .type = CLK_TYPE_PROGRAMMABLE,
317 static void __init at91sam9g45_register_clocks(void)
321 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
322 clk_register(periph_clocks[i]);
324 clkdev_add_table(periph_clocks_lookups,
325 ARRAY_SIZE(periph_clocks_lookups));
326 clkdev_add_table(usart_clocks_lookups,
327 ARRAY_SIZE(usart_clocks_lookups));
329 if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
330 clk_register(&vdec_clk);
336 #define at91sam9g45_register_clocks NULL
339 /* --------------------------------------------------------------------
341 * -------------------------------------------------------------------- */
343 static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = {
345 .id = AT91SAM9G45_ID_PIOA,
346 .regbase = AT91SAM9G45_BASE_PIOA,
348 .id = AT91SAM9G45_ID_PIOB,
349 .regbase = AT91SAM9G45_BASE_PIOB,
351 .id = AT91SAM9G45_ID_PIOC,
352 .regbase = AT91SAM9G45_BASE_PIOC,
354 .id = AT91SAM9G45_ID_PIODE,
355 .regbase = AT91SAM9G45_BASE_PIOD,
357 .id = AT91SAM9G45_ID_PIODE,
358 .regbase = AT91SAM9G45_BASE_PIOE,
362 /* --------------------------------------------------------------------
363 * AT91SAM9G45 processor initialization
364 * -------------------------------------------------------------------- */
366 static void __init at91sam9g45_map_io(void)
368 at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
371 static void __init at91sam9g45_ioremap_registers(void)
373 at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC);
374 at91_ioremap_rstc(AT91SAM9G45_BASE_RSTC);
375 at91_ioremap_ramc(0, AT91SAM9G45_BASE_DDRSDRC1, 512);
376 at91_ioremap_ramc(1, AT91SAM9G45_BASE_DDRSDRC0, 512);
377 at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
378 at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
379 at91_ioremap_matrix(AT91SAM9G45_BASE_MATRIX);
380 at91_pm_set_standby(at91_ddr_standby);
383 static void __init at91sam9g45_initialize(void)
385 arm_pm_idle = at91sam9_idle;
386 arm_pm_restart = at91sam9g45_restart;
388 at91_sysirq_mask_rtc(AT91SAM9G45_BASE_RTC);
389 at91_sysirq_mask_rtt(AT91SAM9G45_BASE_RTT);
391 /* Register GPIO subsystem */
392 at91_gpio_init(at91sam9g45_gpio, 5);
395 /* --------------------------------------------------------------------
396 * Interrupt initialization
397 * -------------------------------------------------------------------- */
400 * The default interrupt priority levels (0 = lowest, 7 = highest).
402 static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
403 7, /* Advanced Interrupt Controller (FIQ) */
404 7, /* System Peripherals */
405 1, /* Parallel IO Controller A */
406 1, /* Parallel IO Controller B */
407 1, /* Parallel IO Controller C */
408 1, /* Parallel IO Controller D and E */
414 0, /* Multimedia Card Interface 0 */
415 6, /* Two-Wire Interface 0 */
416 6, /* Two-Wire Interface 1 */
417 5, /* Serial Peripheral Interface 0 */
418 5, /* Serial Peripheral Interface 1 */
419 4, /* Serial Synchronous Controller 0 */
420 4, /* Serial Synchronous Controller 1 */
421 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
422 0, /* Pulse Width Modulation Controller */
423 0, /* Touch Screen Controller */
424 0, /* DMA Controller */
425 2, /* USB Host High Speed port */
426 3, /* LDC Controller */
427 5, /* AC97 Controller */
429 0, /* Image Sensor Interface */
430 2, /* USB Device High speed port */
431 0, /* AESTDESSHA Crypto HW Accelerators */
432 0, /* Multimedia Card Interface 1 */
434 0, /* Advanced Interrupt Controller (IRQ0) */
437 AT91_SOC_START(at91sam9g45)
438 .map_io = at91sam9g45_map_io,
439 .default_irq_priority = at91sam9g45_default_irq_priority,
440 .extern_irq = (1 << AT91SAM9G45_ID_IRQ0),
441 .ioremap_registers = at91sam9g45_ioremap_registers,
442 .register_clocks = at91sam9g45_register_clocks,
443 .init = at91sam9g45_initialize,