d77572e8cb15be6eaa6cfede467eb2ee881d99aa
[firefly-linux-kernel-4.4.55.git] / arch / arm / mach-at91 / include / mach / cpu.h
1 /*
2  * arch/arm/mach-at91/include/mach/cpu.h
3  *
4  * Copyright (C) 2006 SAN People
5  * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License as published by
9  * the Free Software Foundation; either version 2 of the License, or
10  * (at your option) any later version.
11  *
12  */
13
14 #ifndef __MACH_CPU_H__
15 #define __MACH_CPU_H__
16
17 #define ARCH_ID_AT91RM9200      0x09290780
18 #define ARCH_ID_AT91SAM9260     0x019803a0
19 #define ARCH_ID_AT91SAM9261     0x019703a0
20 #define ARCH_ID_AT91SAM9263     0x019607a0
21 #define ARCH_ID_AT91SAM9G10     0x019903a0
22 #define ARCH_ID_AT91SAM9G20     0x019905a0
23 #define ARCH_ID_AT91SAM9RL64    0x019b03a0
24 #define ARCH_ID_AT91SAM9G45     0x819b05a0
25 #define ARCH_ID_AT91SAM9G45MRL  0x819b05a2      /* aka 9G45-ES2 & non ES lots */
26 #define ARCH_ID_AT91SAM9G45ES   0x819b05a1      /* 9G45-ES (Engineering Sample) */
27 #define ARCH_ID_AT91SAM9X5      0x819a05a0
28 #define ARCH_ID_AT91SAM9N12     0x819a07a0
29
30 #define ARCH_ID_AT91SAM9XE128   0x329973a0
31 #define ARCH_ID_AT91SAM9XE256   0x329a93a0
32 #define ARCH_ID_AT91SAM9XE512   0x329aa3a0
33
34 #define ARCH_ID_AT91M40800      0x14080044
35 #define ARCH_ID_AT91R40807      0x44080746
36 #define ARCH_ID_AT91M40807      0x14080745
37 #define ARCH_ID_AT91R40008      0x44000840
38
39 #define ARCH_ID_SAMA5D3         0x8A5C07C0
40
41 #define ARCH_EXID_AT91SAM9M11   0x00000001
42 #define ARCH_EXID_AT91SAM9M10   0x00000002
43 #define ARCH_EXID_AT91SAM9G46   0x00000003
44 #define ARCH_EXID_AT91SAM9G45   0x00000004
45
46 #define ARCH_EXID_AT91SAM9G15   0x00000000
47 #define ARCH_EXID_AT91SAM9G35   0x00000001
48 #define ARCH_EXID_AT91SAM9X35   0x00000002
49 #define ARCH_EXID_AT91SAM9G25   0x00000003
50 #define ARCH_EXID_AT91SAM9X25   0x00000004
51
52 #define ARCH_EXID_SAMA5D31      0x00444300
53 #define ARCH_EXID_SAMA5D33      0x00414300
54 #define ARCH_EXID_SAMA5D34      0x00414301
55 #define ARCH_EXID_SAMA5D35      0x00584300
56 #define ARCH_EXID_SAMA5D36      0x00004301
57
58 #define ARCH_FAMILY_AT91X92     0x09200000
59 #define ARCH_FAMILY_AT91SAM9    0x01900000
60 #define ARCH_FAMILY_AT91SAM9XE  0x02900000
61
62 /* RM9200 type */
63 #define ARCH_REVISON_9200_BGA   (0 << 0)
64 #define ARCH_REVISON_9200_PQFP  (1 << 0)
65
66 #ifndef __ASSEMBLY__
67 enum at91_soc_type {
68         /* 920T */
69         AT91_SOC_RM9200,
70
71         /* SAM92xx */
72         AT91_SOC_SAM9260, AT91_SOC_SAM9261, AT91_SOC_SAM9263,
73
74         /* SAM9Gxx */
75         AT91_SOC_SAM9G10, AT91_SOC_SAM9G20, AT91_SOC_SAM9G45,
76
77         /* SAM9RL */
78         AT91_SOC_SAM9RL,
79
80         /* SAM9X5 */
81         AT91_SOC_SAM9X5,
82
83         /* SAM9N12 */
84         AT91_SOC_SAM9N12,
85
86         /* SAMA5D3 */
87         AT91_SOC_SAMA5D3,
88
89         /* SAMA5D4 */
90         AT91_SOC_SAMA5D4,
91
92         /* Unknown type */
93         AT91_SOC_UNKNOWN,
94 };
95
96 enum at91_soc_subtype {
97         /* RM9200 */
98         AT91_SOC_RM9200_BGA, AT91_SOC_RM9200_PQFP,
99
100         /* SAM9260 */
101         AT91_SOC_SAM9XE,
102
103         /* SAM9G45 */
104         AT91_SOC_SAM9G45ES, AT91_SOC_SAM9M10, AT91_SOC_SAM9G46, AT91_SOC_SAM9M11,
105
106         /* SAM9X5 */
107         AT91_SOC_SAM9G15, AT91_SOC_SAM9G35, AT91_SOC_SAM9X35,
108         AT91_SOC_SAM9G25, AT91_SOC_SAM9X25,
109
110         /* SAMA5D3 */
111         AT91_SOC_SAMA5D31, AT91_SOC_SAMA5D33, AT91_SOC_SAMA5D34,
112         AT91_SOC_SAMA5D35, AT91_SOC_SAMA5D36,
113
114         /* No subtype for this SoC */
115         AT91_SOC_SUBTYPE_NONE,
116
117         /* Unknown subtype */
118         AT91_SOC_SUBTYPE_UNKNOWN,
119 };
120
121 struct at91_socinfo {
122         unsigned int type, subtype;
123         unsigned int cidr, exid;
124 };
125
126 extern struct at91_socinfo at91_soc_initdata;
127 const char *at91_get_soc_type(struct at91_socinfo *c);
128 const char *at91_get_soc_subtype(struct at91_socinfo *c);
129
130 static inline int at91_soc_is_detected(void)
131 {
132         return at91_soc_initdata.type != AT91_SOC_UNKNOWN;
133 }
134
135 #ifdef CONFIG_SOC_AT91RM9200
136 #define cpu_is_at91rm9200()     (at91_soc_initdata.type == AT91_SOC_RM9200)
137 #define cpu_is_at91rm9200_bga() (at91_soc_initdata.subtype == AT91_SOC_RM9200_BGA)
138 #define cpu_is_at91rm9200_pqfp() (at91_soc_initdata.subtype == AT91_SOC_RM9200_PQFP)
139 #else
140 #define cpu_is_at91rm9200()     (0)
141 #define cpu_is_at91rm9200_bga() (0)
142 #define cpu_is_at91rm9200_pqfp() (0)
143 #endif
144
145 #ifdef CONFIG_SOC_AT91SAM9260
146 #define cpu_is_at91sam9xe()     (at91_soc_initdata.subtype == AT91_SOC_SAM9XE)
147 #define cpu_is_at91sam9260()    (at91_soc_initdata.type == AT91_SOC_SAM9260)
148 #define cpu_is_at91sam9g20()    (at91_soc_initdata.type == AT91_SOC_SAM9G20)
149 #else
150 #define cpu_is_at91sam9xe()     (0)
151 #define cpu_is_at91sam9260()    (0)
152 #define cpu_is_at91sam9g20()    (0)
153 #endif
154
155 #ifdef CONFIG_SOC_AT91SAM9261
156 #define cpu_is_at91sam9261()    (at91_soc_initdata.type == AT91_SOC_SAM9261)
157 #define cpu_is_at91sam9g10()    (at91_soc_initdata.type == AT91_SOC_SAM9G10)
158 #else
159 #define cpu_is_at91sam9261()    (0)
160 #define cpu_is_at91sam9g10()    (0)
161 #endif
162
163 #ifdef CONFIG_SOC_AT91SAM9263
164 #define cpu_is_at91sam9263()    (at91_soc_initdata.type == AT91_SOC_SAM9263)
165 #else
166 #define cpu_is_at91sam9263()    (0)
167 #endif
168
169 #ifdef CONFIG_SOC_AT91SAM9RL
170 #define cpu_is_at91sam9rl()     (at91_soc_initdata.type == AT91_SOC_SAM9RL)
171 #else
172 #define cpu_is_at91sam9rl()     (0)
173 #endif
174
175 #ifdef CONFIG_SOC_AT91SAM9G45
176 #define cpu_is_at91sam9g45()    (at91_soc_initdata.type == AT91_SOC_SAM9G45)
177 #define cpu_is_at91sam9g45es()  (at91_soc_initdata.subtype == AT91_SOC_SAM9G45ES)
178 #define cpu_is_at91sam9m10()    (at91_soc_initdata.subtype == AT91_SOC_SAM9M10)
179 #define cpu_is_at91sam9g46()    (at91_soc_initdata.subtype == AT91_SOC_SAM9G46)
180 #define cpu_is_at91sam9m11()    (at91_soc_initdata.subtype == AT91_SOC_SAM9M11)
181 #else
182 #define cpu_is_at91sam9g45()    (0)
183 #define cpu_is_at91sam9g45es()  (0)
184 #define cpu_is_at91sam9m10()    (0)
185 #define cpu_is_at91sam9g46()    (0)
186 #define cpu_is_at91sam9m11()    (0)
187 #endif
188
189 #ifdef CONFIG_SOC_AT91SAM9X5
190 #define cpu_is_at91sam9x5()     (at91_soc_initdata.type == AT91_SOC_SAM9X5)
191 #define cpu_is_at91sam9g15()    (at91_soc_initdata.subtype == AT91_SOC_SAM9G15)
192 #define cpu_is_at91sam9g35()    (at91_soc_initdata.subtype == AT91_SOC_SAM9G35)
193 #define cpu_is_at91sam9x35()    (at91_soc_initdata.subtype == AT91_SOC_SAM9X35)
194 #define cpu_is_at91sam9g25()    (at91_soc_initdata.subtype == AT91_SOC_SAM9G25)
195 #define cpu_is_at91sam9x25()    (at91_soc_initdata.subtype == AT91_SOC_SAM9X25)
196 #else
197 #define cpu_is_at91sam9x5()     (0)
198 #define cpu_is_at91sam9g15()    (0)
199 #define cpu_is_at91sam9g35()    (0)
200 #define cpu_is_at91sam9x35()    (0)
201 #define cpu_is_at91sam9g25()    (0)
202 #define cpu_is_at91sam9x25()    (0)
203 #endif
204
205 #ifdef CONFIG_SOC_AT91SAM9N12
206 #define cpu_is_at91sam9n12()    (at91_soc_initdata.type == AT91_SOC_SAM9N12)
207 #else
208 #define cpu_is_at91sam9n12()    (0)
209 #endif
210
211 #ifdef CONFIG_SOC_SAMA5D3
212 #define cpu_is_sama5d3()        (at91_soc_initdata.type == AT91_SOC_SAMA5D3)
213 #else
214 #define cpu_is_sama5d3()        (0)
215 #endif
216
217 #ifdef CONFIG_SOC_SAMA5D4
218 #define cpu_is_sama5d4()        (at91_soc_initdata.type == AT91_SOC_SAMA5D4)
219 #else
220 #define cpu_is_sama5d4()        (0)
221 #endif
222
223 /*
224  * Since this is ARM, we will never run on any AVR32 CPU. But these
225  * definitions may reduce clutter in common drivers.
226  */
227 #define cpu_is_at32ap7000()     (0)
228 #endif /* __ASSEMBLY__ */
229
230 #endif /* __MACH_CPU_H__ */