2 * OMAP4 SMP source file. It contains platform specific fucntions
3 * needed for the linux smp kernel.
5 * Copyright (C) 2009 Texas Instruments, Inc.
8 * Santosh Shilimkar <santosh.shilimkar@ti.com>
10 * Platform file needed for the OMAP4 SMP. This file is based on arm
11 * realview smp platform.
12 * * Copyright (c) 2002 ARM Limited.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
18 #include <linux/init.h>
19 #include <linux/device.h>
20 #include <linux/smp.h>
23 #include <asm/cacheflush.h>
24 #include <asm/hardware/gic.h>
25 #include <asm/smp_scu.h>
26 #include <mach/hardware.h>
30 /* SCU base address */
31 static void __iomem *scu_base;
33 static DEFINE_SPINLOCK(boot_lock);
35 void __cpuinit platform_secondary_init(unsigned int cpu)
38 * If any interrupts are already enabled for the primary
39 * core (e.g. timer irq), then they will not have been enabled
42 gic_secondary_init(0);
45 * Synchronise with the boot thread.
47 spin_lock(&boot_lock);
48 spin_unlock(&boot_lock);
51 int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
54 * Set synchronisation state between this boot processor
55 * and the secondary one
57 spin_lock(&boot_lock);
60 * Update the AuxCoreBoot0 with boot state for secondary core.
61 * omap_secondary_startup() routine will hold the secondary core till
62 * the AuxCoreBoot1 register is updated with cpu state
63 * A barrier is added to ensure that write buffer is drained
65 omap_modify_auxcoreboot0(0x200, 0xfffffdff);
68 gic_raise_softirq(cpumask_of(cpu), 1);
71 * Now the secondary core is starting up let it run its
72 * calibrations, then wait for it to finish
74 spin_unlock(&boot_lock);
79 static void __init wakeup_secondary(void)
82 * Write the address of secondary startup routine into the
83 * AuxCoreBoot1 where ROM code will jump and start executing
84 * on secondary core once out of WFE
85 * A barrier is added to ensure that write buffer is drained
87 omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
91 * Send a 'sev' to wake the secondary core from WFE.
92 * Drain the outstanding writes to memory
99 * Initialise the CPU possible map early - this describes the CPUs
100 * which may be present or become present in the system.
102 void __init smp_init_cpus(void)
104 unsigned int i, ncores;
107 * Currently we can't call ioremap here because
108 * SoC detection won't work until after init_early.
110 scu_base = OMAP2_L4_IO_ADDRESS(OMAP44XX_SCU_BASE);
113 ncores = scu_get_core_count(scu_base);
116 if (ncores > nr_cpu_ids) {
117 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
122 for (i = 0; i < ncores; i++)
123 set_cpu_possible(i, true);
125 set_smp_cross_call(gic_raise_softirq);
128 void __init platform_smp_prepare_cpus(unsigned int max_cpus)
132 * Initialise the SCU and wake up the secondary core using
133 * wakeup_secondary().
135 scu_enable(scu_base);