2 * Copyright (c) 2009-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
5 * Common Codes for S5P64X0 machines
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/kernel.h>
13 #include <linux/types.h>
14 #include <linux/interrupt.h>
15 #include <linux/list.h>
16 #include <linux/timer.h>
17 #include <linux/init.h>
18 #include <linux/clk.h>
20 #include <linux/device.h>
21 #include <linux/serial_core.h>
22 #include <linux/serial_s3c.h>
23 #include <clocksource/samsung_pwm.h>
24 #include <linux/platform_device.h>
25 #include <linux/sched.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/gpio.h>
28 #include <linux/irq.h>
29 #include <linux/reboot.h>
32 #include <asm/proc-fns.h>
33 #include <asm/system_misc.h>
34 #include <asm/mach/arch.h>
35 #include <asm/mach/map.h>
36 #include <asm/mach/irq.h>
39 #include <mach/hardware.h>
40 #include <mach/regs-clock.h>
41 #include <mach/regs-gpio.h>
44 #include <plat/clock.h>
45 #include <plat/devs.h>
47 #include <plat/sdhci.h>
48 #include <plat/adc-core.h>
49 #include <plat/fb-core.h>
50 #include <plat/spi-core.h>
51 #include <plat/gpio-cfg.h>
52 #include <plat/pwm-core.h>
53 #include <plat/regs-irqtype.h>
54 #include <plat/watchdog-reset.h>
58 static const char name_s5p6440[] = "S5P6440";
59 static const char name_s5p6450[] = "S5P6450";
61 static struct cpu_table cpu_ids[] __initdata = {
63 .idcode = S5P6440_CPU_ID,
64 .idmask = S5P64XX_CPU_MASK,
65 .map_io = s5p6440_map_io,
66 .init_clocks = s5p6440_init_clocks,
67 .init_uarts = s5p6440_init_uarts,
71 .idcode = S5P6450_CPU_ID,
72 .idmask = S5P64XX_CPU_MASK,
73 .map_io = s5p6450_map_io,
74 .init_clocks = s5p6450_init_clocks,
75 .init_uarts = s5p6450_init_uarts,
81 /* Initial IO mappings */
83 static struct map_desc s5p64x0_iodesc[] __initdata = {
85 .virtual = (unsigned long)S5P_VA_CHIPID,
86 .pfn = __phys_to_pfn(S5P64X0_PA_CHIPID),
90 .virtual = (unsigned long)S3C_VA_SYS,
91 .pfn = __phys_to_pfn(S5P64X0_PA_SYSCON),
95 .virtual = (unsigned long)S3C_VA_TIMER,
96 .pfn = __phys_to_pfn(S5P64X0_PA_TIMER),
100 .virtual = (unsigned long)S3C_VA_WATCHDOG,
101 .pfn = __phys_to_pfn(S5P64X0_PA_WDT),
105 .virtual = (unsigned long)S5P_VA_SROMC,
106 .pfn = __phys_to_pfn(S5P64X0_PA_SROMC),
110 .virtual = (unsigned long)S5P_VA_GPIO,
111 .pfn = __phys_to_pfn(S5P64X0_PA_GPIO),
115 .virtual = (unsigned long)VA_VIC0,
116 .pfn = __phys_to_pfn(S5P64X0_PA_VIC0),
120 .virtual = (unsigned long)VA_VIC1,
121 .pfn = __phys_to_pfn(S5P64X0_PA_VIC1),
127 static struct map_desc s5p6440_iodesc[] __initdata = {
129 .virtual = (unsigned long)S3C_VA_UART,
130 .pfn = __phys_to_pfn(S5P6440_PA_UART(0)),
136 static struct map_desc s5p6450_iodesc[] __initdata = {
138 .virtual = (unsigned long)S3C_VA_UART,
139 .pfn = __phys_to_pfn(S5P6450_PA_UART(0)),
143 .virtual = (unsigned long)S3C_VA_UART + SZ_512K,
144 .pfn = __phys_to_pfn(S5P6450_PA_UART(5)),
150 static void s5p64x0_idle(void)
154 val = __raw_readl(S5P64X0_PWR_CFG);
157 __raw_writel(val, S5P64X0_PWR_CFG);
162 static struct samsung_pwm_variant s5p64x0_pwm_variant = {
165 .has_tint_cstat = true,
169 void __init samsung_set_timer_source(unsigned int event, unsigned int source)
171 s5p64x0_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
172 s5p64x0_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
175 void __init samsung_timer_init(void)
177 unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
178 IRQ_TIMER0_VIC, IRQ_TIMER1_VIC, IRQ_TIMER2_VIC,
179 IRQ_TIMER3_VIC, IRQ_TIMER4_VIC,
182 samsung_pwm_clocksource_init(S3C_VA_TIMER,
183 timer_irqs, &s5p64x0_pwm_variant);
189 * register the standard CPU IO areas
192 void __init s5p64x0_init_io(struct map_desc *mach_desc, int size)
194 /* initialize the io descriptors we need for initialization */
195 iotable_init(s5p64x0_iodesc, ARRAY_SIZE(s5p64x0_iodesc));
197 iotable_init(mach_desc, size);
199 /* detect cpu id and rev. */
200 s5p_init_cpu(S5P64X0_SYS_ID);
202 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
203 samsung_wdt_reset_init(S3C_VA_WATCHDOG);
205 samsung_pwm_set_platdata(&s5p64x0_pwm_variant);
208 #ifdef CONFIG_CPU_S5P6440
209 void __init s5p6440_map_io(void)
211 /* initialize any device information early */
212 s3c_adc_setname("s3c64xx-adc");
213 s3c_fb_setname("s5p64x0-fb");
214 s3c64xx_spi_setname("s5p64x0-spi");
216 s5p64x0_default_sdhci0();
217 s5p64x0_default_sdhci1();
218 s5p6440_default_sdhci2();
220 iotable_init(s5p6440_iodesc, ARRAY_SIZE(s5p6440_iodesc));
224 #ifdef CONFIG_CPU_S5P6450
225 void __init s5p6450_map_io(void)
227 /* initialize any device information early */
228 s3c_adc_setname("s3c64xx-adc");
229 s3c_fb_setname("s5p64x0-fb");
230 s3c64xx_spi_setname("s5p64x0-spi");
232 s5p64x0_default_sdhci0();
233 s5p64x0_default_sdhci1();
234 s5p6450_default_sdhci2();
236 iotable_init(s5p6450_iodesc, ARRAY_SIZE(s5p6450_iodesc));
241 * s5p64x0_init_clocks
243 * register and setup the CPU clocks
245 #ifdef CONFIG_CPU_S5P6440
246 void __init s5p6440_init_clocks(int xtal)
248 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
250 s3c24xx_register_baseclocks(xtal);
251 s5p_register_clocks(xtal);
252 s5p6440_register_clocks();
253 s5p6440_setup_clocks();
257 #ifdef CONFIG_CPU_S5P6450
258 void __init s5p6450_init_clocks(int xtal)
260 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
262 s3c24xx_register_baseclocks(xtal);
263 s5p_register_clocks(xtal);
264 s5p6450_register_clocks();
265 s5p6450_setup_clocks();
272 * register the CPU interrupts
274 #ifdef CONFIG_CPU_S5P6440
275 void __init s5p6440_init_irq(void)
277 /* S5P6440 supports 2 VIC */
281 * VIC0 is missing IRQ_VIC0[3, 4, 8, 10, (12-22)]
282 * VIC1 is missing IRQ VIC1[1, 3, 4, 10, 11, 12, 14, 15, 22]
287 s5p_init_irq(vic, ARRAY_SIZE(vic));
291 #ifdef CONFIG_CPU_S5P6450
292 void __init s5p6450_init_irq(void)
294 /* S5P6450 supports only 2 VIC */
298 * VIC0 is missing IRQ_VIC0[(13-15), (21-22)]
299 * VIC1 is missing IRQ VIC1[12, 14, 23]
304 s5p_init_irq(vic, ARRAY_SIZE(vic));
308 struct bus_type s5p64x0_subsys = {
309 .name = "s5p64x0-core",
310 .dev_name = "s5p64x0-core",
313 static struct device s5p64x0_dev = {
314 .bus = &s5p64x0_subsys,
317 static int __init s5p64x0_core_init(void)
319 return subsys_system_register(&s5p64x0_subsys, NULL);
321 core_initcall(s5p64x0_core_init);
323 int __init s5p64x0_init(void)
325 printk(KERN_INFO "S5P64X0(S5P6440/S5P6450): Initializing architecture\n");
327 /* set idle function */
328 arm_pm_idle = s5p64x0_idle;
330 return device_register(&s5p64x0_dev);
333 /* uart registration process */
334 #ifdef CONFIG_CPU_S5P6440
335 void __init s5p6440_init_uarts(struct s3c2410_uartcfg *cfg, int no)
339 for (uart = 0; uart < no; uart++) {
340 s5p_uart_resources[uart].resources->start = S5P6440_PA_UART(uart);
341 s5p_uart_resources[uart].resources->end = S5P6440_PA_UART(uart) + S5P_SZ_UART;
344 s3c24xx_init_uartdevs("s3c6400-uart", s5p_uart_resources, cfg, no);
348 #ifdef CONFIG_CPU_S5P6450
349 void __init s5p6450_init_uarts(struct s3c2410_uartcfg *cfg, int no)
351 s3c24xx_init_uartdevs("s3c6400-uart", s5p_uart_resources, cfg, no);
355 #define eint_offset(irq) ((irq) - IRQ_EINT(0))
357 static int s5p64x0_irq_eint_set_type(struct irq_data *data, unsigned int type)
359 int offs = eint_offset(data->irq);
369 printk(KERN_WARNING "No edge setting!\n");
371 case IRQ_TYPE_EDGE_RISING:
372 newvalue = S3C2410_EXTINT_RISEEDGE;
374 case IRQ_TYPE_EDGE_FALLING:
375 newvalue = S3C2410_EXTINT_FALLEDGE;
377 case IRQ_TYPE_EDGE_BOTH:
378 newvalue = S3C2410_EXTINT_BOTHEDGE;
380 case IRQ_TYPE_LEVEL_LOW:
381 newvalue = S3C2410_EXTINT_LOWLEV;
383 case IRQ_TYPE_LEVEL_HIGH:
384 newvalue = S3C2410_EXTINT_HILEV;
387 printk(KERN_ERR "No such irq type %d", type);
391 shift = (offs / 2) * 4;
394 ctrl = __raw_readl(S5P64X0_EINT0CON0) & ~mask;
395 ctrl |= newvalue << shift;
396 __raw_writel(ctrl, S5P64X0_EINT0CON0);
398 /* Configure the GPIO pin for 6450 or 6440 based on CPU ID */
399 if (soc_is_s5p6450())
400 s3c_gpio_cfgpin(S5P6450_GPN(offs), S3C_GPIO_SFN(2));
402 s3c_gpio_cfgpin(S5P6440_GPN(offs), S3C_GPIO_SFN(2));
408 * s5p64x0_irq_demux_eint
410 * This function demuxes the IRQ from the group0 external interrupts,
411 * from IRQ_EINT(0) to IRQ_EINT(15). It is designed to be inlined into
412 * the specific handlers s5p64x0_irq_demux_eintX_Y.
414 static inline void s5p64x0_irq_demux_eint(unsigned int start, unsigned int end)
416 u32 status = __raw_readl(S5P64X0_EINT0PEND);
417 u32 mask = __raw_readl(S5P64X0_EINT0MASK);
422 status &= (1 << (end - start + 1)) - 1;
424 for (irq = IRQ_EINT(start); irq <= IRQ_EINT(end); irq++) {
426 generic_handle_irq(irq);
431 static void s5p64x0_irq_demux_eint0_3(unsigned int irq, struct irq_desc *desc)
433 s5p64x0_irq_demux_eint(0, 3);
436 static void s5p64x0_irq_demux_eint4_11(unsigned int irq, struct irq_desc *desc)
438 s5p64x0_irq_demux_eint(4, 11);
441 static void s5p64x0_irq_demux_eint12_15(unsigned int irq,
442 struct irq_desc *desc)
444 s5p64x0_irq_demux_eint(12, 15);
447 static int s5p64x0_alloc_gc(void)
449 struct irq_chip_generic *gc;
450 struct irq_chip_type *ct;
452 gc = irq_alloc_generic_chip("s5p64x0-eint", 1, S5P_IRQ_EINT_BASE,
453 S5P_VA_GPIO, handle_level_irq);
455 printk(KERN_ERR "%s: irq_alloc_generic_chip for group 0"
456 "external interrupts failed\n", __func__);
461 ct->chip.irq_ack = irq_gc_ack_set_bit;
462 ct->chip.irq_mask = irq_gc_mask_set_bit;
463 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
464 ct->chip.irq_set_type = s5p64x0_irq_eint_set_type;
465 ct->chip.irq_set_wake = s3c_irqext_wake;
466 ct->regs.ack = EINT0PEND_OFFSET;
467 ct->regs.mask = EINT0MASK_OFFSET;
468 irq_setup_generic_chip(gc, IRQ_MSK(16), IRQ_GC_INIT_MASK_CACHE,
469 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
473 static int __init s5p64x0_init_irq_eint(void)
475 int ret = s5p64x0_alloc_gc();
476 irq_set_chained_handler(IRQ_EINT0_3, s5p64x0_irq_demux_eint0_3);
477 irq_set_chained_handler(IRQ_EINT4_11, s5p64x0_irq_demux_eint4_11);
478 irq_set_chained_handler(IRQ_EINT12_15, s5p64x0_irq_demux_eint12_15);
482 arch_initcall(s5p64x0_init_irq_eint);
484 void s5p64x0_restart(enum reboot_mode mode, const char *cmd)
486 if (mode != REBOOT_SOFT)