2 * Copyright (c) 2016 Fuzhou Rockchip Electronics Co., Ltd
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
21 * b) Permission is hereby granted, free of charge, to any person
22 * obtaining a copy of this software and associated documentation
23 * files (the "Software"), to deal in the Software without
24 * restriction, including without limitation the rights to use,
25 * copy, modify, merge, publish, distribute, sublicense, and/or
26 * sell copies of the Software, and to permit persons to whom the
27 * Software is furnished to do so, subject to the following
30 * The above copyright notice and this permission notice shall be
31 * included in all copies or substantial portions of the Software.
33 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 * OTHER DEALINGS IN THE SOFTWARE.
43 #include <dt-bindings/clock/rk3399-cru.h>
44 #include <dt-bindings/gpio/gpio.h>
45 #include <dt-bindings/interrupt-controller/arm-gic.h>
46 #include <dt-bindings/interrupt-controller/irq.h>
47 #include <dt-bindings/pinctrl/rockchip.h>
48 #include <dt-bindings/power/rk3399-power.h>
49 #include <dt-bindings/thermal/thermal.h>
52 compatible = "rockchip,rk3399";
53 interrupt-parent = <&gic>;
75 compatible = "arm,psci-1.0";
111 compatible = "arm,cortex-a53", "arm,armv8";
113 enable-method = "psci";
114 #cooling-cells = <2>; /* min followed by max */
115 clocks = <&cru ARMCLKL>;
116 operating-points-v2 = <&cluster0_opp>;
121 compatible = "arm,cortex-a53", "arm,armv8";
123 enable-method = "psci";
124 clocks = <&cru ARMCLKL>;
125 operating-points-v2 = <&cluster0_opp>;
130 compatible = "arm,cortex-a53", "arm,armv8";
132 enable-method = "psci";
133 clocks = <&cru ARMCLKL>;
134 operating-points-v2 = <&cluster0_opp>;
139 compatible = "arm,cortex-a53", "arm,armv8";
141 enable-method = "psci";
142 clocks = <&cru ARMCLKL>;
143 operating-points-v2 = <&cluster0_opp>;
148 compatible = "arm,cortex-a72", "arm,armv8";
150 enable-method = "psci";
151 #cooling-cells = <2>; /* min followed by max */
152 clocks = <&cru ARMCLKB>;
153 operating-points-v2 = <&cluster1_opp>;
158 compatible = "arm,cortex-a72", "arm,armv8";
160 enable-method = "psci";
161 clocks = <&cru ARMCLKB>;
162 operating-points-v2 = <&cluster1_opp>;
166 cluster0_opp: opp_table0 {
167 compatible = "operating-points-v2";
171 opp-hz = /bits/ 64 <408000000>;
172 opp-microvolt = <1000000>;
173 clock-latency-ns = <40000>;
176 opp-hz = /bits/ 64 <600000000>;
177 opp-microvolt = <1000000>;
180 opp-hz = /bits/ 64 <816000000>;
181 opp-microvolt = <1000000>;
184 opp-hz = /bits/ 64 <1008000000>;
185 opp-microvolt = <1000000>;
189 cluster1_opp: opp_table1 {
190 compatible = "operating-points-v2";
194 opp-hz = /bits/ 64 <408000000>;
195 opp-microvolt = <1000000>;
196 clock-latency-ns = <40000>;
199 opp-hz = /bits/ 64 <600000000>;
200 opp-microvolt = <1000000>;
203 opp-hz = /bits/ 64 <816000000>;
204 opp-microvolt = <1000000>;
207 opp-hz = /bits/ 64 <1008000000>;
208 opp-microvolt = <1000000>;
211 opp-hz = /bits/ 64 <1200000000>;
212 opp-microvolt = <1000000>;
217 compatible = "arm,armv8-timer";
218 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>,
219 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,
220 <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>,
221 <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>;
225 compatible = "arm,cortex-a53-pmu";
226 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
227 interrupt-affinity = <&cpu_l0>,
234 compatible = "arm,cortex-a72-pmu", "arm,cortex-a57-pmu";
235 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
236 interrupt-affinity = <&cpu_b0>,
241 compatible = "fixed-clock";
243 clock-frequency = <24000000>;
244 clock-output-names = "xin24m";
248 compatible = "arm,amba-bus";
249 #address-cells = <2>;
253 dmac_bus: dma-controller@ff6d0000 {
254 compatible = "arm,pl330", "arm,primecell";
255 reg = <0x0 0xff6d0000 0x0 0x4000>;
256 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
257 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
259 clocks = <&cru ACLK_DMAC0_PERILP>;
260 clock-names = "apb_pclk";
263 dmac_peri: dma-controller@ff6e0000 {
264 compatible = "arm,pl330", "arm,primecell";
265 reg = <0x0 0xff6e0000 0x0 0x4000>;
266 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
267 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
269 clocks = <&cru ACLK_DMAC1_PERILP>;
270 clock-names = "apb_pclk";
275 compatible = "rockchip,rk3399-gmac";
276 reg = <0x0 0xfe300000 0x0 0x10000>;
277 rockchip,grf = <&grf>;
278 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
279 interrupt-names = "macirq";
280 clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>,
281 <&cru SCLK_MAC_TX>, <&cru SCLK_MACREF>,
282 <&cru SCLK_MACREF_OUT>, <&cru ACLK_GMAC>,
284 clock-names = "stmmaceth", "mac_clk_rx",
285 "mac_clk_tx", "clk_mac_ref",
286 "clk_mac_refout", "aclk_mac",
288 resets = <&cru SRST_A_GMAC>;
289 reset-names = "stmmaceth";
294 compatible = "rockchip,rk3399-emmc-phy";
295 reg-offset = <0xf780>;
297 rockchip,grf = <&grf>;
301 sdio0: dwmmc@fe310000 {
302 compatible = "rockchip,rk3399-dw-mshc", "rockchip,rk3288-dw-mshc";
303 reg = <0x0 0xfe310000 0x0 0x4000>;
304 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
305 clock-freq-min-max = <400000 150000000>;
306 clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
307 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
308 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
309 fifo-depth = <0x100>;
313 sdmmc: dwmmc@fe320000 {
314 compatible = "rockchip,rk3399-dw-mshc", "rockchip,rk3288-dw-mshc";
315 reg = <0x0 0xfe320000 0x0 0x4000>;
316 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
317 clock-freq-min-max = <400000 150000000>;
318 clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
319 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
320 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
321 fifo-depth = <0x100>;
325 sdhci: sdhci@fe330000 {
326 compatible = "arasan,sdhci-5.1";
327 reg = <0x0 0xfe330000 0x0 0x10000>;
328 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
329 clocks = <&cru SCLK_EMMC>, <&cru ACLK_EMMC>;
330 clock-names = "clk_xin", "clk_ahb";
332 phy-names = "phy_arasan";
336 usb_host0_echi: usb@fe380000 {
337 compatible = "generic-ehci";
338 reg = <0x0 0xfe380000 0x0 0x20000>;
339 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
340 clocks = <&cru HCLK_HOST0>;
341 clock-names = "hclk_host0";
345 usb_host0_ohci: usb@fe3a0000 {
346 compatible = "generic-ohci";
347 reg = <0x0 0xfe3a0000 0x0 0x20000>;
348 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
349 clocks = <&cru HCLK_HOST0>;
350 clock-names = "hclk_host0";
354 usb_host1_echi: usb@fe3c0000 {
355 compatible = "generic-ehci";
356 reg = <0x0 0xfe3c0000 0x0 0x20000>;
357 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
358 clocks = <&cru HCLK_HOST1>;
359 clock-names = "hclk_host1";
363 usb_host1_ohci: usb@fe3e0000 {
364 compatible = "generic-ohci";
365 reg = <0x0 0xfe3e0000 0x0 0x20000>;
366 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
367 clocks = <&cru HCLK_HOST1>;
368 clock-names = "hclk_host1";
372 usbdrd3_0: usb@fe800000 {
373 compatible = "rockchip,dwc3";
374 clocks = <&cru SCLK_USB3OTG0_REF>, <&cru SCLK_USB3OTG0_SUSPEND>,
375 <&cru ACLK_USB3OTG0>, <&cru ACLK_USB3_RKSOC_AXI_PERF>,
376 <&cru ACLK_USB3>, <&cru ACLK_USB3_NOC>,
377 <&cru ACLK_USB3_GRF>;
378 clock-names = "clk_usb3otg0_ref", "clk_usb3otg0_suspend",
379 "aclk_usb3otg0", "aclk_usb3_rksoc_axi_perf",
380 "aclk_usb3", "aclk_usb3_noc",
382 #address-cells = <2>;
386 usbdrd_dwc3_0: dwc3 {
387 compatible = "snps,dwc3";
388 reg = <0x0 0xfe800000 0x0 0x100000>;
389 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
396 usbdrd3_1: usb@fe900000 {
397 compatible = "rockchip,dwc3";
398 clocks = <&cru SCLK_USB3OTG1_REF>, <&cru SCLK_USB3OTG1_SUSPEND>,
399 <&cru ACLK_USB3OTG1>, <&cru ACLK_USB3_RKSOC_AXI_PERF>,
400 <&cru ACLK_USB3>, <&cru ACLK_USB3_NOC>,
401 <&cru ACLK_USB3_GRF>;
402 clock-names = "clk_usb3otg1_ref", "clk_usb3otg1_suspend",
403 "aclk_usb3otg1", "aclk_usb3_rksoc_axi_perf",
404 "aclk_usb3", "aclk_usb3_noc",
406 #address-cells = <2>;
410 usbdrd_dwc3_1: dwc3 {
411 compatible = "snps,dwc3";
412 reg = <0x0 0xfe900000 0x0 0x100000>;
413 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
420 gic: interrupt-controller@fee00000 {
421 compatible = "arm,gic-v3";
422 #interrupt-cells = <3>;
423 #address-cells = <2>;
426 interrupt-controller;
428 reg = <0x0 0xfee00000 0 0x10000>, /* GICD */
429 <0x0 0xfef00000 0 0xc0000>, /* GICR */
430 <0x0 0xfff00000 0 0x10000>, /* GICC */
431 <0x0 0xfff10000 0 0x10000>, /* GICH */
432 <0x0 0xfff20000 0 0x10000>; /* GICV */
433 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
434 its: interrupt-controller@fee20000 {
435 compatible = "arm,gic-v3-its";
437 reg = <0x0 0xfee20000 0x0 0x20000>;
441 saradc: saradc@ff100000 {
442 compatible = "rockchip,rk3399-saradc";
443 reg = <0x0 0xff100000 0x0 0x100>;
444 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
445 #io-channel-cells = <1>;
446 clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
447 clock-names = "saradc", "apb_pclk";
452 compatible = "rockchip,rk3399-i2c";
453 reg = <0x0 0xff3c0000 0x0 0x1000>;
454 clocks = <&pmucru SCLK_I2C0_PMU>, <&pmucru PCLK_I2C0_PMU>;
455 clock-names = "i2c", "pclk";
456 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
457 pinctrl-names = "default";
458 pinctrl-0 = <&i2c0_xfer>;
459 #address-cells = <1>;
465 compatible = "rockchip,rk3399-i2c";
466 reg = <0x0 0xff110000 0x0 0x1000>;
467 clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
468 clock-names = "i2c", "pclk";
469 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
470 pinctrl-names = "default";
471 pinctrl-0 = <&i2c1_xfer>;
472 #address-cells = <1>;
478 compatible = "rockchip,rk3399-i2c";
479 reg = <0x0 0xff120000 0x0 0x1000>;
480 clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
481 clock-names = "i2c", "pclk";
482 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
483 pinctrl-names = "default";
484 pinctrl-0 = <&i2c2_xfer>;
485 #address-cells = <1>;
491 compatible = "rockchip,rk3399-i2c";
492 reg = <0x0 0xff130000 0x0 0x1000>;
493 clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
494 clock-names = "i2c", "pclk";
495 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
496 pinctrl-names = "default";
497 pinctrl-0 = <&i2c3_xfer>;
498 #address-cells = <1>;
504 compatible = "rockchip,rk3399-i2c";
505 reg = <0x0 0xff140000 0x0 0x1000>;
506 clocks = <&cru SCLK_I2C5>, <&cru PCLK_I2C5>;
507 clock-names = "i2c", "pclk";
508 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
509 pinctrl-names = "default";
510 pinctrl-0 = <&i2c5_xfer>;
511 #address-cells = <1>;
517 compatible = "rockchip,rk3399-i2c";
518 reg = <0x0 0xff150000 0x0 0x1000>;
519 clocks = <&cru SCLK_I2C6>, <&cru PCLK_I2C6>;
520 clock-names = "i2c", "pclk";
521 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
522 pinctrl-names = "default";
523 pinctrl-0 = <&i2c6_xfer>;
524 #address-cells = <1>;
530 compatible = "rockchip,rk3399-i2c";
531 reg = <0x0 0xff160000 0x0 0x1000>;
532 clocks = <&cru SCLK_I2C7>, <&cru PCLK_I2C7>;
533 clock-names = "i2c", "pclk";
534 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
535 pinctrl-names = "default";
536 pinctrl-0 = <&i2c7_xfer>;
537 #address-cells = <1>;
542 uart0: serial@ff180000 {
543 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
544 reg = <0x0 0xff180000 0x0 0x100>;
545 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
546 clock-names = "baudclk", "apb_pclk";
547 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
550 pinctrl-names = "default";
551 pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
555 uart1: serial@ff190000 {
556 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
557 reg = <0x0 0xff190000 0x0 0x100>;
558 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
559 clock-names = "baudclk", "apb_pclk";
560 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
563 pinctrl-names = "default";
564 pinctrl-0 = <&uart1_xfer>;
568 uart2: serial@ff1a0000 {
569 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
570 reg = <0x0 0xff1a0000 0x0 0x100>;
571 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
572 clock-names = "baudclk", "apb_pclk";
573 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
576 pinctrl-names = "default";
577 pinctrl-0 = <&uart2c_xfer>;
581 uart3: serial@ff1b0000 {
582 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
583 reg = <0x0 0xff1b0000 0x0 0x100>;
584 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
585 clock-names = "baudclk", "apb_pclk";
586 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
589 pinctrl-names = "default";
590 pinctrl-0 = <&uart3_xfer &uart3_cts &uart3_rts>;
595 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
596 reg = <0x0 0xff1c0000 0x0 0x1000>;
597 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
598 clock-names = "spiclk", "apb_pclk";
599 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
600 pinctrl-names = "default";
601 pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
602 #address-cells = <1>;
608 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
609 reg = <0x0 0xff1d0000 0x0 0x1000>;
610 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
611 clock-names = "spiclk", "apb_pclk";
612 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
613 pinctrl-names = "default";
614 pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
615 #address-cells = <1>;
621 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
622 reg = <0x0 0xff1e0000 0x0 0x1000>;
623 clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
624 clock-names = "spiclk", "apb_pclk";
625 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
626 pinctrl-names = "default";
627 pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
628 #address-cells = <1>;
634 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
635 reg = <0x0 0xff1f0000 0x0 0x1000>;
636 clocks = <&cru SCLK_SPI4>, <&cru PCLK_SPI4>;
637 clock-names = "spiclk", "apb_pclk";
638 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
639 pinctrl-names = "default";
640 pinctrl-0 = <&spi4_clk &spi4_tx &spi4_rx &spi4_cs0>;
641 #address-cells = <1>;
647 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
648 reg = <0x0 0xff200000 0x0 0x1000>;
649 clocks = <&cru SCLK_SPI5>, <&cru PCLK_SPI5>;
650 clock-names = "spiclk", "apb_pclk";
651 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
652 pinctrl-names = "default";
653 pinctrl-0 = <&spi5_clk &spi5_tx &spi5_rx &spi5_cs0>;
654 #address-cells = <1>;
660 #include "rk3368-thermal.dtsi"
663 tsadc: tsadc@ff260000 {
664 compatible = "rockchip,rk3399-tsadc";
665 reg = <0x0 0xff260000 0x0 0x100>;
666 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
667 clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
668 clock-names = "tsadc", "apb_pclk";
669 resets = <&cru SRST_TSADC>;
670 reset-names = "tsadc-apb";
671 pinctrl-names = "init", "default", "sleep";
672 pinctrl-0 = <&otp_gpio>;
673 pinctrl-1 = <&otp_out>;
674 pinctrl-2 = <&otp_gpio>;
675 #thermal-sensor-cells = <1>;
676 rockchip,hw-tshut-temp = <95000>;
680 pmu: power-management@ff31000 {
681 compatible = "rockchip,rk3399-pmu", "syscon", "simple-mfd";
682 reg = <0x0 0xff310000 0x0 0x1000>;
684 power: power-controller {
686 compatible = "rockchip,rk3399-power-controller";
687 #power-domain-cells = <1>;
688 #address-cells = <1>;
692 reg = <RK3399_PD_CENTER>;
693 #address-cells = <1>;
697 reg = <RK3399_PD_VDU>;
700 reg = <RK3399_PD_VCODEC>;
703 reg = <RK3399_PD_IEP>;
706 reg = <RK3399_PD_RGA>;
710 reg = <RK3399_PD_VIO>;
711 #address-cells = <1>;
715 reg = <RK3399_PD_ISP0>;
718 reg = <RK3399_PD_ISP1>;
721 reg = <RK3399_PD_HDCP>;
724 reg = <RK3399_PD_VO>;
725 #address-cells = <1>;
729 reg = <RK3399_PD_VOPB>;
732 reg = <RK3399_PD_VOPL>;
737 reg = <RK3399_PD_GPU>;
742 pmugrf: syscon@ff320000 {
743 compatible = "rockchip,rk3399-pmugrf", "syscon";
744 reg = <0x0 0xff320000 0x0 0x1000>;
748 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
749 reg = <0x0 0xff350000 0x0 0x1000>;
750 clocks = <&pmucru SCLK_SPI3_PMU>, <&pmucru PCLK_SPI3_PMU>;
751 clock-names = "spiclk", "apb_pclk";
752 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
753 pinctrl-names = "default";
754 pinctrl-0 = <&spi3_clk &spi3_tx &spi3_rx &spi3_cs0>;
755 #address-cells = <1>;
760 uart4: serial@ff370000 {
761 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
762 reg = <0x0 0xff370000 0x0 0x100>;
763 clocks = <&pmucru SCLK_UART4_PMU>, <&pmucru PCLK_UART4_PMU>;
764 clock-names = "baudclk", "apb_pclk";
765 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
768 pinctrl-names = "default";
769 pinctrl-0 = <&uart4_xfer>;
774 compatible = "rockchip,rk3399-i2c";
775 reg = <0x0 0xff3d0000 0x0 0x1000>;
776 clocks = <&pmucru SCLK_I2C4_PMU>, <&pmucru PCLK_I2C4_PMU>;
777 clock-names = "i2c", "pclk";
778 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
779 pinctrl-names = "default";
780 pinctrl-0 = <&i2c4_xfer>;
781 #address-cells = <1>;
787 compatible = "rockchip,rk3399-i2c";
788 reg = <0x0 0xff3e0000 0x0 0x1000>;
789 clocks = <&pmucru SCLK_I2C8_PMU>, <&pmucru PCLK_I2C8_PMU>;
790 clock-names = "i2c", "pclk";
791 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
792 pinctrl-names = "default";
793 pinctrl-0 = <&i2c8_xfer>;
794 #address-cells = <1>;
800 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
801 reg = <0x0 0xff420000 0x0 0x10>;
803 pinctrl-names = "default";
804 pinctrl-0 = <&pwm0_pin>;
805 clocks = <&pmucru PCLK_RKPWM_PMU>;
811 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
812 reg = <0x0 0xff420010 0x0 0x10>;
814 pinctrl-names = "default";
815 pinctrl-0 = <&pwm1_pin>;
816 clocks = <&pmucru PCLK_RKPWM_PMU>;
822 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
823 reg = <0x0 0xff420020 0x0 0x10>;
825 pinctrl-names = "default";
826 pinctrl-0 = <&pwm2_pin>;
827 clocks = <&pmucru PCLK_RKPWM_PMU>;
833 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
834 reg = <0x0 0xff420030 0x0 0x10>;
836 pinctrl-names = "default";
837 pinctrl-0 = <&pwm3a_pin>;
838 clocks = <&pmucru PCLK_RKPWM_PMU>;
843 pmucru: pmu-clock-controller@ff750000 {
844 compatible = "rockchip,rk3399-pmucru";
845 reg = <0x0 0xff750000 0x0 0x1000>;
846 rockchip,grf = <&pmugrf>;
849 assigned-clocks = <&pmucru PLL_PPLL>;
850 assigned-clock-rates = <676000000>;
853 cru: clock-controller@ff760000 {
854 compatible = "rockchip,rk3399-cru";
855 reg = <0x0 0xff760000 0x0 0x1000>;
856 rockchip,grf = <&grf>;
860 <&cru ARMCLKL>, <&cru ARMCLKB>,
861 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
863 <&cru ACLK_PERIHP>, <&cru HCLK_PERIHP>,
865 <&cru ACLK_PERILP0>, <&cru HCLK_PERILP0>,
867 <&cru HCLK_PERILP1>, <&cru PCLK_PERILP1>;
868 assigned-clock-rates =
869 <816000000>, <1008000000>,
870 <594000000>, <800000000>,
872 <150000000>, <75000000>,
874 <100000000>, <100000000>,
876 <100000000>, <50000000>;
879 grf: syscon@ff770000 {
880 compatible = "rockchip,rk3399-grf", "syscon";
881 reg = <0x0 0xff770000 0x0 0x10000>;
884 wdt0: watchdog@ff840000 {
885 compatible = "snps,dw-wdt";
886 reg = <0x0 0xff840000 0x0 0x100>;
887 clocks = <&cru PCLK_WDT>;
888 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
892 spdif: spdif@ff870000 {
893 compatible = "rockchip,rk3399-spdif";
894 reg = <0x0 0xff870000 0x0 0x1000>;
895 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
896 dmas = <&dmac_bus 7>;
898 clock-names = "hclk", "mclk";
899 clocks = <&cru HCLK_SPDIF>, <&cru SCLK_SPDIF_8CH>;
900 pinctrl-names = "default";
901 pinctrl-0 = <&spdif_bus>;
906 compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
907 reg = <0x0 0xff880000 0x0 0x1000>;
908 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
909 #address-cells = <1>;
911 dmas = <&dmac_bus 0>, <&dmac_bus 1>;
912 dma-names = "tx", "rx";
913 clock-names = "i2s_hclk", "i2s_clk";
914 clocks = <&cru HCLK_I2S0_8CH>, <&cru SCLK_I2S0_8CH>;
915 pinctrl-names = "default";
916 pinctrl-0 = <&i2s0_8ch_bus>;
921 compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
922 reg = <0x0 0xff890000 0x0 0x1000>;
923 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
924 #address-cells = <1>;
926 dmas = <&dmac_bus 2>, <&dmac_bus 3>;
927 dma-names = "tx", "rx";
928 clock-names = "i2s_hclk", "i2s_clk";
929 clocks = <&cru HCLK_I2S1_8CH>, <&cru SCLK_I2S1_8CH>;
930 pinctrl-names = "default";
931 pinctrl-0 = <&i2s1_2ch_bus>;
936 compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
937 reg = <0x0 0xff8a0000 0x0 0x1000>;
938 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
939 #address-cells = <1>;
941 dmas = <&dmac_bus 4>, <&dmac_bus 5>;
942 dma-names = "tx", "rx";
943 clock-names = "i2s_hclk", "i2s_clk";
944 clocks = <&cru HCLK_I2S2_8CH>, <&cru SCLK_I2S2_8CH>;
949 compatible = "rockchip,rk3399-pinctrl";
950 rockchip,grf = <&grf>;
951 rockchip,pmu = <&pmugrf>;
952 #address-cells = <0x2>;
956 gpio0: gpio0@ff720000 {
957 compatible = "rockchip,gpio-bank";
958 reg = <0x0 0xff720000 0x0 0x100>;
959 clocks = <&pmucru PCLK_GPIO0_PMU>;
960 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
965 interrupt-controller;
966 #interrupt-cells = <0x2>;
969 gpio1: gpio1@ff730000 {
970 compatible = "rockchip,gpio-bank";
971 reg = <0x0 0xff730000 0x0 0x100>;
972 clocks = <&pmucru PCLK_GPIO1_PMU>;
973 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
978 interrupt-controller;
979 #interrupt-cells = <0x2>;
982 gpio2: gpio2@ff780000 {
983 compatible = "rockchip,gpio-bank";
984 reg = <0x0 0xff780000 0x0 0x100>;
985 clocks = <&cru PCLK_GPIO2>;
986 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
991 interrupt-controller;
992 #interrupt-cells = <0x2>;
995 gpio3: gpio3@ff788000 {
996 compatible = "rockchip,gpio-bank";
997 reg = <0x0 0xff788000 0x0 0x100>;
998 clocks = <&cru PCLK_GPIO3>;
999 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1002 #gpio-cells = <0x2>;
1004 interrupt-controller;
1005 #interrupt-cells = <0x2>;
1008 gpio4: gpio4@ff790000 {
1009 compatible = "rockchip,gpio-bank";
1010 reg = <0x0 0xff790000 0x0 0x100>;
1011 clocks = <&cru PCLK_GPIO4>;
1012 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1015 #gpio-cells = <0x2>;
1017 interrupt-controller;
1018 #interrupt-cells = <0x2>;
1021 pcfg_pull_up: pcfg-pull-up {
1025 pcfg_pull_down: pcfg-pull-down {
1029 pcfg_pull_none: pcfg-pull-none {
1033 pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1035 drive-strength = <12>;
1038 pcfg_pull_up_8ma: pcfg-pull-up-8ma {
1040 drive-strength = <8>;
1043 pcfg_pull_down_4ma: pcfg-pull-down-4ma {
1045 drive-strength = <4>;
1048 pcfg_pull_up_2ma: pcfg-pull-up-2ma {
1050 drive-strength = <2>;
1053 pcfg_pull_down_12ma: pcfg-pull-down-12ma {
1055 drive-strength = <12>;
1059 emmc_pwr: emmc-pwr {
1061 <0 5 RK_FUNC_1 &pcfg_pull_up>;
1066 rgmii_pins: rgmii-pins {
1069 <3 17 RK_FUNC_1 &pcfg_pull_none_12ma>,
1071 <3 14 RK_FUNC_1 &pcfg_pull_none>,
1073 <3 13 RK_FUNC_1 &pcfg_pull_none>,
1075 <3 12 RK_FUNC_1 &pcfg_pull_none_12ma>,
1077 <3 11 RK_FUNC_1 &pcfg_pull_none>,
1079 <3 9 RK_FUNC_1 &pcfg_pull_none>,
1081 <3 8 RK_FUNC_1 &pcfg_pull_none>,
1083 <3 7 RK_FUNC_1 &pcfg_pull_none>,
1085 <3 6 RK_FUNC_1 &pcfg_pull_none>,
1087 <3 5 RK_FUNC_1 &pcfg_pull_none_12ma>,
1089 <3 4 RK_FUNC_1 &pcfg_pull_none_12ma>,
1091 <3 3 RK_FUNC_1 &pcfg_pull_none>,
1093 <3 2 RK_FUNC_1 &pcfg_pull_none>,
1095 <3 1 RK_FUNC_1 &pcfg_pull_none_12ma>,
1097 <3 0 RK_FUNC_1 &pcfg_pull_none_12ma>;
1100 rmii_pins: rmii-pins {
1103 <3 13 RK_FUNC_1 &pcfg_pull_none>,
1105 <3 12 RK_FUNC_1 &pcfg_pull_none_12ma>,
1107 <3 11 RK_FUNC_1 &pcfg_pull_none>,
1109 <3 10 RK_FUNC_1 &pcfg_pull_none>,
1111 <3 9 RK_FUNC_1 &pcfg_pull_none>,
1113 <3 8 RK_FUNC_1 &pcfg_pull_none>,
1115 <3 7 RK_FUNC_1 &pcfg_pull_none>,
1117 <3 6 RK_FUNC_1 &pcfg_pull_none>,
1119 <3 5 RK_FUNC_1 &pcfg_pull_none_12ma>,
1121 <3 4 RK_FUNC_1 &pcfg_pull_none_12ma>;
1126 i2c0_xfer: i2c0-xfer {
1128 <1 15 RK_FUNC_2 &pcfg_pull_none>,
1129 <1 16 RK_FUNC_2 &pcfg_pull_none>;
1134 i2c1_xfer: i2c1-xfer {
1136 <4 2 RK_FUNC_1 &pcfg_pull_none>,
1137 <4 1 RK_FUNC_1 &pcfg_pull_none>;
1142 i2c2_xfer: i2c2-xfer {
1144 <2 1 RK_FUNC_2 &pcfg_pull_none_12ma>,
1145 <2 0 RK_FUNC_2 &pcfg_pull_none_12ma>;
1150 i2c3_xfer: i2c3-xfer {
1152 <4 17 RK_FUNC_1 &pcfg_pull_none>,
1153 <4 16 RK_FUNC_1 &pcfg_pull_none>;
1158 i2c4_xfer: i2c4-xfer {
1160 <1 12 RK_FUNC_1 &pcfg_pull_none>,
1161 <1 11 RK_FUNC_1 &pcfg_pull_none>;
1166 i2c5_xfer: i2c5-xfer {
1168 <3 11 RK_FUNC_2 &pcfg_pull_none>,
1169 <3 10 RK_FUNC_2 &pcfg_pull_none>;
1174 i2c6_xfer: i2c6-xfer {
1176 <2 10 RK_FUNC_2 &pcfg_pull_none>,
1177 <2 9 RK_FUNC_2 &pcfg_pull_none>;
1182 i2c7_xfer: i2c7-xfer {
1184 <2 8 RK_FUNC_2 &pcfg_pull_none>,
1185 <2 7 RK_FUNC_2 &pcfg_pull_none>;
1190 i2c8_xfer: i2c8-xfer {
1192 <1 21 RK_FUNC_1 &pcfg_pull_none>,
1193 <1 20 RK_FUNC_1 &pcfg_pull_none>;
1198 i2s0_8ch_bus: i2s0-8ch-bus {
1200 <3 24 RK_FUNC_1 &pcfg_pull_none>,
1201 <3 25 RK_FUNC_1 &pcfg_pull_none>,
1202 <3 26 RK_FUNC_1 &pcfg_pull_none>,
1203 <3 27 RK_FUNC_1 &pcfg_pull_none>,
1204 <3 28 RK_FUNC_1 &pcfg_pull_none>,
1205 <3 29 RK_FUNC_1 &pcfg_pull_none>,
1206 <3 30 RK_FUNC_1 &pcfg_pull_none>,
1207 <3 31 RK_FUNC_1 &pcfg_pull_none>,
1208 <4 0 RK_FUNC_1 &pcfg_pull_none>;
1213 i2s1_2ch_bus: i2s1-2ch-bus {
1215 <4 3 RK_FUNC_1 &pcfg_pull_none>,
1216 <4 4 RK_FUNC_1 &pcfg_pull_none>,
1217 <4 5 RK_FUNC_1 &pcfg_pull_none>,
1218 <4 6 RK_FUNC_1 &pcfg_pull_none>,
1219 <4 7 RK_FUNC_1 &pcfg_pull_none>;
1224 sdio0_bus1: sdio0-bus1 {
1226 <2 20 RK_FUNC_1 &pcfg_pull_up>;
1229 sdio0_bus4: sdio0-bus4 {
1231 <2 20 RK_FUNC_1 &pcfg_pull_up>,
1232 <2 21 RK_FUNC_1 &pcfg_pull_up>,
1233 <2 22 RK_FUNC_1 &pcfg_pull_up>,
1234 <2 23 RK_FUNC_1 &pcfg_pull_up>;
1237 sdio0_cmd: sdio0-cmd {
1239 <2 24 RK_FUNC_1 &pcfg_pull_up>;
1242 sdio0_clk: sdio0-clk {
1244 <2 25 RK_FUNC_1 &pcfg_pull_none>;
1247 sdio0_cd: sdio0-cd {
1249 <2 26 RK_FUNC_1 &pcfg_pull_up>;
1252 sdio0_pwr: sdio0-pwr {
1254 <2 27 RK_FUNC_1 &pcfg_pull_up>;
1257 sdio0_bkpwr: sdio0-bkpwr {
1259 <2 28 RK_FUNC_1 &pcfg_pull_up>;
1262 sdio0_wp: sdio0-wp {
1264 <0 3 RK_FUNC_1 &pcfg_pull_up>;
1267 sdio0_int: sdio0-int {
1269 <0 4 RK_FUNC_1 &pcfg_pull_up>;
1274 sdmmc_bus1: sdmmc-bus1 {
1276 <4 8 RK_FUNC_1 &pcfg_pull_up>;
1279 sdmmc_bus4: sdmmc-bus4 {
1281 <4 8 RK_FUNC_1 &pcfg_pull_up>,
1282 <4 9 RK_FUNC_1 &pcfg_pull_up>,
1283 <4 10 RK_FUNC_1 &pcfg_pull_up>,
1284 <4 11 RK_FUNC_1 &pcfg_pull_up>;
1287 sdmmc_clk: sdmmc-clk {
1289 <4 12 RK_FUNC_1 &pcfg_pull_none>;
1292 sdmmc_cmd: sdmmc-cmd {
1294 <4 13 RK_FUNC_1 &pcfg_pull_up>;
1297 sdmmc_cd: sdmcc-cd {
1299 <0 7 RK_FUNC_1 &pcfg_pull_up>;
1302 sdmmc_wp: sdmmc-wp {
1304 <0 8 RK_FUNC_1 &pcfg_pull_up>;
1309 spdif_bus: spdif-bus {
1311 <4 21 RK_FUNC_1 &pcfg_pull_none>;
1316 spi0_clk: spi0-clk {
1318 <3 6 RK_FUNC_2 &pcfg_pull_up>;
1320 spi0_cs0: spi0-cs0 {
1322 <3 7 RK_FUNC_2 &pcfg_pull_up>;
1324 spi0_cs1: spi0-cs1 {
1326 <3 8 RK_FUNC_2 &pcfg_pull_up>;
1330 <3 5 RK_FUNC_2 &pcfg_pull_up>;
1334 <3 4 RK_FUNC_2 &pcfg_pull_up>;
1339 spi1_clk: spi1-clk {
1341 <1 9 RK_FUNC_2 &pcfg_pull_up>;
1343 spi1_cs0: spi1-cs0 {
1345 <1 10 RK_FUNC_2 &pcfg_pull_up>;
1349 <1 7 RK_FUNC_2 &pcfg_pull_up>;
1353 <1 8 RK_FUNC_2 &pcfg_pull_up>;
1358 spi2_clk: spi2-clk {
1360 <2 11 RK_FUNC_1 &pcfg_pull_up>;
1362 spi2_cs0: spi2-cs0 {
1364 <2 12 RK_FUNC_1 &pcfg_pull_up>;
1368 <2 9 RK_FUNC_1 &pcfg_pull_up>;
1372 <2 10 RK_FUNC_1 &pcfg_pull_up>;
1377 spi3_clk: spi3-clk {
1379 <1 17 RK_FUNC_1 &pcfg_pull_up>;
1381 spi3_cs0: spi3-cs0 {
1383 <1 18 RK_FUNC_1 &pcfg_pull_up>;
1387 <1 15 RK_FUNC_1 &pcfg_pull_up>;
1391 <1 16 RK_FUNC_1 &pcfg_pull_up>;
1396 spi4_clk: spi4-clk {
1398 <3 2 RK_FUNC_2 &pcfg_pull_up>;
1400 spi4_cs0: spi4-cs0 {
1402 <3 3 RK_FUNC_2 &pcfg_pull_up>;
1406 <3 0 RK_FUNC_2 &pcfg_pull_up>;
1410 <3 1 RK_FUNC_2 &pcfg_pull_up>;
1415 spi5_clk: spi5-clk {
1417 <2 22 RK_FUNC_2 &pcfg_pull_up>;
1419 spi5_cs0: spi5-cs0 {
1421 <2 23 RK_FUNC_2 &pcfg_pull_up>;
1425 <2 20 RK_FUNC_2 &pcfg_pull_up>;
1429 <2 21 RK_FUNC_2 &pcfg_pull_up>;
1434 otp_gpio: otp-gpio {
1435 rockchip,pins = <1 6 RK_FUNC_GPIO &pcfg_pull_none>;
1439 rockchip,pins = <1 6 RK_FUNC_1 &pcfg_pull_none>;
1444 uart0_xfer: uart0-xfer {
1446 <2 16 RK_FUNC_1 &pcfg_pull_up>,
1447 <2 17 RK_FUNC_1 &pcfg_pull_none>;
1450 uart0_cts: uart0-cts {
1452 <2 18 RK_FUNC_1 &pcfg_pull_none>;
1455 uart0_rts: uart0-rts {
1457 <2 19 RK_FUNC_1 &pcfg_pull_none>;
1462 uart1_xfer: uart1-xfer {
1464 <3 12 RK_FUNC_2 &pcfg_pull_up>,
1465 <3 13 RK_FUNC_2 &pcfg_pull_none>;
1470 uart2a_xfer: uart2a-xfer {
1472 <4 8 RK_FUNC_2 &pcfg_pull_up>,
1473 <4 9 RK_FUNC_2 &pcfg_pull_none>;
1478 uart2b_xfer: uart2b-xfer {
1480 <4 16 RK_FUNC_2 &pcfg_pull_up>,
1481 <4 17 RK_FUNC_2 &pcfg_pull_none>;
1486 uart2c_xfer: uart2c-xfer {
1488 <4 19 RK_FUNC_1 &pcfg_pull_up>,
1489 <4 20 RK_FUNC_1 &pcfg_pull_none>;
1494 uart3_xfer: uart3-xfer {
1496 <3 14 RK_FUNC_2 &pcfg_pull_up>,
1497 <3 15 RK_FUNC_2 &pcfg_pull_none>;
1500 uart3_cts: uart3-cts {
1502 <3 18 RK_FUNC_2 &pcfg_pull_none>;
1505 uart3_rts: uart3-rts {
1507 <3 19 RK_FUNC_2 &pcfg_pull_none>;
1512 uart4_xfer: uart4-xfer {
1514 <1 7 RK_FUNC_1 &pcfg_pull_up>,
1515 <1 8 RK_FUNC_1 &pcfg_pull_none>;
1520 uarthdcp_xfer: uarthdcp-xfer {
1522 <4 21 RK_FUNC_2 &pcfg_pull_up>,
1523 <4 22 RK_FUNC_2 &pcfg_pull_none>;
1528 pwm0_pin: pwm0-pin {
1530 <4 18 RK_FUNC_1 &pcfg_pull_none>;
1533 vop0_pwm_pin: vop0-pwm-pin {
1535 <4 18 RK_FUNC_2 &pcfg_pull_none>;
1540 pwm1_pin: pwm1-pin {
1542 <4 22 RK_FUNC_1 &pcfg_pull_none>;
1545 vop1_pwm_pin: vop1-pwm-pin {
1547 <4 18 RK_FUNC_3 &pcfg_pull_none>;
1552 pwm2_pin: pwm2-pin {
1554 <1 19 RK_FUNC_1 &pcfg_pull_none>;
1559 pwm3a_pin: pwm3a-pin {
1561 <0 6 RK_FUNC_1 &pcfg_pull_none>;
1566 pwm3b_pin: pwm3b-pin {
1568 <1 14 RK_FUNC_1 &pcfg_pull_none>;
1573 pmic_int_l: pmic-int-l {
1575 <1 21 RK_FUNC_GPIO &pcfg_pull_up>;