2 * Coldfire generic GPIO support.
4 * (C) Copyright 2009, Steven King <sfking@fdwdc.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
20 #include <asm-generic/gpio.h>
23 int __mcfgpio_get_value(unsigned gpio);
24 void __mcfgpio_set_value(unsigned gpio, int value);
25 int __mcfgpio_direction_input(unsigned gpio);
26 int __mcfgpio_direction_output(unsigned gpio, int value);
27 int __mcfgpio_request(unsigned gpio);
28 void __mcfgpio_free(unsigned gpio);
30 /* our alternate 'gpiolib' functions */
31 static inline int __gpio_get_value(unsigned gpio)
33 if (gpio < MCFGPIO_PIN_MAX)
34 return __mcfgpio_get_value(gpio);
39 static inline void __gpio_set_value(unsigned gpio, int value)
41 if (gpio < MCFGPIO_PIN_MAX)
42 __mcfgpio_set_value(gpio, value);
45 static inline int __gpio_cansleep(unsigned gpio)
47 if (gpio < MCFGPIO_PIN_MAX)
53 static inline int __gpio_to_irq(unsigned gpio)
58 static inline int gpio_direction_input(unsigned gpio)
60 if (gpio < MCFGPIO_PIN_MAX)
61 return __mcfgpio_direction_input(gpio);
66 static inline int gpio_direction_output(unsigned gpio, int value)
68 if (gpio < MCFGPIO_PIN_MAX)
69 return __mcfgpio_direction_output(gpio, value);
74 static inline int gpio_request(unsigned gpio, const char *label)
76 if (gpio < MCFGPIO_PIN_MAX)
77 return __mcfgpio_request(gpio);
82 static inline void gpio_free(unsigned gpio)
84 if (gpio < MCFGPIO_PIN_MAX)
88 #endif /* CONFIG_GPIOLIB */
92 * The Freescale Coldfire family is quite varied in how they implement GPIO.
93 * Some parts have 8 bit ports, some have 16bit and some have 32bit; some have
94 * only one port, others have multiple ports; some have a single data latch
95 * for both input and output, others have a separate pin data register to read
96 * input; some require a read-modify-write access to change an output, others
97 * have set and clear registers for some of the outputs; Some have all the
98 * GPIOs in a single control area, others have some GPIOs implemented in
101 * This implementation attempts accommodate the differences while presenting
102 * a generic interface that will optimize to as few instructions as possible.
104 #if defined(CONFIG_M5206) || defined(CONFIG_M5206e) || \
105 defined(CONFIG_M520x) || defined(CONFIG_M523x) || \
106 defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
107 defined(CONFIG_M53xx) || defined(CONFIG_M54xx) || \
108 defined(CONFIG_M5441x)
110 /* These parts have GPIO organized by 8 bit ports */
112 #define MCFGPIO_PORTTYPE u8
113 #define MCFGPIO_PORTSIZE 8
114 #define mcfgpio_read(port) __raw_readb(port)
115 #define mcfgpio_write(data, port) __raw_writeb(data, port)
117 #elif defined(CONFIG_M5307) || defined(CONFIG_M5407) || defined(CONFIG_M5272)
119 /* These parts have GPIO organized by 16 bit ports */
121 #define MCFGPIO_PORTTYPE u16
122 #define MCFGPIO_PORTSIZE 16
123 #define mcfgpio_read(port) __raw_readw(port)
124 #define mcfgpio_write(data, port) __raw_writew(data, port)
126 #elif defined(CONFIG_M5249) || defined(CONFIG_M525x)
128 /* These parts have GPIO organized by 32 bit ports */
130 #define MCFGPIO_PORTTYPE u32
131 #define MCFGPIO_PORTSIZE 32
132 #define mcfgpio_read(port) __raw_readl(port)
133 #define mcfgpio_write(data, port) __raw_writel(data, port)
137 #define mcfgpio_bit(gpio) (1 << ((gpio) % MCFGPIO_PORTSIZE))
138 #define mcfgpio_port(gpio) ((gpio) / MCFGPIO_PORTSIZE)
140 #if defined(CONFIG_M520x) || defined(CONFIG_M523x) || \
141 defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
142 defined(CONFIG_M53xx) || defined(CONFIG_M54xx) || \
143 defined(CONFIG_M5441x)
145 * These parts have an 'Edge' Port module (external interrupt/GPIO) which uses
146 * read-modify-write to change an output and a GPIO module which has separate
147 * set/clr registers to directly change outputs with a single write access.
149 #if defined(CONFIG_M528x)
151 * The 528x also has GPIOs in other modules (GPT, QADC) which use
152 * read-modify-write as well as those controlled by the EPORT and GPIO modules.
154 #define MCFGPIO_SCR_START 40
155 #elif defined(CONFIGM5441x)
156 /* The m5441x EPORT doesn't have its own GPIO port, uses PORT C */
157 #define MCFGPIO_SCR_START 0
159 #define MCFGPIO_SCR_START 8
162 #define MCFGPIO_SETR_PORT(gpio) (MCFGPIO_SETR + \
163 mcfgpio_port(gpio - MCFGPIO_SCR_START))
165 #define MCFGPIO_CLRR_PORT(gpio) (MCFGPIO_CLRR + \
166 mcfgpio_port(gpio - MCFGPIO_SCR_START))
169 #define MCFGPIO_SCR_START MCFGPIO_PIN_MAX
170 /* with MCFGPIO_SCR == MCFGPIO_PIN_MAX, these will be optimized away */
171 #define MCFGPIO_SETR_PORT(gpio) 0
172 #define MCFGPIO_CLRR_PORT(gpio) 0
176 * Coldfire specific helper functions
179 /* return the port pin data register for a gpio */
180 static inline u32 __mcfgpio_ppdr(unsigned gpio)
182 #if defined(CONFIG_M5206) || defined(CONFIG_M5206e) || \
183 defined(CONFIG_M5307) || defined(CONFIG_M5407)
185 #elif defined(CONFIG_M5272)
192 #elif defined(CONFIG_M5249) || defined(CONFIG_M525x)
194 return MCFSIM2_GPIOREAD;
196 return MCFSIM2_GPIO1READ;
197 #elif defined(CONFIG_M520x) || defined(CONFIG_M523x) || \
198 defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
199 defined(CONFIG_M53xx) || defined(CONFIG_M54xx) || \
200 defined(CONFIG_M5441x)
201 #if !defined(CONFIG_M5441x)
203 return MCFEPORT_EPPDR;
204 #if defined(CONFIG_M528x)
206 return MCFGPTA_GPTPORT;
208 return MCFGPTB_GPTPORT;
210 return MCFQADC_PORTQA;
212 return MCFQADC_PORTQB;
213 #endif /* defined(CONFIG_M528x) */
215 #endif /* !defined(CONFIG_M5441x) */
216 return MCFGPIO_PPDR + mcfgpio_port(gpio - MCFGPIO_SCR_START);
222 /* return the port output data register for a gpio */
223 static inline u32 __mcfgpio_podr(unsigned gpio)
225 #if defined(CONFIG_M5206) || defined(CONFIG_M5206e) || \
226 defined(CONFIG_M5307) || defined(CONFIG_M5407)
228 #elif defined(CONFIG_M5272)
235 #elif defined(CONFIG_M5249) || defined(CONFIG_M525x)
237 return MCFSIM2_GPIOWRITE;
239 return MCFSIM2_GPIO1WRITE;
240 #elif defined(CONFIG_M520x) || defined(CONFIG_M523x) || \
241 defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
242 defined(CONFIG_M53xx) || defined(CONFIG_M54xx) || \
243 defined(CONFIG_M5441x)
244 #if !defined(CONFIG_M5441x)
246 return MCFEPORT_EPDR;
247 #if defined(CONFIG_M528x)
249 return MCFGPTA_GPTPORT;
251 return MCFGPTB_GPTPORT;
253 return MCFQADC_PORTQA;
255 return MCFQADC_PORTQB;
256 #endif /* defined(CONFIG_M528x) */
258 #endif /* !defined(CONFIG_M5441x) */
259 return MCFGPIO_PODR + mcfgpio_port(gpio - MCFGPIO_SCR_START);
265 /* return the port direction data register for a gpio */
266 static inline u32 __mcfgpio_pddr(unsigned gpio)
268 #if defined(CONFIG_M5206) || defined(CONFIG_M5206e) || \
269 defined(CONFIG_M5307) || defined(CONFIG_M5407)
271 #elif defined(CONFIG_M5272)
278 #elif defined(CONFIG_M5249) || defined(CONFIG_M525x)
280 return MCFSIM2_GPIOENABLE;
282 return MCFSIM2_GPIO1ENABLE;
283 #elif defined(CONFIG_M520x) || defined(CONFIG_M523x) || \
284 defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
285 defined(CONFIG_M53xx) || defined(CONFIG_M54xx) || \
286 defined(CONFIG_M5441x)
287 #if !defined(CONFIG_M5441x)
289 return MCFEPORT_EPDDR;
290 #if defined(CONFIG_M528x)
292 return MCFGPTA_GPTDDR;
294 return MCFGPTB_GPTDDR;
296 return MCFQADC_DDRQA;
298 return MCFQADC_DDRQB;
299 #endif /* defined(CONFIG_M528x) */
301 #endif /* !defined(CONFIG_M5441x) */
302 return MCFGPIO_PDDR + mcfgpio_port(gpio - MCFGPIO_SCR_START);
308 #endif /* mcfgpio_h */