2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
10 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
11 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
13 * Copyright (C) 2012, 2013 MIPS Technologies, Inc. All rights reserved.
36 #define IMM_MASK 0xffff
38 #define JIMM_MASK 0x3ffffff
40 #define FUNC_MASK 0x3f
47 insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
48 insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
49 insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm,
50 insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll,
51 insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret,
52 insn_ext, insn_ins, insn_j, insn_jal, insn_jr, insn_ld, insn_ldx,
53 insn_ll, insn_lld, insn_lui, insn_lw, insn_lwx, insn_mfc0, insn_mtc0,
54 insn_or, insn_ori, insn_pref, insn_rfe, insn_rotr, insn_sc, insn_scd,
55 insn_sd, insn_sll, insn_sra, insn_srl, insn_subu, insn_sw,
56 insn_syscall, insn_tlbp, insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor,
66 static inline u32 build_rs(u32 arg)
68 WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
70 return (arg & RS_MASK) << RS_SH;
73 static inline u32 build_rt(u32 arg)
75 WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
77 return (arg & RT_MASK) << RT_SH;
80 static inline u32 build_rd(u32 arg)
82 WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
84 return (arg & RD_MASK) << RD_SH;
87 static inline u32 build_re(u32 arg)
89 WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
91 return (arg & RE_MASK) << RE_SH;
94 static inline u32 build_simm(s32 arg)
96 WARN(arg > 0x7fff || arg < -0x8000,
97 KERN_WARNING "Micro-assembler field overflow\n");
102 static inline u32 build_uimm(u32 arg)
104 WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
106 return arg & IMM_MASK;
109 static inline u32 build_scimm(u32 arg)
111 WARN(arg & ~SCIMM_MASK,
112 KERN_WARNING "Micro-assembler field overflow\n");
114 return (arg & SCIMM_MASK) << SCIMM_SH;
117 static inline u32 build_func(u32 arg)
119 WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
121 return arg & FUNC_MASK;
124 static inline u32 build_set(u32 arg)
126 WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
128 return arg & SET_MASK;
131 static void build_insn(u32 **buf, enum opcode opc, ...);
133 #define I_u1u2u3(op) \
136 build_insn(buf, insn##op, a, b, c); \
138 UASM_EXPORT_SYMBOL(uasm_i##op);
140 #define I_u2u1u3(op) \
143 build_insn(buf, insn##op, b, a, c); \
145 UASM_EXPORT_SYMBOL(uasm_i##op);
147 #define I_u3u1u2(op) \
150 build_insn(buf, insn##op, b, c, a); \
152 UASM_EXPORT_SYMBOL(uasm_i##op);
154 #define I_u1u2s3(op) \
157 build_insn(buf, insn##op, a, b, c); \
159 UASM_EXPORT_SYMBOL(uasm_i##op);
161 #define I_u2s3u1(op) \
164 build_insn(buf, insn##op, c, a, b); \
166 UASM_EXPORT_SYMBOL(uasm_i##op);
168 #define I_u2u1s3(op) \
171 build_insn(buf, insn##op, b, a, c); \
173 UASM_EXPORT_SYMBOL(uasm_i##op);
175 #define I_u2u1msbu3(op) \
178 build_insn(buf, insn##op, b, a, c+d-1, c); \
180 UASM_EXPORT_SYMBOL(uasm_i##op);
182 #define I_u2u1msb32u3(op) \
185 build_insn(buf, insn##op, b, a, c+d-33, c); \
187 UASM_EXPORT_SYMBOL(uasm_i##op);
189 #define I_u2u1msbdu3(op) \
192 build_insn(buf, insn##op, b, a, d-1, c); \
194 UASM_EXPORT_SYMBOL(uasm_i##op);
199 build_insn(buf, insn##op, a, b); \
201 UASM_EXPORT_SYMBOL(uasm_i##op);
206 build_insn(buf, insn##op, a, b); \
208 UASM_EXPORT_SYMBOL(uasm_i##op);
213 build_insn(buf, insn##op, a); \
215 UASM_EXPORT_SYMBOL(uasm_i##op);
220 build_insn(buf, insn##op); \
222 UASM_EXPORT_SYMBOL(uasm_i##op);
280 I_u2u1msb32u3(_dinsm);
287 #ifdef CONFIG_CPU_CAVIUM_OCTEON
288 #include <asm/octeon/octeon.h>
289 void ISAFUNC(uasm_i_pref)(u32 **buf, unsigned int a, signed int b,
292 if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
294 * As per erratum Core-14449, replace prefetches 0-4,
295 * 6-24 with 'pref 28'.
297 build_insn(buf, insn_pref, c, 28, b);
299 build_insn(buf, insn_pref, c, a, b);
301 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_i_pref));
307 void ISAFUNC(uasm_build_label)(struct uasm_label **lab, u32 *addr, int lid)
313 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_build_label));
315 int ISAFUNC(uasm_in_compat_space_p)(long addr)
317 /* Is this address in 32bit compat space? */
319 return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
324 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_in_compat_space_p));
326 static int uasm_rel_highest(long val)
329 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
335 static int uasm_rel_higher(long val)
338 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
344 int ISAFUNC(uasm_rel_hi)(long val)
346 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
348 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_hi));
350 int ISAFUNC(uasm_rel_lo)(long val)
352 return ((val & 0xffff) ^ 0x8000) - 0x8000;
354 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_lo));
356 void ISAFUNC(UASM_i_LA_mostly)(u32 **buf, unsigned int rs, long addr)
358 if (!ISAFUNC(uasm_in_compat_space_p)(addr)) {
359 ISAFUNC(uasm_i_lui)(buf, rs, uasm_rel_highest(addr));
360 if (uasm_rel_higher(addr))
361 ISAFUNC(uasm_i_daddiu)(buf, rs, rs, uasm_rel_higher(addr));
362 if (ISAFUNC(uasm_rel_hi(addr))) {
363 ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
364 ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
365 ISAFUNC(uasm_rel_hi)(addr));
366 ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
368 ISAFUNC(uasm_i_dsll32)(buf, rs, rs, 0);
370 ISAFUNC(uasm_i_lui)(buf, rs, ISAFUNC(uasm_rel_hi(addr)));
372 UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA_mostly));
374 void ISAFUNC(UASM_i_LA)(u32 **buf, unsigned int rs, long addr)
376 ISAFUNC(UASM_i_LA_mostly)(buf, rs, addr);
377 if (ISAFUNC(uasm_rel_lo(addr))) {
378 if (!ISAFUNC(uasm_in_compat_space_p)(addr))
379 ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
380 ISAFUNC(uasm_rel_lo(addr)));
382 ISAFUNC(uasm_i_addiu)(buf, rs, rs,
383 ISAFUNC(uasm_rel_lo(addr)));
386 UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA));
388 /* Handle relocations. */
389 void ISAFUNC(uasm_r_mips_pc16)(struct uasm_reloc **rel, u32 *addr, int lid)
392 (*rel)->type = R_MIPS_PC16;
396 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_r_mips_pc16));
398 static inline void __resolve_relocs(struct uasm_reloc *rel,
399 struct uasm_label *lab);
401 void ISAFUNC(uasm_resolve_relocs)(struct uasm_reloc *rel,
402 struct uasm_label *lab)
404 struct uasm_label *l;
406 for (; rel->lab != UASM_LABEL_INVALID; rel++)
407 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
408 if (rel->lab == l->lab)
409 __resolve_relocs(rel, l);
411 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_resolve_relocs));
413 void ISAFUNC(uasm_move_relocs)(struct uasm_reloc *rel, u32 *first, u32 *end,
416 for (; rel->lab != UASM_LABEL_INVALID; rel++)
417 if (rel->addr >= first && rel->addr < end)
420 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_relocs));
422 void ISAFUNC(uasm_move_labels)(struct uasm_label *lab, u32 *first, u32 *end,
425 for (; lab->lab != UASM_LABEL_INVALID; lab++)
426 if (lab->addr >= first && lab->addr < end)
429 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_labels));
431 void ISAFUNC(uasm_copy_handler)(struct uasm_reloc *rel, struct uasm_label *lab,
432 u32 *first, u32 *end, u32 *target)
434 long off = (long)(target - first);
436 memcpy(target, first, (end - first) * sizeof(u32));
438 ISAFUNC(uasm_move_relocs(rel, first, end, off));
439 ISAFUNC(uasm_move_labels(lab, first, end, off));
441 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_copy_handler));
443 int ISAFUNC(uasm_insn_has_bdelay)(struct uasm_reloc *rel, u32 *addr)
445 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
446 if (rel->addr == addr
447 && (rel->type == R_MIPS_PC16
448 || rel->type == R_MIPS_26))
454 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_insn_has_bdelay));
456 /* Convenience functions for labeled branches. */
457 void ISAFUNC(uasm_il_bltz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
460 uasm_r_mips_pc16(r, *p, lid);
461 ISAFUNC(uasm_i_bltz)(p, reg, 0);
463 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bltz));
465 void ISAFUNC(uasm_il_b)(u32 **p, struct uasm_reloc **r, int lid)
467 uasm_r_mips_pc16(r, *p, lid);
468 ISAFUNC(uasm_i_b)(p, 0);
470 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_b));
472 void ISAFUNC(uasm_il_beqz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
475 uasm_r_mips_pc16(r, *p, lid);
476 ISAFUNC(uasm_i_beqz)(p, reg, 0);
478 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqz));
480 void ISAFUNC(uasm_il_beqzl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
483 uasm_r_mips_pc16(r, *p, lid);
484 ISAFUNC(uasm_i_beqzl)(p, reg, 0);
486 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqzl));
488 void ISAFUNC(uasm_il_bne)(u32 **p, struct uasm_reloc **r, unsigned int reg1,
489 unsigned int reg2, int lid)
491 uasm_r_mips_pc16(r, *p, lid);
492 ISAFUNC(uasm_i_bne)(p, reg1, reg2, 0);
494 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bne));
496 void ISAFUNC(uasm_il_bnez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
499 uasm_r_mips_pc16(r, *p, lid);
500 ISAFUNC(uasm_i_bnez)(p, reg, 0);
502 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bnez));
504 void ISAFUNC(uasm_il_bgezl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
507 uasm_r_mips_pc16(r, *p, lid);
508 ISAFUNC(uasm_i_bgezl)(p, reg, 0);
510 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgezl));
512 void ISAFUNC(uasm_il_bgez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
515 uasm_r_mips_pc16(r, *p, lid);
516 ISAFUNC(uasm_i_bgez)(p, reg, 0);
518 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgez));
520 void ISAFUNC(uasm_il_bbit0)(u32 **p, struct uasm_reloc **r, unsigned int reg,
521 unsigned int bit, int lid)
523 uasm_r_mips_pc16(r, *p, lid);
524 ISAFUNC(uasm_i_bbit0)(p, reg, bit, 0);
526 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit0));
528 void ISAFUNC(uasm_il_bbit1)(u32 **p, struct uasm_reloc **r, unsigned int reg,
529 unsigned int bit, int lid)
531 uasm_r_mips_pc16(r, *p, lid);
532 ISAFUNC(uasm_i_bbit1)(p, reg, bit, 0);
534 UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit1));