3 * Copyright IBM Corp. 1999, 2000
4 * Author(s): Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com)
7 #ifndef _UAPI_S390_PTRACE_H
8 #define _UAPI_S390_PTRACE_H
11 * Offsets in the user_regs_struct. They are used for the ptrace
12 * system call and in entry.S
16 #define PT_PSWMASK 0x00
17 #define PT_PSWADDR 0x04
50 #define PT_ORIGGPR2 0x88
53 * A nasty fact of life that the ptrace api
54 * only supports passing of longs.
56 #define PT_FPR0_HI 0x98
57 #define PT_FPR0_LO 0x9C
58 #define PT_FPR1_HI 0xA0
59 #define PT_FPR1_LO 0xA4
60 #define PT_FPR2_HI 0xA8
61 #define PT_FPR2_LO 0xAC
62 #define PT_FPR3_HI 0xB0
63 #define PT_FPR3_LO 0xB4
64 #define PT_FPR4_HI 0xB8
65 #define PT_FPR4_LO 0xBC
66 #define PT_FPR5_HI 0xC0
67 #define PT_FPR5_LO 0xC4
68 #define PT_FPR6_HI 0xC8
69 #define PT_FPR6_LO 0xCC
70 #define PT_FPR7_HI 0xD0
71 #define PT_FPR7_LO 0xD4
72 #define PT_FPR8_HI 0xD8
73 #define PT_FPR8_LO 0XDC
74 #define PT_FPR9_HI 0xE0
75 #define PT_FPR9_LO 0xE4
76 #define PT_FPR10_HI 0xE8
77 #define PT_FPR10_LO 0xEC
78 #define PT_FPR11_HI 0xF0
79 #define PT_FPR11_LO 0xF4
80 #define PT_FPR12_HI 0xF8
81 #define PT_FPR12_LO 0xFC
82 #define PT_FPR13_HI 0x100
83 #define PT_FPR13_LO 0x104
84 #define PT_FPR14_HI 0x108
85 #define PT_FPR14_LO 0x10C
86 #define PT_FPR15_HI 0x110
87 #define PT_FPR15_LO 0x114
89 #define PT_CR_10 0x11C
90 #define PT_CR_11 0x120
91 #define PT_IEEE_IP 0x13C
92 #define PT_LASTOFF PT_IEEE_IP
93 #define PT_ENDREGS 0x140-1
98 #define STACK_FRAME_OVERHEAD 96 /* size of minimum stack frame */
100 #else /* __s390x__ */
102 #define PT_PSWMASK 0x00
103 #define PT_PSWADDR 0x08
114 #define PT_GPR10 0x60
115 #define PT_GPR11 0x68
116 #define PT_GPR12 0x70
117 #define PT_GPR13 0x78
118 #define PT_GPR14 0x80
119 #define PT_GPR15 0x88
130 #define PT_ACR10 0xB8
131 #define PT_ACR11 0xBC
132 #define PT_ACR12 0xC0
133 #define PT_ACR13 0xC4
134 #define PT_ACR14 0xC8
135 #define PT_ACR15 0xCC
136 #define PT_ORIGGPR2 0xD0
142 #define PT_FPR4 0x100
143 #define PT_FPR5 0x108
144 #define PT_FPR6 0x110
145 #define PT_FPR7 0x118
146 #define PT_FPR8 0x120
147 #define PT_FPR9 0x128
148 #define PT_FPR10 0x130
149 #define PT_FPR11 0x138
150 #define PT_FPR12 0x140
151 #define PT_FPR13 0x148
152 #define PT_FPR14 0x150
153 #define PT_FPR15 0x158
154 #define PT_CR_9 0x160
155 #define PT_CR_10 0x168
156 #define PT_CR_11 0x170
157 #define PT_IEEE_IP 0x1A8
158 #define PT_LASTOFF PT_IEEE_IP
159 #define PT_ENDREGS 0x1B0-1
164 #define STACK_FRAME_OVERHEAD 160 /* size of minimum stack frame */
166 #endif /* __s390x__ */
173 #define NUM_CR_WORDS 3
177 #define FPC_PAD_SIZE 4 /* gcc insists on aligning the fpregs */
181 #define PTRACE_OLDSETOPTIONS 21
184 #include <linux/stddef.h>
185 #include <linux/types.h>
202 freg_t fprs[NUM_FPRS];
205 #define FPC_EXCEPTION_MASK 0xF8000000
206 #define FPC_FLAGS_MASK 0x00F80000
207 #define FPC_DXC_MASK 0x0000FF00
208 #define FPC_RM_MASK 0x00000003
209 #define FPC_VALID_MASK 0xF8F8FF03
211 /* this typedef defines how a Program Status Word looks like */
216 } __attribute__ ((aligned(8))) psw_t;
220 #define PSW_MASK_PER 0x40000000UL
221 #define PSW_MASK_DAT 0x04000000UL
222 #define PSW_MASK_IO 0x02000000UL
223 #define PSW_MASK_EXT 0x01000000UL
224 #define PSW_MASK_KEY 0x00F00000UL
225 #define PSW_MASK_BASE 0x00080000UL /* always one */
226 #define PSW_MASK_MCHECK 0x00040000UL
227 #define PSW_MASK_WAIT 0x00020000UL
228 #define PSW_MASK_PSTATE 0x00010000UL
229 #define PSW_MASK_ASC 0x0000C000UL
230 #define PSW_MASK_CC 0x00003000UL
231 #define PSW_MASK_PM 0x00000F00UL
232 #define PSW_MASK_RI 0x00000000UL
233 #define PSW_MASK_EA 0x00000000UL
234 #define PSW_MASK_BA 0x00000000UL
236 #define PSW_MASK_USER 0x0000FF00UL
238 #define PSW_ADDR_AMODE 0x80000000UL
239 #define PSW_ADDR_INSN 0x7FFFFFFFUL
241 #define PSW_DEFAULT_KEY (((unsigned long) PAGE_DEFAULT_ACC) << 20)
243 #define PSW_ASC_PRIMARY 0x00000000UL
244 #define PSW_ASC_ACCREG 0x00004000UL
245 #define PSW_ASC_SECONDARY 0x00008000UL
246 #define PSW_ASC_HOME 0x0000C000UL
248 #else /* __s390x__ */
250 #define PSW_MASK_PER 0x4000000000000000UL
251 #define PSW_MASK_DAT 0x0400000000000000UL
252 #define PSW_MASK_IO 0x0200000000000000UL
253 #define PSW_MASK_EXT 0x0100000000000000UL
254 #define PSW_MASK_BASE 0x0000000000000000UL
255 #define PSW_MASK_KEY 0x00F0000000000000UL
256 #define PSW_MASK_MCHECK 0x0004000000000000UL
257 #define PSW_MASK_WAIT 0x0002000000000000UL
258 #define PSW_MASK_PSTATE 0x0001000000000000UL
259 #define PSW_MASK_ASC 0x0000C00000000000UL
260 #define PSW_MASK_CC 0x0000300000000000UL
261 #define PSW_MASK_PM 0x00000F0000000000UL
262 #define PSW_MASK_RI 0x0000008000000000UL
263 #define PSW_MASK_EA 0x0000000100000000UL
264 #define PSW_MASK_BA 0x0000000080000000UL
266 #define PSW_MASK_USER 0x0000FF8180000000UL
268 #define PSW_ADDR_AMODE 0x0000000000000000UL
269 #define PSW_ADDR_INSN 0xFFFFFFFFFFFFFFFFUL
271 #define PSW_DEFAULT_KEY (((unsigned long) PAGE_DEFAULT_ACC) << 52)
273 #define PSW_ASC_PRIMARY 0x0000000000000000UL
274 #define PSW_ASC_ACCREG 0x0000400000000000UL
275 #define PSW_ASC_SECONDARY 0x0000800000000000UL
276 #define PSW_ASC_HOME 0x0000C00000000000UL
278 #endif /* __s390x__ */
282 * The s390_regs structure is used to define the elf_gregset_t.
287 unsigned long gprs[NUM_GPRS];
288 unsigned int acrs[NUM_ACRS];
289 unsigned long orig_gpr2;
293 * Now for the user space program event recording (trace) definitions.
294 * The following structures are used only for the ptrace interface, don't
295 * touch or even look at it if you don't want to modify the user-space
296 * ptrace interface. In particular stay away from it for in-kernel PER.
300 unsigned long cr[NUM_CR_WORDS];
303 #define PER_EM_MASK 0xE8000000UL
309 #endif /* __s390x__ */
310 unsigned em_branching : 1;
311 unsigned em_instruction_fetch : 1;
313 * Switching on storage alteration automatically fixes
314 * the storage alteration event bit in the users std.
316 unsigned em_storage_alteration : 1;
317 unsigned em_gpr_alt_unused : 1;
318 unsigned em_store_real_address : 1;
320 unsigned branch_addr_ctl : 1;
322 unsigned storage_alt_space_ctl : 1;
324 unsigned long starting_addr;
325 unsigned long ending_addr;
330 unsigned short perc_atmid;
331 unsigned long address;
332 unsigned char access_id;
337 unsigned perc_branching : 1;
338 unsigned perc_instruction_fetch : 1;
339 unsigned perc_storage_alteration : 1;
340 unsigned perc_gpr_alt_unused : 1;
341 unsigned perc_store_real_address : 1;
343 unsigned atmid_psw_bit_31 : 1;
344 unsigned atmid_validity_bit : 1;
345 unsigned atmid_psw_bit_32 : 1;
346 unsigned atmid_psw_bit_5 : 1;
347 unsigned atmid_psw_bit_16 : 1;
348 unsigned atmid_psw_bit_17 : 1;
350 unsigned long address;
352 unsigned access_id : 4;
362 * Use these flags instead of setting em_instruction_fetch
363 * directly they are used so that single stepping can be
364 * switched on & off while not affecting other tracing
366 unsigned single_step : 1;
367 unsigned instruction_fetch : 1;
370 * These addresses are copied into cr10 & cr11 if single
371 * stepping is switched off
373 unsigned long starting_addr;
374 unsigned long ending_addr;
376 per_lowcore_words words;
377 per_lowcore_bits bits;
384 unsigned long kernel_addr;
385 unsigned long process_addr;
389 * S/390 specific non posix ptrace requests. I chose unusual values so
390 * they are unlikely to clash with future ptrace definitions.
392 #define PTRACE_PEEKUSR_AREA 0x5000
393 #define PTRACE_POKEUSR_AREA 0x5001
394 #define PTRACE_PEEKTEXT_AREA 0x5002
395 #define PTRACE_PEEKDATA_AREA 0x5003
396 #define PTRACE_POKETEXT_AREA 0x5004
397 #define PTRACE_POKEDATA_AREA 0x5005
398 #define PTRACE_GET_LAST_BREAK 0x5006
399 #define PTRACE_PEEK_SYSTEM_CALL 0x5007
400 #define PTRACE_POKE_SYSTEM_CALL 0x5008
401 #define PTRACE_ENABLE_TE 0x5009
402 #define PTRACE_DISABLE_TE 0x5010
403 #define PTRACE_TE_ABORT_RAND 0x5011
406 * PT_PROT definition is loosely based on hppa bsd definition in
409 #define PTRACE_PROT 21
413 ptprot_set_access_watchpoint,
414 ptprot_set_write_watchpoint,
415 ptprot_disable_watchpoint
420 unsigned long lowaddr;
421 unsigned long hiaddr;
425 /* Sequence of bytes for breakpoint illegal instruction. */
426 #define S390_BREAKPOINT {0x0,0x1}
427 #define S390_BREAKPOINT_U16 ((__u16)0x0001)
428 #define S390_SYSCALL_OPCODE ((__u16)0x0a00)
429 #define S390_SYSCALL_SIZE 2
432 * The user_regs_struct defines the way the user registers are
433 * store on the stack for signal handling.
435 struct user_regs_struct
438 unsigned long gprs[NUM_GPRS];
439 unsigned int acrs[NUM_ACRS];
440 unsigned long orig_gpr2;
441 s390_fp_regs fp_regs;
443 * These per registers are in here so that gdb can modify them
444 * itself as there is no "official" ptrace interface for hardware
445 * watchpoints. This is the way intel does it.
448 unsigned long ieee_instruction_pointer; /* obsolete, always 0 */
451 #endif /* __ASSEMBLY__ */
453 #endif /* _UAPI_S390_PTRACE_H */