2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/perf_event.h>
18 #include <linux/kernel_stat.h>
19 #include <linux/mc146818rtc.h>
20 #include <linux/acpi_pmtmr.h>
21 #include <linux/clockchips.h>
22 #include <linux/interrupt.h>
23 #include <linux/bootmem.h>
24 #include <linux/ftrace.h>
25 #include <linux/ioport.h>
26 #include <linux/module.h>
27 #include <linux/sysdev.h>
28 #include <linux/delay.h>
29 #include <linux/timex.h>
30 #include <linux/dmar.h>
31 #include <linux/init.h>
32 #include <linux/cpu.h>
33 #include <linux/dmi.h>
34 #include <linux/nmi.h>
35 #include <linux/smp.h>
38 #include <asm/perf_event.h>
39 #include <asm/x86_init.h>
40 #include <asm/pgalloc.h>
41 #include <asm/atomic.h>
42 #include <asm/mpspec.h>
43 #include <asm/i8253.h>
44 #include <asm/i8259.h>
45 #include <asm/proto.h>
53 #include <asm/kvm_para.h>
55 #include <asm/atomic.h>
57 unsigned int num_processors;
59 unsigned disabled_cpus __cpuinitdata;
61 /* Processor that is doing the boot up */
62 unsigned int boot_cpu_physical_apicid = -1U;
65 * The highest APIC ID seen during enumeration.
67 unsigned int max_physical_apicid;
70 * Bitmask of physically existing CPUs:
72 physid_mask_t phys_cpu_present_map;
75 * Map cpu index to physical APIC ID
77 DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78 DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80 EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
84 * Knob to control our willingness to enable the local APIC.
88 static int force_enable_local_apic;
90 * APIC command line parameters
92 static int __init parse_lapic(char *arg)
94 force_enable_local_apic = 1;
97 early_param("lapic", parse_lapic);
98 /* Local APIC was disabled by the BIOS and enabled by the kernel */
99 static int enabled_via_apicbase;
102 * Handle interrupt mode configuration register (IMCR).
103 * This register controls whether the interrupt signals
104 * that reach the BSP come from the master PIC or from the
105 * local APIC. Before entering Symmetric I/O Mode, either
106 * the BIOS or the operating system must switch out of
107 * PIC Mode by changing the IMCR.
109 static inline void imcr_pic_to_apic(void)
111 /* select IMCR register */
113 /* NMI and 8259 INTR go through APIC */
117 static inline void imcr_apic_to_pic(void)
119 /* select IMCR register */
121 /* NMI and 8259 INTR go directly to BSP */
127 static int apic_calibrate_pmtmr __initdata;
128 static __init int setup_apicpmtimer(char *s)
130 apic_calibrate_pmtmr = 1;
134 __setup("apicpmtimer", setup_apicpmtimer);
138 #ifdef CONFIG_X86_X2APIC
139 /* x2apic enabled before OS handover */
140 static int x2apic_preenabled;
141 static __init int setup_nox2apic(char *str)
143 if (x2apic_enabled()) {
144 pr_warning("Bios already enabled x2apic, "
145 "can't enforce nox2apic");
149 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
152 early_param("nox2apic", setup_nox2apic);
155 unsigned long mp_lapic_addr;
157 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
158 static int disable_apic_timer __cpuinitdata;
159 /* Local APIC timer works in C2 */
160 int local_apic_timer_c2_ok;
161 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
163 int first_system_vector = 0xfe;
166 * Debug level, exported for io_apic.c
168 unsigned int apic_verbosity;
172 /* Have we found an MP table */
173 int smp_found_config;
175 static struct resource lapic_resource = {
176 .name = "Local APIC",
177 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
180 static unsigned int calibration_result;
182 static int lapic_next_event(unsigned long delta,
183 struct clock_event_device *evt);
184 static void lapic_timer_setup(enum clock_event_mode mode,
185 struct clock_event_device *evt);
186 static void lapic_timer_broadcast(const struct cpumask *mask);
187 static void apic_pm_activate(void);
190 * The local apic timer can be used for any function which is CPU local.
192 static struct clock_event_device lapic_clockevent = {
194 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
195 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
197 .set_mode = lapic_timer_setup,
198 .set_next_event = lapic_next_event,
199 .broadcast = lapic_timer_broadcast,
203 static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
205 static unsigned long apic_phys;
208 * Get the LAPIC version
210 static inline int lapic_get_version(void)
212 return GET_APIC_VERSION(apic_read(APIC_LVR));
216 * Check, if the APIC is integrated or a separate chip
218 static inline int lapic_is_integrated(void)
223 return APIC_INTEGRATED(lapic_get_version());
228 * Check, whether this is a modern or a first generation APIC
230 static int modern_apic(void)
232 /* AMD systems use old APIC versions, so check the CPU */
233 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
234 boot_cpu_data.x86 >= 0xf)
236 return lapic_get_version() >= 0x14;
240 * right after this call apic become NOOP driven
241 * so apic->write/read doesn't do anything
243 void apic_disable(void)
245 pr_info("APIC: switched to apic NOOP\n");
249 void native_apic_wait_icr_idle(void)
251 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
255 u32 native_safe_apic_wait_icr_idle(void)
262 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
266 } while (timeout++ < 1000);
271 void native_apic_icr_write(u32 low, u32 id)
273 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
274 apic_write(APIC_ICR, low);
277 u64 native_apic_icr_read(void)
281 icr2 = apic_read(APIC_ICR2);
282 icr1 = apic_read(APIC_ICR);
284 return icr1 | ((u64)icr2 << 32);
288 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
290 void __cpuinit enable_NMI_through_LVT0(void)
294 /* unmask and set to NMI */
297 /* Level triggered for 82489DX (32bit mode) */
298 if (!lapic_is_integrated())
299 v |= APIC_LVT_LEVEL_TRIGGER;
301 apic_write(APIC_LVT0, v);
306 * get_physical_broadcast - Get number of physical broadcast IDs
308 int get_physical_broadcast(void)
310 return modern_apic() ? 0xff : 0xf;
315 * lapic_get_maxlvt - get the maximum number of local vector table entries
317 int lapic_get_maxlvt(void)
321 v = apic_read(APIC_LVR);
323 * - we always have APIC integrated on 64bit mode
324 * - 82489DXs do not report # of LVT entries
326 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
334 #define APIC_DIVISOR 16
337 * This function sets up the local APIC timer, with a timeout of
338 * 'clocks' APIC bus clock. During calibration we actually call
339 * this function twice on the boot CPU, once with a bogus timeout
340 * value, second time for real. The other (noncalibrating) CPUs
341 * call this function only once, with the real, calibrated value.
343 * We do reads before writes even if unnecessary, to get around the
344 * P5 APIC double write bug.
346 static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
348 unsigned int lvtt_value, tmp_value;
350 lvtt_value = LOCAL_TIMER_VECTOR;
352 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
353 if (!lapic_is_integrated())
354 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
357 lvtt_value |= APIC_LVT_MASKED;
359 apic_write(APIC_LVTT, lvtt_value);
364 tmp_value = apic_read(APIC_TDCR);
365 apic_write(APIC_TDCR,
366 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
370 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
374 * Setup extended LVT, AMD specific
376 * Software should use the LVT offsets the BIOS provides. The offsets
377 * are determined by the subsystems using it like those for MCE
378 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
379 * are supported. Beginning with family 10h at least 4 offsets are
382 * Since the offsets must be consistent for all cores, we keep track
383 * of the LVT offsets in software and reserve the offset for the same
384 * vector also to be used on other cores. An offset is freed by
385 * setting the entry to APIC_EILVT_MASKED.
387 * If the BIOS is right, there should be no conflicts. Otherwise a
388 * "[Firmware Bug]: ..." error message is generated. However, if
389 * software does not properly determines the offsets, it is not
390 * necessarily a BIOS bug.
393 static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
395 static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
397 return (old & APIC_EILVT_MASKED)
398 || (new == APIC_EILVT_MASKED)
399 || ((new & ~APIC_EILVT_MASKED) == old);
402 static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
404 unsigned int rsvd; /* 0: uninitialized */
406 if (offset >= APIC_EILVT_NR_MAX)
409 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
412 !eilvt_entry_is_changeable(rsvd, new))
413 /* may not change if vectors are different */
415 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
416 } while (rsvd != new);
422 * If mask=1, the LVT entry does not generate interrupts while mask=0
423 * enables the vector. See also the BKDGs.
426 int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
428 unsigned long reg = APIC_EILVTn(offset);
429 unsigned int new, old, reserved;
431 new = (mask << 16) | (msg_type << 8) | vector;
432 old = apic_read(reg);
433 reserved = reserve_eilvt_offset(offset, new);
435 if (reserved != new) {
436 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x, but "
437 "vector 0x%x was already reserved by another core, "
439 smp_processor_id(), new, reserved, reg, old);
443 if (!eilvt_entry_is_changeable(old, new)) {
444 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x but "
445 "register already in use, APIC%lX=0x%x\n",
446 smp_processor_id(), new, reg, old);
450 apic_write(reg, new);
454 EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
457 * Program the next event, relative to now
459 static int lapic_next_event(unsigned long delta,
460 struct clock_event_device *evt)
462 apic_write(APIC_TMICT, delta);
467 * Setup the lapic timer in periodic or oneshot mode
469 static void lapic_timer_setup(enum clock_event_mode mode,
470 struct clock_event_device *evt)
475 /* Lapic used as dummy for broadcast ? */
476 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
479 local_irq_save(flags);
482 case CLOCK_EVT_MODE_PERIODIC:
483 case CLOCK_EVT_MODE_ONESHOT:
484 __setup_APIC_LVTT(calibration_result,
485 mode != CLOCK_EVT_MODE_PERIODIC, 1);
487 case CLOCK_EVT_MODE_UNUSED:
488 case CLOCK_EVT_MODE_SHUTDOWN:
489 v = apic_read(APIC_LVTT);
490 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
491 apic_write(APIC_LVTT, v);
492 apic_write(APIC_TMICT, 0);
494 case CLOCK_EVT_MODE_RESUME:
495 /* Nothing to do here */
499 local_irq_restore(flags);
503 * Local APIC timer broadcast function
505 static void lapic_timer_broadcast(const struct cpumask *mask)
508 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
513 * Setup the local APIC timer for this CPU. Copy the initialized values
514 * of the boot CPU and register the clock event in the framework.
516 static void __cpuinit setup_APIC_timer(void)
518 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
520 if (cpu_has(¤t_cpu_data, X86_FEATURE_ARAT)) {
521 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
522 /* Make LAPIC timer preferrable over percpu HPET */
523 lapic_clockevent.rating = 150;
526 memcpy(levt, &lapic_clockevent, sizeof(*levt));
527 levt->cpumask = cpumask_of(smp_processor_id());
529 clockevents_register_device(levt);
533 * In this functions we calibrate APIC bus clocks to the external timer.
535 * We want to do the calibration only once since we want to have local timer
536 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
539 * This was previously done by reading the PIT/HPET and waiting for a wrap
540 * around to find out, that a tick has elapsed. I have a box, where the PIT
541 * readout is broken, so it never gets out of the wait loop again. This was
542 * also reported by others.
544 * Monitoring the jiffies value is inaccurate and the clockevents
545 * infrastructure allows us to do a simple substitution of the interrupt
548 * The calibration routine also uses the pm_timer when possible, as the PIT
549 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
550 * back to normal later in the boot process).
553 #define LAPIC_CAL_LOOPS (HZ/10)
555 static __initdata int lapic_cal_loops = -1;
556 static __initdata long lapic_cal_t1, lapic_cal_t2;
557 static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
558 static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
559 static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
562 * Temporary interrupt handler.
564 static void __init lapic_cal_handler(struct clock_event_device *dev)
566 unsigned long long tsc = 0;
567 long tapic = apic_read(APIC_TMCCT);
568 unsigned long pm = acpi_pm_read_early();
573 switch (lapic_cal_loops++) {
575 lapic_cal_t1 = tapic;
576 lapic_cal_tsc1 = tsc;
578 lapic_cal_j1 = jiffies;
581 case LAPIC_CAL_LOOPS:
582 lapic_cal_t2 = tapic;
583 lapic_cal_tsc2 = tsc;
584 if (pm < lapic_cal_pm1)
585 pm += ACPI_PM_OVRRUN;
587 lapic_cal_j2 = jiffies;
593 calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
595 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
596 const long pm_thresh = pm_100ms / 100;
600 #ifndef CONFIG_X86_PM_TIMER
604 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
606 /* Check, if the PM timer is available */
610 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
612 if (deltapm > (pm_100ms - pm_thresh) &&
613 deltapm < (pm_100ms + pm_thresh)) {
614 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
618 res = (((u64)deltapm) * mult) >> 22;
619 do_div(res, 1000000);
620 pr_warning("APIC calibration not consistent "
621 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
623 /* Correct the lapic counter value */
624 res = (((u64)(*delta)) * pm_100ms);
625 do_div(res, deltapm);
626 pr_info("APIC delta adjusted to PM-Timer: "
627 "%lu (%ld)\n", (unsigned long)res, *delta);
630 /* Correct the tsc counter value */
632 res = (((u64)(*deltatsc)) * pm_100ms);
633 do_div(res, deltapm);
634 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
635 "PM-Timer: %lu (%ld)\n",
636 (unsigned long)res, *deltatsc);
637 *deltatsc = (long)res;
643 static int __init calibrate_APIC_clock(void)
645 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
646 void (*real_handler)(struct clock_event_device *dev);
647 unsigned long deltaj;
648 long delta, deltatsc;
649 int pm_referenced = 0;
653 /* Replace the global interrupt handler */
654 real_handler = global_clock_event->event_handler;
655 global_clock_event->event_handler = lapic_cal_handler;
658 * Setup the APIC counter to maximum. There is no way the lapic
659 * can underflow in the 100ms detection time frame
661 __setup_APIC_LVTT(0xffffffff, 0, 0);
663 /* Let the interrupts run */
666 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
671 /* Restore the real event handler */
672 global_clock_event->event_handler = real_handler;
674 /* Build delta t1-t2 as apic timer counts down */
675 delta = lapic_cal_t1 - lapic_cal_t2;
676 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
678 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
680 /* we trust the PM based calibration if possible */
681 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
684 /* Calculate the scaled math multiplication factor */
685 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
686 lapic_clockevent.shift);
687 lapic_clockevent.max_delta_ns =
688 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
689 lapic_clockevent.min_delta_ns =
690 clockevent_delta2ns(0xF, &lapic_clockevent);
692 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
694 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
695 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
696 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
700 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
702 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
703 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
706 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
708 calibration_result / (1000000 / HZ),
709 calibration_result % (1000000 / HZ));
712 * Do a sanity check on the APIC calibration result
714 if (calibration_result < (1000000 / HZ)) {
716 pr_warning("APIC frequency too slow, disabling apic timer\n");
720 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
723 * PM timer calibration failed or not turned on
724 * so lets try APIC timer based calibration
726 if (!pm_referenced) {
727 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
730 * Setup the apic timer manually
732 levt->event_handler = lapic_cal_handler;
733 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
734 lapic_cal_loops = -1;
736 /* Let the interrupts run */
739 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
742 /* Stop the lapic timer */
743 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
746 deltaj = lapic_cal_j2 - lapic_cal_j1;
747 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
749 /* Check, if the jiffies result is consistent */
750 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
751 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
753 levt->features |= CLOCK_EVT_FEAT_DUMMY;
757 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
758 pr_warning("APIC timer disabled due to verification failure\n");
766 * Setup the boot APIC
768 * Calibrate and verify the result.
770 void __init setup_boot_APIC_clock(void)
773 * The local apic timer can be disabled via the kernel
774 * commandline or from the CPU detection code. Register the lapic
775 * timer as a dummy clock event source on SMP systems, so the
776 * broadcast mechanism is used. On UP systems simply ignore it.
778 if (disable_apic_timer) {
779 pr_info("Disabling APIC timer\n");
780 /* No broadcast on UP ! */
781 if (num_possible_cpus() > 1) {
782 lapic_clockevent.mult = 1;
788 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
789 "calibrating APIC timer ...\n");
791 if (calibrate_APIC_clock()) {
792 /* No broadcast on UP ! */
793 if (num_possible_cpus() > 1)
799 * If nmi_watchdog is set to IO_APIC, we need the
800 * PIT/HPET going. Otherwise register lapic as a dummy
803 if (nmi_watchdog != NMI_IO_APIC)
804 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
806 pr_warning("APIC timer registered as dummy,"
807 " due to nmi_watchdog=%d!\n", nmi_watchdog);
809 /* Setup the lapic or request the broadcast */
813 void __cpuinit setup_secondary_APIC_clock(void)
819 * The guts of the apic timer interrupt
821 static void local_apic_timer_interrupt(void)
823 int cpu = smp_processor_id();
824 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
827 * Normally we should not be here till LAPIC has been initialized but
828 * in some cases like kdump, its possible that there is a pending LAPIC
829 * timer interrupt from previous kernel's context and is delivered in
830 * new kernel the moment interrupts are enabled.
832 * Interrupts are enabled early and LAPIC is setup much later, hence
833 * its possible that when we get here evt->event_handler is NULL.
834 * Check for event_handler being NULL and discard the interrupt as
837 if (!evt->event_handler) {
838 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
840 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
845 * the NMI deadlock-detector uses this.
847 inc_irq_stat(apic_timer_irqs);
849 evt->event_handler(evt);
853 * Local APIC timer interrupt. This is the most natural way for doing
854 * local interrupts, but local timer interrupts can be emulated by
855 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
857 * [ if a single-CPU system runs an SMP kernel then we call the local
858 * interrupt as well. Thus we cannot inline the local irq ... ]
860 void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
862 struct pt_regs *old_regs = set_irq_regs(regs);
865 * NOTE! We'd better ACK the irq immediately,
866 * because timer handling can be slow.
870 * update_process_times() expects us to have done irq_enter().
871 * Besides, if we don't timer interrupts ignore the global
872 * interrupt lock, which is the WrongThing (tm) to do.
876 local_apic_timer_interrupt();
879 set_irq_regs(old_regs);
882 int setup_profiling_timer(unsigned int multiplier)
888 * Local APIC start and shutdown
892 * clear_local_APIC - shutdown the local APIC
894 * This is called, when a CPU is disabled and before rebooting, so the state of
895 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
896 * leftovers during boot.
898 void clear_local_APIC(void)
903 /* APIC hasn't been mapped yet */
904 if (!x2apic_mode && !apic_phys)
907 maxlvt = lapic_get_maxlvt();
909 * Masking an LVT entry can trigger a local APIC error
910 * if the vector is zero. Mask LVTERR first to prevent this.
913 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
914 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
917 * Careful: we have to set masks only first to deassert
918 * any level-triggered sources.
920 v = apic_read(APIC_LVTT);
921 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
922 v = apic_read(APIC_LVT0);
923 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
924 v = apic_read(APIC_LVT1);
925 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
927 v = apic_read(APIC_LVTPC);
928 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
931 /* lets not touch this if we didn't frob it */
932 #ifdef CONFIG_X86_THERMAL_VECTOR
934 v = apic_read(APIC_LVTTHMR);
935 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
938 #ifdef CONFIG_X86_MCE_INTEL
940 v = apic_read(APIC_LVTCMCI);
941 if (!(v & APIC_LVT_MASKED))
942 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
947 * Clean APIC state for other OSs:
949 apic_write(APIC_LVTT, APIC_LVT_MASKED);
950 apic_write(APIC_LVT0, APIC_LVT_MASKED);
951 apic_write(APIC_LVT1, APIC_LVT_MASKED);
953 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
955 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
957 /* Integrated APIC (!82489DX) ? */
958 if (lapic_is_integrated()) {
960 /* Clear ESR due to Pentium errata 3AP and 11AP */
961 apic_write(APIC_ESR, 0);
967 * disable_local_APIC - clear and disable the local APIC
969 void disable_local_APIC(void)
973 /* APIC hasn't been mapped yet */
974 if (!x2apic_mode && !apic_phys)
980 * Disable APIC (implies clearing of registers
983 value = apic_read(APIC_SPIV);
984 value &= ~APIC_SPIV_APIC_ENABLED;
985 apic_write(APIC_SPIV, value);
989 * When LAPIC was disabled by the BIOS and enabled by the kernel,
990 * restore the disabled state.
992 if (enabled_via_apicbase) {
995 rdmsr(MSR_IA32_APICBASE, l, h);
996 l &= ~MSR_IA32_APICBASE_ENABLE;
997 wrmsr(MSR_IA32_APICBASE, l, h);
1003 * If Linux enabled the LAPIC against the BIOS default disable it down before
1004 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1005 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1006 * for the case where Linux didn't enable the LAPIC.
1008 void lapic_shutdown(void)
1010 unsigned long flags;
1012 if (!cpu_has_apic && !apic_from_smp_config())
1015 local_irq_save(flags);
1017 #ifdef CONFIG_X86_32
1018 if (!enabled_via_apicbase)
1022 disable_local_APIC();
1025 local_irq_restore(flags);
1029 * This is to verify that we're looking at a real local APIC.
1030 * Check these against your board if the CPUs aren't getting
1031 * started for no apparent reason.
1033 int __init verify_local_APIC(void)
1035 unsigned int reg0, reg1;
1038 * The version register is read-only in a real APIC.
1040 reg0 = apic_read(APIC_LVR);
1041 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1042 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1043 reg1 = apic_read(APIC_LVR);
1044 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1047 * The two version reads above should print the same
1048 * numbers. If the second one is different, then we
1049 * poke at a non-APIC.
1055 * Check if the version looks reasonably.
1057 reg1 = GET_APIC_VERSION(reg0);
1058 if (reg1 == 0x00 || reg1 == 0xff)
1060 reg1 = lapic_get_maxlvt();
1061 if (reg1 < 0x02 || reg1 == 0xff)
1065 * The ID register is read/write in a real APIC.
1067 reg0 = apic_read(APIC_ID);
1068 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1069 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
1070 reg1 = apic_read(APIC_ID);
1071 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1072 apic_write(APIC_ID, reg0);
1073 if (reg1 != (reg0 ^ apic->apic_id_mask))
1077 * The next two are just to see if we have sane values.
1078 * They're only really relevant if we're in Virtual Wire
1079 * compatibility mode, but most boxes are anymore.
1081 reg0 = apic_read(APIC_LVT0);
1082 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1083 reg1 = apic_read(APIC_LVT1);
1084 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1090 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1092 void __init sync_Arb_IDs(void)
1095 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1098 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1104 apic_wait_icr_idle();
1106 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1107 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1108 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1112 * An initial setup of the virtual wire mode.
1114 void __init init_bsp_APIC(void)
1119 * Don't do the setup now if we have a SMP BIOS as the
1120 * through-I/O-APIC virtual wire mode might be active.
1122 if (smp_found_config || !cpu_has_apic)
1126 * Do not trust the local APIC being empty at bootup.
1133 value = apic_read(APIC_SPIV);
1134 value &= ~APIC_VECTOR_MASK;
1135 value |= APIC_SPIV_APIC_ENABLED;
1137 #ifdef CONFIG_X86_32
1138 /* This bit is reserved on P4/Xeon and should be cleared */
1139 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1140 (boot_cpu_data.x86 == 15))
1141 value &= ~APIC_SPIV_FOCUS_DISABLED;
1144 value |= APIC_SPIV_FOCUS_DISABLED;
1145 value |= SPURIOUS_APIC_VECTOR;
1146 apic_write(APIC_SPIV, value);
1149 * Set up the virtual wire mode.
1151 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1152 value = APIC_DM_NMI;
1153 if (!lapic_is_integrated()) /* 82489DX */
1154 value |= APIC_LVT_LEVEL_TRIGGER;
1155 apic_write(APIC_LVT1, value);
1158 static void __cpuinit lapic_setup_esr(void)
1160 unsigned int oldvalue, value, maxlvt;
1162 if (!lapic_is_integrated()) {
1163 pr_info("No ESR for 82489DX.\n");
1167 if (apic->disable_esr) {
1169 * Something untraceable is creating bad interrupts on
1170 * secondary quads ... for the moment, just leave the
1171 * ESR disabled - we can't do anything useful with the
1172 * errors anyway - mbligh
1174 pr_info("Leaving ESR disabled.\n");
1178 maxlvt = lapic_get_maxlvt();
1179 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1180 apic_write(APIC_ESR, 0);
1181 oldvalue = apic_read(APIC_ESR);
1183 /* enables sending errors */
1184 value = ERROR_APIC_VECTOR;
1185 apic_write(APIC_LVTERR, value);
1188 * spec says clear errors after enabling vector.
1191 apic_write(APIC_ESR, 0);
1192 value = apic_read(APIC_ESR);
1193 if (value != oldvalue)
1194 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1195 "vector: 0x%08x after: 0x%08x\n",
1201 * setup_local_APIC - setup the local APIC
1203 void __cpuinit setup_local_APIC(void)
1205 unsigned int value, queued;
1206 int i, j, acked = 0;
1207 unsigned long long tsc = 0, ntsc;
1208 long long max_loops = cpu_khz;
1214 arch_disable_smp_support();
1218 #ifdef CONFIG_X86_32
1219 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1220 if (lapic_is_integrated() && apic->disable_esr) {
1221 apic_write(APIC_ESR, 0);
1222 apic_write(APIC_ESR, 0);
1223 apic_write(APIC_ESR, 0);
1224 apic_write(APIC_ESR, 0);
1227 perf_events_lapic_init();
1232 * Double-check whether this APIC is really registered.
1233 * This is meaningless in clustered apic mode, so we skip it.
1235 BUG_ON(!apic->apic_id_registered());
1238 * Intel recommends to set DFR, LDR and TPR before enabling
1239 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1240 * document number 292116). So here it goes...
1242 apic->init_apic_ldr();
1245 * Set Task Priority to 'accept all'. We never change this
1248 value = apic_read(APIC_TASKPRI);
1249 value &= ~APIC_TPRI_MASK;
1250 apic_write(APIC_TASKPRI, value);
1253 * After a crash, we no longer service the interrupts and a pending
1254 * interrupt from previous kernel might still have ISR bit set.
1256 * Most probably by now CPU has serviced that pending interrupt and
1257 * it might not have done the ack_APIC_irq() because it thought,
1258 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1259 * does not clear the ISR bit and cpu thinks it has already serivced
1260 * the interrupt. Hence a vector might get locked. It was noticed
1261 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1265 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1266 queued |= apic_read(APIC_IRR + i*0x10);
1268 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1269 value = apic_read(APIC_ISR + i*0x10);
1270 for (j = 31; j >= 0; j--) {
1271 if (value & (1<<j)) {
1278 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1284 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1287 } while (queued && max_loops > 0);
1288 WARN_ON(max_loops <= 0);
1291 * Now that we are all set up, enable the APIC
1293 value = apic_read(APIC_SPIV);
1294 value &= ~APIC_VECTOR_MASK;
1298 value |= APIC_SPIV_APIC_ENABLED;
1300 #ifdef CONFIG_X86_32
1302 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1303 * certain networking cards. If high frequency interrupts are
1304 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1305 * entry is masked/unmasked at a high rate as well then sooner or
1306 * later IOAPIC line gets 'stuck', no more interrupts are received
1307 * from the device. If focus CPU is disabled then the hang goes
1310 * [ This bug can be reproduced easily with a level-triggered
1311 * PCI Ne2000 networking cards and PII/PIII processors, dual
1315 * Actually disabling the focus CPU check just makes the hang less
1316 * frequent as it makes the interrupt distributon model be more
1317 * like LRU than MRU (the short-term load is more even across CPUs).
1318 * See also the comment in end_level_ioapic_irq(). --macro
1322 * - enable focus processor (bit==0)
1323 * - 64bit mode always use processor focus
1324 * so no need to set it
1326 value &= ~APIC_SPIV_FOCUS_DISABLED;
1330 * Set spurious IRQ vector
1332 value |= SPURIOUS_APIC_VECTOR;
1333 apic_write(APIC_SPIV, value);
1336 * Set up LVT0, LVT1:
1338 * set up through-local-APIC on the BP's LINT0. This is not
1339 * strictly necessary in pure symmetric-IO mode, but sometimes
1340 * we delegate interrupts to the 8259A.
1343 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1345 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1346 if (!smp_processor_id() && (pic_mode || !value)) {
1347 value = APIC_DM_EXTINT;
1348 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1349 smp_processor_id());
1351 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1352 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1353 smp_processor_id());
1355 apic_write(APIC_LVT0, value);
1358 * only the BP should see the LINT1 NMI signal, obviously.
1360 if (!smp_processor_id())
1361 value = APIC_DM_NMI;
1363 value = APIC_DM_NMI | APIC_LVT_MASKED;
1364 if (!lapic_is_integrated()) /* 82489DX */
1365 value |= APIC_LVT_LEVEL_TRIGGER;
1366 apic_write(APIC_LVT1, value);
1370 #ifdef CONFIG_X86_MCE_INTEL
1371 /* Recheck CMCI information after local APIC is up on CPU #0 */
1372 if (smp_processor_id() == 0)
1377 void __cpuinit end_local_APIC_setup(void)
1381 #ifdef CONFIG_X86_32
1384 /* Disable the local apic timer */
1385 value = apic_read(APIC_LVTT);
1386 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1387 apic_write(APIC_LVTT, value);
1391 setup_apic_nmi_watchdog(NULL);
1395 #ifdef CONFIG_X86_X2APIC
1396 void check_x2apic(void)
1398 if (x2apic_enabled()) {
1399 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1400 x2apic_preenabled = x2apic_mode = 1;
1404 void enable_x2apic(void)
1411 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1412 if (!(msr & X2APIC_ENABLE)) {
1413 printk_once(KERN_INFO "Enabling x2apic\n");
1414 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1417 #endif /* CONFIG_X86_X2APIC */
1419 int __init enable_IR(void)
1421 #ifdef CONFIG_INTR_REMAP
1422 if (!intr_remapping_supported()) {
1423 pr_debug("intr-remapping not supported\n");
1427 if (!x2apic_preenabled && skip_ioapic_setup) {
1428 pr_info("Skipped enabling intr-remap because of skipping "
1433 if (enable_intr_remapping(x2apic_supported()))
1436 pr_info("Enabled Interrupt-remapping\n");
1444 void __init enable_IR_x2apic(void)
1446 unsigned long flags;
1447 struct IO_APIC_route_entry **ioapic_entries = NULL;
1448 int ret, x2apic_enabled = 0;
1449 int dmar_table_init_ret;
1451 dmar_table_init_ret = dmar_table_init();
1452 if (dmar_table_init_ret && !x2apic_supported())
1455 ioapic_entries = alloc_ioapic_entries();
1456 if (!ioapic_entries) {
1457 pr_err("Allocate ioapic_entries failed\n");
1461 ret = save_IO_APIC_setup(ioapic_entries);
1463 pr_info("Saving IO-APIC state failed: %d\n", ret);
1467 local_irq_save(flags);
1468 legacy_pic->mask_all();
1469 mask_IO_APIC_setup(ioapic_entries);
1471 if (dmar_table_init_ret)
1477 /* IR is required if there is APIC ID > 255 even when running
1480 if (max_physical_apicid > 255 || !kvm_para_available())
1483 * without IR all CPUs can be addressed by IOAPIC/MSI
1484 * only in physical mode
1486 x2apic_force_phys();
1491 if (x2apic_supported() && !x2apic_mode) {
1494 pr_info("Enabled x2apic\n");
1498 if (!ret) /* IR enabling failed */
1499 restore_IO_APIC_setup(ioapic_entries);
1500 legacy_pic->restore_mask();
1501 local_irq_restore(flags);
1505 free_ioapic_entries(ioapic_entries);
1510 if (x2apic_preenabled)
1511 panic("x2apic: enabled by BIOS but kernel init failed.");
1512 else if (cpu_has_x2apic)
1513 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
1516 #ifdef CONFIG_X86_64
1518 * Detect and enable local APICs on non-SMP boards.
1519 * Original code written by Keir Fraser.
1520 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1521 * not correctly set up (usually the APIC timer won't work etc.)
1523 static int __init detect_init_APIC(void)
1525 if (!cpu_has_apic) {
1526 pr_info("No local APIC present\n");
1530 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1535 * Detect and initialize APIC
1537 static int __init detect_init_APIC(void)
1541 /* Disabled by kernel option? */
1545 switch (boot_cpu_data.x86_vendor) {
1546 case X86_VENDOR_AMD:
1547 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1548 (boot_cpu_data.x86 >= 15))
1551 case X86_VENDOR_INTEL:
1552 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1553 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1560 if (!cpu_has_apic) {
1562 * Over-ride BIOS and try to enable the local APIC only if
1563 * "lapic" specified.
1565 if (!force_enable_local_apic) {
1566 pr_info("Local APIC disabled by BIOS -- "
1567 "you can enable it with \"lapic\"\n");
1571 * Some BIOSes disable the local APIC in the APIC_BASE
1572 * MSR. This can only be done in software for Intel P6 or later
1573 * and AMD K7 (Model > 1) or later.
1575 rdmsr(MSR_IA32_APICBASE, l, h);
1576 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1577 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1578 l &= ~MSR_IA32_APICBASE_BASE;
1579 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1580 wrmsr(MSR_IA32_APICBASE, l, h);
1581 enabled_via_apicbase = 1;
1585 * The APIC feature bit should now be enabled
1588 features = cpuid_edx(1);
1589 if (!(features & (1 << X86_FEATURE_APIC))) {
1590 pr_warning("Could not enable APIC!\n");
1593 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1594 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1596 /* The BIOS may have set up the APIC at some other address */
1597 rdmsr(MSR_IA32_APICBASE, l, h);
1598 if (l & MSR_IA32_APICBASE_ENABLE)
1599 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1601 pr_info("Found and enabled local APIC!\n");
1608 pr_info("No local APIC present or hardware disabled\n");
1613 #ifdef CONFIG_X86_64
1614 void __init early_init_lapic_mapping(void)
1617 * If no local APIC can be found then go out
1618 * : it means there is no mpatable and MADT
1620 if (!smp_found_config)
1623 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
1624 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1625 APIC_BASE, mp_lapic_addr);
1628 * Fetch the APIC ID of the BSP in case we have a
1629 * default configuration (or the MP table is broken).
1631 boot_cpu_physical_apicid = read_apic_id();
1636 * init_apic_mappings - initialize APIC mappings
1638 void __init init_apic_mappings(void)
1640 unsigned int new_apicid;
1643 boot_cpu_physical_apicid = read_apic_id();
1647 /* If no local APIC can be found return early */
1648 if (!smp_found_config && detect_init_APIC()) {
1649 /* lets NOP'ify apic operations */
1650 pr_info("APIC: disable apic facility\n");
1653 apic_phys = mp_lapic_addr;
1656 * acpi lapic path already maps that address in
1657 * acpi_register_lapic_address()
1659 if (!acpi_lapic && !smp_found_config)
1660 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1662 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1663 APIC_BASE, apic_phys);
1667 * Fetch the APIC ID of the BSP in case we have a
1668 * default configuration (or the MP table is broken).
1670 new_apicid = read_apic_id();
1671 if (boot_cpu_physical_apicid != new_apicid) {
1672 boot_cpu_physical_apicid = new_apicid;
1674 * yeah -- we lie about apic_version
1675 * in case if apic was disabled via boot option
1676 * but it's not a problem for SMP compiled kernel
1677 * since smp_sanity_check is prepared for such a case
1678 * and disable smp mode
1680 apic_version[new_apicid] =
1681 GET_APIC_VERSION(apic_read(APIC_LVR));
1686 * This initializes the IO-APIC and APIC hardware if this is
1689 int apic_version[MAX_APICS];
1691 int __init APIC_init_uniprocessor(void)
1694 pr_info("Apic disabled\n");
1697 #ifdef CONFIG_X86_64
1698 if (!cpu_has_apic) {
1700 pr_info("Apic disabled by BIOS\n");
1704 if (!smp_found_config && !cpu_has_apic)
1708 * Complain if the BIOS pretends there is one.
1710 if (!cpu_has_apic &&
1711 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1712 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1713 boot_cpu_physical_apicid);
1718 default_setup_apic_routing();
1720 verify_local_APIC();
1723 #ifdef CONFIG_X86_64
1724 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1727 * Hack: In case of kdump, after a crash, kernel might be booting
1728 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1729 * might be zero if read from MP tables. Get it from LAPIC.
1731 # ifdef CONFIG_CRASH_DUMP
1732 boot_cpu_physical_apicid = read_apic_id();
1735 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1738 #ifdef CONFIG_X86_IO_APIC
1740 * Now enable IO-APICs, actually call clear_IO_APIC
1741 * We need clear_IO_APIC before enabling error vector
1743 if (!skip_ioapic_setup && nr_ioapics)
1747 end_local_APIC_setup();
1749 #ifdef CONFIG_X86_IO_APIC
1750 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1754 localise_nmi_watchdog();
1757 localise_nmi_watchdog();
1760 x86_init.timers.setup_percpu_clockev();
1761 #ifdef CONFIG_X86_64
1762 check_nmi_watchdog();
1769 * Local APIC interrupts
1773 * This interrupt should _never_ happen with our APIC/SMP architecture
1775 void smp_spurious_interrupt(struct pt_regs *regs)
1782 * Check if this really is a spurious interrupt and ACK it
1783 * if it is a vectored one. Just in case...
1784 * Spurious interrupts should not be ACKed.
1786 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1787 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1790 inc_irq_stat(irq_spurious_count);
1792 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1793 pr_info("spurious APIC interrupt on CPU#%d, "
1794 "should never happen.\n", smp_processor_id());
1799 * This interrupt should never happen with our APIC/SMP architecture
1801 void smp_error_interrupt(struct pt_regs *regs)
1807 /* First tickle the hardware, only then report what went on. -- REW */
1808 v = apic_read(APIC_ESR);
1809 apic_write(APIC_ESR, 0);
1810 v1 = apic_read(APIC_ESR);
1812 atomic_inc(&irq_err_count);
1815 * Here is what the APIC error bits mean:
1817 * 1: Receive CS error
1818 * 2: Send accept error
1819 * 3: Receive accept error
1821 * 5: Send illegal vector
1822 * 6: Received illegal vector
1823 * 7: Illegal register address
1825 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1826 smp_processor_id(), v , v1);
1831 * connect_bsp_APIC - attach the APIC to the interrupt system
1833 void __init connect_bsp_APIC(void)
1835 #ifdef CONFIG_X86_32
1838 * Do not trust the local APIC being empty at bootup.
1842 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1843 * local APIC to INT and NMI lines.
1845 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1846 "enabling APIC mode.\n");
1850 if (apic->enable_apic_mode)
1851 apic->enable_apic_mode();
1855 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1856 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1858 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1861 void disconnect_bsp_APIC(int virt_wire_setup)
1865 #ifdef CONFIG_X86_32
1868 * Put the board back into PIC mode (has an effect only on
1869 * certain older boards). Note that APIC interrupts, including
1870 * IPIs, won't work beyond this point! The only exception are
1873 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1874 "entering PIC mode.\n");
1880 /* Go back to Virtual Wire compatibility mode */
1882 /* For the spurious interrupt use vector F, and enable it */
1883 value = apic_read(APIC_SPIV);
1884 value &= ~APIC_VECTOR_MASK;
1885 value |= APIC_SPIV_APIC_ENABLED;
1887 apic_write(APIC_SPIV, value);
1889 if (!virt_wire_setup) {
1891 * For LVT0 make it edge triggered, active high,
1892 * external and enabled
1894 value = apic_read(APIC_LVT0);
1895 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1896 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1897 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1898 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1899 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1900 apic_write(APIC_LVT0, value);
1903 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1907 * For LVT1 make it edge triggered, active high,
1910 value = apic_read(APIC_LVT1);
1911 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1912 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1913 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1914 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1915 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1916 apic_write(APIC_LVT1, value);
1919 void __cpuinit generic_processor_info(int apicid, int version)
1926 if (version == 0x0) {
1927 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1928 "fixing up to 0x10. (tell your hw vendor)\n",
1932 apic_version[apicid] = version;
1934 if (num_processors >= nr_cpu_ids) {
1935 int max = nr_cpu_ids;
1936 int thiscpu = max + disabled_cpus;
1939 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1940 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1947 cpu = cpumask_next_zero(-1, cpu_present_mask);
1949 if (version != apic_version[boot_cpu_physical_apicid])
1951 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1952 apic_version[boot_cpu_physical_apicid], cpu, version);
1954 physid_set(apicid, phys_cpu_present_map);
1955 if (apicid == boot_cpu_physical_apicid) {
1957 * x86_bios_cpu_apicid is required to have processors listed
1958 * in same order as logical cpu numbers. Hence the first
1959 * entry is BSP, and so on.
1963 if (apicid > max_physical_apicid)
1964 max_physical_apicid = apicid;
1966 #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1967 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1968 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1971 set_cpu_possible(cpu, true);
1972 set_cpu_present(cpu, true);
1975 int hard_smp_processor_id(void)
1977 return read_apic_id();
1980 void default_init_apic_ldr(void)
1984 apic_write(APIC_DFR, APIC_DFR_VALUE);
1985 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1986 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1987 apic_write(APIC_LDR, val);
1990 #ifdef CONFIG_X86_32
1991 int default_apicid_to_node(int logical_apicid)
1994 return apicid_2_node[hard_smp_processor_id()];
2008 * 'active' is true if the local APIC was enabled by us and
2009 * not the BIOS; this signifies that we are also responsible
2010 * for disabling it before entering apm/acpi suspend
2013 /* r/w apic fields */
2014 unsigned int apic_id;
2015 unsigned int apic_taskpri;
2016 unsigned int apic_ldr;
2017 unsigned int apic_dfr;
2018 unsigned int apic_spiv;
2019 unsigned int apic_lvtt;
2020 unsigned int apic_lvtpc;
2021 unsigned int apic_lvt0;
2022 unsigned int apic_lvt1;
2023 unsigned int apic_lvterr;
2024 unsigned int apic_tmict;
2025 unsigned int apic_tdcr;
2026 unsigned int apic_thmr;
2029 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
2031 unsigned long flags;
2034 if (!apic_pm_state.active)
2037 maxlvt = lapic_get_maxlvt();
2039 apic_pm_state.apic_id = apic_read(APIC_ID);
2040 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2041 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2042 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2043 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2044 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2046 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2047 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2048 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2049 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2050 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2051 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
2052 #ifdef CONFIG_X86_THERMAL_VECTOR
2054 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2057 local_irq_save(flags);
2058 disable_local_APIC();
2060 if (intr_remapping_enabled)
2061 disable_intr_remapping();
2063 local_irq_restore(flags);
2067 static int lapic_resume(struct sys_device *dev)
2070 unsigned long flags;
2073 struct IO_APIC_route_entry **ioapic_entries = NULL;
2075 if (!apic_pm_state.active)
2078 local_irq_save(flags);
2079 if (intr_remapping_enabled) {
2080 ioapic_entries = alloc_ioapic_entries();
2081 if (!ioapic_entries) {
2082 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
2087 ret = save_IO_APIC_setup(ioapic_entries);
2089 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2090 free_ioapic_entries(ioapic_entries);
2094 mask_IO_APIC_setup(ioapic_entries);
2095 legacy_pic->mask_all();
2102 * Make sure the APICBASE points to the right address
2104 * FIXME! This will be wrong if we ever support suspend on
2105 * SMP! We'll need to do this as part of the CPU restore!
2107 rdmsr(MSR_IA32_APICBASE, l, h);
2108 l &= ~MSR_IA32_APICBASE_BASE;
2109 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2110 wrmsr(MSR_IA32_APICBASE, l, h);
2113 maxlvt = lapic_get_maxlvt();
2114 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2115 apic_write(APIC_ID, apic_pm_state.apic_id);
2116 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2117 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2118 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2119 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2120 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2121 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2122 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2124 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2127 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2128 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2129 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2130 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2131 apic_write(APIC_ESR, 0);
2132 apic_read(APIC_ESR);
2133 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2134 apic_write(APIC_ESR, 0);
2135 apic_read(APIC_ESR);
2137 if (intr_remapping_enabled) {
2138 reenable_intr_remapping(x2apic_mode);
2139 legacy_pic->restore_mask();
2140 restore_IO_APIC_setup(ioapic_entries);
2141 free_ioapic_entries(ioapic_entries);
2144 local_irq_restore(flags);
2150 * This device has no shutdown method - fully functioning local APICs
2151 * are needed on every CPU up until machine_halt/restart/poweroff.
2154 static struct sysdev_class lapic_sysclass = {
2156 .resume = lapic_resume,
2157 .suspend = lapic_suspend,
2160 static struct sys_device device_lapic = {
2162 .cls = &lapic_sysclass,
2165 static void __cpuinit apic_pm_activate(void)
2167 apic_pm_state.active = 1;
2170 static int __init init_lapic_sysfs(void)
2176 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2178 error = sysdev_class_register(&lapic_sysclass);
2180 error = sysdev_register(&device_lapic);
2184 /* local apic needs to resume before other devices access its registers. */
2185 core_initcall(init_lapic_sysfs);
2187 #else /* CONFIG_PM */
2189 static void apic_pm_activate(void) { }
2191 #endif /* CONFIG_PM */
2193 #ifdef CONFIG_X86_64
2195 static int __cpuinit apic_cluster_num(void)
2197 int i, clusters, zeros;
2199 u16 *bios_cpu_apicid;
2200 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2202 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2203 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2205 for (i = 0; i < nr_cpu_ids; i++) {
2206 /* are we being called early in kernel startup? */
2207 if (bios_cpu_apicid) {
2208 id = bios_cpu_apicid[i];
2209 } else if (i < nr_cpu_ids) {
2211 id = per_cpu(x86_bios_cpu_apicid, i);
2217 if (id != BAD_APICID)
2218 __set_bit(APIC_CLUSTERID(id), clustermap);
2221 /* Problem: Partially populated chassis may not have CPUs in some of
2222 * the APIC clusters they have been allocated. Only present CPUs have
2223 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2224 * Since clusters are allocated sequentially, count zeros only if
2225 * they are bounded by ones.
2229 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2230 if (test_bit(i, clustermap)) {
2231 clusters += 1 + zeros;
2240 static int __cpuinitdata multi_checked;
2241 static int __cpuinitdata multi;
2243 static int __cpuinit set_multi(const struct dmi_system_id *d)
2247 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2252 static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2254 .callback = set_multi,
2255 .ident = "IBM System Summit2",
2257 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2258 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2264 static void __cpuinit dmi_check_multi(void)
2269 dmi_check_system(multi_dmi_table);
2274 * apic_is_clustered_box() -- Check if we can expect good TSC
2276 * Thus far, the major user of this is IBM's Summit2 series:
2277 * Clustered boxes may have unsynced TSC problems if they are
2279 * Use DMI to check them
2281 __cpuinit int apic_is_clustered_box(void)
2291 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2292 * not guaranteed to be synced between boards
2294 if (apic_cluster_num() > 1)
2302 * APIC command line parameters
2304 static int __init setup_disableapic(char *arg)
2307 setup_clear_cpu_cap(X86_FEATURE_APIC);
2310 early_param("disableapic", setup_disableapic);
2312 /* same as disableapic, for compatibility */
2313 static int __init setup_nolapic(char *arg)
2315 return setup_disableapic(arg);
2317 early_param("nolapic", setup_nolapic);
2319 static int __init parse_lapic_timer_c2_ok(char *arg)
2321 local_apic_timer_c2_ok = 1;
2324 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2326 static int __init parse_disable_apic_timer(char *arg)
2328 disable_apic_timer = 1;
2331 early_param("noapictimer", parse_disable_apic_timer);
2333 static int __init parse_nolapic_timer(char *arg)
2335 disable_apic_timer = 1;
2338 early_param("nolapic_timer", parse_nolapic_timer);
2340 static int __init apic_set_verbosity(char *arg)
2343 #ifdef CONFIG_X86_64
2344 skip_ioapic_setup = 0;
2350 if (strcmp("debug", arg) == 0)
2351 apic_verbosity = APIC_DEBUG;
2352 else if (strcmp("verbose", arg) == 0)
2353 apic_verbosity = APIC_VERBOSE;
2355 pr_warning("APIC Verbosity level %s not recognised"
2356 " use apic=verbose or apic=debug\n", arg);
2362 early_param("apic", apic_set_verbosity);
2364 static int __init lapic_insert_resource(void)
2369 /* Put local APIC into the resource map. */
2370 lapic_resource.start = apic_phys;
2371 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2372 insert_resource(&iomem_resource, &lapic_resource);
2378 * need call insert after e820_reserve_resources()
2379 * that is using request_resource
2381 late_initcall(lapic_insert_resource);