2 * Copyright 2002 Andi Kleen, SuSE Labs.
3 * Thanks to Ben LaHaise for precious feedback.
5 #include <linux/highmem.h>
6 #include <linux/bootmem.h>
7 #include <linux/module.h>
8 #include <linux/sched.h>
10 #include <linux/interrupt.h>
11 #include <linux/seq_file.h>
12 #include <linux/debugfs.h>
13 #include <linux/pfn.h>
14 #include <linux/percpu.h>
15 #include <linux/gfp.h>
16 #include <linux/pci.h>
19 #include <asm/processor.h>
20 #include <asm/tlbflush.h>
21 #include <asm/sections.h>
22 #include <asm/setup.h>
23 #include <asm/uaccess.h>
24 #include <asm/pgalloc.h>
25 #include <asm/proto.h>
29 * The current flushing context - we pass it instead of 5 arguments:
38 unsigned force_split : 1;
44 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
45 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
46 * entries change the page attribute in parallel to some other cpu
47 * splitting a large page entry along with changing the attribute.
49 static DEFINE_SPINLOCK(cpa_lock);
51 #define CPA_FLUSHTLB 1
53 #define CPA_PAGES_ARRAY 4
56 static unsigned long direct_pages_count[PG_LEVEL_NUM];
58 void update_page_count(int level, unsigned long pages)
60 /* Protect against CPA */
62 direct_pages_count[level] += pages;
63 spin_unlock(&pgd_lock);
66 static void split_page_count(int level)
68 direct_pages_count[level]--;
69 direct_pages_count[level - 1] += PTRS_PER_PTE;
72 void arch_report_meminfo(struct seq_file *m)
74 seq_printf(m, "DirectMap4k: %8lu kB\n",
75 direct_pages_count[PG_LEVEL_4K] << 2);
76 #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
77 seq_printf(m, "DirectMap2M: %8lu kB\n",
78 direct_pages_count[PG_LEVEL_2M] << 11);
80 seq_printf(m, "DirectMap4M: %8lu kB\n",
81 direct_pages_count[PG_LEVEL_2M] << 12);
85 seq_printf(m, "DirectMap1G: %8lu kB\n",
86 direct_pages_count[PG_LEVEL_1G] << 20);
90 static inline void split_page_count(int level) { }
95 static inline unsigned long highmap_start_pfn(void)
97 return __pa(_text) >> PAGE_SHIFT;
100 static inline unsigned long highmap_end_pfn(void)
102 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
107 #ifdef CONFIG_DEBUG_PAGEALLOC
108 # define debug_pagealloc 1
110 # define debug_pagealloc 0
114 within(unsigned long addr, unsigned long start, unsigned long end)
116 return addr >= start && addr < end;
124 * clflush_cache_range - flush a cache range with clflush
125 * @vaddr: virtual start address
126 * @size: number of bytes to flush
128 * clflush is an unordered instruction which needs fencing with mfence
129 * to avoid ordering issues.
131 void clflush_cache_range(void *vaddr, unsigned int size)
133 void *vend = vaddr + size - 1;
137 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
140 * Flush any possible final partial cacheline:
146 EXPORT_SYMBOL_GPL(clflush_cache_range);
148 static void __cpa_flush_all(void *arg)
150 unsigned long cache = (unsigned long)arg;
153 * Flush all to work around Errata in early athlons regarding
154 * large page flushing.
158 if (cache && boot_cpu_data.x86 >= 4)
162 static void cpa_flush_all(unsigned long cache)
164 BUG_ON(irqs_disabled());
166 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
169 static void __cpa_flush_range(void *arg)
172 * We could optimize that further and do individual per page
173 * tlb invalidates for a low number of pages. Caveat: we must
174 * flush the high aliases on 64bit as well.
179 static void cpa_flush_range(unsigned long start, int numpages, int cache)
181 unsigned int i, level;
184 BUG_ON(irqs_disabled());
185 WARN_ON(PAGE_ALIGN(start) != start);
187 on_each_cpu(__cpa_flush_range, NULL, 1);
193 * We only need to flush on one CPU,
194 * clflush is a MESI-coherent instruction that
195 * will cause all other CPUs to flush the same
198 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
199 pte_t *pte = lookup_address(addr, &level);
202 * Only flush present addresses:
204 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
205 clflush_cache_range((void *) addr, PAGE_SIZE);
209 static void cpa_flush_array(unsigned long *start, int numpages, int cache,
210 int in_flags, struct page **pages)
212 unsigned int i, level;
213 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
215 BUG_ON(irqs_disabled());
217 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
219 if (!cache || do_wbinvd)
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
228 for (i = 0; i < numpages; i++) {
232 if (in_flags & CPA_PAGES_ARRAY)
233 addr = (unsigned long)page_address(pages[i]);
237 pte = lookup_address(addr, &level);
240 * Only flush present addresses:
242 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
243 clflush_cache_range((void *)addr, PAGE_SIZE);
248 * Certain areas of memory on x86 require very specific protection flags,
249 * for example the BIOS area or kernel text. Callers don't always get this
250 * right (again, ioremap() on BIOS memory is not uncommon) so this function
251 * checks and fixes these known static required protection bits.
253 static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
256 pgprot_t forbidden = __pgprot(0);
259 * The BIOS area between 640k and 1Mb needs to be executable for
260 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
262 #ifdef CONFIG_PCI_BIOS
263 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
264 pgprot_val(forbidden) |= _PAGE_NX;
268 * The kernel text needs to be executable for obvious reasons
269 * Does not cover __inittext since that is gone later on. On
270 * 64bit we do not enforce !NX on the low mapping
272 if (within(address, (unsigned long)_text, (unsigned long)_etext))
273 pgprot_val(forbidden) |= _PAGE_NX;
276 * The .rodata section needs to be read-only. Using the pfn
277 * catches all aliases.
279 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
280 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
281 pgprot_val(forbidden) |= _PAGE_RW;
283 #if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
285 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
286 * kernel text mappings for the large page aligned text, rodata sections
287 * will be always read-only. For the kernel identity mappings covering
288 * the holes caused by this alignment can be anything that user asks.
290 * This will preserve the large page mappings for kernel text/data
293 if (kernel_set_to_readonly &&
294 within(address, (unsigned long)_text,
295 (unsigned long)__end_rodata_hpage_align)) {
299 * Don't enforce the !RW mapping for the kernel text mapping,
300 * if the current mapping is already using small page mapping.
301 * No need to work hard to preserve large page mappings in this
304 * This also fixes the Linux Xen paravirt guest boot failure
305 * (because of unexpected read-only mappings for kernel identity
306 * mappings). In this paravirt guest case, the kernel text
307 * mapping and the kernel identity mapping share the same
308 * page-table pages. Thus we can't really use different
309 * protections for the kernel text and identity mappings. Also,
310 * these shared mappings are made of small page mappings.
311 * Thus this don't enforce !RW mapping for small page kernel
312 * text mapping logic will help Linux Xen parvirt guest boot
315 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
316 pgprot_val(forbidden) |= _PAGE_RW;
320 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
326 * Lookup the page table entry for a virtual address. Return a pointer
327 * to the entry and the level of the mapping.
329 * Note: We return pud and pmd either when the entry is marked large
330 * or when the present bit is not set. Otherwise we would return a
331 * pointer to a nonexisting mapping.
333 pte_t *lookup_address(unsigned long address, unsigned int *level)
335 pgd_t *pgd = pgd_offset_k(address);
339 *level = PG_LEVEL_NONE;
344 pud = pud_offset(pgd, address);
348 *level = PG_LEVEL_1G;
349 if (pud_large(*pud) || !pud_present(*pud))
352 pmd = pmd_offset(pud, address);
356 *level = PG_LEVEL_2M;
357 if (pmd_large(*pmd) || !pmd_present(*pmd))
360 *level = PG_LEVEL_4K;
362 return pte_offset_kernel(pmd, address);
364 EXPORT_SYMBOL_GPL(lookup_address);
367 * Set the new pmd in all the pgds we know about:
369 static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
372 set_pte_atomic(kpte, pte);
374 if (!SHARED_KERNEL_PMD) {
377 list_for_each_entry(page, &pgd_list, lru) {
382 pgd = (pgd_t *)page_address(page) + pgd_index(address);
383 pud = pud_offset(pgd, address);
384 pmd = pmd_offset(pud, address);
385 set_pte_atomic((pte_t *)pmd, pte);
392 try_preserve_large_page(pte_t *kpte, unsigned long address,
393 struct cpa_data *cpa)
395 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
396 pte_t new_pte, old_pte, *tmp;
397 pgprot_t old_prot, new_prot, req_prot;
401 if (cpa->force_split)
404 spin_lock(&pgd_lock);
406 * Check for races, another CPU might have split this page
409 tmp = lookup_address(address, &level);
415 psize = PMD_PAGE_SIZE;
416 pmask = PMD_PAGE_MASK;
420 psize = PUD_PAGE_SIZE;
421 pmask = PUD_PAGE_MASK;
430 * Calculate the number of pages, which fit into this large
431 * page starting at address:
433 nextpage_addr = (address + psize) & pmask;
434 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
435 if (numpages < cpa->numpages)
436 cpa->numpages = numpages;
439 * We are safe now. Check whether the new pgprot is the same:
442 old_prot = new_prot = req_prot = pte_pgprot(old_pte);
444 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
445 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
448 * old_pte points to the large page base address. So we need
449 * to add the offset of the virtual address:
451 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
454 new_prot = static_protections(req_prot, address, pfn);
457 * We need to check the full range, whether
458 * static_protection() requires a different pgprot for one of
459 * the pages in the range we try to preserve:
461 addr = address & pmask;
462 pfn = pte_pfn(old_pte);
463 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
464 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
466 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
471 * If there are no changes, return. maxpages has been updated
474 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
480 * We need to change the attributes. Check, whether we can
481 * change the large page in one go. We request a split, when
482 * the address is not aligned and the number of pages is
483 * smaller than the number of pages in the large page. Note
484 * that we limited the number of possible pages already to
485 * the number of pages in the large page.
487 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
489 * The address is aligned and the number of pages
490 * covers the full page.
492 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
493 __set_pmd_pte(kpte, address, new_pte);
494 cpa->flags |= CPA_FLUSHTLB;
499 spin_unlock(&pgd_lock);
504 static int split_large_page(pte_t *kpte, unsigned long address)
506 unsigned long pfn, pfninc = 1;
507 unsigned int i, level;
512 if (!debug_pagealloc)
513 spin_unlock(&cpa_lock);
514 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
515 if (!debug_pagealloc)
516 spin_lock(&cpa_lock);
520 spin_lock(&pgd_lock);
522 * Check for races, another CPU might have split this page
525 tmp = lookup_address(address, &level);
529 pbase = (pte_t *)page_address(base);
530 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
531 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
533 * If we ever want to utilize the PAT bit, we need to
534 * update this function to make sure it's converted from
535 * bit 12 to bit 7 when we cross from the 2MB level to
538 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
541 if (level == PG_LEVEL_1G) {
542 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
543 pgprot_val(ref_prot) |= _PAGE_PSE;
548 * Get the target pfn from the original entry:
550 pfn = pte_pfn(*kpte);
551 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
552 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
554 if (address >= (unsigned long)__va(0) &&
555 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
556 split_page_count(level);
559 if (address >= (unsigned long)__va(1UL<<32) &&
560 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
561 split_page_count(level);
565 * Install the new, split up pagetable.
567 * We use the standard kernel pagetable protections for the new
568 * pagetable protections, the actual ptes set above control the
569 * primary protection behavior:
571 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
574 * Intel Atom errata AAH41 workaround.
576 * The real fix should be in hw or in a microcode update, but
577 * we also probabilistically try to reduce the window of having
578 * a large TLB mixed with 4K TLBs while instruction fetches are
587 * If we dropped out via the lookup_address check under
588 * pgd_lock then stick the page back into the pool:
592 spin_unlock(&pgd_lock);
597 static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
601 * Ignore all non primary paths.
607 * Ignore the NULL PTE for kernel identity mapping, as it is expected
609 * Also set numpages to '1' indicating that we processed cpa req for
610 * one virtual address page and its pfn. TBD: numpages can be set based
611 * on the initial value and the level returned by lookup_address().
613 if (within(vaddr, PAGE_OFFSET,
614 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
616 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
619 WARN(1, KERN_WARNING "CPA: called for zero pte. "
620 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
627 static int __change_page_attr(struct cpa_data *cpa, int primary)
629 unsigned long address;
632 pte_t *kpte, old_pte;
634 if (cpa->flags & CPA_PAGES_ARRAY) {
635 struct page *page = cpa->pages[cpa->curpage];
636 if (unlikely(PageHighMem(page)))
638 address = (unsigned long)page_address(page);
639 } else if (cpa->flags & CPA_ARRAY)
640 address = cpa->vaddr[cpa->curpage];
642 address = *cpa->vaddr;
644 kpte = lookup_address(address, &level);
646 return __cpa_process_fault(cpa, address, primary);
649 if (!pte_val(old_pte))
650 return __cpa_process_fault(cpa, address, primary);
652 if (level == PG_LEVEL_4K) {
654 pgprot_t new_prot = pte_pgprot(old_pte);
655 unsigned long pfn = pte_pfn(old_pte);
657 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
658 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
660 new_prot = static_protections(new_prot, address, pfn);
663 * We need to keep the pfn from the existing PTE,
664 * after all we're only going to change it's attributes
665 * not the memory it points to
667 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
670 * Do we really change anything ?
672 if (pte_val(old_pte) != pte_val(new_pte)) {
673 set_pte_atomic(kpte, new_pte);
674 cpa->flags |= CPA_FLUSHTLB;
681 * Check, whether we can keep the large page intact
682 * and just change the pte:
684 do_split = try_preserve_large_page(kpte, address, cpa);
686 * When the range fits into the existing large page,
687 * return. cp->numpages and cpa->tlbflush have been updated in
694 * We have to split the large page:
696 err = split_large_page(kpte, address);
699 * Do a global flush tlb after splitting the large page
700 * and before we do the actual change page attribute in the PTE.
702 * With out this, we violate the TLB application note, that says
703 * "The TLBs may contain both ordinary and large-page
704 * translations for a 4-KByte range of linear addresses. This
705 * may occur if software modifies the paging structures so that
706 * the page size used for the address range changes. If the two
707 * translations differ with respect to page frame or attributes
708 * (e.g., permissions), processor behavior is undefined and may
709 * be implementation-specific."
711 * We do this global tlb flush inside the cpa_lock, so that we
712 * don't allow any other cpu, with stale tlb entries change the
713 * page attribute in parallel, that also falls into the
714 * just split large page entry.
723 static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
725 static int cpa_process_alias(struct cpa_data *cpa)
727 struct cpa_data alias_cpa;
728 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
732 if (cpa->pfn >= max_pfn_mapped)
736 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
740 * No need to redo, when the primary call touched the direct
743 if (cpa->flags & CPA_PAGES_ARRAY) {
744 struct page *page = cpa->pages[cpa->curpage];
745 if (unlikely(PageHighMem(page)))
747 vaddr = (unsigned long)page_address(page);
748 } else if (cpa->flags & CPA_ARRAY)
749 vaddr = cpa->vaddr[cpa->curpage];
753 if (!(within(vaddr, PAGE_OFFSET,
754 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
757 alias_cpa.vaddr = &laddr;
758 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
760 ret = __change_page_attr_set_clr(&alias_cpa, 0);
767 * If the primary call didn't touch the high mapping already
768 * and the physical address is inside the kernel map, we need
769 * to touch the high mapped kernel as well:
771 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
772 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
773 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
774 __START_KERNEL_map - phys_base;
776 alias_cpa.vaddr = &temp_cpa_vaddr;
777 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
780 * The high mapping range is imprecise, so ignore the
783 __change_page_attr_set_clr(&alias_cpa, 0);
790 static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
792 int ret, numpages = cpa->numpages;
796 * Store the remaining nr of pages for the large page
797 * preservation check.
799 cpa->numpages = numpages;
800 /* for array changes, we can't use large page */
801 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
804 if (!debug_pagealloc)
805 spin_lock(&cpa_lock);
806 ret = __change_page_attr(cpa, checkalias);
807 if (!debug_pagealloc)
808 spin_unlock(&cpa_lock);
813 ret = cpa_process_alias(cpa);
819 * Adjust the number of pages with the result of the
820 * CPA operation. Either a large page has been
821 * preserved or a single page update happened.
823 BUG_ON(cpa->numpages > numpages);
824 numpages -= cpa->numpages;
825 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
828 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
834 static inline int cache_attr(pgprot_t attr)
836 return pgprot_val(attr) &
837 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
840 static int change_page_attr_set_clr(unsigned long *addr, int numpages,
841 pgprot_t mask_set, pgprot_t mask_clr,
842 int force_split, int in_flag,
846 int ret, cache, checkalias;
847 unsigned long baddr = 0;
850 * Check, if we are requested to change a not supported
853 mask_set = canon_pgprot(mask_set);
854 mask_clr = canon_pgprot(mask_clr);
855 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
858 /* Ensure we are PAGE_SIZE aligned */
859 if (in_flag & CPA_ARRAY) {
861 for (i = 0; i < numpages; i++) {
862 if (addr[i] & ~PAGE_MASK) {
863 addr[i] &= PAGE_MASK;
867 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
869 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
870 * No need to cehck in that case
872 if (*addr & ~PAGE_MASK) {
875 * People should not be passing in unaligned addresses:
880 * Save address for cache flush. *addr is modified in the call
881 * to __change_page_attr_set_clr() below.
886 /* Must avoid aliasing mappings in the highmem code */
893 cpa.numpages = numpages;
894 cpa.mask_set = mask_set;
895 cpa.mask_clr = mask_clr;
898 cpa.force_split = force_split;
900 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
901 cpa.flags |= in_flag;
903 /* No alias checking for _NX bit modifications */
904 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
906 ret = __change_page_attr_set_clr(&cpa, checkalias);
909 * Check whether we really changed something:
911 if (!(cpa.flags & CPA_FLUSHTLB))
915 * No need to flush, when we did not set any of the caching
918 cache = cache_attr(mask_set);
921 * On success we use clflush, when the CPU supports it to
922 * avoid the wbindv. If the CPU does not support it, in the
923 * error case, and during early boot (for EFI) we fall back
924 * to cpa_flush_all (which uses wbinvd):
926 if (early_boot_irqs_disabled)
927 __cpa_flush_all((void *)(long)cache);
928 else if (!ret && cpu_has_clflush) {
929 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
930 cpa_flush_array(addr, numpages, cache,
933 cpa_flush_range(baddr, numpages, cache);
935 cpa_flush_all(cache);
941 static inline int change_page_attr_set(unsigned long *addr, int numpages,
942 pgprot_t mask, int array)
944 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
945 (array ? CPA_ARRAY : 0), NULL);
948 static inline int change_page_attr_clear(unsigned long *addr, int numpages,
949 pgprot_t mask, int array)
951 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
952 (array ? CPA_ARRAY : 0), NULL);
955 static inline int cpa_set_pages_array(struct page **pages, int numpages,
958 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
959 CPA_PAGES_ARRAY, pages);
962 static inline int cpa_clear_pages_array(struct page **pages, int numpages,
965 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
966 CPA_PAGES_ARRAY, pages);
969 int _set_memory_uc(unsigned long addr, int numpages)
972 * for now UC MINUS. see comments in ioremap_nocache()
974 return change_page_attr_set(&addr, numpages,
975 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
978 int set_memory_uc(unsigned long addr, int numpages)
983 * for now UC MINUS. see comments in ioremap_nocache()
985 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
986 _PAGE_CACHE_UC_MINUS, NULL);
990 ret = _set_memory_uc(addr, numpages);
997 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1001 EXPORT_SYMBOL(set_memory_uc);
1003 static int _set_memory_array(unsigned long *addr, int addrinarray,
1004 unsigned long new_type)
1010 * for now UC MINUS. see comments in ioremap_nocache()
1012 for (i = 0; i < addrinarray; i++) {
1013 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
1019 ret = change_page_attr_set(addr, addrinarray,
1020 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
1022 if (!ret && new_type == _PAGE_CACHE_WC)
1023 ret = change_page_attr_set_clr(addr, addrinarray,
1024 __pgprot(_PAGE_CACHE_WC),
1025 __pgprot(_PAGE_CACHE_MASK),
1026 0, CPA_ARRAY, NULL);
1033 for (j = 0; j < i; j++)
1034 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1039 int set_memory_array_uc(unsigned long *addr, int addrinarray)
1041 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_UC_MINUS);
1043 EXPORT_SYMBOL(set_memory_array_uc);
1045 int set_memory_array_wc(unsigned long *addr, int addrinarray)
1047 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_WC);
1049 EXPORT_SYMBOL(set_memory_array_wc);
1051 int _set_memory_wc(unsigned long addr, int numpages)
1054 unsigned long addr_copy = addr;
1056 ret = change_page_attr_set(&addr, numpages,
1057 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
1059 ret = change_page_attr_set_clr(&addr_copy, numpages,
1060 __pgprot(_PAGE_CACHE_WC),
1061 __pgprot(_PAGE_CACHE_MASK),
1067 int set_memory_wc(unsigned long addr, int numpages)
1072 return set_memory_uc(addr, numpages);
1074 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1075 _PAGE_CACHE_WC, NULL);
1079 ret = _set_memory_wc(addr, numpages);
1086 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1090 EXPORT_SYMBOL(set_memory_wc);
1092 int _set_memory_wb(unsigned long addr, int numpages)
1094 return change_page_attr_clear(&addr, numpages,
1095 __pgprot(_PAGE_CACHE_MASK), 0);
1098 int set_memory_wb(unsigned long addr, int numpages)
1102 ret = _set_memory_wb(addr, numpages);
1106 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1109 EXPORT_SYMBOL(set_memory_wb);
1111 int set_memory_array_wb(unsigned long *addr, int addrinarray)
1116 ret = change_page_attr_clear(addr, addrinarray,
1117 __pgprot(_PAGE_CACHE_MASK), 1);
1121 for (i = 0; i < addrinarray; i++)
1122 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
1126 EXPORT_SYMBOL(set_memory_array_wb);
1128 int set_memory_x(unsigned long addr, int numpages)
1130 if (!(__supported_pte_mask & _PAGE_NX))
1133 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
1135 EXPORT_SYMBOL(set_memory_x);
1137 int set_memory_nx(unsigned long addr, int numpages)
1139 if (!(__supported_pte_mask & _PAGE_NX))
1142 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
1144 EXPORT_SYMBOL(set_memory_nx);
1146 int set_memory_ro(unsigned long addr, int numpages)
1148 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
1150 EXPORT_SYMBOL_GPL(set_memory_ro);
1152 int set_memory_rw(unsigned long addr, int numpages)
1154 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
1156 EXPORT_SYMBOL_GPL(set_memory_rw);
1158 int set_memory_np(unsigned long addr, int numpages)
1160 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
1163 int set_memory_4k(unsigned long addr, int numpages)
1165 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
1166 __pgprot(0), 1, 0, NULL);
1169 int set_pages_uc(struct page *page, int numpages)
1171 unsigned long addr = (unsigned long)page_address(page);
1173 return set_memory_uc(addr, numpages);
1175 EXPORT_SYMBOL(set_pages_uc);
1177 static int _set_pages_array(struct page **pages, int addrinarray,
1178 unsigned long new_type)
1180 unsigned long start;
1186 for (i = 0; i < addrinarray; i++) {
1187 if (PageHighMem(pages[i]))
1189 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
1190 end = start + PAGE_SIZE;
1191 if (reserve_memtype(start, end, new_type, NULL))
1195 ret = cpa_set_pages_array(pages, addrinarray,
1196 __pgprot(_PAGE_CACHE_UC_MINUS));
1197 if (!ret && new_type == _PAGE_CACHE_WC)
1198 ret = change_page_attr_set_clr(NULL, addrinarray,
1199 __pgprot(_PAGE_CACHE_WC),
1200 __pgprot(_PAGE_CACHE_MASK),
1201 0, CPA_PAGES_ARRAY, pages);
1204 return 0; /* Success */
1207 for (i = 0; i < free_idx; i++) {
1208 if (PageHighMem(pages[i]))
1210 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
1211 end = start + PAGE_SIZE;
1212 free_memtype(start, end);
1217 int set_pages_array_uc(struct page **pages, int addrinarray)
1219 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_UC_MINUS);
1221 EXPORT_SYMBOL(set_pages_array_uc);
1223 int set_pages_array_wc(struct page **pages, int addrinarray)
1225 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_WC);
1227 EXPORT_SYMBOL(set_pages_array_wc);
1229 int set_pages_wb(struct page *page, int numpages)
1231 unsigned long addr = (unsigned long)page_address(page);
1233 return set_memory_wb(addr, numpages);
1235 EXPORT_SYMBOL(set_pages_wb);
1237 int set_pages_array_wb(struct page **pages, int addrinarray)
1240 unsigned long start;
1244 retval = cpa_clear_pages_array(pages, addrinarray,
1245 __pgprot(_PAGE_CACHE_MASK));
1249 for (i = 0; i < addrinarray; i++) {
1250 if (PageHighMem(pages[i]))
1252 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
1253 end = start + PAGE_SIZE;
1254 free_memtype(start, end);
1259 EXPORT_SYMBOL(set_pages_array_wb);
1261 int set_pages_x(struct page *page, int numpages)
1263 unsigned long addr = (unsigned long)page_address(page);
1265 return set_memory_x(addr, numpages);
1267 EXPORT_SYMBOL(set_pages_x);
1269 int set_pages_nx(struct page *page, int numpages)
1271 unsigned long addr = (unsigned long)page_address(page);
1273 return set_memory_nx(addr, numpages);
1275 EXPORT_SYMBOL(set_pages_nx);
1277 int set_pages_ro(struct page *page, int numpages)
1279 unsigned long addr = (unsigned long)page_address(page);
1281 return set_memory_ro(addr, numpages);
1284 int set_pages_rw(struct page *page, int numpages)
1286 unsigned long addr = (unsigned long)page_address(page);
1288 return set_memory_rw(addr, numpages);
1291 #ifdef CONFIG_DEBUG_PAGEALLOC
1293 static int __set_pages_p(struct page *page, int numpages)
1295 unsigned long tempaddr = (unsigned long) page_address(page);
1296 struct cpa_data cpa = { .vaddr = &tempaddr,
1297 .numpages = numpages,
1298 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1299 .mask_clr = __pgprot(0),
1303 * No alias checking needed for setting present flag. otherwise,
1304 * we may need to break large pages for 64-bit kernel text
1305 * mappings (this adds to complexity if we want to do this from
1306 * atomic context especially). Let's keep it simple!
1308 return __change_page_attr_set_clr(&cpa, 0);
1311 static int __set_pages_np(struct page *page, int numpages)
1313 unsigned long tempaddr = (unsigned long) page_address(page);
1314 struct cpa_data cpa = { .vaddr = &tempaddr,
1315 .numpages = numpages,
1316 .mask_set = __pgprot(0),
1317 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1321 * No alias checking needed for setting not present flag. otherwise,
1322 * we may need to break large pages for 64-bit kernel text
1323 * mappings (this adds to complexity if we want to do this from
1324 * atomic context especially). Let's keep it simple!
1326 return __change_page_attr_set_clr(&cpa, 0);
1329 void kernel_map_pages(struct page *page, int numpages, int enable)
1331 if (PageHighMem(page))
1334 debug_check_no_locks_freed(page_address(page),
1335 numpages * PAGE_SIZE);
1339 * The return value is ignored as the calls cannot fail.
1340 * Large pages for identity mappings are not used at boot time
1341 * and hence no memory allocations during large page split.
1344 __set_pages_p(page, numpages);
1346 __set_pages_np(page, numpages);
1349 * We should perform an IPI and flush all tlbs,
1350 * but that can deadlock->flush only current cpu:
1355 #ifdef CONFIG_HIBERNATION
1357 bool kernel_page_present(struct page *page)
1362 if (PageHighMem(page))
1365 pte = lookup_address((unsigned long)page_address(page), &level);
1366 return (pte_val(*pte) & _PAGE_PRESENT);
1369 #endif /* CONFIG_HIBERNATION */
1371 #endif /* CONFIG_DEBUG_PAGEALLOC */
1374 * The testcases use internal knowledge of the implementation that shouldn't
1375 * be exposed to the rest of the kernel. Include these directly here.
1377 #ifdef CONFIG_CPA_DEBUG
1378 #include "pageattr-test.c"