2 * ACPI support for Intel Lynxpoint LPSS.
4 * Copyright (C) 2013, Intel Corporation
5 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/acpi.h>
14 #include <linux/clkdev.h>
15 #include <linux/clk-provider.h>
16 #include <linux/err.h>
18 #include <linux/platform_device.h>
19 #include <linux/platform_data/clk-lpss.h>
20 #include <linux/pm_runtime.h>
21 #include <linux/delay.h>
25 ACPI_MODULE_NAME("acpi_lpss");
27 #ifdef CONFIG_X86_INTEL_LPSS
29 #define LPSS_ADDR(desc) ((unsigned long)&desc)
31 #define LPSS_CLK_SIZE 0x04
32 #define LPSS_LTR_SIZE 0x18
34 /* Offsets relative to LPSS_PRIVATE_OFFSET */
35 #define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
36 #define LPSS_RESETS 0x04
37 #define LPSS_RESETS_RESET_FUNC BIT(0)
38 #define LPSS_RESETS_RESET_APB BIT(1)
39 #define LPSS_GENERAL 0x08
40 #define LPSS_GENERAL_LTR_MODE_SW BIT(2)
41 #define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
42 #define LPSS_SW_LTR 0x10
43 #define LPSS_AUTO_LTR 0x14
44 #define LPSS_LTR_SNOOP_REQ BIT(15)
45 #define LPSS_LTR_SNOOP_MASK 0x0000FFFF
46 #define LPSS_LTR_SNOOP_LAT_1US 0x800
47 #define LPSS_LTR_SNOOP_LAT_32US 0xC00
48 #define LPSS_LTR_SNOOP_LAT_SHIFT 5
49 #define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
50 #define LPSS_LTR_MAX_VAL 0x3FF
51 #define LPSS_TX_INT 0x20
52 #define LPSS_TX_INT_MASK BIT(1)
54 #define LPSS_PRV_REG_COUNT 9
57 #define LPSS_CLK BIT(0)
58 #define LPSS_CLK_GATE BIT(1)
59 #define LPSS_CLK_DIVIDER BIT(2)
60 #define LPSS_LTR BIT(3)
61 #define LPSS_SAVE_CTX BIT(4)
62 #define LPSS_NO_D3_DELAY BIT(5)
64 struct lpss_private_data;
66 struct lpss_device_desc {
68 const char *clk_con_id;
69 unsigned int prv_offset;
70 size_t prv_size_override;
71 void (*setup)(struct lpss_private_data *pdata);
74 static struct lpss_device_desc lpss_dma_desc = {
78 struct lpss_private_data {
79 void __iomem *mmio_base;
80 resource_size_t mmio_size;
81 unsigned int fixed_clk_rate;
83 const struct lpss_device_desc *dev_desc;
84 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
87 /* UART Component Parameter Register */
88 #define LPSS_UART_CPR 0xF4
89 #define LPSS_UART_CPR_AFCE BIT(4)
91 static void lpss_uart_setup(struct lpss_private_data *pdata)
96 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
97 val = readl(pdata->mmio_base + offset);
98 writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
100 val = readl(pdata->mmio_base + LPSS_UART_CPR);
101 if (!(val & LPSS_UART_CPR_AFCE)) {
102 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
103 val = readl(pdata->mmio_base + offset);
104 val |= LPSS_GENERAL_UART_RTS_OVRD;
105 writel(val, pdata->mmio_base + offset);
109 static void lpss_deassert_reset(struct lpss_private_data *pdata)
114 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
115 val = readl(pdata->mmio_base + offset);
116 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
117 writel(val, pdata->mmio_base + offset);
120 #define LPSS_I2C_ENABLE 0x6c
122 static void byt_i2c_setup(struct lpss_private_data *pdata)
124 lpss_deassert_reset(pdata);
126 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
127 pdata->fixed_clk_rate = 133000000;
129 writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
132 static const struct lpss_device_desc lpt_dev_desc = {
133 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
137 static const struct lpss_device_desc lpt_i2c_dev_desc = {
138 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
142 static const struct lpss_device_desc lpt_uart_dev_desc = {
143 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
144 .clk_con_id = "baudclk",
146 .setup = lpss_uart_setup,
149 static const struct lpss_device_desc lpt_sdio_dev_desc = {
151 .prv_offset = 0x1000,
152 .prv_size_override = 0x1018,
155 static const struct lpss_device_desc byt_pwm_dev_desc = {
156 .flags = LPSS_SAVE_CTX,
159 static const struct lpss_device_desc bsw_pwm_dev_desc = {
160 .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
163 static const struct lpss_device_desc byt_uart_dev_desc = {
164 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
165 .clk_con_id = "baudclk",
167 .setup = lpss_uart_setup,
170 static const struct lpss_device_desc bsw_uart_dev_desc = {
171 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
173 .clk_con_id = "baudclk",
175 .setup = lpss_uart_setup,
178 static const struct lpss_device_desc byt_spi_dev_desc = {
179 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
183 static const struct lpss_device_desc byt_sdio_dev_desc = {
187 static const struct lpss_device_desc byt_i2c_dev_desc = {
188 .flags = LPSS_CLK | LPSS_SAVE_CTX,
190 .setup = byt_i2c_setup,
193 static const struct lpss_device_desc bsw_i2c_dev_desc = {
194 .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
196 .setup = byt_i2c_setup,
199 static struct lpss_device_desc bsw_spi_dev_desc = {
200 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
203 .setup = lpss_deassert_reset,
208 #define LPSS_ADDR(desc) (0UL)
210 #endif /* CONFIG_X86_INTEL_LPSS */
212 static const struct acpi_device_id acpi_lpss_device_ids[] = {
213 /* Generic LPSS devices */
214 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
216 /* Lynxpoint LPSS devices */
217 { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
218 { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
219 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
220 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
221 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
222 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
223 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
226 /* BayTrail LPSS devices */
227 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
228 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
229 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
230 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
231 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
235 /* Braswell LPSS devices */
236 { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
237 { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
238 { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
239 { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
241 /* Broadwell LPSS devices */
242 { "INT3430", LPSS_ADDR(lpt_dev_desc) },
243 { "INT3431", LPSS_ADDR(lpt_dev_desc) },
244 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
245 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
246 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
247 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
248 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
251 /* Wildcat Point LPSS devices */
252 { "INT3438", LPSS_ADDR(lpt_dev_desc) },
257 #ifdef CONFIG_X86_INTEL_LPSS
259 static int is_memory(struct acpi_resource *res, void *not_used)
262 return !acpi_dev_resource_memory(res, &r);
265 /* LPSS main clock device. */
266 static struct platform_device *lpss_clk_dev;
268 static inline void lpt_register_clock_device(void)
270 lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
273 static int register_device_clock(struct acpi_device *adev,
274 struct lpss_private_data *pdata)
276 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
277 const char *devname = dev_name(&adev->dev);
278 struct clk *clk = ERR_PTR(-ENODEV);
279 struct lpss_clk_data *clk_data;
280 const char *parent, *clk_name;
281 void __iomem *prv_base;
284 lpt_register_clock_device();
286 clk_data = platform_get_drvdata(lpss_clk_dev);
291 if (!pdata->mmio_base
292 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
295 parent = clk_data->name;
296 prv_base = pdata->mmio_base + dev_desc->prv_offset;
298 if (pdata->fixed_clk_rate) {
299 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
300 pdata->fixed_clk_rate);
304 if (dev_desc->flags & LPSS_CLK_GATE) {
305 clk = clk_register_gate(NULL, devname, parent, 0,
306 prv_base, 0, 0, NULL);
310 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
311 /* Prevent division by zero */
312 if (!readl(prv_base))
313 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
315 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
318 clk = clk_register_fractional_divider(NULL, clk_name, parent,
320 1, 15, 16, 15, 0, NULL);
323 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
328 clk = clk_register_gate(NULL, clk_name, parent,
329 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
330 prv_base, 31, 0, NULL);
339 clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
343 static int acpi_lpss_create_device(struct acpi_device *adev,
344 const struct acpi_device_id *id)
346 const struct lpss_device_desc *dev_desc;
347 struct lpss_private_data *pdata;
348 struct resource_entry *rentry;
349 struct list_head resource_list;
350 struct platform_device *pdev;
353 dev_desc = (const struct lpss_device_desc *)id->driver_data;
355 pdev = acpi_create_platform_device(adev);
356 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
358 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
362 INIT_LIST_HEAD(&resource_list);
363 ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
367 list_for_each_entry(rentry, &resource_list, node)
368 if (resource_type(rentry->res) == IORESOURCE_MEM) {
369 if (dev_desc->prv_size_override)
370 pdata->mmio_size = dev_desc->prv_size_override;
372 pdata->mmio_size = resource_size(rentry->res);
373 pdata->mmio_base = ioremap(rentry->res->start,
378 acpi_dev_free_resource_list(&resource_list);
380 if (!pdata->mmio_base) {
385 pdata->dev_desc = dev_desc;
388 dev_desc->setup(pdata);
390 if (dev_desc->flags & LPSS_CLK) {
391 ret = register_device_clock(adev, pdata);
393 /* Skip the device, but continue the namespace scan. */
400 * This works around a known issue in ACPI tables where LPSS devices
401 * have _PS0 and _PS3 without _PSC (and no power resources), so
402 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
404 ret = acpi_device_fix_up_power(adev);
406 /* Skip the device, but continue the namespace scan. */
411 adev->driver_data = pdata;
412 pdev = acpi_create_platform_device(adev);
413 if (!IS_ERR_OR_NULL(pdev)) {
418 adev->driver_data = NULL;
425 static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
427 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
430 static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
433 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
436 static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
438 struct acpi_device *adev;
439 struct lpss_private_data *pdata;
443 ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
447 spin_lock_irqsave(&dev->power.lock, flags);
448 if (pm_runtime_suspended(dev)) {
452 pdata = acpi_driver_data(adev);
453 if (WARN_ON(!pdata || !pdata->mmio_base)) {
457 *val = __lpss_reg_read(pdata, reg);
460 spin_unlock_irqrestore(&dev->power.lock, flags);
464 static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
471 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
472 ret = lpss_reg_read(dev, reg, <r_value);
476 return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
479 static ssize_t lpss_ltr_mode_show(struct device *dev,
480 struct device_attribute *attr, char *buf)
486 ret = lpss_reg_read(dev, LPSS_GENERAL, <r_mode);
490 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
491 return sprintf(buf, "%s\n", outstr);
494 static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
495 static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
496 static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
498 static struct attribute *lpss_attrs[] = {
499 &dev_attr_auto_ltr.attr,
500 &dev_attr_sw_ltr.attr,
501 &dev_attr_ltr_mode.attr,
505 static struct attribute_group lpss_attr_group = {
510 static void acpi_lpss_set_ltr(struct device *dev, s32 val)
512 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
513 u32 ltr_mode, ltr_val;
515 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
517 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
518 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
519 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
523 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
524 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
525 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
526 val = LPSS_LTR_MAX_VAL;
527 } else if (val > LPSS_LTR_MAX_VAL) {
528 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
529 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
531 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
534 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
535 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
536 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
537 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
543 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
545 * @pdata: pointer to the private data of the LPSS device
547 * Most LPSS devices have private registers which may loose their context when
548 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
551 static void acpi_lpss_save_ctx(struct device *dev,
552 struct lpss_private_data *pdata)
556 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
557 unsigned long offset = i * sizeof(u32);
559 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
560 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
561 pdata->prv_reg_ctx[i], offset);
566 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
568 * @pdata: pointer to the private data of the LPSS device
570 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
572 static void acpi_lpss_restore_ctx(struct device *dev,
573 struct lpss_private_data *pdata)
578 * The following delay is needed or the subsequent write operations may
579 * fail. The LPSS devices are actually PCI devices and the PCI spec
580 * expects 10ms delay before the device can be accessed after D3 to D0
581 * transition. However some platforms like BSW does not need this delay.
583 unsigned int delay = 10; /* default 10ms delay */
585 if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
590 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
591 unsigned long offset = i * sizeof(u32);
593 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
594 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
595 pdata->prv_reg_ctx[i], offset);
599 #ifdef CONFIG_PM_SLEEP
600 static int acpi_lpss_suspend_late(struct device *dev)
602 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
605 ret = pm_generic_suspend_late(dev);
609 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
610 acpi_lpss_save_ctx(dev, pdata);
612 return acpi_dev_suspend_late(dev);
615 static int acpi_lpss_resume_early(struct device *dev)
617 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
620 ret = acpi_dev_resume_early(dev);
624 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
625 acpi_lpss_restore_ctx(dev, pdata);
627 return pm_generic_resume_early(dev);
629 #endif /* CONFIG_PM_SLEEP */
631 static int acpi_lpss_runtime_suspend(struct device *dev)
633 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
636 ret = pm_generic_runtime_suspend(dev);
640 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
641 acpi_lpss_save_ctx(dev, pdata);
643 return acpi_dev_runtime_suspend(dev);
646 static int acpi_lpss_runtime_resume(struct device *dev)
648 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
651 ret = acpi_dev_runtime_resume(dev);
655 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
656 acpi_lpss_restore_ctx(dev, pdata);
658 return pm_generic_runtime_resume(dev);
660 #endif /* CONFIG_PM */
662 static struct dev_pm_domain acpi_lpss_pm_domain = {
665 #ifdef CONFIG_PM_SLEEP
666 .prepare = acpi_subsys_prepare,
667 .complete = pm_complete_with_resume_check,
668 .suspend = acpi_subsys_suspend,
669 .suspend_late = acpi_lpss_suspend_late,
670 .resume_early = acpi_lpss_resume_early,
671 .freeze = acpi_subsys_freeze,
672 .poweroff = acpi_subsys_suspend,
673 .poweroff_late = acpi_lpss_suspend_late,
674 .restore_early = acpi_lpss_resume_early,
676 .runtime_suspend = acpi_lpss_runtime_suspend,
677 .runtime_resume = acpi_lpss_runtime_resume,
682 static int acpi_lpss_platform_notify(struct notifier_block *nb,
683 unsigned long action, void *data)
685 struct platform_device *pdev = to_platform_device(data);
686 struct lpss_private_data *pdata;
687 struct acpi_device *adev;
688 const struct acpi_device_id *id;
690 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
691 if (!id || !id->driver_data)
694 if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
697 pdata = acpi_driver_data(adev);
701 if (pdata->mmio_base &&
702 pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
703 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
708 case BUS_NOTIFY_ADD_DEVICE:
709 pdev->dev.pm_domain = &acpi_lpss_pm_domain;
710 if (pdata->dev_desc->flags & LPSS_LTR)
711 return sysfs_create_group(&pdev->dev.kobj,
714 case BUS_NOTIFY_DEL_DEVICE:
715 if (pdata->dev_desc->flags & LPSS_LTR)
716 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
717 pdev->dev.pm_domain = NULL;
726 static struct notifier_block acpi_lpss_nb = {
727 .notifier_call = acpi_lpss_platform_notify,
730 static void acpi_lpss_bind(struct device *dev)
732 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
734 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
737 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
738 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
740 dev_err(dev, "MMIO size insufficient to access LTR\n");
743 static void acpi_lpss_unbind(struct device *dev)
745 dev->power.set_latency_tolerance = NULL;
748 static struct acpi_scan_handler lpss_handler = {
749 .ids = acpi_lpss_device_ids,
750 .attach = acpi_lpss_create_device,
751 .bind = acpi_lpss_bind,
752 .unbind = acpi_lpss_unbind,
755 void __init acpi_lpss_init(void)
757 if (!lpt_clk_init()) {
758 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
759 acpi_scan_add_handler(&lpss_handler);
765 static struct acpi_scan_handler lpss_handler = {
766 .ids = acpi_lpss_device_ids,
769 void __init acpi_lpss_init(void)
771 acpi_scan_add_handler(&lpss_handler);
774 #endif /* CONFIG_X86_INTEL_LPSS */