2 * NVM Express device driver
3 * Copyright (c) 2011, Intel Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 #include <linux/nvme.h>
20 #include <linux/bio.h>
21 #include <linux/bitops.h>
22 #include <linux/blkdev.h>
23 #include <linux/delay.h>
24 #include <linux/errno.h>
26 #include <linux/genhd.h>
27 #include <linux/idr.h>
28 #include <linux/init.h>
29 #include <linux/interrupt.h>
31 #include <linux/kdev_t.h>
32 #include <linux/kthread.h>
33 #include <linux/kernel.h>
35 #include <linux/module.h>
36 #include <linux/moduleparam.h>
37 #include <linux/pci.h>
38 #include <linux/poison.h>
39 #include <linux/sched.h>
40 #include <linux/slab.h>
41 #include <linux/types.h>
42 #include <linux/version.h>
44 #define NVME_Q_DEPTH 1024
45 #define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
46 #define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
47 #define NVME_MINORS 64
48 #define NVME_IO_TIMEOUT (5 * HZ)
49 #define ADMIN_TIMEOUT (60 * HZ)
51 static int nvme_major;
52 module_param(nvme_major, int, 0);
54 static int use_threaded_interrupts;
55 module_param(use_threaded_interrupts, int, 0);
57 static DEFINE_SPINLOCK(dev_list_lock);
58 static LIST_HEAD(dev_list);
59 static struct task_struct *nvme_thread;
62 * Represents an NVM Express device. Each nvme_dev is a PCI function.
65 struct list_head node;
66 struct nvme_queue **queues;
68 struct pci_dev *pci_dev;
69 struct dma_pool *prp_page_pool;
70 struct dma_pool *prp_small_pool;
75 struct msix_entry *entry;
76 struct nvme_bar __iomem *bar;
77 struct list_head namespaces;
84 * An NVM Express namespace is equivalent to a SCSI LUN
87 struct list_head list;
90 struct request_queue *queue;
98 * An NVM Express queue. Each device has at least two (one for admin
99 * commands and one for I/O commands).
102 struct device *q_dmadev;
103 struct nvme_dev *dev;
105 struct nvme_command *sq_cmds;
106 volatile struct nvme_completion *cqes;
107 dma_addr_t sq_dma_addr;
108 dma_addr_t cq_dma_addr;
109 wait_queue_head_t sq_full;
110 wait_queue_t sq_cong_wait;
111 struct bio_list sq_cong;
119 unsigned long cmdid_data[];
123 * Check we didin't inadvertently grow the command struct
125 static inline void _nvme_check_size(void)
127 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
128 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
129 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
130 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
131 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
132 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
133 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
134 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
135 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
138 typedef void (*nvme_completion_fn)(struct nvme_dev *, void *,
139 struct nvme_completion *);
141 struct nvme_cmd_info {
142 nvme_completion_fn fn;
144 unsigned long timeout;
147 static struct nvme_cmd_info *nvme_cmd_info(struct nvme_queue *nvmeq)
149 return (void *)&nvmeq->cmdid_data[BITS_TO_LONGS(nvmeq->q_depth)];
153 * alloc_cmdid() - Allocate a Command ID
154 * @nvmeq: The queue that will be used for this command
155 * @ctx: A pointer that will be passed to the handler
156 * @handler: The function to call on completion
158 * Allocate a Command ID for a queue. The data passed in will
159 * be passed to the completion handler. This is implemented by using
160 * the bottom two bits of the ctx pointer to store the handler ID.
161 * Passing in a pointer that's not 4-byte aligned will cause a BUG.
162 * We can change this if it becomes a problem.
164 * May be called with local interrupts disabled and the q_lock held,
165 * or with interrupts enabled and no locks held.
167 static int alloc_cmdid(struct nvme_queue *nvmeq, void *ctx,
168 nvme_completion_fn handler, unsigned timeout)
170 int depth = nvmeq->q_depth - 1;
171 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
175 cmdid = find_first_zero_bit(nvmeq->cmdid_data, depth);
178 } while (test_and_set_bit(cmdid, nvmeq->cmdid_data));
180 info[cmdid].fn = handler;
181 info[cmdid].ctx = ctx;
182 info[cmdid].timeout = jiffies + timeout;
186 static int alloc_cmdid_killable(struct nvme_queue *nvmeq, void *ctx,
187 nvme_completion_fn handler, unsigned timeout)
190 wait_event_killable(nvmeq->sq_full,
191 (cmdid = alloc_cmdid(nvmeq, ctx, handler, timeout)) >= 0);
192 return (cmdid < 0) ? -EINTR : cmdid;
195 /* Special values must be less than 0x1000 */
196 #define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
197 #define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
198 #define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
199 #define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
200 #define CMD_CTX_FLUSH (0x318 + CMD_CTX_BASE)
202 static void special_completion(struct nvme_dev *dev, void *ctx,
203 struct nvme_completion *cqe)
205 if (ctx == CMD_CTX_CANCELLED)
207 if (ctx == CMD_CTX_FLUSH)
209 if (ctx == CMD_CTX_COMPLETED) {
210 dev_warn(&dev->pci_dev->dev,
211 "completed id %d twice on queue %d\n",
212 cqe->command_id, le16_to_cpup(&cqe->sq_id));
215 if (ctx == CMD_CTX_INVALID) {
216 dev_warn(&dev->pci_dev->dev,
217 "invalid id %d completed on queue %d\n",
218 cqe->command_id, le16_to_cpup(&cqe->sq_id));
222 dev_warn(&dev->pci_dev->dev, "Unknown special completion %p\n", ctx);
226 * Called with local interrupts disabled and the q_lock held. May not sleep.
228 static void *free_cmdid(struct nvme_queue *nvmeq, int cmdid,
229 nvme_completion_fn *fn)
232 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
234 if (cmdid >= nvmeq->q_depth) {
235 *fn = special_completion;
236 return CMD_CTX_INVALID;
238 *fn = info[cmdid].fn;
239 ctx = info[cmdid].ctx;
240 info[cmdid].fn = special_completion;
241 info[cmdid].ctx = CMD_CTX_COMPLETED;
242 clear_bit(cmdid, nvmeq->cmdid_data);
243 wake_up(&nvmeq->sq_full);
247 static void *cancel_cmdid(struct nvme_queue *nvmeq, int cmdid,
248 nvme_completion_fn *fn)
251 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
253 *fn = info[cmdid].fn;
254 ctx = info[cmdid].ctx;
255 info[cmdid].fn = special_completion;
256 info[cmdid].ctx = CMD_CTX_CANCELLED;
260 static struct nvme_queue *get_nvmeq(struct nvme_dev *dev)
262 return dev->queues[get_cpu() + 1];
265 static void put_nvmeq(struct nvme_queue *nvmeq)
271 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
272 * @nvmeq: The queue to use
273 * @cmd: The command to send
275 * Safe to use from interrupt context
277 static int nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
281 spin_lock_irqsave(&nvmeq->q_lock, flags);
282 tail = nvmeq->sq_tail;
283 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
284 if (++tail == nvmeq->q_depth)
286 writel(tail, nvmeq->q_db);
287 nvmeq->sq_tail = tail;
288 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
294 * The nvme_iod describes the data in an I/O, including the list of PRP
295 * entries. You can't see it in this data structure because C doesn't let
296 * me express that. Use nvme_alloc_iod to ensure there's enough space
297 * allocated to store the PRP list.
300 void *private; /* For the use of the submitter of the I/O */
301 int npages; /* In the PRP list. 0 means small pool in use */
302 int offset; /* Of PRP list */
303 int nents; /* Used in scatterlist */
304 int length; /* Of data, in bytes */
305 dma_addr_t first_dma;
306 struct scatterlist sg[0];
309 static __le64 **iod_list(struct nvme_iod *iod)
311 return ((void *)iod) + iod->offset;
315 * Will slightly overestimate the number of pages needed. This is OK
316 * as it only leads to a small amount of wasted memory for the lifetime of
319 static int nvme_npages(unsigned size)
321 unsigned nprps = DIV_ROUND_UP(size + PAGE_SIZE, PAGE_SIZE);
322 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
325 static struct nvme_iod *
326 nvme_alloc_iod(unsigned nseg, unsigned nbytes, gfp_t gfp)
328 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
329 sizeof(__le64 *) * nvme_npages(nbytes) +
330 sizeof(struct scatterlist) * nseg, gfp);
333 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
335 iod->length = nbytes;
341 static void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
343 const int last_prp = PAGE_SIZE / 8 - 1;
345 __le64 **list = iod_list(iod);
346 dma_addr_t prp_dma = iod->first_dma;
348 if (iod->npages == 0)
349 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
350 for (i = 0; i < iod->npages; i++) {
351 __le64 *prp_list = list[i];
352 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
353 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
354 prp_dma = next_prp_dma;
359 static void requeue_bio(struct nvme_dev *dev, struct bio *bio)
361 struct nvme_queue *nvmeq = get_nvmeq(dev);
362 if (bio_list_empty(&nvmeq->sq_cong))
363 add_wait_queue(&nvmeq->sq_full, &nvmeq->sq_cong_wait);
364 bio_list_add(&nvmeq->sq_cong, bio);
366 wake_up_process(nvme_thread);
369 static void bio_completion(struct nvme_dev *dev, void *ctx,
370 struct nvme_completion *cqe)
372 struct nvme_iod *iod = ctx;
373 struct bio *bio = iod->private;
374 u16 status = le16_to_cpup(&cqe->status) >> 1;
376 dma_unmap_sg(&dev->pci_dev->dev, iod->sg, iod->nents,
377 bio_data_dir(bio) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
378 nvme_free_iod(dev, iod);
380 bio_endio(bio, -EIO);
381 } else if (bio->bi_vcnt > bio->bi_idx) {
382 requeue_bio(dev, bio);
388 /* length is in bytes. gfp flags indicates whether we may sleep. */
389 static int nvme_setup_prps(struct nvme_dev *dev,
390 struct nvme_common_command *cmd, struct nvme_iod *iod,
391 int total_len, gfp_t gfp)
393 struct dma_pool *pool;
394 int length = total_len;
395 struct scatterlist *sg = iod->sg;
396 int dma_len = sg_dma_len(sg);
397 u64 dma_addr = sg_dma_address(sg);
398 int offset = offset_in_page(dma_addr);
400 __le64 **list = iod_list(iod);
404 cmd->prp1 = cpu_to_le64(dma_addr);
405 length -= (PAGE_SIZE - offset);
409 dma_len -= (PAGE_SIZE - offset);
411 dma_addr += (PAGE_SIZE - offset);
414 dma_addr = sg_dma_address(sg);
415 dma_len = sg_dma_len(sg);
418 if (length <= PAGE_SIZE) {
419 cmd->prp2 = cpu_to_le64(dma_addr);
423 nprps = DIV_ROUND_UP(length, PAGE_SIZE);
424 if (nprps <= (256 / 8)) {
425 pool = dev->prp_small_pool;
428 pool = dev->prp_page_pool;
432 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
434 cmd->prp2 = cpu_to_le64(dma_addr);
436 return (total_len - length) + PAGE_SIZE;
439 iod->first_dma = prp_dma;
440 cmd->prp2 = cpu_to_le64(prp_dma);
443 if (i == PAGE_SIZE / 8) {
444 __le64 *old_prp_list = prp_list;
445 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
447 return total_len - length;
448 list[iod->npages++] = prp_list;
449 prp_list[0] = old_prp_list[i - 1];
450 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
453 prp_list[i++] = cpu_to_le64(dma_addr);
454 dma_len -= PAGE_SIZE;
455 dma_addr += PAGE_SIZE;
463 dma_addr = sg_dma_address(sg);
464 dma_len = sg_dma_len(sg);
470 /* NVMe scatterlists require no holes in the virtual address */
471 #define BIOVEC_NOT_VIRT_MERGEABLE(vec1, vec2) ((vec2)->bv_offset || \
472 (((vec1)->bv_offset + (vec1)->bv_len) % PAGE_SIZE))
474 static int nvme_map_bio(struct device *dev, struct nvme_iod *iod,
475 struct bio *bio, enum dma_data_direction dma_dir, int psegs)
477 struct bio_vec *bvec, *bvprv = NULL;
478 struct scatterlist *sg = NULL;
479 int i, old_idx, length = 0, nsegs = 0;
481 sg_init_table(iod->sg, psegs);
482 old_idx = bio->bi_idx;
483 bio_for_each_segment(bvec, bio, i) {
484 if (bvprv && BIOVEC_PHYS_MERGEABLE(bvprv, bvec)) {
485 sg->length += bvec->bv_len;
487 if (bvprv && BIOVEC_NOT_VIRT_MERGEABLE(bvprv, bvec))
489 sg = sg ? sg + 1 : iod->sg;
490 sg_set_page(sg, bvec->bv_page, bvec->bv_len,
494 length += bvec->bv_len;
500 if (dma_map_sg(dev, iod->sg, iod->nents, dma_dir) == 0) {
501 bio->bi_idx = old_idx;
507 static int nvme_submit_flush(struct nvme_queue *nvmeq, struct nvme_ns *ns,
510 struct nvme_command *cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
512 memset(cmnd, 0, sizeof(*cmnd));
513 cmnd->common.opcode = nvme_cmd_flush;
514 cmnd->common.command_id = cmdid;
515 cmnd->common.nsid = cpu_to_le32(ns->ns_id);
517 if (++nvmeq->sq_tail == nvmeq->q_depth)
519 writel(nvmeq->sq_tail, nvmeq->q_db);
524 static int nvme_submit_flush_data(struct nvme_queue *nvmeq, struct nvme_ns *ns)
526 int cmdid = alloc_cmdid(nvmeq, (void *)CMD_CTX_FLUSH,
527 special_completion, NVME_IO_TIMEOUT);
528 if (unlikely(cmdid < 0))
531 return nvme_submit_flush(nvmeq, ns, cmdid);
535 * Called with local interrupts disabled and the q_lock held. May not sleep.
537 static int nvme_submit_bio_queue(struct nvme_queue *nvmeq, struct nvme_ns *ns,
540 struct nvme_command *cmnd;
541 struct nvme_iod *iod;
542 enum dma_data_direction dma_dir;
543 int cmdid, length, result = -ENOMEM;
546 int psegs = bio_phys_segments(ns->queue, bio);
548 if ((bio->bi_rw & REQ_FLUSH) && psegs) {
549 result = nvme_submit_flush_data(nvmeq, ns);
554 iod = nvme_alloc_iod(psegs, bio->bi_size, GFP_ATOMIC);
560 cmdid = alloc_cmdid(nvmeq, iod, bio_completion, NVME_IO_TIMEOUT);
561 if (unlikely(cmdid < 0))
564 if ((bio->bi_rw & REQ_FLUSH) && !psegs)
565 return nvme_submit_flush(nvmeq, ns, cmdid);
568 if (bio->bi_rw & REQ_FUA)
569 control |= NVME_RW_FUA;
570 if (bio->bi_rw & (REQ_FAILFAST_DEV | REQ_RAHEAD))
571 control |= NVME_RW_LR;
574 if (bio->bi_rw & REQ_RAHEAD)
575 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
577 cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
579 memset(cmnd, 0, sizeof(*cmnd));
580 if (bio_data_dir(bio)) {
581 cmnd->rw.opcode = nvme_cmd_write;
582 dma_dir = DMA_TO_DEVICE;
584 cmnd->rw.opcode = nvme_cmd_read;
585 dma_dir = DMA_FROM_DEVICE;
588 result = nvme_map_bio(nvmeq->q_dmadev, iod, bio, dma_dir, psegs);
593 cmnd->rw.command_id = cmdid;
594 cmnd->rw.nsid = cpu_to_le32(ns->ns_id);
595 length = nvme_setup_prps(nvmeq->dev, &cmnd->common, iod, length,
597 cmnd->rw.slba = cpu_to_le64(bio->bi_sector >> (ns->lba_shift - 9));
598 cmnd->rw.length = cpu_to_le16((length >> ns->lba_shift) - 1);
599 cmnd->rw.control = cpu_to_le16(control);
600 cmnd->rw.dsmgmt = cpu_to_le32(dsmgmt);
602 bio->bi_sector += length >> 9;
604 if (++nvmeq->sq_tail == nvmeq->q_depth)
606 writel(nvmeq->sq_tail, nvmeq->q_db);
611 nvme_free_iod(nvmeq->dev, iod);
617 * NB: return value of non-zero would mean that we were a stacking driver.
618 * make_request must always succeed.
620 static int nvme_make_request(struct request_queue *q, struct bio *bio)
622 struct nvme_ns *ns = q->queuedata;
623 struct nvme_queue *nvmeq = get_nvmeq(ns->dev);
626 spin_lock_irq(&nvmeq->q_lock);
627 if (bio_list_empty(&nvmeq->sq_cong))
628 result = nvme_submit_bio_queue(nvmeq, ns, bio);
629 if (unlikely(result)) {
630 if (bio_list_empty(&nvmeq->sq_cong))
631 add_wait_queue(&nvmeq->sq_full, &nvmeq->sq_cong_wait);
632 bio_list_add(&nvmeq->sq_cong, bio);
635 spin_unlock_irq(&nvmeq->q_lock);
641 static irqreturn_t nvme_process_cq(struct nvme_queue *nvmeq)
645 head = nvmeq->cq_head;
646 phase = nvmeq->cq_phase;
650 nvme_completion_fn fn;
651 struct nvme_completion cqe = nvmeq->cqes[head];
652 if ((le16_to_cpu(cqe.status) & 1) != phase)
654 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
655 if (++head == nvmeq->q_depth) {
660 ctx = free_cmdid(nvmeq, cqe.command_id, &fn);
661 fn(nvmeq->dev, ctx, &cqe);
664 /* If the controller ignores the cq head doorbell and continuously
665 * writes to the queue, it is theoretically possible to wrap around
666 * the queue twice and mistakenly return IRQ_NONE. Linux only
667 * requires that 0.1% of your interrupts are handled, so this isn't
670 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
673 writel(head, nvmeq->q_db + (1 << nvmeq->dev->db_stride));
674 nvmeq->cq_head = head;
675 nvmeq->cq_phase = phase;
680 static irqreturn_t nvme_irq(int irq, void *data)
683 struct nvme_queue *nvmeq = data;
684 spin_lock(&nvmeq->q_lock);
685 result = nvme_process_cq(nvmeq);
686 spin_unlock(&nvmeq->q_lock);
690 static irqreturn_t nvme_irq_check(int irq, void *data)
692 struct nvme_queue *nvmeq = data;
693 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
694 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
696 return IRQ_WAKE_THREAD;
699 static void nvme_abort_command(struct nvme_queue *nvmeq, int cmdid)
701 spin_lock_irq(&nvmeq->q_lock);
702 cancel_cmdid(nvmeq, cmdid, NULL);
703 spin_unlock_irq(&nvmeq->q_lock);
706 struct sync_cmd_info {
707 struct task_struct *task;
712 static void sync_completion(struct nvme_dev *dev, void *ctx,
713 struct nvme_completion *cqe)
715 struct sync_cmd_info *cmdinfo = ctx;
716 cmdinfo->result = le32_to_cpup(&cqe->result);
717 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
718 wake_up_process(cmdinfo->task);
722 * Returns 0 on success. If the result is negative, it's a Linux error code;
723 * if the result is positive, it's an NVM Express status code
725 static int nvme_submit_sync_cmd(struct nvme_queue *nvmeq,
726 struct nvme_command *cmd, u32 *result, unsigned timeout)
729 struct sync_cmd_info cmdinfo;
731 cmdinfo.task = current;
732 cmdinfo.status = -EINTR;
734 cmdid = alloc_cmdid_killable(nvmeq, &cmdinfo, sync_completion,
738 cmd->common.command_id = cmdid;
740 set_current_state(TASK_KILLABLE);
741 nvme_submit_cmd(nvmeq, cmd);
744 if (cmdinfo.status == -EINTR) {
745 nvme_abort_command(nvmeq, cmdid);
750 *result = cmdinfo.result;
752 return cmdinfo.status;
755 static int nvme_submit_admin_cmd(struct nvme_dev *dev, struct nvme_command *cmd,
758 return nvme_submit_sync_cmd(dev->queues[0], cmd, result, ADMIN_TIMEOUT);
761 static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
764 struct nvme_command c;
766 memset(&c, 0, sizeof(c));
767 c.delete_queue.opcode = opcode;
768 c.delete_queue.qid = cpu_to_le16(id);
770 status = nvme_submit_admin_cmd(dev, &c, NULL);
776 static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
777 struct nvme_queue *nvmeq)
780 struct nvme_command c;
781 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
783 memset(&c, 0, sizeof(c));
784 c.create_cq.opcode = nvme_admin_create_cq;
785 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
786 c.create_cq.cqid = cpu_to_le16(qid);
787 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
788 c.create_cq.cq_flags = cpu_to_le16(flags);
789 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
791 status = nvme_submit_admin_cmd(dev, &c, NULL);
797 static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
798 struct nvme_queue *nvmeq)
801 struct nvme_command c;
802 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
804 memset(&c, 0, sizeof(c));
805 c.create_sq.opcode = nvme_admin_create_sq;
806 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
807 c.create_sq.sqid = cpu_to_le16(qid);
808 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
809 c.create_sq.sq_flags = cpu_to_le16(flags);
810 c.create_sq.cqid = cpu_to_le16(qid);
812 status = nvme_submit_admin_cmd(dev, &c, NULL);
818 static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
820 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
823 static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
825 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
828 static int nvme_identify(struct nvme_dev *dev, unsigned nsid, unsigned cns,
831 struct nvme_command c;
833 memset(&c, 0, sizeof(c));
834 c.identify.opcode = nvme_admin_identify;
835 c.identify.nsid = cpu_to_le32(nsid);
836 c.identify.prp1 = cpu_to_le64(dma_addr);
837 c.identify.cns = cpu_to_le32(cns);
839 return nvme_submit_admin_cmd(dev, &c, NULL);
842 static int nvme_get_features(struct nvme_dev *dev, unsigned fid,
843 unsigned dword11, dma_addr_t dma_addr, u32 *result)
845 struct nvme_command c;
847 memset(&c, 0, sizeof(c));
848 c.features.opcode = nvme_admin_get_features;
849 c.features.prp1 = cpu_to_le64(dma_addr);
850 c.features.fid = cpu_to_le32(fid);
851 c.features.dword11 = cpu_to_le32(dword11);
853 return nvme_submit_admin_cmd(dev, &c, result);
856 static void nvme_free_queue(struct nvme_dev *dev, int qid)
858 struct nvme_queue *nvmeq = dev->queues[qid];
859 int vector = dev->entry[nvmeq->cq_vector].vector;
861 irq_set_affinity_hint(vector, NULL);
862 free_irq(vector, nvmeq);
864 /* Don't tell the adapter to delete the admin queue */
866 adapter_delete_sq(dev, qid);
867 adapter_delete_cq(dev, qid);
870 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
871 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
872 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
873 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
877 static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
878 int depth, int vector)
880 struct device *dmadev = &dev->pci_dev->dev;
881 unsigned extra = (depth / 8) + (depth * sizeof(struct nvme_cmd_info));
882 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq) + extra, GFP_KERNEL);
886 nvmeq->cqes = dma_alloc_coherent(dmadev, CQ_SIZE(depth),
887 &nvmeq->cq_dma_addr, GFP_KERNEL);
890 memset((void *)nvmeq->cqes, 0, CQ_SIZE(depth));
892 nvmeq->sq_cmds = dma_alloc_coherent(dmadev, SQ_SIZE(depth),
893 &nvmeq->sq_dma_addr, GFP_KERNEL);
897 nvmeq->q_dmadev = dmadev;
899 spin_lock_init(&nvmeq->q_lock);
902 init_waitqueue_head(&nvmeq->sq_full);
903 init_waitqueue_entry(&nvmeq->sq_cong_wait, nvme_thread);
904 bio_list_init(&nvmeq->sq_cong);
905 nvmeq->q_db = &dev->dbs[qid << (dev->db_stride + 1)];
906 nvmeq->q_depth = depth;
907 nvmeq->cq_vector = vector;
912 dma_free_coherent(dmadev, CQ_SIZE(nvmeq->q_depth), (void *)nvmeq->cqes,
919 static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
922 if (use_threaded_interrupts)
923 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
924 nvme_irq_check, nvme_irq,
925 IRQF_DISABLED | IRQF_SHARED,
927 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
928 IRQF_DISABLED | IRQF_SHARED, name, nvmeq);
931 static __devinit struct nvme_queue *nvme_create_queue(struct nvme_dev *dev,
932 int qid, int cq_size, int vector)
935 struct nvme_queue *nvmeq = nvme_alloc_queue(dev, qid, cq_size, vector);
938 return ERR_PTR(-ENOMEM);
940 result = adapter_alloc_cq(dev, qid, nvmeq);
944 result = adapter_alloc_sq(dev, qid, nvmeq);
948 result = queue_request_irq(dev, nvmeq, "nvme");
955 adapter_delete_sq(dev, qid);
957 adapter_delete_cq(dev, qid);
959 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
960 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
961 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
962 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
964 return ERR_PTR(result);
967 static int __devinit nvme_configure_admin_queue(struct nvme_dev *dev)
972 unsigned long timeout;
973 struct nvme_queue *nvmeq;
975 dev->dbs = ((void __iomem *)dev->bar) + 4096;
977 nvmeq = nvme_alloc_queue(dev, 0, 64, 0);
981 aqa = nvmeq->q_depth - 1;
984 dev->ctrl_config = NVME_CC_ENABLE | NVME_CC_CSS_NVM;
985 dev->ctrl_config |= (PAGE_SHIFT - 12) << NVME_CC_MPS_SHIFT;
986 dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
987 dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
989 writel(0, &dev->bar->cc);
990 writel(aqa, &dev->bar->aqa);
991 writeq(nvmeq->sq_dma_addr, &dev->bar->asq);
992 writeq(nvmeq->cq_dma_addr, &dev->bar->acq);
993 writel(dev->ctrl_config, &dev->bar->cc);
995 cap = readq(&dev->bar->cap);
996 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
997 dev->db_stride = NVME_CAP_STRIDE(cap);
999 while (!(readl(&dev->bar->csts) & NVME_CSTS_RDY)) {
1001 if (fatal_signal_pending(current))
1003 if (time_after(jiffies, timeout)) {
1004 dev_err(&dev->pci_dev->dev,
1005 "Device not ready; aborting initialisation\n");
1010 result = queue_request_irq(dev, nvmeq, "nvme admin");
1011 dev->queues[0] = nvmeq;
1015 static struct nvme_iod *nvme_map_user_pages(struct nvme_dev *dev, int write,
1016 unsigned long addr, unsigned length)
1018 int i, err, count, nents, offset;
1019 struct scatterlist *sg;
1020 struct page **pages;
1021 struct nvme_iod *iod;
1024 return ERR_PTR(-EINVAL);
1026 return ERR_PTR(-EINVAL);
1028 offset = offset_in_page(addr);
1029 count = DIV_ROUND_UP(offset + length, PAGE_SIZE);
1030 pages = kcalloc(count, sizeof(*pages), GFP_KERNEL);
1032 err = get_user_pages_fast(addr, count, 1, pages);
1039 iod = nvme_alloc_iod(count, length, GFP_KERNEL);
1041 sg_init_table(sg, count);
1042 for (i = 0; i < count; i++) {
1043 sg_set_page(&sg[i], pages[i],
1044 min_t(int, length, PAGE_SIZE - offset), offset);
1045 length -= (PAGE_SIZE - offset);
1048 sg_mark_end(&sg[i - 1]);
1052 nents = dma_map_sg(&dev->pci_dev->dev, sg, count,
1053 write ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
1063 for (i = 0; i < count; i++)
1066 return ERR_PTR(err);
1069 static void nvme_unmap_user_pages(struct nvme_dev *dev, int write,
1070 struct nvme_iod *iod)
1074 dma_unmap_sg(&dev->pci_dev->dev, iod->sg, iod->nents,
1075 write ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
1077 for (i = 0; i < iod->nents; i++)
1078 put_page(sg_page(&iod->sg[i]));
1081 static int nvme_submit_io(struct nvme_ns *ns, struct nvme_user_io __user *uio)
1083 struct nvme_dev *dev = ns->dev;
1084 struct nvme_queue *nvmeq;
1085 struct nvme_user_io io;
1086 struct nvme_command c;
1089 struct nvme_iod *iod;
1091 if (copy_from_user(&io, uio, sizeof(io)))
1093 length = (io.nblocks + 1) << ns->lba_shift;
1095 switch (io.opcode) {
1096 case nvme_cmd_write:
1098 case nvme_cmd_compare:
1099 iod = nvme_map_user_pages(dev, io.opcode & 1, io.addr, length);
1106 return PTR_ERR(iod);
1108 memset(&c, 0, sizeof(c));
1109 c.rw.opcode = io.opcode;
1110 c.rw.flags = io.flags;
1111 c.rw.nsid = cpu_to_le32(ns->ns_id);
1112 c.rw.slba = cpu_to_le64(io.slba);
1113 c.rw.length = cpu_to_le16(io.nblocks);
1114 c.rw.control = cpu_to_le16(io.control);
1115 c.rw.dsmgmt = cpu_to_le16(io.dsmgmt);
1116 c.rw.reftag = io.reftag;
1117 c.rw.apptag = io.apptag;
1118 c.rw.appmask = io.appmask;
1120 length = nvme_setup_prps(dev, &c.common, iod, length, GFP_KERNEL);
1122 nvmeq = get_nvmeq(dev);
1124 * Since nvme_submit_sync_cmd sleeps, we can't keep preemption
1125 * disabled. We may be preempted at any point, and be rescheduled
1126 * to a different CPU. That will cause cacheline bouncing, but no
1127 * additional races since q_lock already protects against other CPUs.
1130 if (length != (io.nblocks + 1) << ns->lba_shift)
1133 status = nvme_submit_sync_cmd(nvmeq, &c, NULL, NVME_IO_TIMEOUT);
1135 nvme_unmap_user_pages(dev, io.opcode & 1, iod);
1136 nvme_free_iod(dev, iod);
1140 static int nvme_user_admin_cmd(struct nvme_ns *ns,
1141 struct nvme_admin_cmd __user *ucmd)
1143 struct nvme_dev *dev = ns->dev;
1144 struct nvme_admin_cmd cmd;
1145 struct nvme_command c;
1147 struct nvme_iod *iod;
1149 if (!capable(CAP_SYS_ADMIN))
1151 if (copy_from_user(&cmd, ucmd, sizeof(cmd)))
1154 memset(&c, 0, sizeof(c));
1155 c.common.opcode = cmd.opcode;
1156 c.common.flags = cmd.flags;
1157 c.common.nsid = cpu_to_le32(cmd.nsid);
1158 c.common.cdw2[0] = cpu_to_le32(cmd.cdw2);
1159 c.common.cdw2[1] = cpu_to_le32(cmd.cdw3);
1160 c.common.cdw10[0] = cpu_to_le32(cmd.cdw10);
1161 c.common.cdw10[1] = cpu_to_le32(cmd.cdw11);
1162 c.common.cdw10[2] = cpu_to_le32(cmd.cdw12);
1163 c.common.cdw10[3] = cpu_to_le32(cmd.cdw13);
1164 c.common.cdw10[4] = cpu_to_le32(cmd.cdw14);
1165 c.common.cdw10[5] = cpu_to_le32(cmd.cdw15);
1167 length = cmd.data_len;
1169 iod = nvme_map_user_pages(dev, cmd.opcode & 1, cmd.addr,
1172 return PTR_ERR(iod);
1173 length = nvme_setup_prps(dev, &c.common, iod, length,
1177 if (length != cmd.data_len)
1180 status = nvme_submit_admin_cmd(dev, &c, NULL);
1183 nvme_unmap_user_pages(dev, cmd.opcode & 1, iod);
1184 nvme_free_iod(dev, iod);
1189 static int nvme_ioctl(struct block_device *bdev, fmode_t mode, unsigned int cmd,
1192 struct nvme_ns *ns = bdev->bd_disk->private_data;
1197 case NVME_IOCTL_ADMIN_CMD:
1198 return nvme_user_admin_cmd(ns, (void __user *)arg);
1199 case NVME_IOCTL_SUBMIT_IO:
1200 return nvme_submit_io(ns, (void __user *)arg);
1206 static const struct block_device_operations nvme_fops = {
1207 .owner = THIS_MODULE,
1208 .ioctl = nvme_ioctl,
1209 .compat_ioctl = nvme_ioctl,
1212 static void nvme_timeout_ios(struct nvme_queue *nvmeq)
1214 int depth = nvmeq->q_depth - 1;
1215 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
1216 unsigned long now = jiffies;
1219 for_each_set_bit(cmdid, nvmeq->cmdid_data, depth) {
1221 nvme_completion_fn fn;
1222 static struct nvme_completion cqe = { .status = cpu_to_le16(NVME_SC_ABORT_REQ) << 1, };
1224 if (!time_after(now, info[cmdid].timeout))
1226 dev_warn(nvmeq->q_dmadev, "Timing out I/O %d\n", cmdid);
1227 ctx = cancel_cmdid(nvmeq, cmdid, &fn);
1228 fn(nvmeq->dev, ctx, &cqe);
1232 static void nvme_resubmit_bios(struct nvme_queue *nvmeq)
1234 while (bio_list_peek(&nvmeq->sq_cong)) {
1235 struct bio *bio = bio_list_pop(&nvmeq->sq_cong);
1236 struct nvme_ns *ns = bio->bi_bdev->bd_disk->private_data;
1237 if (nvme_submit_bio_queue(nvmeq, ns, bio)) {
1238 bio_list_add_head(&nvmeq->sq_cong, bio);
1241 if (bio_list_empty(&nvmeq->sq_cong))
1242 remove_wait_queue(&nvmeq->sq_full,
1243 &nvmeq->sq_cong_wait);
1247 static int nvme_kthread(void *data)
1249 struct nvme_dev *dev;
1251 while (!kthread_should_stop()) {
1252 __set_current_state(TASK_RUNNING);
1253 spin_lock(&dev_list_lock);
1254 list_for_each_entry(dev, &dev_list, node) {
1256 for (i = 0; i < dev->queue_count; i++) {
1257 struct nvme_queue *nvmeq = dev->queues[i];
1260 spin_lock_irq(&nvmeq->q_lock);
1261 if (nvme_process_cq(nvmeq))
1262 printk("process_cq did something\n");
1263 nvme_timeout_ios(nvmeq);
1264 nvme_resubmit_bios(nvmeq);
1265 spin_unlock_irq(&nvmeq->q_lock);
1268 spin_unlock(&dev_list_lock);
1269 set_current_state(TASK_INTERRUPTIBLE);
1270 schedule_timeout(HZ);
1275 static DEFINE_IDA(nvme_index_ida);
1277 static int nvme_get_ns_idx(void)
1282 if (!ida_pre_get(&nvme_index_ida, GFP_KERNEL))
1285 spin_lock(&dev_list_lock);
1286 error = ida_get_new(&nvme_index_ida, &index);
1287 spin_unlock(&dev_list_lock);
1288 } while (error == -EAGAIN);
1295 static void nvme_put_ns_idx(int index)
1297 spin_lock(&dev_list_lock);
1298 ida_remove(&nvme_index_ida, index);
1299 spin_unlock(&dev_list_lock);
1302 static struct nvme_ns *nvme_alloc_ns(struct nvme_dev *dev, int nsid,
1303 struct nvme_id_ns *id, struct nvme_lba_range_type *rt)
1306 struct gendisk *disk;
1309 if (rt->attributes & NVME_LBART_ATTRIB_HIDE)
1312 ns = kzalloc(sizeof(*ns), GFP_KERNEL);
1315 ns->queue = blk_alloc_queue(GFP_KERNEL);
1318 ns->queue->queue_flags = QUEUE_FLAG_DEFAULT;
1319 queue_flag_set_unlocked(QUEUE_FLAG_NOMERGES, ns->queue);
1320 queue_flag_set_unlocked(QUEUE_FLAG_NONROT, ns->queue);
1321 /* queue_flag_set_unlocked(QUEUE_FLAG_DISCARD, ns->queue); */
1322 blk_queue_make_request(ns->queue, nvme_make_request);
1324 ns->queue->queuedata = ns;
1326 disk = alloc_disk(NVME_MINORS);
1328 goto out_free_queue;
1331 lbaf = id->flbas & 0xf;
1332 ns->lba_shift = id->lbaf[lbaf].ds;
1334 disk->major = nvme_major;
1335 disk->minors = NVME_MINORS;
1336 disk->first_minor = NVME_MINORS * nvme_get_ns_idx();
1337 disk->fops = &nvme_fops;
1338 disk->private_data = ns;
1339 disk->queue = ns->queue;
1340 disk->driverfs_dev = &dev->pci_dev->dev;
1341 sprintf(disk->disk_name, "nvme%dn%d", dev->instance, nsid);
1342 set_capacity(disk, le64_to_cpup(&id->nsze) << (ns->lba_shift - 9));
1347 blk_cleanup_queue(ns->queue);
1353 static void nvme_ns_free(struct nvme_ns *ns)
1355 int index = ns->disk->first_minor / NVME_MINORS;
1357 nvme_put_ns_idx(index);
1358 blk_cleanup_queue(ns->queue);
1362 static int set_queue_count(struct nvme_dev *dev, int count)
1366 u32 q_count = (count - 1) | ((count - 1) << 16);
1368 status = nvme_get_features(dev, NVME_FEAT_NUM_QUEUES, q_count, 0,
1372 return min(result & 0xffff, result >> 16) + 1;
1375 static int __devinit nvme_setup_io_queues(struct nvme_dev *dev)
1377 int result, cpu, i, nr_io_queues, db_bar_size;
1379 nr_io_queues = num_online_cpus();
1380 result = set_queue_count(dev, nr_io_queues);
1383 if (result < nr_io_queues)
1384 nr_io_queues = result;
1386 /* Deregister the admin queue's interrupt */
1387 free_irq(dev->entry[0].vector, dev->queues[0]);
1389 db_bar_size = 4096 + ((nr_io_queues + 1) << (dev->db_stride + 3));
1390 if (db_bar_size > 8192) {
1392 dev->bar = ioremap(pci_resource_start(dev->pci_dev, 0),
1394 dev->dbs = ((void __iomem *)dev->bar) + 4096;
1395 dev->queues[0]->q_db = dev->dbs;
1398 for (i = 0; i < nr_io_queues; i++)
1399 dev->entry[i].entry = i;
1401 result = pci_enable_msix(dev->pci_dev, dev->entry,
1405 } else if (result > 0) {
1406 nr_io_queues = result;
1414 result = queue_request_irq(dev, dev->queues[0], "nvme admin");
1415 /* XXX: handle failure here */
1417 cpu = cpumask_first(cpu_online_mask);
1418 for (i = 0; i < nr_io_queues; i++) {
1419 irq_set_affinity_hint(dev->entry[i].vector, get_cpu_mask(cpu));
1420 cpu = cpumask_next(cpu, cpu_online_mask);
1423 for (i = 0; i < nr_io_queues; i++) {
1424 dev->queues[i + 1] = nvme_create_queue(dev, i + 1,
1426 if (IS_ERR(dev->queues[i + 1]))
1427 return PTR_ERR(dev->queues[i + 1]);
1431 for (; i < num_possible_cpus(); i++) {
1432 int target = i % rounddown_pow_of_two(dev->queue_count - 1);
1433 dev->queues[i + 1] = dev->queues[target + 1];
1439 static void nvme_free_queues(struct nvme_dev *dev)
1443 for (i = dev->queue_count - 1; i >= 0; i--)
1444 nvme_free_queue(dev, i);
1447 static int __devinit nvme_dev_add(struct nvme_dev *dev)
1450 struct nvme_ns *ns, *next;
1451 struct nvme_id_ctrl *ctrl;
1452 struct nvme_id_ns *id_ns;
1454 dma_addr_t dma_addr;
1456 res = nvme_setup_io_queues(dev);
1460 mem = dma_alloc_coherent(&dev->pci_dev->dev, 8192, &dma_addr,
1463 res = nvme_identify(dev, 0, 1, dma_addr);
1470 nn = le32_to_cpup(&ctrl->nn);
1471 memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn));
1472 memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn));
1473 memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr));
1476 for (i = 1; i <= nn; i++) {
1477 res = nvme_identify(dev, i, 0, dma_addr);
1481 if (id_ns->ncap == 0)
1484 res = nvme_get_features(dev, NVME_FEAT_LBA_RANGE, i,
1485 dma_addr + 4096, NULL);
1489 ns = nvme_alloc_ns(dev, i, mem, mem + 4096);
1491 list_add_tail(&ns->list, &dev->namespaces);
1493 list_for_each_entry(ns, &dev->namespaces, list)
1499 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
1500 list_del(&ns->list);
1505 dma_free_coherent(&dev->pci_dev->dev, 8192, mem, dma_addr);
1509 static int nvme_dev_remove(struct nvme_dev *dev)
1511 struct nvme_ns *ns, *next;
1513 spin_lock(&dev_list_lock);
1514 list_del(&dev->node);
1515 spin_unlock(&dev_list_lock);
1517 /* TODO: wait all I/O finished or cancel them */
1519 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
1520 list_del(&ns->list);
1521 del_gendisk(ns->disk);
1525 nvme_free_queues(dev);
1530 static int nvme_setup_prp_pools(struct nvme_dev *dev)
1532 struct device *dmadev = &dev->pci_dev->dev;
1533 dev->prp_page_pool = dma_pool_create("prp list page", dmadev,
1534 PAGE_SIZE, PAGE_SIZE, 0);
1535 if (!dev->prp_page_pool)
1538 /* Optimisation for I/Os between 4k and 128k */
1539 dev->prp_small_pool = dma_pool_create("prp list 256", dmadev,
1541 if (!dev->prp_small_pool) {
1542 dma_pool_destroy(dev->prp_page_pool);
1548 static void nvme_release_prp_pools(struct nvme_dev *dev)
1550 dma_pool_destroy(dev->prp_page_pool);
1551 dma_pool_destroy(dev->prp_small_pool);
1554 /* XXX: Use an ida or something to let remove / add work correctly */
1555 static void nvme_set_instance(struct nvme_dev *dev)
1557 static int instance;
1558 dev->instance = instance++;
1561 static void nvme_release_instance(struct nvme_dev *dev)
1565 static int __devinit nvme_probe(struct pci_dev *pdev,
1566 const struct pci_device_id *id)
1568 int bars, result = -ENOMEM;
1569 struct nvme_dev *dev;
1571 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1574 dev->entry = kcalloc(num_possible_cpus(), sizeof(*dev->entry),
1578 dev->queues = kcalloc(num_possible_cpus() + 1, sizeof(void *),
1583 if (pci_enable_device_mem(pdev))
1585 pci_set_master(pdev);
1586 bars = pci_select_bars(pdev, IORESOURCE_MEM);
1587 if (pci_request_selected_regions(pdev, bars, "nvme"))
1590 INIT_LIST_HEAD(&dev->namespaces);
1591 dev->pci_dev = pdev;
1592 pci_set_drvdata(pdev, dev);
1593 dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
1594 dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
1595 nvme_set_instance(dev);
1596 dev->entry[0].vector = pdev->irq;
1598 result = nvme_setup_prp_pools(dev);
1602 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
1608 result = nvme_configure_admin_queue(dev);
1613 spin_lock(&dev_list_lock);
1614 list_add(&dev->node, &dev_list);
1615 spin_unlock(&dev_list_lock);
1617 result = nvme_dev_add(dev);
1624 spin_lock(&dev_list_lock);
1625 list_del(&dev->node);
1626 spin_unlock(&dev_list_lock);
1628 nvme_free_queues(dev);
1632 pci_disable_msix(pdev);
1633 nvme_release_instance(dev);
1634 nvme_release_prp_pools(dev);
1636 pci_disable_device(pdev);
1637 pci_release_regions(pdev);
1645 static void __devexit nvme_remove(struct pci_dev *pdev)
1647 struct nvme_dev *dev = pci_get_drvdata(pdev);
1648 nvme_dev_remove(dev);
1649 pci_disable_msix(pdev);
1651 nvme_release_instance(dev);
1652 nvme_release_prp_pools(dev);
1653 pci_disable_device(pdev);
1654 pci_release_regions(pdev);
1660 /* These functions are yet to be implemented */
1661 #define nvme_error_detected NULL
1662 #define nvme_dump_registers NULL
1663 #define nvme_link_reset NULL
1664 #define nvme_slot_reset NULL
1665 #define nvme_error_resume NULL
1666 #define nvme_suspend NULL
1667 #define nvme_resume NULL
1669 static struct pci_error_handlers nvme_err_handler = {
1670 .error_detected = nvme_error_detected,
1671 .mmio_enabled = nvme_dump_registers,
1672 .link_reset = nvme_link_reset,
1673 .slot_reset = nvme_slot_reset,
1674 .resume = nvme_error_resume,
1677 /* Move to pci_ids.h later */
1678 #define PCI_CLASS_STORAGE_EXPRESS 0x010802
1680 static DEFINE_PCI_DEVICE_TABLE(nvme_id_table) = {
1681 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
1684 MODULE_DEVICE_TABLE(pci, nvme_id_table);
1686 static struct pci_driver nvme_driver = {
1688 .id_table = nvme_id_table,
1689 .probe = nvme_probe,
1690 .remove = __devexit_p(nvme_remove),
1691 .suspend = nvme_suspend,
1692 .resume = nvme_resume,
1693 .err_handler = &nvme_err_handler,
1696 static int __init nvme_init(void)
1698 int result = -EBUSY;
1700 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
1701 if (IS_ERR(nvme_thread))
1702 return PTR_ERR(nvme_thread);
1704 nvme_major = register_blkdev(nvme_major, "nvme");
1705 if (nvme_major <= 0)
1708 result = pci_register_driver(&nvme_driver);
1710 goto unregister_blkdev;
1714 unregister_blkdev(nvme_major, "nvme");
1716 kthread_stop(nvme_thread);
1720 static void __exit nvme_exit(void)
1722 pci_unregister_driver(&nvme_driver);
1723 unregister_blkdev(nvme_major, "nvme");
1724 kthread_stop(nvme_thread);
1727 MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
1728 MODULE_LICENSE("GPL");
1729 MODULE_VERSION("0.7");
1730 module_init(nvme_init);
1731 module_exit(nvme_exit);