2 * (C) 2001-2004 Dave Jones. <davej@redhat.com>
3 * (C) 2002 Padraig Brady. <padraig@antefacto.com>
5 * Licensed under the terms of the GNU GPL License version 2.
6 * Based upon datasheets & sample CPUs kindly provided by VIA.
8 * VIA have currently 3 different versions of Longhaul.
9 * Version 1 (Longhaul) uses the BCR2 MSR at 0x1147.
10 * It is present only in Samuel 1 (C5A), Samuel 2 (C5B) stepping 0.
11 * Version 2 of longhaul is backward compatible with v1, but adds
12 * LONGHAUL MSR for purpose of both frequency and voltage scaling.
13 * Present in Samuel 2 (steppings 1-7 only) (C5B), and Ezra (C5C).
14 * Version 3 of longhaul got renamed to Powersaver and redesigned
15 * to use only the POWERSAVER MSR at 0x110a.
16 * It is present in Ezra-T (C5M), Nehemiah (C5X) and above.
17 * It's pretty much the same feature wise to longhaul v2, though
18 * there is provision for scaling FSB too, but this doesn't work
19 * too well in practice so we don't even try to use this.
21 * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
24 #include <linux/kernel.h>
25 #include <linux/module.h>
26 #include <linux/moduleparam.h>
27 #include <linux/init.h>
28 #include <linux/cpufreq.h>
29 #include <linux/pci.h>
30 #include <linux/slab.h>
31 #include <linux/string.h>
32 #include <linux/delay.h>
33 #include <linux/timex.h>
35 #include <linux/acpi.h>
38 #include <asm/cpu_device_id.h>
39 #include <acpi/processor.h>
43 #define PFX "longhaul: "
45 #define TYPE_LONGHAUL_V1 1
46 #define TYPE_LONGHAUL_V2 2
47 #define TYPE_POWERSAVER 3
53 #define CPU_NEHEMIAH 5
54 #define CPU_NEHEMIAH_C 6
57 #define USE_ACPI_C3 (1 << 1)
58 #define USE_NORTHBRIDGE (1 << 2)
61 static unsigned int numscales = 16;
62 static unsigned int fsb;
64 static const struct mV_pos *vrm_mV_table;
65 static const unsigned char *mV_vrm_table;
67 static unsigned int highest_speed, lowest_speed; /* kHz */
68 static unsigned int minmult, maxmult;
69 static int can_scale_voltage;
70 static struct acpi_processor *pr;
71 static struct acpi_processor_cx *cx;
72 static u32 acpi_regs_addr;
73 static u8 longhaul_flags;
74 static unsigned int longhaul_index;
76 /* Module parameters */
77 static int scale_voltage;
78 static int disable_acpi_c3;
79 static int revid_errata;
82 /* Clock ratios multiplied by 10 */
85 static int longhaul_version;
86 static struct cpufreq_frequency_table *longhaul_table;
88 static char speedbuffer[8];
90 static char *print_speed(int speed)
93 snprintf(speedbuffer, sizeof(speedbuffer), "%dMHz", speed);
98 snprintf(speedbuffer, sizeof(speedbuffer),
101 snprintf(speedbuffer, sizeof(speedbuffer),
102 "%d.%dGHz", speed/1000, (speed%1000)/100);
108 static unsigned int calc_speed(int mult)
119 static int longhaul_get_cpu_mult(void)
121 unsigned long invalue = 0, lo, hi;
123 rdmsr(MSR_IA32_EBL_CR_POWERON, lo, hi);
124 invalue = (lo & (1<<22|1<<23|1<<24|1<<25))>>22;
125 if (longhaul_version == TYPE_LONGHAUL_V2 ||
126 longhaul_version == TYPE_POWERSAVER) {
130 return eblcr[invalue];
133 /* For processor with BCR2 MSR */
135 static void do_longhaul1(unsigned int mults_index)
139 rdmsrl(MSR_VIA_BCR2, bcr2.val);
140 /* Enable software clock multiplier */
141 bcr2.bits.ESOFTBF = 1;
142 bcr2.bits.CLOCKMUL = mults_index & 0xff;
144 /* Sync to timer tick */
146 /* Change frequency on next halt or sleep */
147 wrmsrl(MSR_VIA_BCR2, bcr2.val);
148 /* Invoke transition */
149 ACPI_FLUSH_CPU_CACHE();
152 /* Disable software clock multiplier */
154 rdmsrl(MSR_VIA_BCR2, bcr2.val);
155 bcr2.bits.ESOFTBF = 0;
156 wrmsrl(MSR_VIA_BCR2, bcr2.val);
159 /* For processor with Longhaul MSR */
161 static void do_powersaver(int cx_address, unsigned int mults_index,
164 union msr_longhaul longhaul;
167 rdmsrl(MSR_VIA_LONGHAUL, longhaul.val);
168 /* Setup new frequency */
170 longhaul.bits.RevisionKey = longhaul.bits.RevisionID;
172 longhaul.bits.RevisionKey = 0;
173 longhaul.bits.SoftBusRatio = mults_index & 0xf;
174 longhaul.bits.SoftBusRatio4 = (mults_index & 0x10) >> 4;
175 /* Setup new voltage */
176 if (can_scale_voltage)
177 longhaul.bits.SoftVID = (mults_index >> 8) & 0x1f;
178 /* Sync to timer tick */
180 /* Raise voltage if necessary */
181 if (can_scale_voltage && dir) {
182 longhaul.bits.EnableSoftVID = 1;
183 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
186 ACPI_FLUSH_CPU_CACHE();
189 ACPI_FLUSH_CPU_CACHE();
192 /* Dummy op - must do something useless after P_LVL3
194 t = inl(acpi_gbl_FADT.xpm_timer_block.address);
196 longhaul.bits.EnableSoftVID = 0;
197 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
200 /* Change frequency on next halt or sleep */
201 longhaul.bits.EnableSoftBusRatio = 1;
202 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
204 ACPI_FLUSH_CPU_CACHE();
207 ACPI_FLUSH_CPU_CACHE();
210 /* Dummy op - must do something useless after P_LVL3 read */
211 t = inl(acpi_gbl_FADT.xpm_timer_block.address);
213 /* Disable bus ratio bit */
214 longhaul.bits.EnableSoftBusRatio = 0;
215 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
217 /* Reduce voltage if necessary */
218 if (can_scale_voltage && !dir) {
219 longhaul.bits.EnableSoftVID = 1;
220 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
223 ACPI_FLUSH_CPU_CACHE();
226 ACPI_FLUSH_CPU_CACHE();
229 /* Dummy op - must do something useless after P_LVL3
231 t = inl(acpi_gbl_FADT.xpm_timer_block.address);
233 longhaul.bits.EnableSoftVID = 0;
234 wrmsrl(MSR_VIA_LONGHAUL, longhaul.val);
239 * longhaul_set_cpu_frequency()
240 * @mults_index : bitpattern of the new multiplier.
242 * Sets a new clock ratio.
245 static int longhaul_setstate(struct cpufreq_policy *policy,
246 unsigned int table_index)
248 unsigned int mults_index;
250 struct cpufreq_freqs freqs;
252 unsigned int pic1_mask, pic2_mask;
254 u32 bm_timeout = 1000;
255 unsigned int dir = 0;
257 mults_index = longhaul_table[table_index].driver_data;
258 /* Safety precautions */
259 mult = mults[mults_index & 0x1f];
263 speed = calc_speed(mult);
264 if ((speed > highest_speed) || (speed < lowest_speed))
267 /* Voltage transition before frequency transition? */
268 if (can_scale_voltage && longhaul_index < table_index)
271 freqs.old = calc_speed(longhaul_get_cpu_mult());
274 pr_debug("Setting to FSB:%dMHz Mult:%d.%dx (%s)\n",
275 fsb, mult/10, mult%10, print_speed(speed/1000));
278 local_irq_save(flags);
280 pic2_mask = inb(0xA1);
281 pic1_mask = inb(0x21); /* works on C3. save mask. */
282 outb(0xFF, 0xA1); /* Overkill */
283 outb(0xFE, 0x21); /* TMR0 only */
285 /* Wait while PCI bus is busy. */
286 if (acpi_regs_addr && (longhaul_flags & USE_NORTHBRIDGE
287 || ((pr != NULL) && pr->flags.bm_control))) {
288 bm_status = inw(acpi_regs_addr);
290 while (bm_status && bm_timeout) {
291 outw(1 << 4, acpi_regs_addr);
293 bm_status = inw(acpi_regs_addr);
298 if (longhaul_flags & USE_NORTHBRIDGE) {
299 /* Disable AGP and PCI arbiters */
301 } else if ((pr != NULL) && pr->flags.bm_control) {
302 /* Disable bus master arbitration */
303 acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 1);
305 switch (longhaul_version) {
308 * Longhaul v1. (Samuel[C5A] and Samuel2 stepping 0[C5B])
309 * Software controlled multipliers only.
311 case TYPE_LONGHAUL_V1:
312 do_longhaul1(mults_index);
316 * Longhaul v2 appears in Samuel2 Steppings 1->7 [C5B] and Ezra [C5C]
318 * Longhaul v3 (aka Powersaver). (Ezra-T [C5M] & Nehemiah [C5N])
319 * Nehemiah can do FSB scaling too, but this has never been proven
320 * to work in practice.
322 case TYPE_LONGHAUL_V2:
323 case TYPE_POWERSAVER:
324 if (longhaul_flags & USE_ACPI_C3) {
325 /* Don't allow wakeup */
326 acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, 0);
327 do_powersaver(cx->address, mults_index, dir);
329 do_powersaver(0, mults_index, dir);
334 if (longhaul_flags & USE_NORTHBRIDGE) {
335 /* Enable arbiters */
337 } else if ((pr != NULL) && pr->flags.bm_control) {
338 /* Enable bus master arbitration */
339 acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 0);
341 outb(pic2_mask, 0xA1); /* restore mask */
342 outb(pic1_mask, 0x21);
344 local_irq_restore(flags);
347 freqs.new = calc_speed(longhaul_get_cpu_mult());
348 /* Check if requested frequency is set. */
349 if (unlikely(freqs.new != speed)) {
350 printk(KERN_INFO PFX "Failed to set requested frequency!\n");
351 /* Revision ID = 1 but processor is expecting revision key
352 * equal to 0. Jumpers at the bottom of processor will change
353 * multiplier and FSB, but will not change bits in Longhaul
354 * MSR nor enable voltage scaling. */
356 printk(KERN_INFO PFX "Enabling \"Ignore Revision ID\" "
362 /* Why ACPI C3 sometimes doesn't work is a mystery for me.
363 * But it does happen. Processor is entering ACPI C3 state,
364 * but it doesn't change frequency. I tried poking various
365 * bits in northbridge registers, but without success. */
366 if (longhaul_flags & USE_ACPI_C3) {
367 printk(KERN_INFO PFX "Disabling ACPI C3 support.\n");
368 longhaul_flags &= ~USE_ACPI_C3;
370 printk(KERN_INFO PFX "Disabling \"Ignore "
371 "Revision ID\" option.\n");
377 /* This shouldn't happen. Longhaul ver. 2 was reported not
378 * working on processors without voltage scaling, but with
379 * RevID = 1. RevID errata will make things right. Just
380 * to be 100% sure. */
381 if (longhaul_version == TYPE_LONGHAUL_V2) {
382 printk(KERN_INFO PFX "Switching to Longhaul ver. 1\n");
383 longhaul_version = TYPE_LONGHAUL_V1;
390 printk(KERN_INFO PFX "Warning: Timeout while waiting for "
399 * Centaur decided to make life a little more tricky.
400 * Only longhaul v1 is allowed to read EBLCR BSEL[0:1].
401 * Samuel2 and above have to try and guess what the FSB is.
402 * We do this by assuming we booted at maximum multiplier, and interpolate
403 * between that value multiplied by possible FSBs and cpu_mhz which
404 * was calculated at boot time. Really ugly, but no other way to do this.
409 static int guess_fsb(int mult)
411 int speed = cpu_khz / 1000;
413 int speeds[] = { 666, 1000, 1333, 2000 };
416 for (i = 0; i < 4; i++) {
417 f_max = ((speeds[i] * mult) + 50) / 100;
418 f_max += (ROUNDING / 2);
419 f_min = f_max - ROUNDING;
420 if ((speed <= f_max) && (speed >= f_min))
421 return speeds[i] / 10;
427 static int longhaul_get_ranges(void)
429 unsigned int i, j, k = 0;
433 /* Get current frequency */
434 mult = longhaul_get_cpu_mult();
436 printk(KERN_INFO PFX "Invalid (reserved) multiplier!\n");
439 fsb = guess_fsb(mult);
441 printk(KERN_INFO PFX "Invalid (reserved) FSB!\n");
444 /* Get max multiplier - as we always did.
445 * Longhaul MSR is useful only when voltage scaling is enabled.
446 * C3 is booting at max anyway. */
448 /* Get min multiplier */
461 pr_debug("MinMult:%d.%dx MaxMult:%d.%dx\n",
462 minmult/10, minmult%10, maxmult/10, maxmult%10);
464 highest_speed = calc_speed(maxmult);
465 lowest_speed = calc_speed(minmult);
466 pr_debug("FSB:%dMHz Lowest speed: %s Highest speed:%s\n", fsb,
467 print_speed(lowest_speed/1000),
468 print_speed(highest_speed/1000));
470 if (lowest_speed == highest_speed) {
471 printk(KERN_INFO PFX "highestspeed == lowest, aborting.\n");
474 if (lowest_speed > highest_speed) {
475 printk(KERN_INFO PFX "nonsense! lowest (%d > %d) !\n",
476 lowest_speed, highest_speed);
480 longhaul_table = kzalloc((numscales + 1) * sizeof(*longhaul_table),
485 for (j = 0; j < numscales; j++) {
489 if (ratio > maxmult || ratio < minmult)
491 longhaul_table[k].frequency = calc_speed(ratio);
492 longhaul_table[k].driver_data = j;
496 kfree(longhaul_table);
500 for (j = 0; j < k - 1; j++) {
501 unsigned int min_f, min_i;
502 min_f = longhaul_table[j].frequency;
504 for (i = j + 1; i < k; i++) {
505 if (longhaul_table[i].frequency < min_f) {
506 min_f = longhaul_table[i].frequency;
511 swap(longhaul_table[j].frequency,
512 longhaul_table[min_i].frequency);
513 swap(longhaul_table[j].driver_data,
514 longhaul_table[min_i].driver_data);
518 longhaul_table[k].frequency = CPUFREQ_TABLE_END;
520 /* Find index we are running on */
521 for (j = 0; j < k; j++) {
522 if (mults[longhaul_table[j].driver_data & 0x1f] == mult) {
531 static void longhaul_setup_voltagescaling(void)
533 union msr_longhaul longhaul;
534 struct mV_pos minvid, maxvid, vid;
535 unsigned int j, speed, pos, kHz_step, numvscales;
538 rdmsrl(MSR_VIA_LONGHAUL, longhaul.val);
539 if (!(longhaul.bits.RevisionID & 1)) {
540 printk(KERN_INFO PFX "Voltage scaling not supported by CPU.\n");
544 if (!longhaul.bits.VRMRev) {
545 printk(KERN_INFO PFX "VRM 8.5\n");
546 vrm_mV_table = &vrm85_mV[0];
547 mV_vrm_table = &mV_vrm85[0];
549 printk(KERN_INFO PFX "Mobile VRM\n");
550 if (cpu_model < CPU_NEHEMIAH)
552 vrm_mV_table = &mobilevrm_mV[0];
553 mV_vrm_table = &mV_mobilevrm[0];
556 minvid = vrm_mV_table[longhaul.bits.MinimumVID];
557 maxvid = vrm_mV_table[longhaul.bits.MaximumVID];
559 if (minvid.mV == 0 || maxvid.mV == 0 || minvid.mV > maxvid.mV) {
560 printk(KERN_INFO PFX "Bogus values Min:%d.%03d Max:%d.%03d. "
561 "Voltage scaling disabled.\n",
562 minvid.mV/1000, minvid.mV%1000,
563 maxvid.mV/1000, maxvid.mV%1000);
567 if (minvid.mV == maxvid.mV) {
568 printk(KERN_INFO PFX "Claims to support voltage scaling but "
569 "min & max are both %d.%03d. "
570 "Voltage scaling disabled\n",
571 maxvid.mV/1000, maxvid.mV%1000);
575 /* How many voltage steps*/
576 numvscales = maxvid.pos - minvid.pos + 1;
580 "%d possible voltage scales\n",
581 maxvid.mV/1000, maxvid.mV%1000,
582 minvid.mV/1000, minvid.mV%1000,
585 /* Calculate max frequency at min voltage */
586 j = longhaul.bits.MinMHzBR;
587 if (longhaul.bits.MinMHzBR4)
589 min_vid_speed = eblcr[j];
590 if (min_vid_speed == -1)
592 switch (longhaul.bits.MinMHzFSB) {
594 min_vid_speed *= 13333;
597 min_vid_speed *= 10000;
600 min_vid_speed *= 6666;
606 if (min_vid_speed >= highest_speed)
608 /* Calculate kHz for one voltage step */
609 kHz_step = (highest_speed - min_vid_speed) / numvscales;
612 while (longhaul_table[j].frequency != CPUFREQ_TABLE_END) {
613 speed = longhaul_table[j].frequency;
614 if (speed > min_vid_speed)
615 pos = (speed - min_vid_speed) / kHz_step + minvid.pos;
618 longhaul_table[j].driver_data |= mV_vrm_table[pos] << 8;
619 vid = vrm_mV_table[mV_vrm_table[pos]];
620 printk(KERN_INFO PFX "f: %d kHz, index: %d, vid: %d mV\n",
625 can_scale_voltage = 1;
626 printk(KERN_INFO PFX "Voltage scaling enabled.\n");
630 static int longhaul_target(struct cpufreq_policy *policy,
631 unsigned int table_index)
634 unsigned int dir = 0;
638 if (!can_scale_voltage)
639 retval = longhaul_setstate(policy, table_index);
641 /* On test system voltage transitions exceeding single
642 * step up or down were turning motherboard off. Both
643 * "ondemand" and "userspace" are unsafe. C7 is doing
644 * this in hardware, C3 is old and we need to do this
647 current_vid = (longhaul_table[longhaul_index].driver_data >> 8);
649 if (table_index > longhaul_index)
651 while (i != table_index) {
652 vid = (longhaul_table[i].driver_data >> 8) & 0x1f;
653 if (vid != current_vid) {
654 retval = longhaul_setstate(policy, i);
663 retval = longhaul_setstate(policy, table_index);
666 longhaul_index = table_index;
671 static unsigned int longhaul_get(unsigned int cpu)
675 return calc_speed(longhaul_get_cpu_mult());
678 static acpi_status longhaul_walk_callback(acpi_handle obj_handle,
680 void *context, void **return_value)
682 struct acpi_device *d;
684 if (acpi_bus_get_device(obj_handle, &d))
687 *return_value = acpi_driver_data(d);
691 /* VIA don't support PM2 reg, but have something similar */
692 static int enable_arbiter_disable(void)
699 /* Find PLE133 host bridge */
701 dev = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8601_0,
703 /* Find PM133/VT8605 host bridge */
705 dev = pci_get_device(PCI_VENDOR_ID_VIA,
706 PCI_DEVICE_ID_VIA_8605_0, NULL);
707 /* Find CLE266 host bridge */
710 dev = pci_get_device(PCI_VENDOR_ID_VIA,
711 PCI_DEVICE_ID_VIA_862X_0, NULL);
712 /* Find CN400 V-Link host bridge */
714 dev = pci_get_device(PCI_VENDOR_ID_VIA, 0x7259, NULL);
717 /* Enable access to port 0x22 */
718 pci_read_config_byte(dev, reg, &pci_cmd);
719 if (!(pci_cmd & 1<<7)) {
721 pci_write_config_byte(dev, reg, pci_cmd);
722 pci_read_config_byte(dev, reg, &pci_cmd);
723 if (!(pci_cmd & 1<<7)) {
725 "Can't enable access to port 0x22.\n");
735 static int longhaul_setup_southbridge(void)
740 /* Find VT8235 southbridge */
741 dev = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, NULL);
743 /* Find VT8237 southbridge */
744 dev = pci_get_device(PCI_VENDOR_ID_VIA,
745 PCI_DEVICE_ID_VIA_8237, NULL);
747 /* Set transition time to max */
748 pci_read_config_byte(dev, 0xec, &pci_cmd);
749 pci_cmd &= ~(1 << 2);
750 pci_write_config_byte(dev, 0xec, pci_cmd);
751 pci_read_config_byte(dev, 0xe4, &pci_cmd);
752 pci_cmd &= ~(1 << 7);
753 pci_write_config_byte(dev, 0xe4, pci_cmd);
754 pci_read_config_byte(dev, 0xe5, &pci_cmd);
756 pci_write_config_byte(dev, 0xe5, pci_cmd);
757 /* Get address of ACPI registers block*/
758 pci_read_config_byte(dev, 0x81, &pci_cmd);
759 if (pci_cmd & 1 << 7) {
760 pci_read_config_dword(dev, 0x88, &acpi_regs_addr);
761 acpi_regs_addr &= 0xff00;
762 printk(KERN_INFO PFX "ACPI I/O at 0x%x\n",
772 static int longhaul_cpu_init(struct cpufreq_policy *policy)
774 struct cpuinfo_x86 *c = &cpu_data(0);
775 char *cpuname = NULL;
779 /* Check what we have on this motherboard */
780 switch (c->x86_model) {
782 cpu_model = CPU_SAMUEL;
783 cpuname = "C3 'Samuel' [C5A]";
784 longhaul_version = TYPE_LONGHAUL_V1;
785 memcpy(mults, samuel1_mults, sizeof(samuel1_mults));
786 memcpy(eblcr, samuel1_eblcr, sizeof(samuel1_eblcr));
790 switch (c->x86_mask) {
792 longhaul_version = TYPE_LONGHAUL_V1;
793 cpu_model = CPU_SAMUEL2;
794 cpuname = "C3 'Samuel 2' [C5B]";
795 /* Note, this is not a typo, early Samuel2's had
797 memcpy(mults, samuel1_mults, sizeof(samuel1_mults));
798 memcpy(eblcr, samuel2_eblcr, sizeof(samuel2_eblcr));
801 longhaul_version = TYPE_LONGHAUL_V2;
802 if (c->x86_mask < 8) {
803 cpu_model = CPU_SAMUEL2;
804 cpuname = "C3 'Samuel 2' [C5B]";
806 cpu_model = CPU_EZRA;
807 cpuname = "C3 'Ezra' [C5C]";
809 memcpy(mults, ezra_mults, sizeof(ezra_mults));
810 memcpy(eblcr, ezra_eblcr, sizeof(ezra_eblcr));
816 cpu_model = CPU_EZRA_T;
817 cpuname = "C3 'Ezra-T' [C5M]";
818 longhaul_version = TYPE_POWERSAVER;
820 memcpy(mults, ezrat_mults, sizeof(ezrat_mults));
821 memcpy(eblcr, ezrat_eblcr, sizeof(ezrat_eblcr));
825 longhaul_version = TYPE_POWERSAVER;
827 memcpy(mults, nehemiah_mults, sizeof(nehemiah_mults));
828 memcpy(eblcr, nehemiah_eblcr, sizeof(nehemiah_eblcr));
829 switch (c->x86_mask) {
831 cpu_model = CPU_NEHEMIAH;
832 cpuname = "C3 'Nehemiah A' [C5XLOE]";
835 cpu_model = CPU_NEHEMIAH;
836 cpuname = "C3 'Nehemiah B' [C5XLOH]";
839 cpu_model = CPU_NEHEMIAH_C;
840 cpuname = "C3 'Nehemiah C' [C5P]";
849 /* Check Longhaul ver. 2 */
850 if (longhaul_version == TYPE_LONGHAUL_V2) {
851 rdmsr(MSR_VIA_LONGHAUL, lo, hi);
852 if (lo == 0 && hi == 0)
853 /* Looks like MSR isn't present */
854 longhaul_version = TYPE_LONGHAUL_V1;
857 printk(KERN_INFO PFX "VIA %s CPU detected. ", cpuname);
858 switch (longhaul_version) {
859 case TYPE_LONGHAUL_V1:
860 case TYPE_LONGHAUL_V2:
861 printk(KERN_CONT "Longhaul v%d supported.\n", longhaul_version);
863 case TYPE_POWERSAVER:
864 printk(KERN_CONT "Powersaver supported.\n");
869 longhaul_setup_southbridge();
871 /* Find ACPI data for processor */
872 acpi_walk_namespace(ACPI_TYPE_PROCESSOR, ACPI_ROOT_OBJECT,
873 ACPI_UINT32_MAX, &longhaul_walk_callback, NULL,
876 /* Check ACPI support for C3 state */
877 if (pr != NULL && longhaul_version == TYPE_POWERSAVER) {
878 cx = &pr->power.states[ACPI_STATE_C3];
879 if (cx->address > 0 && cx->latency <= 1000)
880 longhaul_flags |= USE_ACPI_C3;
882 /* Disable if it isn't working */
884 longhaul_flags &= ~USE_ACPI_C3;
885 /* Check if northbridge is friendly */
886 if (enable_arbiter_disable())
887 longhaul_flags |= USE_NORTHBRIDGE;
889 /* Check ACPI support for bus master arbiter disable */
890 if (!(longhaul_flags & USE_ACPI_C3
891 || longhaul_flags & USE_NORTHBRIDGE)
892 && ((pr == NULL) || !(pr->flags.bm_control))) {
894 "No ACPI support. Unsupported northbridge.\n");
898 if (longhaul_flags & USE_NORTHBRIDGE)
899 printk(KERN_INFO PFX "Using northbridge support.\n");
900 if (longhaul_flags & USE_ACPI_C3)
901 printk(KERN_INFO PFX "Using ACPI support.\n");
903 ret = longhaul_get_ranges();
907 if ((longhaul_version != TYPE_LONGHAUL_V1) && (scale_voltage != 0))
908 longhaul_setup_voltagescaling();
910 policy->cpuinfo.transition_latency = 200000; /* nsec */
912 return cpufreq_table_validate_and_show(policy, longhaul_table);
915 static struct cpufreq_driver longhaul_driver = {
916 .verify = cpufreq_generic_frequency_table_verify,
917 .target_index = longhaul_target,
919 .init = longhaul_cpu_init,
921 .attr = cpufreq_generic_attr,
924 static const struct x86_cpu_id longhaul_id[] = {
925 { X86_VENDOR_CENTAUR, 6 },
928 MODULE_DEVICE_TABLE(x86cpu, longhaul_id);
930 static int __init longhaul_init(void)
932 struct cpuinfo_x86 *c = &cpu_data(0);
934 if (!x86_match_cpu(longhaul_id))
938 printk(KERN_ERR PFX "Option \"enable\" not set. Aborting.\n");
942 if (num_online_cpus() > 1) {
943 printk(KERN_ERR PFX "More than 1 CPU detected, "
944 "longhaul disabled.\n");
948 #ifdef CONFIG_X86_IO_APIC
950 printk(KERN_ERR PFX "APIC detected. Longhaul is currently "
951 "broken in this configuration.\n");
955 switch (c->x86_model) {
957 return cpufreq_register_driver(&longhaul_driver);
959 printk(KERN_ERR PFX "Use acpi-cpufreq driver for VIA C7\n");
968 static void __exit longhaul_exit(void)
970 struct cpufreq_policy *policy = cpufreq_cpu_get(0);
973 for (i = 0; i < numscales; i++) {
974 if (mults[i] == maxmult) {
975 struct cpufreq_freqs freqs;
977 freqs.old = policy->cur;
978 freqs.new = longhaul_table[i].frequency;
981 cpufreq_freq_transition_begin(policy, &freqs);
982 longhaul_setstate(policy, i);
983 cpufreq_freq_transition_end(policy, &freqs, 0);
988 cpufreq_cpu_put(policy);
989 cpufreq_unregister_driver(&longhaul_driver);
990 kfree(longhaul_table);
993 /* Even if BIOS is exporting ACPI C3 state, and it is used
994 * with success when CPU is idle, this state doesn't
995 * trigger frequency transition in some cases. */
996 module_param(disable_acpi_c3, int, 0644);
997 MODULE_PARM_DESC(disable_acpi_c3, "Don't use ACPI C3 support");
998 /* Change CPU voltage with frequency. Very useful to save
999 * power, but most VIA C3 processors aren't supporting it. */
1000 module_param(scale_voltage, int, 0644);
1001 MODULE_PARM_DESC(scale_voltage, "Scale voltage of processor");
1002 /* Force revision key to 0 for processors which doesn't
1003 * support voltage scaling, but are introducing itself as
1005 module_param(revid_errata, int, 0644);
1006 MODULE_PARM_DESC(revid_errata, "Ignore CPU Revision ID");
1007 /* By default driver is disabled to prevent incompatible
1009 module_param(enable, int, 0644);
1010 MODULE_PARM_DESC(enable, "Enable driver");
1012 MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1013 MODULE_DESCRIPTION("Longhaul driver for VIA Cyrix processors.");
1014 MODULE_LICENSE("GPL");
1016 late_initcall(longhaul_init);
1017 module_exit(longhaul_exit);