drm/i915: Pin tiled objects for L-shaped configs
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / i915_debugfs.c
1 /*
2  * Copyright © 2008 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Eric Anholt <eric@anholt.net>
25  *    Keith Packard <keithp@keithp.com>
26  *
27  */
28
29 #include <linux/seq_file.h>
30 #include <linux/circ_buf.h>
31 #include <linux/ctype.h>
32 #include <linux/debugfs.h>
33 #include <linux/slab.h>
34 #include <linux/export.h>
35 #include <linux/list_sort.h>
36 #include <asm/msr-index.h>
37 #include <drm/drmP.h>
38 #include "intel_drv.h"
39 #include "intel_ringbuffer.h"
40 #include <drm/i915_drm.h>
41 #include "i915_drv.h"
42
43 enum {
44         ACTIVE_LIST,
45         INACTIVE_LIST,
46         PINNED_LIST,
47 };
48
49 static const char *yesno(int v)
50 {
51         return v ? "yes" : "no";
52 }
53
54 /* As the drm_debugfs_init() routines are called before dev->dev_private is
55  * allocated we need to hook into the minor for release. */
56 static int
57 drm_add_fake_info_node(struct drm_minor *minor,
58                        struct dentry *ent,
59                        const void *key)
60 {
61         struct drm_info_node *node;
62
63         node = kmalloc(sizeof(*node), GFP_KERNEL);
64         if (node == NULL) {
65                 debugfs_remove(ent);
66                 return -ENOMEM;
67         }
68
69         node->minor = minor;
70         node->dent = ent;
71         node->info_ent = (void *) key;
72
73         mutex_lock(&minor->debugfs_lock);
74         list_add(&node->list, &minor->debugfs_list);
75         mutex_unlock(&minor->debugfs_lock);
76
77         return 0;
78 }
79
80 static int i915_capabilities(struct seq_file *m, void *data)
81 {
82         struct drm_info_node *node = m->private;
83         struct drm_device *dev = node->minor->dev;
84         const struct intel_device_info *info = INTEL_INFO(dev);
85
86         seq_printf(m, "gen: %d\n", info->gen);
87         seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 #define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
89 #define SEP_SEMICOLON ;
90         DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91 #undef PRINT_FLAG
92 #undef SEP_SEMICOLON
93
94         return 0;
95 }
96
97 static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98 {
99         if (obj->user_pin_count > 0)
100                 return "P";
101         else if (i915_gem_obj_is_pinned(obj))
102                 return "p";
103         else
104                 return " ";
105 }
106
107 static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108 {
109         switch (obj->tiling_mode) {
110         default:
111         case I915_TILING_NONE: return " ";
112         case I915_TILING_X: return "X";
113         case I915_TILING_Y: return "Y";
114         }
115 }
116
117 static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118 {
119         return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
120 }
121
122 static void
123 describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124 {
125         struct i915_vma *vma;
126         int pin_count = 0;
127
128         seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129                    &obj->base,
130                    get_pin_flag(obj),
131                    get_tiling_flag(obj),
132                    get_global_flag(obj),
133                    obj->base.size / 1024,
134                    obj->base.read_domains,
135                    obj->base.write_domain,
136                    obj->last_read_seqno,
137                    obj->last_write_seqno,
138                    obj->last_fenced_seqno,
139                    i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
140                    obj->dirty ? " dirty" : "",
141                    obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142         if (obj->base.name)
143                 seq_printf(m, " (name: %d)", obj->base.name);
144         list_for_each_entry(vma, &obj->vma_list, vma_link)
145                 if (vma->pin_count > 0)
146                         pin_count++;
147                 seq_printf(m, " (pinned x %d)", pin_count);
148         if (obj->pin_display)
149                 seq_printf(m, " (display)");
150         if (obj->fence_reg != I915_FENCE_REG_NONE)
151                 seq_printf(m, " (fence: %d)", obj->fence_reg);
152         list_for_each_entry(vma, &obj->vma_list, vma_link) {
153                 if (!i915_is_ggtt(vma->vm))
154                         seq_puts(m, " (pp");
155                 else
156                         seq_puts(m, " (g");
157                 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158                            vma->node.start, vma->node.size);
159         }
160         if (obj->stolen)
161                 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162         if (obj->pin_mappable || obj->fault_mappable) {
163                 char s[3], *t = s;
164                 if (obj->pin_mappable)
165                         *t++ = 'p';
166                 if (obj->fault_mappable)
167                         *t++ = 'f';
168                 *t = '\0';
169                 seq_printf(m, " (%s mappable)", s);
170         }
171         if (obj->ring != NULL)
172                 seq_printf(m, " (%s)", obj->ring->name);
173         if (obj->frontbuffer_bits)
174                 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
175 }
176
177 static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
178 {
179         seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
180         seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181         seq_putc(m, ' ');
182 }
183
184 static int i915_gem_object_list_info(struct seq_file *m, void *data)
185 {
186         struct drm_info_node *node = m->private;
187         uintptr_t list = (uintptr_t) node->info_ent->data;
188         struct list_head *head;
189         struct drm_device *dev = node->minor->dev;
190         struct drm_i915_private *dev_priv = dev->dev_private;
191         struct i915_address_space *vm = &dev_priv->gtt.base;
192         struct i915_vma *vma;
193         size_t total_obj_size, total_gtt_size;
194         int count, ret;
195
196         ret = mutex_lock_interruptible(&dev->struct_mutex);
197         if (ret)
198                 return ret;
199
200         /* FIXME: the user of this interface might want more than just GGTT */
201         switch (list) {
202         case ACTIVE_LIST:
203                 seq_puts(m, "Active:\n");
204                 head = &vm->active_list;
205                 break;
206         case INACTIVE_LIST:
207                 seq_puts(m, "Inactive:\n");
208                 head = &vm->inactive_list;
209                 break;
210         default:
211                 mutex_unlock(&dev->struct_mutex);
212                 return -EINVAL;
213         }
214
215         total_obj_size = total_gtt_size = count = 0;
216         list_for_each_entry(vma, head, mm_list) {
217                 seq_printf(m, "   ");
218                 describe_obj(m, vma->obj);
219                 seq_printf(m, "\n");
220                 total_obj_size += vma->obj->base.size;
221                 total_gtt_size += vma->node.size;
222                 count++;
223         }
224         mutex_unlock(&dev->struct_mutex);
225
226         seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227                    count, total_obj_size, total_gtt_size);
228         return 0;
229 }
230
231 static int obj_rank_by_stolen(void *priv,
232                               struct list_head *A, struct list_head *B)
233 {
234         struct drm_i915_gem_object *a =
235                 container_of(A, struct drm_i915_gem_object, obj_exec_link);
236         struct drm_i915_gem_object *b =
237                 container_of(B, struct drm_i915_gem_object, obj_exec_link);
238
239         return a->stolen->start - b->stolen->start;
240 }
241
242 static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243 {
244         struct drm_info_node *node = m->private;
245         struct drm_device *dev = node->minor->dev;
246         struct drm_i915_private *dev_priv = dev->dev_private;
247         struct drm_i915_gem_object *obj;
248         size_t total_obj_size, total_gtt_size;
249         LIST_HEAD(stolen);
250         int count, ret;
251
252         ret = mutex_lock_interruptible(&dev->struct_mutex);
253         if (ret)
254                 return ret;
255
256         total_obj_size = total_gtt_size = count = 0;
257         list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258                 if (obj->stolen == NULL)
259                         continue;
260
261                 list_add(&obj->obj_exec_link, &stolen);
262
263                 total_obj_size += obj->base.size;
264                 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265                 count++;
266         }
267         list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268                 if (obj->stolen == NULL)
269                         continue;
270
271                 list_add(&obj->obj_exec_link, &stolen);
272
273                 total_obj_size += obj->base.size;
274                 count++;
275         }
276         list_sort(NULL, &stolen, obj_rank_by_stolen);
277         seq_puts(m, "Stolen:\n");
278         while (!list_empty(&stolen)) {
279                 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
280                 seq_puts(m, "   ");
281                 describe_obj(m, obj);
282                 seq_putc(m, '\n');
283                 list_del_init(&obj->obj_exec_link);
284         }
285         mutex_unlock(&dev->struct_mutex);
286
287         seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288                    count, total_obj_size, total_gtt_size);
289         return 0;
290 }
291
292 #define count_objects(list, member) do { \
293         list_for_each_entry(obj, list, member) { \
294                 size += i915_gem_obj_ggtt_size(obj); \
295                 ++count; \
296                 if (obj->map_and_fenceable) { \
297                         mappable_size += i915_gem_obj_ggtt_size(obj); \
298                         ++mappable_count; \
299                 } \
300         } \
301 } while (0)
302
303 struct file_stats {
304         struct drm_i915_file_private *file_priv;
305         int count;
306         size_t total, unbound;
307         size_t global, shared;
308         size_t active, inactive;
309 };
310
311 static int per_file_stats(int id, void *ptr, void *data)
312 {
313         struct drm_i915_gem_object *obj = ptr;
314         struct file_stats *stats = data;
315         struct i915_vma *vma;
316
317         stats->count++;
318         stats->total += obj->base.size;
319
320         if (obj->base.name || obj->base.dma_buf)
321                 stats->shared += obj->base.size;
322
323         if (USES_FULL_PPGTT(obj->base.dev)) {
324                 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325                         struct i915_hw_ppgtt *ppgtt;
326
327                         if (!drm_mm_node_allocated(&vma->node))
328                                 continue;
329
330                         if (i915_is_ggtt(vma->vm)) {
331                                 stats->global += obj->base.size;
332                                 continue;
333                         }
334
335                         ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336                         if (ppgtt->file_priv != stats->file_priv)
337                                 continue;
338
339                         if (obj->ring) /* XXX per-vma statistic */
340                                 stats->active += obj->base.size;
341                         else
342                                 stats->inactive += obj->base.size;
343
344                         return 0;
345                 }
346         } else {
347                 if (i915_gem_obj_ggtt_bound(obj)) {
348                         stats->global += obj->base.size;
349                         if (obj->ring)
350                                 stats->active += obj->base.size;
351                         else
352                                 stats->inactive += obj->base.size;
353                         return 0;
354                 }
355         }
356
357         if (!list_empty(&obj->global_list))
358                 stats->unbound += obj->base.size;
359
360         return 0;
361 }
362
363 #define count_vmas(list, member) do { \
364         list_for_each_entry(vma, list, member) { \
365                 size += i915_gem_obj_ggtt_size(vma->obj); \
366                 ++count; \
367                 if (vma->obj->map_and_fenceable) { \
368                         mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369                         ++mappable_count; \
370                 } \
371         } \
372 } while (0)
373
374 static int i915_gem_object_info(struct seq_file *m, void* data)
375 {
376         struct drm_info_node *node = m->private;
377         struct drm_device *dev = node->minor->dev;
378         struct drm_i915_private *dev_priv = dev->dev_private;
379         u32 count, mappable_count, purgeable_count;
380         size_t size, mappable_size, purgeable_size;
381         struct drm_i915_gem_object *obj;
382         struct i915_address_space *vm = &dev_priv->gtt.base;
383         struct drm_file *file;
384         struct i915_vma *vma;
385         int ret;
386
387         ret = mutex_lock_interruptible(&dev->struct_mutex);
388         if (ret)
389                 return ret;
390
391         seq_printf(m, "%u objects, %zu bytes\n",
392                    dev_priv->mm.object_count,
393                    dev_priv->mm.object_memory);
394
395         size = count = mappable_size = mappable_count = 0;
396         count_objects(&dev_priv->mm.bound_list, global_list);
397         seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398                    count, mappable_count, size, mappable_size);
399
400         size = count = mappable_size = mappable_count = 0;
401         count_vmas(&vm->active_list, mm_list);
402         seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
403                    count, mappable_count, size, mappable_size);
404
405         size = count = mappable_size = mappable_count = 0;
406         count_vmas(&vm->inactive_list, mm_list);
407         seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
408                    count, mappable_count, size, mappable_size);
409
410         size = count = purgeable_size = purgeable_count = 0;
411         list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
412                 size += obj->base.size, ++count;
413                 if (obj->madv == I915_MADV_DONTNEED)
414                         purgeable_size += obj->base.size, ++purgeable_count;
415         }
416         seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
418         size = count = mappable_size = mappable_count = 0;
419         list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420                 if (obj->fault_mappable) {
421                         size += i915_gem_obj_ggtt_size(obj);
422                         ++count;
423                 }
424                 if (obj->pin_mappable) {
425                         mappable_size += i915_gem_obj_ggtt_size(obj);
426                         ++mappable_count;
427                 }
428                 if (obj->madv == I915_MADV_DONTNEED) {
429                         purgeable_size += obj->base.size;
430                         ++purgeable_count;
431                 }
432         }
433         seq_printf(m, "%u purgeable objects, %zu bytes\n",
434                    purgeable_count, purgeable_size);
435         seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436                    mappable_count, mappable_size);
437         seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438                    count, size);
439
440         seq_printf(m, "%zu [%lu] gtt total\n",
441                    dev_priv->gtt.base.total,
442                    dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
443
444         seq_putc(m, '\n');
445         list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446                 struct file_stats stats;
447                 struct task_struct *task;
448
449                 memset(&stats, 0, sizeof(stats));
450                 stats.file_priv = file->driver_priv;
451                 spin_lock(&file->table_lock);
452                 idr_for_each(&file->object_idr, per_file_stats, &stats);
453                 spin_unlock(&file->table_lock);
454                 /*
455                  * Although we have a valid reference on file->pid, that does
456                  * not guarantee that the task_struct who called get_pid() is
457                  * still alive (e.g. get_pid(current) => fork() => exit()).
458                  * Therefore, we need to protect this ->comm access using RCU.
459                  */
460                 rcu_read_lock();
461                 task = pid_task(file->pid, PIDTYPE_PID);
462                 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
463                            task ? task->comm : "<unknown>",
464                            stats.count,
465                            stats.total,
466                            stats.active,
467                            stats.inactive,
468                            stats.global,
469                            stats.shared,
470                            stats.unbound);
471                 rcu_read_unlock();
472         }
473
474         mutex_unlock(&dev->struct_mutex);
475
476         return 0;
477 }
478
479 static int i915_gem_gtt_info(struct seq_file *m, void *data)
480 {
481         struct drm_info_node *node = m->private;
482         struct drm_device *dev = node->minor->dev;
483         uintptr_t list = (uintptr_t) node->info_ent->data;
484         struct drm_i915_private *dev_priv = dev->dev_private;
485         struct drm_i915_gem_object *obj;
486         size_t total_obj_size, total_gtt_size;
487         int count, ret;
488
489         ret = mutex_lock_interruptible(&dev->struct_mutex);
490         if (ret)
491                 return ret;
492
493         total_obj_size = total_gtt_size = count = 0;
494         list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
495                 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
496                         continue;
497
498                 seq_puts(m, "   ");
499                 describe_obj(m, obj);
500                 seq_putc(m, '\n');
501                 total_obj_size += obj->base.size;
502                 total_gtt_size += i915_gem_obj_ggtt_size(obj);
503                 count++;
504         }
505
506         mutex_unlock(&dev->struct_mutex);
507
508         seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509                    count, total_obj_size, total_gtt_size);
510
511         return 0;
512 }
513
514 static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515 {
516         struct drm_info_node *node = m->private;
517         struct drm_device *dev = node->minor->dev;
518         struct drm_i915_private *dev_priv = dev->dev_private;
519         struct intel_crtc *crtc;
520         int ret;
521
522         ret = mutex_lock_interruptible(&dev->struct_mutex);
523         if (ret)
524                 return ret;
525
526         for_each_intel_crtc(dev, crtc) {
527                 const char pipe = pipe_name(crtc->pipe);
528                 const char plane = plane_name(crtc->plane);
529                 struct intel_unpin_work *work;
530
531                 spin_lock_irq(&dev->event_lock);
532                 work = crtc->unpin_work;
533                 if (work == NULL) {
534                         seq_printf(m, "No flip due on pipe %c (plane %c)\n",
535                                    pipe, plane);
536                 } else {
537                         u32 addr;
538
539                         if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
540                                 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
541                                            pipe, plane);
542                         } else {
543                                 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
544                                            pipe, plane);
545                         }
546                         if (work->flip_queued_ring) {
547                                 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
548                                            work->flip_queued_ring->name,
549                                            work->flip_queued_seqno,
550                                            dev_priv->next_seqno,
551                                            work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
552                                            i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
553                                                              work->flip_queued_seqno));
554                         } else
555                                 seq_printf(m, "Flip not associated with any ring\n");
556                         seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
557                                    work->flip_queued_vblank,
558                                    work->flip_ready_vblank,
559                                    drm_vblank_count(dev, crtc->pipe));
560                         if (work->enable_stall_check)
561                                 seq_puts(m, "Stall check enabled, ");
562                         else
563                                 seq_puts(m, "Stall check waiting for page flip ioctl, ");
564                         seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
565
566                         if (INTEL_INFO(dev)->gen >= 4)
567                                 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
568                         else
569                                 addr = I915_READ(DSPADDR(crtc->plane));
570                         seq_printf(m, "Current scanout address 0x%08x\n", addr);
571
572                         if (work->pending_flip_obj) {
573                                 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
574                                 seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
575                         }
576                 }
577                 spin_unlock_irq(&dev->event_lock);
578         }
579
580         mutex_unlock(&dev->struct_mutex);
581
582         return 0;
583 }
584
585 static int i915_gem_request_info(struct seq_file *m, void *data)
586 {
587         struct drm_info_node *node = m->private;
588         struct drm_device *dev = node->minor->dev;
589         struct drm_i915_private *dev_priv = dev->dev_private;
590         struct intel_engine_cs *ring;
591         struct drm_i915_gem_request *gem_request;
592         int ret, count, i;
593
594         ret = mutex_lock_interruptible(&dev->struct_mutex);
595         if (ret)
596                 return ret;
597
598         count = 0;
599         for_each_ring(ring, dev_priv, i) {
600                 if (list_empty(&ring->request_list))
601                         continue;
602
603                 seq_printf(m, "%s requests:\n", ring->name);
604                 list_for_each_entry(gem_request,
605                                     &ring->request_list,
606                                     list) {
607                         seq_printf(m, "    %d @ %d\n",
608                                    gem_request->seqno,
609                                    (int) (jiffies - gem_request->emitted_jiffies));
610                 }
611                 count++;
612         }
613         mutex_unlock(&dev->struct_mutex);
614
615         if (count == 0)
616                 seq_puts(m, "No requests\n");
617
618         return 0;
619 }
620
621 static void i915_ring_seqno_info(struct seq_file *m,
622                                  struct intel_engine_cs *ring)
623 {
624         if (ring->get_seqno) {
625                 seq_printf(m, "Current sequence (%s): %u\n",
626                            ring->name, ring->get_seqno(ring, false));
627         }
628 }
629
630 static int i915_gem_seqno_info(struct seq_file *m, void *data)
631 {
632         struct drm_info_node *node = m->private;
633         struct drm_device *dev = node->minor->dev;
634         struct drm_i915_private *dev_priv = dev->dev_private;
635         struct intel_engine_cs *ring;
636         int ret, i;
637
638         ret = mutex_lock_interruptible(&dev->struct_mutex);
639         if (ret)
640                 return ret;
641         intel_runtime_pm_get(dev_priv);
642
643         for_each_ring(ring, dev_priv, i)
644                 i915_ring_seqno_info(m, ring);
645
646         intel_runtime_pm_put(dev_priv);
647         mutex_unlock(&dev->struct_mutex);
648
649         return 0;
650 }
651
652
653 static int i915_interrupt_info(struct seq_file *m, void *data)
654 {
655         struct drm_info_node *node = m->private;
656         struct drm_device *dev = node->minor->dev;
657         struct drm_i915_private *dev_priv = dev->dev_private;
658         struct intel_engine_cs *ring;
659         int ret, i, pipe;
660
661         ret = mutex_lock_interruptible(&dev->struct_mutex);
662         if (ret)
663                 return ret;
664         intel_runtime_pm_get(dev_priv);
665
666         if (IS_CHERRYVIEW(dev)) {
667                 seq_printf(m, "Master Interrupt Control:\t%08x\n",
668                            I915_READ(GEN8_MASTER_IRQ));
669
670                 seq_printf(m, "Display IER:\t%08x\n",
671                            I915_READ(VLV_IER));
672                 seq_printf(m, "Display IIR:\t%08x\n",
673                            I915_READ(VLV_IIR));
674                 seq_printf(m, "Display IIR_RW:\t%08x\n",
675                            I915_READ(VLV_IIR_RW));
676                 seq_printf(m, "Display IMR:\t%08x\n",
677                            I915_READ(VLV_IMR));
678                 for_each_pipe(dev_priv, pipe)
679                         seq_printf(m, "Pipe %c stat:\t%08x\n",
680                                    pipe_name(pipe),
681                                    I915_READ(PIPESTAT(pipe)));
682
683                 seq_printf(m, "Port hotplug:\t%08x\n",
684                            I915_READ(PORT_HOTPLUG_EN));
685                 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
686                            I915_READ(VLV_DPFLIPSTAT));
687                 seq_printf(m, "DPINVGTT:\t%08x\n",
688                            I915_READ(DPINVGTT));
689
690                 for (i = 0; i < 4; i++) {
691                         seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
692                                    i, I915_READ(GEN8_GT_IMR(i)));
693                         seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
694                                    i, I915_READ(GEN8_GT_IIR(i)));
695                         seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
696                                    i, I915_READ(GEN8_GT_IER(i)));
697                 }
698
699                 seq_printf(m, "PCU interrupt mask:\t%08x\n",
700                            I915_READ(GEN8_PCU_IMR));
701                 seq_printf(m, "PCU interrupt identity:\t%08x\n",
702                            I915_READ(GEN8_PCU_IIR));
703                 seq_printf(m, "PCU interrupt enable:\t%08x\n",
704                            I915_READ(GEN8_PCU_IER));
705         } else if (INTEL_INFO(dev)->gen >= 8) {
706                 seq_printf(m, "Master Interrupt Control:\t%08x\n",
707                            I915_READ(GEN8_MASTER_IRQ));
708
709                 for (i = 0; i < 4; i++) {
710                         seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
711                                    i, I915_READ(GEN8_GT_IMR(i)));
712                         seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
713                                    i, I915_READ(GEN8_GT_IIR(i)));
714                         seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
715                                    i, I915_READ(GEN8_GT_IER(i)));
716                 }
717
718                 for_each_pipe(dev_priv, pipe) {
719                         if (!intel_display_power_is_enabled(dev_priv,
720                                                 POWER_DOMAIN_PIPE(pipe))) {
721                                 seq_printf(m, "Pipe %c power disabled\n",
722                                            pipe_name(pipe));
723                                 continue;
724                         }
725                         seq_printf(m, "Pipe %c IMR:\t%08x\n",
726                                    pipe_name(pipe),
727                                    I915_READ(GEN8_DE_PIPE_IMR(pipe)));
728                         seq_printf(m, "Pipe %c IIR:\t%08x\n",
729                                    pipe_name(pipe),
730                                    I915_READ(GEN8_DE_PIPE_IIR(pipe)));
731                         seq_printf(m, "Pipe %c IER:\t%08x\n",
732                                    pipe_name(pipe),
733                                    I915_READ(GEN8_DE_PIPE_IER(pipe)));
734                 }
735
736                 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
737                            I915_READ(GEN8_DE_PORT_IMR));
738                 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
739                            I915_READ(GEN8_DE_PORT_IIR));
740                 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
741                            I915_READ(GEN8_DE_PORT_IER));
742
743                 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
744                            I915_READ(GEN8_DE_MISC_IMR));
745                 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
746                            I915_READ(GEN8_DE_MISC_IIR));
747                 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
748                            I915_READ(GEN8_DE_MISC_IER));
749
750                 seq_printf(m, "PCU interrupt mask:\t%08x\n",
751                            I915_READ(GEN8_PCU_IMR));
752                 seq_printf(m, "PCU interrupt identity:\t%08x\n",
753                            I915_READ(GEN8_PCU_IIR));
754                 seq_printf(m, "PCU interrupt enable:\t%08x\n",
755                            I915_READ(GEN8_PCU_IER));
756         } else if (IS_VALLEYVIEW(dev)) {
757                 seq_printf(m, "Display IER:\t%08x\n",
758                            I915_READ(VLV_IER));
759                 seq_printf(m, "Display IIR:\t%08x\n",
760                            I915_READ(VLV_IIR));
761                 seq_printf(m, "Display IIR_RW:\t%08x\n",
762                            I915_READ(VLV_IIR_RW));
763                 seq_printf(m, "Display IMR:\t%08x\n",
764                            I915_READ(VLV_IMR));
765                 for_each_pipe(dev_priv, pipe)
766                         seq_printf(m, "Pipe %c stat:\t%08x\n",
767                                    pipe_name(pipe),
768                                    I915_READ(PIPESTAT(pipe)));
769
770                 seq_printf(m, "Master IER:\t%08x\n",
771                            I915_READ(VLV_MASTER_IER));
772
773                 seq_printf(m, "Render IER:\t%08x\n",
774                            I915_READ(GTIER));
775                 seq_printf(m, "Render IIR:\t%08x\n",
776                            I915_READ(GTIIR));
777                 seq_printf(m, "Render IMR:\t%08x\n",
778                            I915_READ(GTIMR));
779
780                 seq_printf(m, "PM IER:\t\t%08x\n",
781                            I915_READ(GEN6_PMIER));
782                 seq_printf(m, "PM IIR:\t\t%08x\n",
783                            I915_READ(GEN6_PMIIR));
784                 seq_printf(m, "PM IMR:\t\t%08x\n",
785                            I915_READ(GEN6_PMIMR));
786
787                 seq_printf(m, "Port hotplug:\t%08x\n",
788                            I915_READ(PORT_HOTPLUG_EN));
789                 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
790                            I915_READ(VLV_DPFLIPSTAT));
791                 seq_printf(m, "DPINVGTT:\t%08x\n",
792                            I915_READ(DPINVGTT));
793
794         } else if (!HAS_PCH_SPLIT(dev)) {
795                 seq_printf(m, "Interrupt enable:    %08x\n",
796                            I915_READ(IER));
797                 seq_printf(m, "Interrupt identity:  %08x\n",
798                            I915_READ(IIR));
799                 seq_printf(m, "Interrupt mask:      %08x\n",
800                            I915_READ(IMR));
801                 for_each_pipe(dev_priv, pipe)
802                         seq_printf(m, "Pipe %c stat:         %08x\n",
803                                    pipe_name(pipe),
804                                    I915_READ(PIPESTAT(pipe)));
805         } else {
806                 seq_printf(m, "North Display Interrupt enable:          %08x\n",
807                            I915_READ(DEIER));
808                 seq_printf(m, "North Display Interrupt identity:        %08x\n",
809                            I915_READ(DEIIR));
810                 seq_printf(m, "North Display Interrupt mask:            %08x\n",
811                            I915_READ(DEIMR));
812                 seq_printf(m, "South Display Interrupt enable:          %08x\n",
813                            I915_READ(SDEIER));
814                 seq_printf(m, "South Display Interrupt identity:        %08x\n",
815                            I915_READ(SDEIIR));
816                 seq_printf(m, "South Display Interrupt mask:            %08x\n",
817                            I915_READ(SDEIMR));
818                 seq_printf(m, "Graphics Interrupt enable:               %08x\n",
819                            I915_READ(GTIER));
820                 seq_printf(m, "Graphics Interrupt identity:             %08x\n",
821                            I915_READ(GTIIR));
822                 seq_printf(m, "Graphics Interrupt mask:         %08x\n",
823                            I915_READ(GTIMR));
824         }
825         for_each_ring(ring, dev_priv, i) {
826                 if (INTEL_INFO(dev)->gen >= 6) {
827                         seq_printf(m,
828                                    "Graphics Interrupt mask (%s):       %08x\n",
829                                    ring->name, I915_READ_IMR(ring));
830                 }
831                 i915_ring_seqno_info(m, ring);
832         }
833         intel_runtime_pm_put(dev_priv);
834         mutex_unlock(&dev->struct_mutex);
835
836         return 0;
837 }
838
839 static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
840 {
841         struct drm_info_node *node = m->private;
842         struct drm_device *dev = node->minor->dev;
843         struct drm_i915_private *dev_priv = dev->dev_private;
844         int i, ret;
845
846         ret = mutex_lock_interruptible(&dev->struct_mutex);
847         if (ret)
848                 return ret;
849
850         seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
851         seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
852         for (i = 0; i < dev_priv->num_fence_regs; i++) {
853                 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
854
855                 seq_printf(m, "Fence %d, pin count = %d, object = ",
856                            i, dev_priv->fence_regs[i].pin_count);
857                 if (obj == NULL)
858                         seq_puts(m, "unused");
859                 else
860                         describe_obj(m, obj);
861                 seq_putc(m, '\n');
862         }
863
864         mutex_unlock(&dev->struct_mutex);
865         return 0;
866 }
867
868 static int i915_hws_info(struct seq_file *m, void *data)
869 {
870         struct drm_info_node *node = m->private;
871         struct drm_device *dev = node->minor->dev;
872         struct drm_i915_private *dev_priv = dev->dev_private;
873         struct intel_engine_cs *ring;
874         const u32 *hws;
875         int i;
876
877         ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
878         hws = ring->status_page.page_addr;
879         if (hws == NULL)
880                 return 0;
881
882         for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
883                 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
884                            i * 4,
885                            hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
886         }
887         return 0;
888 }
889
890 static ssize_t
891 i915_error_state_write(struct file *filp,
892                        const char __user *ubuf,
893                        size_t cnt,
894                        loff_t *ppos)
895 {
896         struct i915_error_state_file_priv *error_priv = filp->private_data;
897         struct drm_device *dev = error_priv->dev;
898         int ret;
899
900         DRM_DEBUG_DRIVER("Resetting error state\n");
901
902         ret = mutex_lock_interruptible(&dev->struct_mutex);
903         if (ret)
904                 return ret;
905
906         i915_destroy_error_state(dev);
907         mutex_unlock(&dev->struct_mutex);
908
909         return cnt;
910 }
911
912 static int i915_error_state_open(struct inode *inode, struct file *file)
913 {
914         struct drm_device *dev = inode->i_private;
915         struct i915_error_state_file_priv *error_priv;
916
917         error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
918         if (!error_priv)
919                 return -ENOMEM;
920
921         error_priv->dev = dev;
922
923         i915_error_state_get(dev, error_priv);
924
925         file->private_data = error_priv;
926
927         return 0;
928 }
929
930 static int i915_error_state_release(struct inode *inode, struct file *file)
931 {
932         struct i915_error_state_file_priv *error_priv = file->private_data;
933
934         i915_error_state_put(error_priv);
935         kfree(error_priv);
936
937         return 0;
938 }
939
940 static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
941                                      size_t count, loff_t *pos)
942 {
943         struct i915_error_state_file_priv *error_priv = file->private_data;
944         struct drm_i915_error_state_buf error_str;
945         loff_t tmp_pos = 0;
946         ssize_t ret_count = 0;
947         int ret;
948
949         ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
950         if (ret)
951                 return ret;
952
953         ret = i915_error_state_to_str(&error_str, error_priv);
954         if (ret)
955                 goto out;
956
957         ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
958                                             error_str.buf,
959                                             error_str.bytes);
960
961         if (ret_count < 0)
962                 ret = ret_count;
963         else
964                 *pos = error_str.start + ret_count;
965 out:
966         i915_error_state_buf_release(&error_str);
967         return ret ?: ret_count;
968 }
969
970 static const struct file_operations i915_error_state_fops = {
971         .owner = THIS_MODULE,
972         .open = i915_error_state_open,
973         .read = i915_error_state_read,
974         .write = i915_error_state_write,
975         .llseek = default_llseek,
976         .release = i915_error_state_release,
977 };
978
979 static int
980 i915_next_seqno_get(void *data, u64 *val)
981 {
982         struct drm_device *dev = data;
983         struct drm_i915_private *dev_priv = dev->dev_private;
984         int ret;
985
986         ret = mutex_lock_interruptible(&dev->struct_mutex);
987         if (ret)
988                 return ret;
989
990         *val = dev_priv->next_seqno;
991         mutex_unlock(&dev->struct_mutex);
992
993         return 0;
994 }
995
996 static int
997 i915_next_seqno_set(void *data, u64 val)
998 {
999         struct drm_device *dev = data;
1000         int ret;
1001
1002         ret = mutex_lock_interruptible(&dev->struct_mutex);
1003         if (ret)
1004                 return ret;
1005
1006         ret = i915_gem_set_seqno(dev, val);
1007         mutex_unlock(&dev->struct_mutex);
1008
1009         return ret;
1010 }
1011
1012 DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1013                         i915_next_seqno_get, i915_next_seqno_set,
1014                         "0x%llx\n");
1015
1016 static int i915_frequency_info(struct seq_file *m, void *unused)
1017 {
1018         struct drm_info_node *node = m->private;
1019         struct drm_device *dev = node->minor->dev;
1020         struct drm_i915_private *dev_priv = dev->dev_private;
1021         int ret = 0;
1022
1023         intel_runtime_pm_get(dev_priv);
1024
1025         flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1026
1027         if (IS_GEN5(dev)) {
1028                 u16 rgvswctl = I915_READ16(MEMSWCTL);
1029                 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1030
1031                 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1032                 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1033                 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1034                            MEMSTAT_VID_SHIFT);
1035                 seq_printf(m, "Current P-state: %d\n",
1036                            (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1037         } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1038                    IS_BROADWELL(dev)) {
1039                 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1040                 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1041                 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1042                 u32 rpmodectl, rpinclimit, rpdeclimit;
1043                 u32 rpstat, cagf, reqf;
1044                 u32 rpupei, rpcurup, rpprevup;
1045                 u32 rpdownei, rpcurdown, rpprevdown;
1046                 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1047                 int max_freq;
1048
1049                 /* RPSTAT1 is in the GT power well */
1050                 ret = mutex_lock_interruptible(&dev->struct_mutex);
1051                 if (ret)
1052                         goto out;
1053
1054                 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1055
1056                 reqf = I915_READ(GEN6_RPNSWREQ);
1057                 reqf &= ~GEN6_TURBO_DISABLE;
1058                 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1059                         reqf >>= 24;
1060                 else
1061                         reqf >>= 25;
1062                 reqf *= GT_FREQUENCY_MULTIPLIER;
1063
1064                 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1065                 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1066                 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1067
1068                 rpstat = I915_READ(GEN6_RPSTAT1);
1069                 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1070                 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1071                 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1072                 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1073                 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1074                 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1075                 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1076                         cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1077                 else
1078                         cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1079                 cagf *= GT_FREQUENCY_MULTIPLIER;
1080
1081                 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1082                 mutex_unlock(&dev->struct_mutex);
1083
1084                 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1085                         pm_ier = I915_READ(GEN6_PMIER);
1086                         pm_imr = I915_READ(GEN6_PMIMR);
1087                         pm_isr = I915_READ(GEN6_PMISR);
1088                         pm_iir = I915_READ(GEN6_PMIIR);
1089                         pm_mask = I915_READ(GEN6_PMINTRMSK);
1090                 } else {
1091                         pm_ier = I915_READ(GEN8_GT_IER(2));
1092                         pm_imr = I915_READ(GEN8_GT_IMR(2));
1093                         pm_isr = I915_READ(GEN8_GT_ISR(2));
1094                         pm_iir = I915_READ(GEN8_GT_IIR(2));
1095                         pm_mask = I915_READ(GEN6_PMINTRMSK);
1096                 }
1097                 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1098                            pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1099                 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
1100                 seq_printf(m, "Render p-state ratio: %d\n",
1101                            (gt_perf_status & 0xff00) >> 8);
1102                 seq_printf(m, "Render p-state VID: %d\n",
1103                            gt_perf_status & 0xff);
1104                 seq_printf(m, "Render p-state limit: %d\n",
1105                            rp_state_limits & 0xff);
1106                 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1107                 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1108                 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1109                 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1110                 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
1111                 seq_printf(m, "CAGF: %dMHz\n", cagf);
1112                 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1113                            GEN6_CURICONT_MASK);
1114                 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1115                            GEN6_CURBSYTAVG_MASK);
1116                 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1117                            GEN6_CURBSYTAVG_MASK);
1118                 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1119                            GEN6_CURIAVG_MASK);
1120                 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1121                            GEN6_CURBSYTAVG_MASK);
1122                 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1123                            GEN6_CURBSYTAVG_MASK);
1124
1125                 max_freq = (rp_state_cap & 0xff0000) >> 16;
1126                 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1127                            max_freq * GT_FREQUENCY_MULTIPLIER);
1128
1129                 max_freq = (rp_state_cap & 0xff00) >> 8;
1130                 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1131                            max_freq * GT_FREQUENCY_MULTIPLIER);
1132
1133                 max_freq = rp_state_cap & 0xff;
1134                 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1135                            max_freq * GT_FREQUENCY_MULTIPLIER);
1136
1137                 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1138                            dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1139         } else if (IS_VALLEYVIEW(dev)) {
1140                 u32 freq_sts;
1141
1142                 mutex_lock(&dev_priv->rps.hw_lock);
1143                 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1144                 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1145                 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1146
1147                 seq_printf(m, "max GPU freq: %d MHz\n",
1148                            vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1149
1150                 seq_printf(m, "min GPU freq: %d MHz\n",
1151                            vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1152
1153                 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
1154                            vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1155
1156                 seq_printf(m, "current GPU freq: %d MHz\n",
1157                            vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1158                 mutex_unlock(&dev_priv->rps.hw_lock);
1159         } else {
1160                 seq_puts(m, "no P-state info available\n");
1161         }
1162
1163 out:
1164         intel_runtime_pm_put(dev_priv);
1165         return ret;
1166 }
1167
1168 static int ironlake_drpc_info(struct seq_file *m)
1169 {
1170         struct drm_info_node *node = m->private;
1171         struct drm_device *dev = node->minor->dev;
1172         struct drm_i915_private *dev_priv = dev->dev_private;
1173         u32 rgvmodectl, rstdbyctl;
1174         u16 crstandvid;
1175         int ret;
1176
1177         ret = mutex_lock_interruptible(&dev->struct_mutex);
1178         if (ret)
1179                 return ret;
1180         intel_runtime_pm_get(dev_priv);
1181
1182         rgvmodectl = I915_READ(MEMMODECTL);
1183         rstdbyctl = I915_READ(RSTDBYCTL);
1184         crstandvid = I915_READ16(CRSTANDVID);
1185
1186         intel_runtime_pm_put(dev_priv);
1187         mutex_unlock(&dev->struct_mutex);
1188
1189         seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1190                    "yes" : "no");
1191         seq_printf(m, "Boost freq: %d\n",
1192                    (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1193                    MEMMODE_BOOST_FREQ_SHIFT);
1194         seq_printf(m, "HW control enabled: %s\n",
1195                    rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1196         seq_printf(m, "SW control enabled: %s\n",
1197                    rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1198         seq_printf(m, "Gated voltage change: %s\n",
1199                    rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1200         seq_printf(m, "Starting frequency: P%d\n",
1201                    (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1202         seq_printf(m, "Max P-state: P%d\n",
1203                    (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1204         seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1205         seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1206         seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1207         seq_printf(m, "Render standby enabled: %s\n",
1208                    (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1209         seq_puts(m, "Current RS state: ");
1210         switch (rstdbyctl & RSX_STATUS_MASK) {
1211         case RSX_STATUS_ON:
1212                 seq_puts(m, "on\n");
1213                 break;
1214         case RSX_STATUS_RC1:
1215                 seq_puts(m, "RC1\n");
1216                 break;
1217         case RSX_STATUS_RC1E:
1218                 seq_puts(m, "RC1E\n");
1219                 break;
1220         case RSX_STATUS_RS1:
1221                 seq_puts(m, "RS1\n");
1222                 break;
1223         case RSX_STATUS_RS2:
1224                 seq_puts(m, "RS2 (RC6)\n");
1225                 break;
1226         case RSX_STATUS_RS3:
1227                 seq_puts(m, "RC3 (RC6+)\n");
1228                 break;
1229         default:
1230                 seq_puts(m, "unknown\n");
1231                 break;
1232         }
1233
1234         return 0;
1235 }
1236
1237 static int vlv_drpc_info(struct seq_file *m)
1238 {
1239
1240         struct drm_info_node *node = m->private;
1241         struct drm_device *dev = node->minor->dev;
1242         struct drm_i915_private *dev_priv = dev->dev_private;
1243         u32 rpmodectl1, rcctl1;
1244         unsigned fw_rendercount = 0, fw_mediacount = 0;
1245
1246         intel_runtime_pm_get(dev_priv);
1247
1248         rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1249         rcctl1 = I915_READ(GEN6_RC_CONTROL);
1250
1251         intel_runtime_pm_put(dev_priv);
1252
1253         seq_printf(m, "Video Turbo Mode: %s\n",
1254                    yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1255         seq_printf(m, "Turbo enabled: %s\n",
1256                    yesno(rpmodectl1 & GEN6_RP_ENABLE));
1257         seq_printf(m, "HW control enabled: %s\n",
1258                    yesno(rpmodectl1 & GEN6_RP_ENABLE));
1259         seq_printf(m, "SW control enabled: %s\n",
1260                    yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1261                           GEN6_RP_MEDIA_SW_MODE));
1262         seq_printf(m, "RC6 Enabled: %s\n",
1263                    yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1264                                         GEN6_RC_CTL_EI_MODE(1))));
1265         seq_printf(m, "Render Power Well: %s\n",
1266                         (I915_READ(VLV_GTLC_PW_STATUS) &
1267                                 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1268         seq_printf(m, "Media Power Well: %s\n",
1269                         (I915_READ(VLV_GTLC_PW_STATUS) &
1270                                 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1271
1272         seq_printf(m, "Render RC6 residency since boot: %u\n",
1273                    I915_READ(VLV_GT_RENDER_RC6));
1274         seq_printf(m, "Media RC6 residency since boot: %u\n",
1275                    I915_READ(VLV_GT_MEDIA_RC6));
1276
1277         spin_lock_irq(&dev_priv->uncore.lock);
1278         fw_rendercount = dev_priv->uncore.fw_rendercount;
1279         fw_mediacount = dev_priv->uncore.fw_mediacount;
1280         spin_unlock_irq(&dev_priv->uncore.lock);
1281
1282         seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1283         seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1284
1285
1286         return 0;
1287 }
1288
1289
1290 static int gen6_drpc_info(struct seq_file *m)
1291 {
1292
1293         struct drm_info_node *node = m->private;
1294         struct drm_device *dev = node->minor->dev;
1295         struct drm_i915_private *dev_priv = dev->dev_private;
1296         u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1297         unsigned forcewake_count;
1298         int count = 0, ret;
1299
1300         ret = mutex_lock_interruptible(&dev->struct_mutex);
1301         if (ret)
1302                 return ret;
1303         intel_runtime_pm_get(dev_priv);
1304
1305         spin_lock_irq(&dev_priv->uncore.lock);
1306         forcewake_count = dev_priv->uncore.forcewake_count;
1307         spin_unlock_irq(&dev_priv->uncore.lock);
1308
1309         if (forcewake_count) {
1310                 seq_puts(m, "RC information inaccurate because somebody "
1311                             "holds a forcewake reference \n");
1312         } else {
1313                 /* NB: we cannot use forcewake, else we read the wrong values */
1314                 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1315                         udelay(10);
1316                 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1317         }
1318
1319         gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1320         trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1321
1322         rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1323         rcctl1 = I915_READ(GEN6_RC_CONTROL);
1324         mutex_unlock(&dev->struct_mutex);
1325         mutex_lock(&dev_priv->rps.hw_lock);
1326         sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1327         mutex_unlock(&dev_priv->rps.hw_lock);
1328
1329         intel_runtime_pm_put(dev_priv);
1330
1331         seq_printf(m, "Video Turbo Mode: %s\n",
1332                    yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1333         seq_printf(m, "HW control enabled: %s\n",
1334                    yesno(rpmodectl1 & GEN6_RP_ENABLE));
1335         seq_printf(m, "SW control enabled: %s\n",
1336                    yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1337                           GEN6_RP_MEDIA_SW_MODE));
1338         seq_printf(m, "RC1e Enabled: %s\n",
1339                    yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1340         seq_printf(m, "RC6 Enabled: %s\n",
1341                    yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1342         seq_printf(m, "Deep RC6 Enabled: %s\n",
1343                    yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1344         seq_printf(m, "Deepest RC6 Enabled: %s\n",
1345                    yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1346         seq_puts(m, "Current RC state: ");
1347         switch (gt_core_status & GEN6_RCn_MASK) {
1348         case GEN6_RC0:
1349                 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1350                         seq_puts(m, "Core Power Down\n");
1351                 else
1352                         seq_puts(m, "on\n");
1353                 break;
1354         case GEN6_RC3:
1355                 seq_puts(m, "RC3\n");
1356                 break;
1357         case GEN6_RC6:
1358                 seq_puts(m, "RC6\n");
1359                 break;
1360         case GEN6_RC7:
1361                 seq_puts(m, "RC7\n");
1362                 break;
1363         default:
1364                 seq_puts(m, "Unknown\n");
1365                 break;
1366         }
1367
1368         seq_printf(m, "Core Power Down: %s\n",
1369                    yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1370
1371         /* Not exactly sure what this is */
1372         seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1373                    I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1374         seq_printf(m, "RC6 residency since boot: %u\n",
1375                    I915_READ(GEN6_GT_GFX_RC6));
1376         seq_printf(m, "RC6+ residency since boot: %u\n",
1377                    I915_READ(GEN6_GT_GFX_RC6p));
1378         seq_printf(m, "RC6++ residency since boot: %u\n",
1379                    I915_READ(GEN6_GT_GFX_RC6pp));
1380
1381         seq_printf(m, "RC6   voltage: %dmV\n",
1382                    GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1383         seq_printf(m, "RC6+  voltage: %dmV\n",
1384                    GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1385         seq_printf(m, "RC6++ voltage: %dmV\n",
1386                    GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1387         return 0;
1388 }
1389
1390 static int i915_drpc_info(struct seq_file *m, void *unused)
1391 {
1392         struct drm_info_node *node = m->private;
1393         struct drm_device *dev = node->minor->dev;
1394
1395         if (IS_VALLEYVIEW(dev))
1396                 return vlv_drpc_info(m);
1397         else if (INTEL_INFO(dev)->gen >= 6)
1398                 return gen6_drpc_info(m);
1399         else
1400                 return ironlake_drpc_info(m);
1401 }
1402
1403 static int i915_fbc_status(struct seq_file *m, void *unused)
1404 {
1405         struct drm_info_node *node = m->private;
1406         struct drm_device *dev = node->minor->dev;
1407         struct drm_i915_private *dev_priv = dev->dev_private;
1408
1409         if (!HAS_FBC(dev)) {
1410                 seq_puts(m, "FBC unsupported on this chipset\n");
1411                 return 0;
1412         }
1413
1414         intel_runtime_pm_get(dev_priv);
1415
1416         if (intel_fbc_enabled(dev)) {
1417                 seq_puts(m, "FBC enabled\n");
1418         } else {
1419                 seq_puts(m, "FBC disabled: ");
1420                 switch (dev_priv->fbc.no_fbc_reason) {
1421                 case FBC_OK:
1422                         seq_puts(m, "FBC actived, but currently disabled in hardware");
1423                         break;
1424                 case FBC_UNSUPPORTED:
1425                         seq_puts(m, "unsupported by this chipset");
1426                         break;
1427                 case FBC_NO_OUTPUT:
1428                         seq_puts(m, "no outputs");
1429                         break;
1430                 case FBC_STOLEN_TOO_SMALL:
1431                         seq_puts(m, "not enough stolen memory");
1432                         break;
1433                 case FBC_UNSUPPORTED_MODE:
1434                         seq_puts(m, "mode not supported");
1435                         break;
1436                 case FBC_MODE_TOO_LARGE:
1437                         seq_puts(m, "mode too large");
1438                         break;
1439                 case FBC_BAD_PLANE:
1440                         seq_puts(m, "FBC unsupported on plane");
1441                         break;
1442                 case FBC_NOT_TILED:
1443                         seq_puts(m, "scanout buffer not tiled");
1444                         break;
1445                 case FBC_MULTIPLE_PIPES:
1446                         seq_puts(m, "multiple pipes are enabled");
1447                         break;
1448                 case FBC_MODULE_PARAM:
1449                         seq_puts(m, "disabled per module param (default off)");
1450                         break;
1451                 case FBC_CHIP_DEFAULT:
1452                         seq_puts(m, "disabled per chip default");
1453                         break;
1454                 default:
1455                         seq_puts(m, "unknown reason");
1456                 }
1457                 seq_putc(m, '\n');
1458         }
1459
1460         intel_runtime_pm_put(dev_priv);
1461
1462         return 0;
1463 }
1464
1465 static int i915_fbc_fc_get(void *data, u64 *val)
1466 {
1467         struct drm_device *dev = data;
1468         struct drm_i915_private *dev_priv = dev->dev_private;
1469
1470         if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1471                 return -ENODEV;
1472
1473         drm_modeset_lock_all(dev);
1474         *val = dev_priv->fbc.false_color;
1475         drm_modeset_unlock_all(dev);
1476
1477         return 0;
1478 }
1479
1480 static int i915_fbc_fc_set(void *data, u64 val)
1481 {
1482         struct drm_device *dev = data;
1483         struct drm_i915_private *dev_priv = dev->dev_private;
1484         u32 reg;
1485
1486         if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1487                 return -ENODEV;
1488
1489         drm_modeset_lock_all(dev);
1490
1491         reg = I915_READ(ILK_DPFC_CONTROL);
1492         dev_priv->fbc.false_color = val;
1493
1494         I915_WRITE(ILK_DPFC_CONTROL, val ?
1495                    (reg | FBC_CTL_FALSE_COLOR) :
1496                    (reg & ~FBC_CTL_FALSE_COLOR));
1497
1498         drm_modeset_unlock_all(dev);
1499         return 0;
1500 }
1501
1502 DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1503                         i915_fbc_fc_get, i915_fbc_fc_set,
1504                         "%llu\n");
1505
1506 static int i915_ips_status(struct seq_file *m, void *unused)
1507 {
1508         struct drm_info_node *node = m->private;
1509         struct drm_device *dev = node->minor->dev;
1510         struct drm_i915_private *dev_priv = dev->dev_private;
1511
1512         if (!HAS_IPS(dev)) {
1513                 seq_puts(m, "not supported\n");
1514                 return 0;
1515         }
1516
1517         intel_runtime_pm_get(dev_priv);
1518
1519         seq_printf(m, "Enabled by kernel parameter: %s\n",
1520                    yesno(i915.enable_ips));
1521
1522         if (INTEL_INFO(dev)->gen >= 8) {
1523                 seq_puts(m, "Currently: unknown\n");
1524         } else {
1525                 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1526                         seq_puts(m, "Currently: enabled\n");
1527                 else
1528                         seq_puts(m, "Currently: disabled\n");
1529         }
1530
1531         intel_runtime_pm_put(dev_priv);
1532
1533         return 0;
1534 }
1535
1536 static int i915_sr_status(struct seq_file *m, void *unused)
1537 {
1538         struct drm_info_node *node = m->private;
1539         struct drm_device *dev = node->minor->dev;
1540         struct drm_i915_private *dev_priv = dev->dev_private;
1541         bool sr_enabled = false;
1542
1543         intel_runtime_pm_get(dev_priv);
1544
1545         if (HAS_PCH_SPLIT(dev))
1546                 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1547         else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1548                 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1549         else if (IS_I915GM(dev))
1550                 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1551         else if (IS_PINEVIEW(dev))
1552                 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1553
1554         intel_runtime_pm_put(dev_priv);
1555
1556         seq_printf(m, "self-refresh: %s\n",
1557                    sr_enabled ? "enabled" : "disabled");
1558
1559         return 0;
1560 }
1561
1562 static int i915_emon_status(struct seq_file *m, void *unused)
1563 {
1564         struct drm_info_node *node = m->private;
1565         struct drm_device *dev = node->minor->dev;
1566         struct drm_i915_private *dev_priv = dev->dev_private;
1567         unsigned long temp, chipset, gfx;
1568         int ret;
1569
1570         if (!IS_GEN5(dev))
1571                 return -ENODEV;
1572
1573         ret = mutex_lock_interruptible(&dev->struct_mutex);
1574         if (ret)
1575                 return ret;
1576
1577         temp = i915_mch_val(dev_priv);
1578         chipset = i915_chipset_val(dev_priv);
1579         gfx = i915_gfx_val(dev_priv);
1580         mutex_unlock(&dev->struct_mutex);
1581
1582         seq_printf(m, "GMCH temp: %ld\n", temp);
1583         seq_printf(m, "Chipset power: %ld\n", chipset);
1584         seq_printf(m, "GFX power: %ld\n", gfx);
1585         seq_printf(m, "Total power: %ld\n", chipset + gfx);
1586
1587         return 0;
1588 }
1589
1590 static int i915_ring_freq_table(struct seq_file *m, void *unused)
1591 {
1592         struct drm_info_node *node = m->private;
1593         struct drm_device *dev = node->minor->dev;
1594         struct drm_i915_private *dev_priv = dev->dev_private;
1595         int ret = 0;
1596         int gpu_freq, ia_freq;
1597
1598         if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1599                 seq_puts(m, "unsupported on this chipset\n");
1600                 return 0;
1601         }
1602
1603         intel_runtime_pm_get(dev_priv);
1604
1605         flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1606
1607         ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1608         if (ret)
1609                 goto out;
1610
1611         seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1612
1613         for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1614              gpu_freq <= dev_priv->rps.max_freq_softlimit;
1615              gpu_freq++) {
1616                 ia_freq = gpu_freq;
1617                 sandybridge_pcode_read(dev_priv,
1618                                        GEN6_PCODE_READ_MIN_FREQ_TABLE,
1619                                        &ia_freq);
1620                 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1621                            gpu_freq * GT_FREQUENCY_MULTIPLIER,
1622                            ((ia_freq >> 0) & 0xff) * 100,
1623                            ((ia_freq >> 8) & 0xff) * 100);
1624         }
1625
1626         mutex_unlock(&dev_priv->rps.hw_lock);
1627
1628 out:
1629         intel_runtime_pm_put(dev_priv);
1630         return ret;
1631 }
1632
1633 static int i915_opregion(struct seq_file *m, void *unused)
1634 {
1635         struct drm_info_node *node = m->private;
1636         struct drm_device *dev = node->minor->dev;
1637         struct drm_i915_private *dev_priv = dev->dev_private;
1638         struct intel_opregion *opregion = &dev_priv->opregion;
1639         void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1640         int ret;
1641
1642         if (data == NULL)
1643                 return -ENOMEM;
1644
1645         ret = mutex_lock_interruptible(&dev->struct_mutex);
1646         if (ret)
1647                 goto out;
1648
1649         if (opregion->header) {
1650                 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1651                 seq_write(m, data, OPREGION_SIZE);
1652         }
1653
1654         mutex_unlock(&dev->struct_mutex);
1655
1656 out:
1657         kfree(data);
1658         return 0;
1659 }
1660
1661 static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1662 {
1663         struct drm_info_node *node = m->private;
1664         struct drm_device *dev = node->minor->dev;
1665         struct intel_fbdev *ifbdev = NULL;
1666         struct intel_framebuffer *fb;
1667
1668 #ifdef CONFIG_DRM_I915_FBDEV
1669         struct drm_i915_private *dev_priv = dev->dev_private;
1670
1671         ifbdev = dev_priv->fbdev;
1672         fb = to_intel_framebuffer(ifbdev->helper.fb);
1673
1674         seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1675                    fb->base.width,
1676                    fb->base.height,
1677                    fb->base.depth,
1678                    fb->base.bits_per_pixel,
1679                    atomic_read(&fb->base.refcount.refcount));
1680         describe_obj(m, fb->obj);
1681         seq_putc(m, '\n');
1682 #endif
1683
1684         mutex_lock(&dev->mode_config.fb_lock);
1685         list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1686                 if (ifbdev && &fb->base == ifbdev->helper.fb)
1687                         continue;
1688
1689                 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1690                            fb->base.width,
1691                            fb->base.height,
1692                            fb->base.depth,
1693                            fb->base.bits_per_pixel,
1694                            atomic_read(&fb->base.refcount.refcount));
1695                 describe_obj(m, fb->obj);
1696                 seq_putc(m, '\n');
1697         }
1698         mutex_unlock(&dev->mode_config.fb_lock);
1699
1700         return 0;
1701 }
1702
1703 static void describe_ctx_ringbuf(struct seq_file *m,
1704                                  struct intel_ringbuffer *ringbuf)
1705 {
1706         seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1707                    ringbuf->space, ringbuf->head, ringbuf->tail,
1708                    ringbuf->last_retired_head);
1709 }
1710
1711 static int i915_context_status(struct seq_file *m, void *unused)
1712 {
1713         struct drm_info_node *node = m->private;
1714         struct drm_device *dev = node->minor->dev;
1715         struct drm_i915_private *dev_priv = dev->dev_private;
1716         struct intel_engine_cs *ring;
1717         struct intel_context *ctx;
1718         int ret, i;
1719
1720         ret = mutex_lock_interruptible(&dev->struct_mutex);
1721         if (ret)
1722                 return ret;
1723
1724         if (dev_priv->ips.pwrctx) {
1725                 seq_puts(m, "power context ");
1726                 describe_obj(m, dev_priv->ips.pwrctx);
1727                 seq_putc(m, '\n');
1728         }
1729
1730         if (dev_priv->ips.renderctx) {
1731                 seq_puts(m, "render context ");
1732                 describe_obj(m, dev_priv->ips.renderctx);
1733                 seq_putc(m, '\n');
1734         }
1735
1736         list_for_each_entry(ctx, &dev_priv->context_list, link) {
1737                 if (!i915.enable_execlists &&
1738                     ctx->legacy_hw_ctx.rcs_state == NULL)
1739                         continue;
1740
1741                 seq_puts(m, "HW context ");
1742                 describe_ctx(m, ctx);
1743                 for_each_ring(ring, dev_priv, i) {
1744                         if (ring->default_context == ctx)
1745                                 seq_printf(m, "(default context %s) ",
1746                                            ring->name);
1747                 }
1748
1749                 if (i915.enable_execlists) {
1750                         seq_putc(m, '\n');
1751                         for_each_ring(ring, dev_priv, i) {
1752                                 struct drm_i915_gem_object *ctx_obj =
1753                                         ctx->engine[i].state;
1754                                 struct intel_ringbuffer *ringbuf =
1755                                         ctx->engine[i].ringbuf;
1756
1757                                 seq_printf(m, "%s: ", ring->name);
1758                                 if (ctx_obj)
1759                                         describe_obj(m, ctx_obj);
1760                                 if (ringbuf)
1761                                         describe_ctx_ringbuf(m, ringbuf);
1762                                 seq_putc(m, '\n');
1763                         }
1764                 } else {
1765                         describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1766                 }
1767
1768                 seq_putc(m, '\n');
1769         }
1770
1771         mutex_unlock(&dev->struct_mutex);
1772
1773         return 0;
1774 }
1775
1776 static int i915_dump_lrc(struct seq_file *m, void *unused)
1777 {
1778         struct drm_info_node *node = (struct drm_info_node *) m->private;
1779         struct drm_device *dev = node->minor->dev;
1780         struct drm_i915_private *dev_priv = dev->dev_private;
1781         struct intel_engine_cs *ring;
1782         struct intel_context *ctx;
1783         int ret, i;
1784
1785         if (!i915.enable_execlists) {
1786                 seq_printf(m, "Logical Ring Contexts are disabled\n");
1787                 return 0;
1788         }
1789
1790         ret = mutex_lock_interruptible(&dev->struct_mutex);
1791         if (ret)
1792                 return ret;
1793
1794         list_for_each_entry(ctx, &dev_priv->context_list, link) {
1795                 for_each_ring(ring, dev_priv, i) {
1796                         struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
1797
1798                         if (ring->default_context == ctx)
1799                                 continue;
1800
1801                         if (ctx_obj) {
1802                                 struct page *page;
1803                                 uint32_t *reg_state;
1804                                 int j;
1805
1806                                 i915_gem_obj_ggtt_pin(ctx_obj,
1807                                                 GEN8_LR_CONTEXT_ALIGN, 0);
1808
1809                                 page = i915_gem_object_get_page(ctx_obj, 1);
1810                                 reg_state = kmap_atomic(page);
1811
1812                                 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1813                                                 intel_execlists_ctx_id(ctx_obj));
1814
1815                                 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1816                                         seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1817                                         i915_gem_obj_ggtt_offset(ctx_obj) + 4096 + (j * 4),
1818                                         reg_state[j], reg_state[j + 1],
1819                                         reg_state[j + 2], reg_state[j + 3]);
1820                                 }
1821                                 kunmap_atomic(reg_state);
1822
1823                                 i915_gem_object_ggtt_unpin(ctx_obj);
1824
1825                                 seq_putc(m, '\n');
1826                         }
1827                 }
1828         }
1829
1830         mutex_unlock(&dev->struct_mutex);
1831
1832         return 0;
1833 }
1834
1835 static int i915_execlists(struct seq_file *m, void *data)
1836 {
1837         struct drm_info_node *node = (struct drm_info_node *)m->private;
1838         struct drm_device *dev = node->minor->dev;
1839         struct drm_i915_private *dev_priv = dev->dev_private;
1840         struct intel_engine_cs *ring;
1841         u32 status_pointer;
1842         u8 read_pointer;
1843         u8 write_pointer;
1844         u32 status;
1845         u32 ctx_id;
1846         struct list_head *cursor;
1847         int ring_id, i;
1848         int ret;
1849
1850         if (!i915.enable_execlists) {
1851                 seq_puts(m, "Logical Ring Contexts are disabled\n");
1852                 return 0;
1853         }
1854
1855         ret = mutex_lock_interruptible(&dev->struct_mutex);
1856         if (ret)
1857                 return ret;
1858
1859         intel_runtime_pm_get(dev_priv);
1860
1861         for_each_ring(ring, dev_priv, ring_id) {
1862                 struct intel_ctx_submit_request *head_req = NULL;
1863                 int count = 0;
1864                 unsigned long flags;
1865
1866                 seq_printf(m, "%s\n", ring->name);
1867
1868                 status = I915_READ(RING_EXECLIST_STATUS(ring));
1869                 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1870                 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1871                            status, ctx_id);
1872
1873                 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1874                 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1875
1876                 read_pointer = ring->next_context_status_buffer;
1877                 write_pointer = status_pointer & 0x07;
1878                 if (read_pointer > write_pointer)
1879                         write_pointer += 6;
1880                 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1881                            read_pointer, write_pointer);
1882
1883                 for (i = 0; i < 6; i++) {
1884                         status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1885                         ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1886
1887                         seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1888                                    i, status, ctx_id);
1889                 }
1890
1891                 spin_lock_irqsave(&ring->execlist_lock, flags);
1892                 list_for_each(cursor, &ring->execlist_queue)
1893                         count++;
1894                 head_req = list_first_entry_or_null(&ring->execlist_queue,
1895                                 struct intel_ctx_submit_request, execlist_link);
1896                 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1897
1898                 seq_printf(m, "\t%d requests in queue\n", count);
1899                 if (head_req) {
1900                         struct drm_i915_gem_object *ctx_obj;
1901
1902                         ctx_obj = head_req->ctx->engine[ring_id].state;
1903                         seq_printf(m, "\tHead request id: %u\n",
1904                                    intel_execlists_ctx_id(ctx_obj));
1905                         seq_printf(m, "\tHead request tail: %u\n",
1906                                    head_req->tail);
1907                 }
1908
1909                 seq_putc(m, '\n');
1910         }
1911
1912         intel_runtime_pm_put(dev_priv);
1913         mutex_unlock(&dev->struct_mutex);
1914
1915         return 0;
1916 }
1917
1918 static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1919 {
1920         struct drm_info_node *node = m->private;
1921         struct drm_device *dev = node->minor->dev;
1922         struct drm_i915_private *dev_priv = dev->dev_private;
1923         unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1924
1925         spin_lock_irq(&dev_priv->uncore.lock);
1926         if (IS_VALLEYVIEW(dev)) {
1927                 fw_rendercount = dev_priv->uncore.fw_rendercount;
1928                 fw_mediacount = dev_priv->uncore.fw_mediacount;
1929         } else
1930                 forcewake_count = dev_priv->uncore.forcewake_count;
1931         spin_unlock_irq(&dev_priv->uncore.lock);
1932
1933         if (IS_VALLEYVIEW(dev)) {
1934                 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1935                 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1936         } else
1937                 seq_printf(m, "forcewake count = %u\n", forcewake_count);
1938
1939         return 0;
1940 }
1941
1942 static const char *swizzle_string(unsigned swizzle)
1943 {
1944         switch (swizzle) {
1945         case I915_BIT_6_SWIZZLE_NONE:
1946                 return "none";
1947         case I915_BIT_6_SWIZZLE_9:
1948                 return "bit9";
1949         case I915_BIT_6_SWIZZLE_9_10:
1950                 return "bit9/bit10";
1951         case I915_BIT_6_SWIZZLE_9_11:
1952                 return "bit9/bit11";
1953         case I915_BIT_6_SWIZZLE_9_10_11:
1954                 return "bit9/bit10/bit11";
1955         case I915_BIT_6_SWIZZLE_9_17:
1956                 return "bit9/bit17";
1957         case I915_BIT_6_SWIZZLE_9_10_17:
1958                 return "bit9/bit10/bit17";
1959         case I915_BIT_6_SWIZZLE_UNKNOWN:
1960                 return "unknown";
1961         }
1962
1963         return "bug";
1964 }
1965
1966 static int i915_swizzle_info(struct seq_file *m, void *data)
1967 {
1968         struct drm_info_node *node = m->private;
1969         struct drm_device *dev = node->minor->dev;
1970         struct drm_i915_private *dev_priv = dev->dev_private;
1971         int ret;
1972
1973         ret = mutex_lock_interruptible(&dev->struct_mutex);
1974         if (ret)
1975                 return ret;
1976         intel_runtime_pm_get(dev_priv);
1977
1978         seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1979                    swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1980         seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1981                    swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1982
1983         if (IS_GEN3(dev) || IS_GEN4(dev)) {
1984                 seq_printf(m, "DDC = 0x%08x\n",
1985                            I915_READ(DCC));
1986                 seq_printf(m, "DDC2 = 0x%08x\n",
1987                            I915_READ(DCC2));
1988                 seq_printf(m, "C0DRB3 = 0x%04x\n",
1989                            I915_READ16(C0DRB3));
1990                 seq_printf(m, "C1DRB3 = 0x%04x\n",
1991                            I915_READ16(C1DRB3));
1992         } else if (INTEL_INFO(dev)->gen >= 6) {
1993                 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1994                            I915_READ(MAD_DIMM_C0));
1995                 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1996                            I915_READ(MAD_DIMM_C1));
1997                 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1998                            I915_READ(MAD_DIMM_C2));
1999                 seq_printf(m, "TILECTL = 0x%08x\n",
2000                            I915_READ(TILECTL));
2001                 if (INTEL_INFO(dev)->gen >= 8)
2002                         seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2003                                    I915_READ(GAMTARBMODE));
2004                 else
2005                         seq_printf(m, "ARB_MODE = 0x%08x\n",
2006                                    I915_READ(ARB_MODE));
2007                 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2008                            I915_READ(DISP_ARB_CTL));
2009         }
2010
2011         if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2012                 seq_puts(m, "L-shaped memory detected\n");
2013
2014         intel_runtime_pm_put(dev_priv);
2015         mutex_unlock(&dev->struct_mutex);
2016
2017         return 0;
2018 }
2019
2020 static int per_file_ctx(int id, void *ptr, void *data)
2021 {
2022         struct intel_context *ctx = ptr;
2023         struct seq_file *m = data;
2024         struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2025
2026         if (!ppgtt) {
2027                 seq_printf(m, "  no ppgtt for context %d\n",
2028                            ctx->user_handle);
2029                 return 0;
2030         }
2031
2032         if (i915_gem_context_is_default(ctx))
2033                 seq_puts(m, "  default context:\n");
2034         else
2035                 seq_printf(m, "  context %d:\n", ctx->user_handle);
2036         ppgtt->debug_dump(ppgtt, m);
2037
2038         return 0;
2039 }
2040
2041 static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2042 {
2043         struct drm_i915_private *dev_priv = dev->dev_private;
2044         struct intel_engine_cs *ring;
2045         struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2046         int unused, i;
2047
2048         if (!ppgtt)
2049                 return;
2050
2051         seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
2052         seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
2053         for_each_ring(ring, dev_priv, unused) {
2054                 seq_printf(m, "%s\n", ring->name);
2055                 for (i = 0; i < 4; i++) {
2056                         u32 offset = 0x270 + i * 8;
2057                         u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2058                         pdp <<= 32;
2059                         pdp |= I915_READ(ring->mmio_base + offset);
2060                         seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
2061                 }
2062         }
2063 }
2064
2065 static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2066 {
2067         struct drm_i915_private *dev_priv = dev->dev_private;
2068         struct intel_engine_cs *ring;
2069         struct drm_file *file;
2070         int i;
2071
2072         if (INTEL_INFO(dev)->gen == 6)
2073                 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2074
2075         for_each_ring(ring, dev_priv, i) {
2076                 seq_printf(m, "%s\n", ring->name);
2077                 if (INTEL_INFO(dev)->gen == 7)
2078                         seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2079                 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2080                 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2081                 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2082         }
2083         if (dev_priv->mm.aliasing_ppgtt) {
2084                 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2085
2086                 seq_puts(m, "aliasing PPGTT:\n");
2087                 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
2088
2089                 ppgtt->debug_dump(ppgtt, m);
2090         }
2091
2092         list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2093                 struct drm_i915_file_private *file_priv = file->driver_priv;
2094
2095                 seq_printf(m, "proc: %s\n",
2096                            get_pid_task(file->pid, PIDTYPE_PID)->comm);
2097                 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
2098         }
2099         seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
2100 }
2101
2102 static int i915_ppgtt_info(struct seq_file *m, void *data)
2103 {
2104         struct drm_info_node *node = m->private;
2105         struct drm_device *dev = node->minor->dev;
2106         struct drm_i915_private *dev_priv = dev->dev_private;
2107
2108         int ret = mutex_lock_interruptible(&dev->struct_mutex);
2109         if (ret)
2110                 return ret;
2111         intel_runtime_pm_get(dev_priv);
2112
2113         if (INTEL_INFO(dev)->gen >= 8)
2114                 gen8_ppgtt_info(m, dev);
2115         else if (INTEL_INFO(dev)->gen >= 6)
2116                 gen6_ppgtt_info(m, dev);
2117
2118         intel_runtime_pm_put(dev_priv);
2119         mutex_unlock(&dev->struct_mutex);
2120
2121         return 0;
2122 }
2123
2124 static int i915_llc(struct seq_file *m, void *data)
2125 {
2126         struct drm_info_node *node = m->private;
2127         struct drm_device *dev = node->minor->dev;
2128         struct drm_i915_private *dev_priv = dev->dev_private;
2129
2130         /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2131         seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2132         seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2133
2134         return 0;
2135 }
2136
2137 static int i915_edp_psr_status(struct seq_file *m, void *data)
2138 {
2139         struct drm_info_node *node = m->private;
2140         struct drm_device *dev = node->minor->dev;
2141         struct drm_i915_private *dev_priv = dev->dev_private;
2142         u32 psrperf = 0;
2143         bool enabled = false;
2144
2145         intel_runtime_pm_get(dev_priv);
2146
2147         mutex_lock(&dev_priv->psr.lock);
2148         seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2149         seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2150         seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2151         seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2152         seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2153                    dev_priv->psr.busy_frontbuffer_bits);
2154         seq_printf(m, "Re-enable work scheduled: %s\n",
2155                    yesno(work_busy(&dev_priv->psr.work.work)));
2156
2157         enabled = HAS_PSR(dev) &&
2158                 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2159         seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2160
2161         if (HAS_PSR(dev))
2162                 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2163                         EDP_PSR_PERF_CNT_MASK;
2164         seq_printf(m, "Performance_Counter: %u\n", psrperf);
2165         mutex_unlock(&dev_priv->psr.lock);
2166
2167         intel_runtime_pm_put(dev_priv);
2168         return 0;
2169 }
2170
2171 static int i915_sink_crc(struct seq_file *m, void *data)
2172 {
2173         struct drm_info_node *node = m->private;
2174         struct drm_device *dev = node->minor->dev;
2175         struct intel_encoder *encoder;
2176         struct intel_connector *connector;
2177         struct intel_dp *intel_dp = NULL;
2178         int ret;
2179         u8 crc[6];
2180
2181         drm_modeset_lock_all(dev);
2182         list_for_each_entry(connector, &dev->mode_config.connector_list,
2183                             base.head) {
2184
2185                 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2186                         continue;
2187
2188                 if (!connector->base.encoder)
2189                         continue;
2190
2191                 encoder = to_intel_encoder(connector->base.encoder);
2192                 if (encoder->type != INTEL_OUTPUT_EDP)
2193                         continue;
2194
2195                 intel_dp = enc_to_intel_dp(&encoder->base);
2196
2197                 ret = intel_dp_sink_crc(intel_dp, crc);
2198                 if (ret)
2199                         goto out;
2200
2201                 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2202                            crc[0], crc[1], crc[2],
2203                            crc[3], crc[4], crc[5]);
2204                 goto out;
2205         }
2206         ret = -ENODEV;
2207 out:
2208         drm_modeset_unlock_all(dev);
2209         return ret;
2210 }
2211
2212 static int i915_energy_uJ(struct seq_file *m, void *data)
2213 {
2214         struct drm_info_node *node = m->private;
2215         struct drm_device *dev = node->minor->dev;
2216         struct drm_i915_private *dev_priv = dev->dev_private;
2217         u64 power;
2218         u32 units;
2219
2220         if (INTEL_INFO(dev)->gen < 6)
2221                 return -ENODEV;
2222
2223         intel_runtime_pm_get(dev_priv);
2224
2225         rdmsrl(MSR_RAPL_POWER_UNIT, power);
2226         power = (power & 0x1f00) >> 8;
2227         units = 1000000 / (1 << power); /* convert to uJ */
2228         power = I915_READ(MCH_SECP_NRG_STTS);
2229         power *= units;
2230
2231         intel_runtime_pm_put(dev_priv);
2232
2233         seq_printf(m, "%llu", (long long unsigned)power);
2234
2235         return 0;
2236 }
2237
2238 static int i915_pc8_status(struct seq_file *m, void *unused)
2239 {
2240         struct drm_info_node *node = m->private;
2241         struct drm_device *dev = node->minor->dev;
2242         struct drm_i915_private *dev_priv = dev->dev_private;
2243
2244         if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2245                 seq_puts(m, "not supported\n");
2246                 return 0;
2247         }
2248
2249         seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2250         seq_printf(m, "IRQs disabled: %s\n",
2251                    yesno(!intel_irqs_enabled(dev_priv)));
2252
2253         return 0;
2254 }
2255
2256 static const char *power_domain_str(enum intel_display_power_domain domain)
2257 {
2258         switch (domain) {
2259         case POWER_DOMAIN_PIPE_A:
2260                 return "PIPE_A";
2261         case POWER_DOMAIN_PIPE_B:
2262                 return "PIPE_B";
2263         case POWER_DOMAIN_PIPE_C:
2264                 return "PIPE_C";
2265         case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2266                 return "PIPE_A_PANEL_FITTER";
2267         case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2268                 return "PIPE_B_PANEL_FITTER";
2269         case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2270                 return "PIPE_C_PANEL_FITTER";
2271         case POWER_DOMAIN_TRANSCODER_A:
2272                 return "TRANSCODER_A";
2273         case POWER_DOMAIN_TRANSCODER_B:
2274                 return "TRANSCODER_B";
2275         case POWER_DOMAIN_TRANSCODER_C:
2276                 return "TRANSCODER_C";
2277         case POWER_DOMAIN_TRANSCODER_EDP:
2278                 return "TRANSCODER_EDP";
2279         case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2280                 return "PORT_DDI_A_2_LANES";
2281         case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2282                 return "PORT_DDI_A_4_LANES";
2283         case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2284                 return "PORT_DDI_B_2_LANES";
2285         case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2286                 return "PORT_DDI_B_4_LANES";
2287         case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2288                 return "PORT_DDI_C_2_LANES";
2289         case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2290                 return "PORT_DDI_C_4_LANES";
2291         case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2292                 return "PORT_DDI_D_2_LANES";
2293         case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2294                 return "PORT_DDI_D_4_LANES";
2295         case POWER_DOMAIN_PORT_DSI:
2296                 return "PORT_DSI";
2297         case POWER_DOMAIN_PORT_CRT:
2298                 return "PORT_CRT";
2299         case POWER_DOMAIN_PORT_OTHER:
2300                 return "PORT_OTHER";
2301         case POWER_DOMAIN_VGA:
2302                 return "VGA";
2303         case POWER_DOMAIN_AUDIO:
2304                 return "AUDIO";
2305         case POWER_DOMAIN_PLLS:
2306                 return "PLLS";
2307         case POWER_DOMAIN_INIT:
2308                 return "INIT";
2309         default:
2310                 WARN_ON(1);
2311                 return "?";
2312         }
2313 }
2314
2315 static int i915_power_domain_info(struct seq_file *m, void *unused)
2316 {
2317         struct drm_info_node *node = m->private;
2318         struct drm_device *dev = node->minor->dev;
2319         struct drm_i915_private *dev_priv = dev->dev_private;
2320         struct i915_power_domains *power_domains = &dev_priv->power_domains;
2321         int i;
2322
2323         mutex_lock(&power_domains->lock);
2324
2325         seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2326         for (i = 0; i < power_domains->power_well_count; i++) {
2327                 struct i915_power_well *power_well;
2328                 enum intel_display_power_domain power_domain;
2329
2330                 power_well = &power_domains->power_wells[i];
2331                 seq_printf(m, "%-25s %d\n", power_well->name,
2332                            power_well->count);
2333
2334                 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2335                      power_domain++) {
2336                         if (!(BIT(power_domain) & power_well->domains))
2337                                 continue;
2338
2339                         seq_printf(m, "  %-23s %d\n",
2340                                  power_domain_str(power_domain),
2341                                  power_domains->domain_use_count[power_domain]);
2342                 }
2343         }
2344
2345         mutex_unlock(&power_domains->lock);
2346
2347         return 0;
2348 }
2349
2350 static void intel_seq_print_mode(struct seq_file *m, int tabs,
2351                                  struct drm_display_mode *mode)
2352 {
2353         int i;
2354
2355         for (i = 0; i < tabs; i++)
2356                 seq_putc(m, '\t');
2357
2358         seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2359                    mode->base.id, mode->name,
2360                    mode->vrefresh, mode->clock,
2361                    mode->hdisplay, mode->hsync_start,
2362                    mode->hsync_end, mode->htotal,
2363                    mode->vdisplay, mode->vsync_start,
2364                    mode->vsync_end, mode->vtotal,
2365                    mode->type, mode->flags);
2366 }
2367
2368 static void intel_encoder_info(struct seq_file *m,
2369                                struct intel_crtc *intel_crtc,
2370                                struct intel_encoder *intel_encoder)
2371 {
2372         struct drm_info_node *node = m->private;
2373         struct drm_device *dev = node->minor->dev;
2374         struct drm_crtc *crtc = &intel_crtc->base;
2375         struct intel_connector *intel_connector;
2376         struct drm_encoder *encoder;
2377
2378         encoder = &intel_encoder->base;
2379         seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2380                    encoder->base.id, encoder->name);
2381         for_each_connector_on_encoder(dev, encoder, intel_connector) {
2382                 struct drm_connector *connector = &intel_connector->base;
2383                 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2384                            connector->base.id,
2385                            connector->name,
2386                            drm_get_connector_status_name(connector->status));
2387                 if (connector->status == connector_status_connected) {
2388                         struct drm_display_mode *mode = &crtc->mode;
2389                         seq_printf(m, ", mode:\n");
2390                         intel_seq_print_mode(m, 2, mode);
2391                 } else {
2392                         seq_putc(m, '\n');
2393                 }
2394         }
2395 }
2396
2397 static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2398 {
2399         struct drm_info_node *node = m->private;
2400         struct drm_device *dev = node->minor->dev;
2401         struct drm_crtc *crtc = &intel_crtc->base;
2402         struct intel_encoder *intel_encoder;
2403
2404         if (crtc->primary->fb)
2405                 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2406                            crtc->primary->fb->base.id, crtc->x, crtc->y,
2407                            crtc->primary->fb->width, crtc->primary->fb->height);
2408         else
2409                 seq_puts(m, "\tprimary plane disabled\n");
2410         for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2411                 intel_encoder_info(m, intel_crtc, intel_encoder);
2412 }
2413
2414 static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2415 {
2416         struct drm_display_mode *mode = panel->fixed_mode;
2417
2418         seq_printf(m, "\tfixed mode:\n");
2419         intel_seq_print_mode(m, 2, mode);
2420 }
2421
2422 static void intel_dp_info(struct seq_file *m,
2423                           struct intel_connector *intel_connector)
2424 {
2425         struct intel_encoder *intel_encoder = intel_connector->encoder;
2426         struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2427
2428         seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2429         seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2430                    "no");
2431         if (intel_encoder->type == INTEL_OUTPUT_EDP)
2432                 intel_panel_info(m, &intel_connector->panel);
2433 }
2434
2435 static void intel_hdmi_info(struct seq_file *m,
2436                             struct intel_connector *intel_connector)
2437 {
2438         struct intel_encoder *intel_encoder = intel_connector->encoder;
2439         struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2440
2441         seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2442                    "no");
2443 }
2444
2445 static void intel_lvds_info(struct seq_file *m,
2446                             struct intel_connector *intel_connector)
2447 {
2448         intel_panel_info(m, &intel_connector->panel);
2449 }
2450
2451 static void intel_connector_info(struct seq_file *m,
2452                                  struct drm_connector *connector)
2453 {
2454         struct intel_connector *intel_connector = to_intel_connector(connector);
2455         struct intel_encoder *intel_encoder = intel_connector->encoder;
2456         struct drm_display_mode *mode;
2457
2458         seq_printf(m, "connector %d: type %s, status: %s\n",
2459                    connector->base.id, connector->name,
2460                    drm_get_connector_status_name(connector->status));
2461         if (connector->status == connector_status_connected) {
2462                 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2463                 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2464                            connector->display_info.width_mm,
2465                            connector->display_info.height_mm);
2466                 seq_printf(m, "\tsubpixel order: %s\n",
2467                            drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2468                 seq_printf(m, "\tCEA rev: %d\n",
2469                            connector->display_info.cea_rev);
2470         }
2471         if (intel_encoder) {
2472                 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2473                     intel_encoder->type == INTEL_OUTPUT_EDP)
2474                         intel_dp_info(m, intel_connector);
2475                 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2476                         intel_hdmi_info(m, intel_connector);
2477                 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2478                         intel_lvds_info(m, intel_connector);
2479         }
2480
2481         seq_printf(m, "\tmodes:\n");
2482         list_for_each_entry(mode, &connector->modes, head)
2483                 intel_seq_print_mode(m, 2, mode);
2484 }
2485
2486 static bool cursor_active(struct drm_device *dev, int pipe)
2487 {
2488         struct drm_i915_private *dev_priv = dev->dev_private;
2489         u32 state;
2490
2491         if (IS_845G(dev) || IS_I865G(dev))
2492                 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
2493         else
2494                 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2495
2496         return state;
2497 }
2498
2499 static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2500 {
2501         struct drm_i915_private *dev_priv = dev->dev_private;
2502         u32 pos;
2503
2504         pos = I915_READ(CURPOS(pipe));
2505
2506         *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2507         if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2508                 *x = -*x;
2509
2510         *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2511         if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2512                 *y = -*y;
2513
2514         return cursor_active(dev, pipe);
2515 }
2516
2517 static int i915_display_info(struct seq_file *m, void *unused)
2518 {
2519         struct drm_info_node *node = m->private;
2520         struct drm_device *dev = node->minor->dev;
2521         struct drm_i915_private *dev_priv = dev->dev_private;
2522         struct intel_crtc *crtc;
2523         struct drm_connector *connector;
2524
2525         intel_runtime_pm_get(dev_priv);
2526         drm_modeset_lock_all(dev);
2527         seq_printf(m, "CRTC info\n");
2528         seq_printf(m, "---------\n");
2529         for_each_intel_crtc(dev, crtc) {
2530                 bool active;
2531                 int x, y;
2532
2533                 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2534                            crtc->base.base.id, pipe_name(crtc->pipe),
2535                            yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2536                 if (crtc->active) {
2537                         intel_crtc_info(m, crtc);
2538
2539                         active = cursor_position(dev, crtc->pipe, &x, &y);
2540                         seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2541                                    yesno(crtc->cursor_base),
2542                                    x, y, crtc->cursor_width, crtc->cursor_height,
2543                                    crtc->cursor_addr, yesno(active));
2544                 }
2545
2546                 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2547                            yesno(!crtc->cpu_fifo_underrun_disabled),
2548                            yesno(!crtc->pch_fifo_underrun_disabled));
2549         }
2550
2551         seq_printf(m, "\n");
2552         seq_printf(m, "Connector info\n");
2553         seq_printf(m, "--------------\n");
2554         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2555                 intel_connector_info(m, connector);
2556         }
2557         drm_modeset_unlock_all(dev);
2558         intel_runtime_pm_put(dev_priv);
2559
2560         return 0;
2561 }
2562
2563 static int i915_semaphore_status(struct seq_file *m, void *unused)
2564 {
2565         struct drm_info_node *node = (struct drm_info_node *) m->private;
2566         struct drm_device *dev = node->minor->dev;
2567         struct drm_i915_private *dev_priv = dev->dev_private;
2568         struct intel_engine_cs *ring;
2569         int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2570         int i, j, ret;
2571
2572         if (!i915_semaphore_is_enabled(dev)) {
2573                 seq_puts(m, "Semaphores are disabled\n");
2574                 return 0;
2575         }
2576
2577         ret = mutex_lock_interruptible(&dev->struct_mutex);
2578         if (ret)
2579                 return ret;
2580         intel_runtime_pm_get(dev_priv);
2581
2582         if (IS_BROADWELL(dev)) {
2583                 struct page *page;
2584                 uint64_t *seqno;
2585
2586                 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2587
2588                 seqno = (uint64_t *)kmap_atomic(page);
2589                 for_each_ring(ring, dev_priv, i) {
2590                         uint64_t offset;
2591
2592                         seq_printf(m, "%s\n", ring->name);
2593
2594                         seq_puts(m, "  Last signal:");
2595                         for (j = 0; j < num_rings; j++) {
2596                                 offset = i * I915_NUM_RINGS + j;
2597                                 seq_printf(m, "0x%08llx (0x%02llx) ",
2598                                            seqno[offset], offset * 8);
2599                         }
2600                         seq_putc(m, '\n');
2601
2602                         seq_puts(m, "  Last wait:  ");
2603                         for (j = 0; j < num_rings; j++) {
2604                                 offset = i + (j * I915_NUM_RINGS);
2605                                 seq_printf(m, "0x%08llx (0x%02llx) ",
2606                                            seqno[offset], offset * 8);
2607                         }
2608                         seq_putc(m, '\n');
2609
2610                 }
2611                 kunmap_atomic(seqno);
2612         } else {
2613                 seq_puts(m, "  Last signal:");
2614                 for_each_ring(ring, dev_priv, i)
2615                         for (j = 0; j < num_rings; j++)
2616                                 seq_printf(m, "0x%08x\n",
2617                                            I915_READ(ring->semaphore.mbox.signal[j]));
2618                 seq_putc(m, '\n');
2619         }
2620
2621         seq_puts(m, "\nSync seqno:\n");
2622         for_each_ring(ring, dev_priv, i) {
2623                 for (j = 0; j < num_rings; j++) {
2624                         seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
2625                 }
2626                 seq_putc(m, '\n');
2627         }
2628         seq_putc(m, '\n');
2629
2630         intel_runtime_pm_put(dev_priv);
2631         mutex_unlock(&dev->struct_mutex);
2632         return 0;
2633 }
2634
2635 static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2636 {
2637         struct drm_info_node *node = (struct drm_info_node *) m->private;
2638         struct drm_device *dev = node->minor->dev;
2639         struct drm_i915_private *dev_priv = dev->dev_private;
2640         int i;
2641
2642         drm_modeset_lock_all(dev);
2643         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2644                 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2645
2646                 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2647                 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2648                            pll->config.crtc_mask, pll->active, yesno(pll->on));
2649                 seq_printf(m, " tracked hardware state:\n");
2650                 seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
2651                 seq_printf(m, " dpll_md: 0x%08x\n",
2652                            pll->config.hw_state.dpll_md);
2653                 seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
2654                 seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
2655                 seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2656         }
2657         drm_modeset_unlock_all(dev);
2658
2659         return 0;
2660 }
2661
2662 static int i915_wa_registers(struct seq_file *m, void *unused)
2663 {
2664         int i;
2665         int ret;
2666         struct drm_info_node *node = (struct drm_info_node *) m->private;
2667         struct drm_device *dev = node->minor->dev;
2668         struct drm_i915_private *dev_priv = dev->dev_private;
2669
2670         ret = mutex_lock_interruptible(&dev->struct_mutex);
2671         if (ret)
2672                 return ret;
2673
2674         intel_runtime_pm_get(dev_priv);
2675
2676         seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2677         for (i = 0; i < dev_priv->workarounds.count; ++i) {
2678                 u32 addr, mask, value, read;
2679                 bool ok;
2680
2681                 addr = dev_priv->workarounds.reg[i].addr;
2682                 mask = dev_priv->workarounds.reg[i].mask;
2683                 value = dev_priv->workarounds.reg[i].value;
2684                 read = I915_READ(addr);
2685                 ok = (value & mask) == (read & mask);
2686                 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2687                            addr, value, mask, read, ok ? "OK" : "FAIL");
2688         }
2689
2690         intel_runtime_pm_put(dev_priv);
2691         mutex_unlock(&dev->struct_mutex);
2692
2693         return 0;
2694 }
2695
2696 static int i915_ddb_info(struct seq_file *m, void *unused)
2697 {
2698         struct drm_info_node *node = m->private;
2699         struct drm_device *dev = node->minor->dev;
2700         struct drm_i915_private *dev_priv = dev->dev_private;
2701         struct skl_ddb_allocation *ddb;
2702         struct skl_ddb_entry *entry;
2703         enum pipe pipe;
2704         int plane;
2705
2706         drm_modeset_lock_all(dev);
2707
2708         ddb = &dev_priv->wm.skl_hw.ddb;
2709
2710         seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2711
2712         for_each_pipe(dev_priv, pipe) {
2713                 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2714
2715                 for_each_plane(pipe, plane) {
2716                         entry = &ddb->plane[pipe][plane];
2717                         seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
2718                                    entry->start, entry->end,
2719                                    skl_ddb_entry_size(entry));
2720                 }
2721
2722                 entry = &ddb->cursor[pipe];
2723                 seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
2724                            entry->end, skl_ddb_entry_size(entry));
2725         }
2726
2727         drm_modeset_unlock_all(dev);
2728
2729         return 0;
2730 }
2731
2732 struct pipe_crc_info {
2733         const char *name;
2734         struct drm_device *dev;
2735         enum pipe pipe;
2736 };
2737
2738 static int i915_dp_mst_info(struct seq_file *m, void *unused)
2739 {
2740         struct drm_info_node *node = (struct drm_info_node *) m->private;
2741         struct drm_device *dev = node->minor->dev;
2742         struct drm_encoder *encoder;
2743         struct intel_encoder *intel_encoder;
2744         struct intel_digital_port *intel_dig_port;
2745         drm_modeset_lock_all(dev);
2746         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2747                 intel_encoder = to_intel_encoder(encoder);
2748                 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2749                         continue;
2750                 intel_dig_port = enc_to_dig_port(encoder);
2751                 if (!intel_dig_port->dp.can_mst)
2752                         continue;
2753
2754                 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2755         }
2756         drm_modeset_unlock_all(dev);
2757         return 0;
2758 }
2759
2760 static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2761 {
2762         struct pipe_crc_info *info = inode->i_private;
2763         struct drm_i915_private *dev_priv = info->dev->dev_private;
2764         struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2765
2766         if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2767                 return -ENODEV;
2768
2769         spin_lock_irq(&pipe_crc->lock);
2770
2771         if (pipe_crc->opened) {
2772                 spin_unlock_irq(&pipe_crc->lock);
2773                 return -EBUSY; /* already open */
2774         }
2775
2776         pipe_crc->opened = true;
2777         filep->private_data = inode->i_private;
2778
2779         spin_unlock_irq(&pipe_crc->lock);
2780
2781         return 0;
2782 }
2783
2784 static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2785 {
2786         struct pipe_crc_info *info = inode->i_private;
2787         struct drm_i915_private *dev_priv = info->dev->dev_private;
2788         struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2789
2790         spin_lock_irq(&pipe_crc->lock);
2791         pipe_crc->opened = false;
2792         spin_unlock_irq(&pipe_crc->lock);
2793
2794         return 0;
2795 }
2796
2797 /* (6 fields, 8 chars each, space separated (5) + '\n') */
2798 #define PIPE_CRC_LINE_LEN       (6 * 8 + 5 + 1)
2799 /* account for \'0' */
2800 #define PIPE_CRC_BUFFER_LEN     (PIPE_CRC_LINE_LEN + 1)
2801
2802 static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2803 {
2804         assert_spin_locked(&pipe_crc->lock);
2805         return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2806                         INTEL_PIPE_CRC_ENTRIES_NR);
2807 }
2808
2809 static ssize_t
2810 i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2811                    loff_t *pos)
2812 {
2813         struct pipe_crc_info *info = filep->private_data;
2814         struct drm_device *dev = info->dev;
2815         struct drm_i915_private *dev_priv = dev->dev_private;
2816         struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2817         char buf[PIPE_CRC_BUFFER_LEN];
2818         int head, tail, n_entries, n;
2819         ssize_t bytes_read;
2820
2821         /*
2822          * Don't allow user space to provide buffers not big enough to hold
2823          * a line of data.
2824          */
2825         if (count < PIPE_CRC_LINE_LEN)
2826                 return -EINVAL;
2827
2828         if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2829                 return 0;
2830
2831         /* nothing to read */
2832         spin_lock_irq(&pipe_crc->lock);
2833         while (pipe_crc_data_count(pipe_crc) == 0) {
2834                 int ret;
2835
2836                 if (filep->f_flags & O_NONBLOCK) {
2837                         spin_unlock_irq(&pipe_crc->lock);
2838                         return -EAGAIN;
2839                 }
2840
2841                 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2842                                 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2843                 if (ret) {
2844                         spin_unlock_irq(&pipe_crc->lock);
2845                         return ret;
2846                 }
2847         }
2848
2849         /* We now have one or more entries to read */
2850         head = pipe_crc->head;
2851         tail = pipe_crc->tail;
2852         n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2853                         count / PIPE_CRC_LINE_LEN);
2854         spin_unlock_irq(&pipe_crc->lock);
2855
2856         bytes_read = 0;
2857         n = 0;
2858         do {
2859                 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2860                 int ret;
2861
2862                 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2863                                        "%8u %8x %8x %8x %8x %8x\n",
2864                                        entry->frame, entry->crc[0],
2865                                        entry->crc[1], entry->crc[2],
2866                                        entry->crc[3], entry->crc[4]);
2867
2868                 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2869                                    buf, PIPE_CRC_LINE_LEN);
2870                 if (ret == PIPE_CRC_LINE_LEN)
2871                         return -EFAULT;
2872
2873                 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2874                 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2875                 n++;
2876         } while (--n_entries);
2877
2878         spin_lock_irq(&pipe_crc->lock);
2879         pipe_crc->tail = tail;
2880         spin_unlock_irq(&pipe_crc->lock);
2881
2882         return bytes_read;
2883 }
2884
2885 static const struct file_operations i915_pipe_crc_fops = {
2886         .owner = THIS_MODULE,
2887         .open = i915_pipe_crc_open,
2888         .read = i915_pipe_crc_read,
2889         .release = i915_pipe_crc_release,
2890 };
2891
2892 static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2893         {
2894                 .name = "i915_pipe_A_crc",
2895                 .pipe = PIPE_A,
2896         },
2897         {
2898                 .name = "i915_pipe_B_crc",
2899                 .pipe = PIPE_B,
2900         },
2901         {
2902                 .name = "i915_pipe_C_crc",
2903                 .pipe = PIPE_C,
2904         },
2905 };
2906
2907 static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2908                                 enum pipe pipe)
2909 {
2910         struct drm_device *dev = minor->dev;
2911         struct dentry *ent;
2912         struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2913
2914         info->dev = dev;
2915         ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2916                                   &i915_pipe_crc_fops);
2917         if (!ent)
2918                 return -ENOMEM;
2919
2920         return drm_add_fake_info_node(minor, ent, info);
2921 }
2922
2923 static const char * const pipe_crc_sources[] = {
2924         "none",
2925         "plane1",
2926         "plane2",
2927         "pf",
2928         "pipe",
2929         "TV",
2930         "DP-B",
2931         "DP-C",
2932         "DP-D",
2933         "auto",
2934 };
2935
2936 static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2937 {
2938         BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2939         return pipe_crc_sources[source];
2940 }
2941
2942 static int display_crc_ctl_show(struct seq_file *m, void *data)
2943 {
2944         struct drm_device *dev = m->private;
2945         struct drm_i915_private *dev_priv = dev->dev_private;
2946         int i;
2947
2948         for (i = 0; i < I915_MAX_PIPES; i++)
2949                 seq_printf(m, "%c %s\n", pipe_name(i),
2950                            pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2951
2952         return 0;
2953 }
2954
2955 static int display_crc_ctl_open(struct inode *inode, struct file *file)
2956 {
2957         struct drm_device *dev = inode->i_private;
2958
2959         return single_open(file, display_crc_ctl_show, dev);
2960 }
2961
2962 static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2963                                  uint32_t *val)
2964 {
2965         if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2966                 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2967
2968         switch (*source) {
2969         case INTEL_PIPE_CRC_SOURCE_PIPE:
2970                 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2971                 break;
2972         case INTEL_PIPE_CRC_SOURCE_NONE:
2973                 *val = 0;
2974                 break;
2975         default:
2976                 return -EINVAL;
2977         }
2978
2979         return 0;
2980 }
2981
2982 static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2983                                      enum intel_pipe_crc_source *source)
2984 {
2985         struct intel_encoder *encoder;
2986         struct intel_crtc *crtc;
2987         struct intel_digital_port *dig_port;
2988         int ret = 0;
2989
2990         *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2991
2992         drm_modeset_lock_all(dev);
2993         for_each_intel_encoder(dev, encoder) {
2994                 if (!encoder->base.crtc)
2995                         continue;
2996
2997                 crtc = to_intel_crtc(encoder->base.crtc);
2998
2999                 if (crtc->pipe != pipe)
3000                         continue;
3001
3002                 switch (encoder->type) {
3003                 case INTEL_OUTPUT_TVOUT:
3004                         *source = INTEL_PIPE_CRC_SOURCE_TV;
3005                         break;
3006                 case INTEL_OUTPUT_DISPLAYPORT:
3007                 case INTEL_OUTPUT_EDP:
3008                         dig_port = enc_to_dig_port(&encoder->base);
3009                         switch (dig_port->port) {
3010                         case PORT_B:
3011                                 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3012                                 break;
3013                         case PORT_C:
3014                                 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3015                                 break;
3016                         case PORT_D:
3017                                 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3018                                 break;
3019                         default:
3020                                 WARN(1, "nonexisting DP port %c\n",
3021                                      port_name(dig_port->port));
3022                                 break;
3023                         }
3024                         break;
3025                 default:
3026                         break;
3027                 }
3028         }
3029         drm_modeset_unlock_all(dev);
3030
3031         return ret;
3032 }
3033
3034 static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3035                                 enum pipe pipe,
3036                                 enum intel_pipe_crc_source *source,
3037                                 uint32_t *val)
3038 {
3039         struct drm_i915_private *dev_priv = dev->dev_private;
3040         bool need_stable_symbols = false;
3041
3042         if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3043                 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3044                 if (ret)
3045                         return ret;
3046         }
3047
3048         switch (*source) {
3049         case INTEL_PIPE_CRC_SOURCE_PIPE:
3050                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3051                 break;
3052         case INTEL_PIPE_CRC_SOURCE_DP_B:
3053                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3054                 need_stable_symbols = true;
3055                 break;
3056         case INTEL_PIPE_CRC_SOURCE_DP_C:
3057                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3058                 need_stable_symbols = true;
3059                 break;
3060         case INTEL_PIPE_CRC_SOURCE_NONE:
3061                 *val = 0;
3062                 break;
3063         default:
3064                 return -EINVAL;
3065         }
3066
3067         /*
3068          * When the pipe CRC tap point is after the transcoders we need
3069          * to tweak symbol-level features to produce a deterministic series of
3070          * symbols for a given frame. We need to reset those features only once
3071          * a frame (instead of every nth symbol):
3072          *   - DC-balance: used to ensure a better clock recovery from the data
3073          *     link (SDVO)
3074          *   - DisplayPort scrambling: used for EMI reduction
3075          */
3076         if (need_stable_symbols) {
3077                 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3078
3079                 tmp |= DC_BALANCE_RESET_VLV;
3080                 if (pipe == PIPE_A)
3081                         tmp |= PIPE_A_SCRAMBLE_RESET;
3082                 else
3083                         tmp |= PIPE_B_SCRAMBLE_RESET;
3084
3085                 I915_WRITE(PORT_DFT2_G4X, tmp);
3086         }
3087
3088         return 0;
3089 }
3090
3091 static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3092                                  enum pipe pipe,
3093                                  enum intel_pipe_crc_source *source,
3094                                  uint32_t *val)
3095 {
3096         struct drm_i915_private *dev_priv = dev->dev_private;
3097         bool need_stable_symbols = false;
3098
3099         if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3100                 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3101                 if (ret)
3102                         return ret;
3103         }
3104
3105         switch (*source) {
3106         case INTEL_PIPE_CRC_SOURCE_PIPE:
3107                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3108                 break;
3109         case INTEL_PIPE_CRC_SOURCE_TV:
3110                 if (!SUPPORTS_TV(dev))
3111                         return -EINVAL;
3112                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3113                 break;
3114         case INTEL_PIPE_CRC_SOURCE_DP_B:
3115                 if (!IS_G4X(dev))
3116                         return -EINVAL;
3117                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3118                 need_stable_symbols = true;
3119                 break;
3120         case INTEL_PIPE_CRC_SOURCE_DP_C:
3121                 if (!IS_G4X(dev))
3122                         return -EINVAL;
3123                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3124                 need_stable_symbols = true;
3125                 break;
3126         case INTEL_PIPE_CRC_SOURCE_DP_D:
3127                 if (!IS_G4X(dev))
3128                         return -EINVAL;
3129                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3130                 need_stable_symbols = true;
3131                 break;
3132         case INTEL_PIPE_CRC_SOURCE_NONE:
3133                 *val = 0;
3134                 break;
3135         default:
3136                 return -EINVAL;
3137         }
3138
3139         /*
3140          * When the pipe CRC tap point is after the transcoders we need
3141          * to tweak symbol-level features to produce a deterministic series of
3142          * symbols for a given frame. We need to reset those features only once
3143          * a frame (instead of every nth symbol):
3144          *   - DC-balance: used to ensure a better clock recovery from the data
3145          *     link (SDVO)
3146          *   - DisplayPort scrambling: used for EMI reduction
3147          */
3148         if (need_stable_symbols) {
3149                 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3150
3151                 WARN_ON(!IS_G4X(dev));
3152
3153                 I915_WRITE(PORT_DFT_I9XX,
3154                            I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3155
3156                 if (pipe == PIPE_A)
3157                         tmp |= PIPE_A_SCRAMBLE_RESET;
3158                 else
3159                         tmp |= PIPE_B_SCRAMBLE_RESET;
3160
3161                 I915_WRITE(PORT_DFT2_G4X, tmp);
3162         }
3163
3164         return 0;
3165 }
3166
3167 static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3168                                          enum pipe pipe)
3169 {
3170         struct drm_i915_private *dev_priv = dev->dev_private;
3171         uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3172
3173         if (pipe == PIPE_A)
3174                 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3175         else
3176                 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3177         if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3178                 tmp &= ~DC_BALANCE_RESET_VLV;
3179         I915_WRITE(PORT_DFT2_G4X, tmp);
3180
3181 }
3182
3183 static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3184                                          enum pipe pipe)
3185 {
3186         struct drm_i915_private *dev_priv = dev->dev_private;
3187         uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3188
3189         if (pipe == PIPE_A)
3190                 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3191         else
3192                 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3193         I915_WRITE(PORT_DFT2_G4X, tmp);
3194
3195         if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3196                 I915_WRITE(PORT_DFT_I9XX,
3197                            I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3198         }
3199 }
3200
3201 static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3202                                 uint32_t *val)
3203 {
3204         if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3205                 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3206
3207         switch (*source) {
3208         case INTEL_PIPE_CRC_SOURCE_PLANE1:
3209                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3210                 break;
3211         case INTEL_PIPE_CRC_SOURCE_PLANE2:
3212                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3213                 break;
3214         case INTEL_PIPE_CRC_SOURCE_PIPE:
3215                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3216                 break;
3217         case INTEL_PIPE_CRC_SOURCE_NONE:
3218                 *val = 0;
3219                 break;
3220         default:
3221                 return -EINVAL;
3222         }
3223
3224         return 0;
3225 }
3226
3227 static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3228 {
3229         struct drm_i915_private *dev_priv = dev->dev_private;
3230         struct intel_crtc *crtc =
3231                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3232
3233         drm_modeset_lock_all(dev);
3234         /*
3235          * If we use the eDP transcoder we need to make sure that we don't
3236          * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3237          * relevant on hsw with pipe A when using the always-on power well
3238          * routing.
3239          */
3240         if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3241             !crtc->config.pch_pfit.enabled) {
3242                 crtc->config.pch_pfit.force_thru = true;
3243
3244                 intel_display_power_get(dev_priv,
3245                                         POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3246
3247                 dev_priv->display.crtc_disable(&crtc->base);
3248                 dev_priv->display.crtc_enable(&crtc->base);
3249         }
3250         drm_modeset_unlock_all(dev);
3251 }
3252
3253 static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3254 {
3255         struct drm_i915_private *dev_priv = dev->dev_private;
3256         struct intel_crtc *crtc =
3257                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3258
3259         drm_modeset_lock_all(dev);
3260         /*
3261          * If we use the eDP transcoder we need to make sure that we don't
3262          * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3263          * relevant on hsw with pipe A when using the always-on power well
3264          * routing.
3265          */
3266         if (crtc->config.pch_pfit.force_thru) {
3267                 crtc->config.pch_pfit.force_thru = false;
3268
3269                 dev_priv->display.crtc_disable(&crtc->base);
3270                 dev_priv->display.crtc_enable(&crtc->base);
3271
3272                 intel_display_power_put(dev_priv,
3273                                         POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3274         }
3275         drm_modeset_unlock_all(dev);
3276 }
3277
3278 static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3279                                 enum pipe pipe,
3280                                 enum intel_pipe_crc_source *source,
3281                                 uint32_t *val)
3282 {
3283         if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3284                 *source = INTEL_PIPE_CRC_SOURCE_PF;
3285
3286         switch (*source) {
3287         case INTEL_PIPE_CRC_SOURCE_PLANE1:
3288                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3289                 break;
3290         case INTEL_PIPE_CRC_SOURCE_PLANE2:
3291                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3292                 break;
3293         case INTEL_PIPE_CRC_SOURCE_PF:
3294                 if (IS_HASWELL(dev) && pipe == PIPE_A)
3295                         hsw_trans_edp_pipe_A_crc_wa(dev);
3296
3297                 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3298                 break;
3299         case INTEL_PIPE_CRC_SOURCE_NONE:
3300                 *val = 0;
3301                 break;
3302         default:
3303                 return -EINVAL;
3304         }
3305
3306         return 0;
3307 }
3308
3309 static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3310                                enum intel_pipe_crc_source source)
3311 {
3312         struct drm_i915_private *dev_priv = dev->dev_private;
3313         struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3314         struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3315                                                                         pipe));
3316         u32 val = 0; /* shut up gcc */
3317         int ret;
3318
3319         if (pipe_crc->source == source)
3320                 return 0;
3321
3322         /* forbid changing the source without going back to 'none' */
3323         if (pipe_crc->source && source)
3324                 return -EINVAL;
3325
3326         if (IS_GEN2(dev))
3327                 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
3328         else if (INTEL_INFO(dev)->gen < 5)
3329                 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3330         else if (IS_VALLEYVIEW(dev))
3331                 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3332         else if (IS_GEN5(dev) || IS_GEN6(dev))
3333                 ret = ilk_pipe_crc_ctl_reg(&source, &val);
3334         else
3335                 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3336
3337         if (ret != 0)
3338                 return ret;
3339
3340         /* none -> real source transition */
3341         if (source) {
3342                 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3343                                  pipe_name(pipe), pipe_crc_source_name(source));
3344
3345                 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3346                                             INTEL_PIPE_CRC_ENTRIES_NR,
3347                                             GFP_KERNEL);
3348                 if (!pipe_crc->entries)
3349                         return -ENOMEM;
3350
3351                 /*
3352                  * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3353                  * enabled and disabled dynamically based on package C states,
3354                  * user space can't make reliable use of the CRCs, so let's just
3355                  * completely disable it.
3356                  */
3357                 hsw_disable_ips(crtc);
3358
3359                 spin_lock_irq(&pipe_crc->lock);
3360                 pipe_crc->head = 0;
3361                 pipe_crc->tail = 0;
3362                 spin_unlock_irq(&pipe_crc->lock);
3363         }
3364
3365         pipe_crc->source = source;
3366
3367         I915_WRITE(PIPE_CRC_CTL(pipe), val);
3368         POSTING_READ(PIPE_CRC_CTL(pipe));
3369
3370         /* real source -> none transition */
3371         if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3372                 struct intel_pipe_crc_entry *entries;
3373                 struct intel_crtc *crtc =
3374                         to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3375
3376                 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3377                                  pipe_name(pipe));
3378
3379                 drm_modeset_lock(&crtc->base.mutex, NULL);
3380                 if (crtc->active)
3381                         intel_wait_for_vblank(dev, pipe);
3382                 drm_modeset_unlock(&crtc->base.mutex);
3383
3384                 spin_lock_irq(&pipe_crc->lock);
3385                 entries = pipe_crc->entries;
3386                 pipe_crc->entries = NULL;
3387                 spin_unlock_irq(&pipe_crc->lock);
3388
3389                 kfree(entries);
3390
3391                 if (IS_G4X(dev))
3392                         g4x_undo_pipe_scramble_reset(dev, pipe);
3393                 else if (IS_VALLEYVIEW(dev))
3394                         vlv_undo_pipe_scramble_reset(dev, pipe);
3395                 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3396                         hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3397
3398                 hsw_enable_ips(crtc);
3399         }
3400
3401         return 0;
3402 }
3403
3404 /*
3405  * Parse pipe CRC command strings:
3406  *   command: wsp* object wsp+ name wsp+ source wsp*
3407  *   object: 'pipe'
3408  *   name: (A | B | C)
3409  *   source: (none | plane1 | plane2 | pf)
3410  *   wsp: (#0x20 | #0x9 | #0xA)+
3411  *
3412  * eg.:
3413  *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
3414  *  "pipe A none"    ->  Stop CRC
3415  */
3416 static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3417 {
3418         int n_words = 0;
3419
3420         while (*buf) {
3421                 char *end;
3422
3423                 /* skip leading white space */
3424                 buf = skip_spaces(buf);
3425                 if (!*buf)
3426                         break;  /* end of buffer */
3427
3428                 /* find end of word */
3429                 for (end = buf; *end && !isspace(*end); end++)
3430                         ;
3431
3432                 if (n_words == max_words) {
3433                         DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3434                                          max_words);
3435                         return -EINVAL; /* ran out of words[] before bytes */
3436                 }
3437
3438                 if (*end)
3439                         *end++ = '\0';
3440                 words[n_words++] = buf;
3441                 buf = end;
3442         }
3443
3444         return n_words;
3445 }
3446
3447 enum intel_pipe_crc_object {
3448         PIPE_CRC_OBJECT_PIPE,
3449 };
3450
3451 static const char * const pipe_crc_objects[] = {
3452         "pipe",
3453 };
3454
3455 static int
3456 display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3457 {
3458         int i;
3459
3460         for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3461                 if (!strcmp(buf, pipe_crc_objects[i])) {
3462                         *o = i;
3463                         return 0;
3464                     }
3465
3466         return -EINVAL;
3467 }
3468
3469 static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3470 {
3471         const char name = buf[0];
3472
3473         if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3474                 return -EINVAL;
3475
3476         *pipe = name - 'A';
3477
3478         return 0;
3479 }
3480
3481 static int
3482 display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3483 {
3484         int i;
3485
3486         for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3487                 if (!strcmp(buf, pipe_crc_sources[i])) {
3488                         *s = i;
3489                         return 0;
3490                     }
3491
3492         return -EINVAL;
3493 }
3494
3495 static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3496 {
3497 #define N_WORDS 3
3498         int n_words;
3499         char *words[N_WORDS];
3500         enum pipe pipe;
3501         enum intel_pipe_crc_object object;
3502         enum intel_pipe_crc_source source;
3503
3504         n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3505         if (n_words != N_WORDS) {
3506                 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3507                                  N_WORDS);
3508                 return -EINVAL;
3509         }
3510
3511         if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3512                 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3513                 return -EINVAL;
3514         }
3515
3516         if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3517                 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3518                 return -EINVAL;
3519         }
3520
3521         if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3522                 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3523                 return -EINVAL;
3524         }
3525
3526         return pipe_crc_set_source(dev, pipe, source);
3527 }
3528
3529 static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3530                                      size_t len, loff_t *offp)
3531 {
3532         struct seq_file *m = file->private_data;
3533         struct drm_device *dev = m->private;
3534         char *tmpbuf;
3535         int ret;
3536
3537         if (len == 0)
3538                 return 0;
3539
3540         if (len > PAGE_SIZE - 1) {
3541                 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3542                                  PAGE_SIZE);
3543                 return -E2BIG;
3544         }
3545
3546         tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3547         if (!tmpbuf)
3548                 return -ENOMEM;
3549
3550         if (copy_from_user(tmpbuf, ubuf, len)) {
3551                 ret = -EFAULT;
3552                 goto out;
3553         }
3554         tmpbuf[len] = '\0';
3555
3556         ret = display_crc_ctl_parse(dev, tmpbuf, len);
3557
3558 out:
3559         kfree(tmpbuf);
3560         if (ret < 0)
3561                 return ret;
3562
3563         *offp += len;
3564         return len;
3565 }
3566
3567 static const struct file_operations i915_display_crc_ctl_fops = {
3568         .owner = THIS_MODULE,
3569         .open = display_crc_ctl_open,
3570         .read = seq_read,
3571         .llseek = seq_lseek,
3572         .release = single_release,
3573         .write = display_crc_ctl_write
3574 };
3575
3576 static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3577 {
3578         struct drm_device *dev = m->private;
3579         int num_levels = ilk_wm_max_level(dev) + 1;
3580         int level;
3581
3582         drm_modeset_lock_all(dev);
3583
3584         for (level = 0; level < num_levels; level++) {
3585                 unsigned int latency = wm[level];
3586
3587                 /*
3588                  * - WM1+ latency values in 0.5us units
3589                  * - latencies are in us on gen9
3590                  */
3591                 if (INTEL_INFO(dev)->gen >= 9)
3592                         latency *= 10;
3593                 else if (level > 0)
3594                         latency *= 5;
3595
3596                 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3597                            level, wm[level], latency / 10, latency % 10);
3598         }
3599
3600         drm_modeset_unlock_all(dev);
3601 }
3602
3603 static int pri_wm_latency_show(struct seq_file *m, void *data)
3604 {
3605         struct drm_device *dev = m->private;
3606         struct drm_i915_private *dev_priv = dev->dev_private;
3607         const uint16_t *latencies;
3608
3609         if (INTEL_INFO(dev)->gen >= 9)
3610                 latencies = dev_priv->wm.skl_latency;
3611         else
3612                 latencies = to_i915(dev)->wm.pri_latency;
3613
3614         wm_latency_show(m, latencies);
3615
3616         return 0;
3617 }
3618
3619 static int spr_wm_latency_show(struct seq_file *m, void *data)
3620 {
3621         struct drm_device *dev = m->private;
3622         struct drm_i915_private *dev_priv = dev->dev_private;
3623         const uint16_t *latencies;
3624
3625         if (INTEL_INFO(dev)->gen >= 9)
3626                 latencies = dev_priv->wm.skl_latency;
3627         else
3628                 latencies = to_i915(dev)->wm.spr_latency;
3629
3630         wm_latency_show(m, latencies);
3631
3632         return 0;
3633 }
3634
3635 static int cur_wm_latency_show(struct seq_file *m, void *data)
3636 {
3637         struct drm_device *dev = m->private;
3638         struct drm_i915_private *dev_priv = dev->dev_private;
3639         const uint16_t *latencies;
3640
3641         if (INTEL_INFO(dev)->gen >= 9)
3642                 latencies = dev_priv->wm.skl_latency;
3643         else
3644                 latencies = to_i915(dev)->wm.cur_latency;
3645
3646         wm_latency_show(m, latencies);
3647
3648         return 0;
3649 }
3650
3651 static int pri_wm_latency_open(struct inode *inode, struct file *file)
3652 {
3653         struct drm_device *dev = inode->i_private;
3654
3655         if (HAS_GMCH_DISPLAY(dev))
3656                 return -ENODEV;
3657
3658         return single_open(file, pri_wm_latency_show, dev);
3659 }
3660
3661 static int spr_wm_latency_open(struct inode *inode, struct file *file)
3662 {
3663         struct drm_device *dev = inode->i_private;
3664
3665         if (HAS_GMCH_DISPLAY(dev))
3666                 return -ENODEV;
3667
3668         return single_open(file, spr_wm_latency_show, dev);
3669 }
3670
3671 static int cur_wm_latency_open(struct inode *inode, struct file *file)
3672 {
3673         struct drm_device *dev = inode->i_private;
3674
3675         if (HAS_GMCH_DISPLAY(dev))
3676                 return -ENODEV;
3677
3678         return single_open(file, cur_wm_latency_show, dev);
3679 }
3680
3681 static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3682                                 size_t len, loff_t *offp, uint16_t wm[8])
3683 {
3684         struct seq_file *m = file->private_data;
3685         struct drm_device *dev = m->private;
3686         uint16_t new[8] = { 0 };
3687         int num_levels = ilk_wm_max_level(dev) + 1;
3688         int level;
3689         int ret;
3690         char tmp[32];
3691
3692         if (len >= sizeof(tmp))
3693                 return -EINVAL;
3694
3695         if (copy_from_user(tmp, ubuf, len))
3696                 return -EFAULT;
3697
3698         tmp[len] = '\0';
3699
3700         ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3701                      &new[0], &new[1], &new[2], &new[3],
3702                      &new[4], &new[5], &new[6], &new[7]);
3703         if (ret != num_levels)
3704                 return -EINVAL;
3705
3706         drm_modeset_lock_all(dev);
3707
3708         for (level = 0; level < num_levels; level++)
3709                 wm[level] = new[level];
3710
3711         drm_modeset_unlock_all(dev);
3712
3713         return len;
3714 }
3715
3716
3717 static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3718                                     size_t len, loff_t *offp)
3719 {
3720         struct seq_file *m = file->private_data;
3721         struct drm_device *dev = m->private;
3722         struct drm_i915_private *dev_priv = dev->dev_private;
3723         uint16_t *latencies;
3724
3725         if (INTEL_INFO(dev)->gen >= 9)
3726                 latencies = dev_priv->wm.skl_latency;
3727         else
3728                 latencies = to_i915(dev)->wm.pri_latency;
3729
3730         return wm_latency_write(file, ubuf, len, offp, latencies);
3731 }
3732
3733 static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3734                                     size_t len, loff_t *offp)
3735 {
3736         struct seq_file *m = file->private_data;
3737         struct drm_device *dev = m->private;
3738         struct drm_i915_private *dev_priv = dev->dev_private;
3739         uint16_t *latencies;
3740
3741         if (INTEL_INFO(dev)->gen >= 9)
3742                 latencies = dev_priv->wm.skl_latency;
3743         else
3744                 latencies = to_i915(dev)->wm.spr_latency;
3745
3746         return wm_latency_write(file, ubuf, len, offp, latencies);
3747 }
3748
3749 static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3750                                     size_t len, loff_t *offp)
3751 {
3752         struct seq_file *m = file->private_data;
3753         struct drm_device *dev = m->private;
3754         struct drm_i915_private *dev_priv = dev->dev_private;
3755         uint16_t *latencies;
3756
3757         if (INTEL_INFO(dev)->gen >= 9)
3758                 latencies = dev_priv->wm.skl_latency;
3759         else
3760                 latencies = to_i915(dev)->wm.cur_latency;
3761
3762         return wm_latency_write(file, ubuf, len, offp, latencies);
3763 }
3764
3765 static const struct file_operations i915_pri_wm_latency_fops = {
3766         .owner = THIS_MODULE,
3767         .open = pri_wm_latency_open,
3768         .read = seq_read,
3769         .llseek = seq_lseek,
3770         .release = single_release,
3771         .write = pri_wm_latency_write
3772 };
3773
3774 static const struct file_operations i915_spr_wm_latency_fops = {
3775         .owner = THIS_MODULE,
3776         .open = spr_wm_latency_open,
3777         .read = seq_read,
3778         .llseek = seq_lseek,
3779         .release = single_release,
3780         .write = spr_wm_latency_write
3781 };
3782
3783 static const struct file_operations i915_cur_wm_latency_fops = {
3784         .owner = THIS_MODULE,
3785         .open = cur_wm_latency_open,
3786         .read = seq_read,
3787         .llseek = seq_lseek,
3788         .release = single_release,
3789         .write = cur_wm_latency_write
3790 };
3791
3792 static int
3793 i915_wedged_get(void *data, u64 *val)
3794 {
3795         struct drm_device *dev = data;
3796         struct drm_i915_private *dev_priv = dev->dev_private;
3797
3798         *val = atomic_read(&dev_priv->gpu_error.reset_counter);
3799
3800         return 0;
3801 }
3802
3803 static int
3804 i915_wedged_set(void *data, u64 val)
3805 {
3806         struct drm_device *dev = data;
3807         struct drm_i915_private *dev_priv = dev->dev_private;
3808
3809         intel_runtime_pm_get(dev_priv);
3810
3811         i915_handle_error(dev, val,
3812                           "Manually setting wedged to %llu", val);
3813
3814         intel_runtime_pm_put(dev_priv);
3815
3816         return 0;
3817 }
3818
3819 DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3820                         i915_wedged_get, i915_wedged_set,
3821                         "%llu\n");
3822
3823 static int
3824 i915_ring_stop_get(void *data, u64 *val)
3825 {
3826         struct drm_device *dev = data;
3827         struct drm_i915_private *dev_priv = dev->dev_private;
3828
3829         *val = dev_priv->gpu_error.stop_rings;
3830
3831         return 0;
3832 }
3833
3834 static int
3835 i915_ring_stop_set(void *data, u64 val)
3836 {
3837         struct drm_device *dev = data;
3838         struct drm_i915_private *dev_priv = dev->dev_private;
3839         int ret;
3840
3841         DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3842
3843         ret = mutex_lock_interruptible(&dev->struct_mutex);
3844         if (ret)
3845                 return ret;
3846
3847         dev_priv->gpu_error.stop_rings = val;
3848         mutex_unlock(&dev->struct_mutex);
3849
3850         return 0;
3851 }
3852
3853 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3854                         i915_ring_stop_get, i915_ring_stop_set,
3855                         "0x%08llx\n");
3856
3857 static int
3858 i915_ring_missed_irq_get(void *data, u64 *val)
3859 {
3860         struct drm_device *dev = data;
3861         struct drm_i915_private *dev_priv = dev->dev_private;
3862
3863         *val = dev_priv->gpu_error.missed_irq_rings;
3864         return 0;
3865 }
3866
3867 static int
3868 i915_ring_missed_irq_set(void *data, u64 val)
3869 {
3870         struct drm_device *dev = data;
3871         struct drm_i915_private *dev_priv = dev->dev_private;
3872         int ret;
3873
3874         /* Lock against concurrent debugfs callers */
3875         ret = mutex_lock_interruptible(&dev->struct_mutex);
3876         if (ret)
3877                 return ret;
3878         dev_priv->gpu_error.missed_irq_rings = val;
3879         mutex_unlock(&dev->struct_mutex);
3880
3881         return 0;
3882 }
3883
3884 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3885                         i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3886                         "0x%08llx\n");
3887
3888 static int
3889 i915_ring_test_irq_get(void *data, u64 *val)
3890 {
3891         struct drm_device *dev = data;
3892         struct drm_i915_private *dev_priv = dev->dev_private;
3893
3894         *val = dev_priv->gpu_error.test_irq_rings;
3895
3896         return 0;
3897 }
3898
3899 static int
3900 i915_ring_test_irq_set(void *data, u64 val)
3901 {
3902         struct drm_device *dev = data;
3903         struct drm_i915_private *dev_priv = dev->dev_private;
3904         int ret;
3905
3906         DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3907
3908         /* Lock against concurrent debugfs callers */
3909         ret = mutex_lock_interruptible(&dev->struct_mutex);
3910         if (ret)
3911                 return ret;
3912
3913         dev_priv->gpu_error.test_irq_rings = val;
3914         mutex_unlock(&dev->struct_mutex);
3915
3916         return 0;
3917 }
3918
3919 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3920                         i915_ring_test_irq_get, i915_ring_test_irq_set,
3921                         "0x%08llx\n");
3922
3923 #define DROP_UNBOUND 0x1
3924 #define DROP_BOUND 0x2
3925 #define DROP_RETIRE 0x4
3926 #define DROP_ACTIVE 0x8
3927 #define DROP_ALL (DROP_UNBOUND | \
3928                   DROP_BOUND | \
3929                   DROP_RETIRE | \
3930                   DROP_ACTIVE)
3931 static int
3932 i915_drop_caches_get(void *data, u64 *val)
3933 {
3934         *val = DROP_ALL;
3935
3936         return 0;
3937 }
3938
3939 static int
3940 i915_drop_caches_set(void *data, u64 val)
3941 {
3942         struct drm_device *dev = data;
3943         struct drm_i915_private *dev_priv = dev->dev_private;
3944         int ret;
3945
3946         DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3947
3948         /* No need to check and wait for gpu resets, only libdrm auto-restarts
3949          * on ioctls on -EAGAIN. */
3950         ret = mutex_lock_interruptible(&dev->struct_mutex);
3951         if (ret)
3952                 return ret;
3953
3954         if (val & DROP_ACTIVE) {
3955                 ret = i915_gpu_idle(dev);
3956                 if (ret)
3957                         goto unlock;
3958         }
3959
3960         if (val & (DROP_RETIRE | DROP_ACTIVE))
3961                 i915_gem_retire_requests(dev);
3962
3963         if (val & DROP_BOUND)
3964                 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
3965
3966         if (val & DROP_UNBOUND)
3967                 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
3968
3969 unlock:
3970         mutex_unlock(&dev->struct_mutex);
3971
3972         return ret;
3973 }
3974
3975 DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3976                         i915_drop_caches_get, i915_drop_caches_set,
3977                         "0x%08llx\n");
3978
3979 static int
3980 i915_max_freq_get(void *data, u64 *val)
3981 {
3982         struct drm_device *dev = data;
3983         struct drm_i915_private *dev_priv = dev->dev_private;
3984         int ret;
3985
3986         if (INTEL_INFO(dev)->gen < 6)
3987                 return -ENODEV;
3988
3989         flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3990
3991         ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3992         if (ret)
3993                 return ret;
3994
3995         if (IS_VALLEYVIEW(dev))
3996                 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
3997         else
3998                 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3999         mutex_unlock(&dev_priv->rps.hw_lock);
4000
4001         return 0;
4002 }
4003
4004 static int
4005 i915_max_freq_set(void *data, u64 val)
4006 {
4007         struct drm_device *dev = data;
4008         struct drm_i915_private *dev_priv = dev->dev_private;
4009         u32 rp_state_cap, hw_max, hw_min;
4010         int ret;
4011
4012         if (INTEL_INFO(dev)->gen < 6)
4013                 return -ENODEV;
4014
4015         flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4016
4017         DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4018
4019         ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4020         if (ret)
4021                 return ret;
4022
4023         /*
4024          * Turbo will still be enabled, but won't go above the set value.
4025          */
4026         if (IS_VALLEYVIEW(dev)) {
4027                 val = vlv_freq_opcode(dev_priv, val);
4028
4029                 hw_max = dev_priv->rps.max_freq;
4030                 hw_min = dev_priv->rps.min_freq;
4031         } else {
4032                 do_div(val, GT_FREQUENCY_MULTIPLIER);
4033
4034                 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4035                 hw_max = dev_priv->rps.max_freq;
4036                 hw_min = (rp_state_cap >> 16) & 0xff;
4037         }
4038
4039         if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
4040                 mutex_unlock(&dev_priv->rps.hw_lock);
4041                 return -EINVAL;
4042         }
4043
4044         dev_priv->rps.max_freq_softlimit = val;
4045
4046         if (IS_VALLEYVIEW(dev))
4047                 valleyview_set_rps(dev, val);
4048         else
4049                 gen6_set_rps(dev, val);
4050
4051         mutex_unlock(&dev_priv->rps.hw_lock);
4052
4053         return 0;
4054 }
4055
4056 DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4057                         i915_max_freq_get, i915_max_freq_set,
4058                         "%llu\n");
4059
4060 static int
4061 i915_min_freq_get(void *data, u64 *val)
4062 {
4063         struct drm_device *dev = data;
4064         struct drm_i915_private *dev_priv = dev->dev_private;
4065         int ret;
4066
4067         if (INTEL_INFO(dev)->gen < 6)
4068                 return -ENODEV;
4069
4070         flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4071
4072         ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4073         if (ret)
4074                 return ret;
4075
4076         if (IS_VALLEYVIEW(dev))
4077                 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4078         else
4079                 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4080         mutex_unlock(&dev_priv->rps.hw_lock);
4081
4082         return 0;
4083 }
4084
4085 static int
4086 i915_min_freq_set(void *data, u64 val)
4087 {
4088         struct drm_device *dev = data;
4089         struct drm_i915_private *dev_priv = dev->dev_private;
4090         u32 rp_state_cap, hw_max, hw_min;
4091         int ret;
4092
4093         if (INTEL_INFO(dev)->gen < 6)
4094                 return -ENODEV;
4095
4096         flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4097
4098         DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4099
4100         ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4101         if (ret)
4102                 return ret;
4103
4104         /*
4105          * Turbo will still be enabled, but won't go below the set value.
4106          */
4107         if (IS_VALLEYVIEW(dev)) {
4108                 val = vlv_freq_opcode(dev_priv, val);
4109
4110                 hw_max = dev_priv->rps.max_freq;
4111                 hw_min = dev_priv->rps.min_freq;
4112         } else {
4113                 do_div(val, GT_FREQUENCY_MULTIPLIER);
4114
4115                 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4116                 hw_max = dev_priv->rps.max_freq;
4117                 hw_min = (rp_state_cap >> 16) & 0xff;
4118         }
4119
4120         if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
4121                 mutex_unlock(&dev_priv->rps.hw_lock);
4122                 return -EINVAL;
4123         }
4124
4125         dev_priv->rps.min_freq_softlimit = val;
4126
4127         if (IS_VALLEYVIEW(dev))
4128                 valleyview_set_rps(dev, val);
4129         else
4130                 gen6_set_rps(dev, val);
4131
4132         mutex_unlock(&dev_priv->rps.hw_lock);
4133
4134         return 0;
4135 }
4136
4137 DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4138                         i915_min_freq_get, i915_min_freq_set,
4139                         "%llu\n");
4140
4141 static int
4142 i915_cache_sharing_get(void *data, u64 *val)
4143 {
4144         struct drm_device *dev = data;
4145         struct drm_i915_private *dev_priv = dev->dev_private;
4146         u32 snpcr;
4147         int ret;
4148
4149         if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4150                 return -ENODEV;
4151
4152         ret = mutex_lock_interruptible(&dev->struct_mutex);
4153         if (ret)
4154                 return ret;
4155         intel_runtime_pm_get(dev_priv);
4156
4157         snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4158
4159         intel_runtime_pm_put(dev_priv);
4160         mutex_unlock(&dev_priv->dev->struct_mutex);
4161
4162         *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4163
4164         return 0;
4165 }
4166
4167 static int
4168 i915_cache_sharing_set(void *data, u64 val)
4169 {
4170         struct drm_device *dev = data;
4171         struct drm_i915_private *dev_priv = dev->dev_private;
4172         u32 snpcr;
4173
4174         if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4175                 return -ENODEV;
4176
4177         if (val > 3)
4178                 return -EINVAL;
4179
4180         intel_runtime_pm_get(dev_priv);
4181         DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4182
4183         /* Update the cache sharing policy here as well */
4184         snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4185         snpcr &= ~GEN6_MBC_SNPCR_MASK;
4186         snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4187         I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4188
4189         intel_runtime_pm_put(dev_priv);
4190         return 0;
4191 }
4192
4193 DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4194                         i915_cache_sharing_get, i915_cache_sharing_set,
4195                         "%llu\n");
4196
4197 static int i915_forcewake_open(struct inode *inode, struct file *file)
4198 {
4199         struct drm_device *dev = inode->i_private;
4200         struct drm_i915_private *dev_priv = dev->dev_private;
4201
4202         if (INTEL_INFO(dev)->gen < 6)
4203                 return 0;
4204
4205         gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4206
4207         return 0;
4208 }
4209
4210 static int i915_forcewake_release(struct inode *inode, struct file *file)
4211 {
4212         struct drm_device *dev = inode->i_private;
4213         struct drm_i915_private *dev_priv = dev->dev_private;
4214
4215         if (INTEL_INFO(dev)->gen < 6)
4216                 return 0;
4217
4218         gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4219
4220         return 0;
4221 }
4222
4223 static const struct file_operations i915_forcewake_fops = {
4224         .owner = THIS_MODULE,
4225         .open = i915_forcewake_open,
4226         .release = i915_forcewake_release,
4227 };
4228
4229 static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4230 {
4231         struct drm_device *dev = minor->dev;
4232         struct dentry *ent;
4233
4234         ent = debugfs_create_file("i915_forcewake_user",
4235                                   S_IRUSR,
4236                                   root, dev,
4237                                   &i915_forcewake_fops);
4238         if (!ent)
4239                 return -ENOMEM;
4240
4241         return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4242 }
4243
4244 static int i915_debugfs_create(struct dentry *root,
4245                                struct drm_minor *minor,
4246                                const char *name,
4247                                const struct file_operations *fops)
4248 {
4249         struct drm_device *dev = minor->dev;
4250         struct dentry *ent;
4251
4252         ent = debugfs_create_file(name,
4253                                   S_IRUGO | S_IWUSR,
4254                                   root, dev,
4255                                   fops);
4256         if (!ent)
4257                 return -ENOMEM;
4258
4259         return drm_add_fake_info_node(minor, ent, fops);
4260 }
4261
4262 static const struct drm_info_list i915_debugfs_list[] = {
4263         {"i915_capabilities", i915_capabilities, 0},
4264         {"i915_gem_objects", i915_gem_object_info, 0},
4265         {"i915_gem_gtt", i915_gem_gtt_info, 0},
4266         {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
4267         {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
4268         {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4269         {"i915_gem_stolen", i915_gem_stolen_list_info },
4270         {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4271         {"i915_gem_request", i915_gem_request_info, 0},
4272         {"i915_gem_seqno", i915_gem_seqno_info, 0},
4273         {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4274         {"i915_gem_interrupt", i915_interrupt_info, 0},
4275         {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4276         {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4277         {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
4278         {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
4279         {"i915_frequency_info", i915_frequency_info, 0},
4280         {"i915_drpc_info", i915_drpc_info, 0},
4281         {"i915_emon_status", i915_emon_status, 0},
4282         {"i915_ring_freq_table", i915_ring_freq_table, 0},
4283         {"i915_fbc_status", i915_fbc_status, 0},
4284         {"i915_ips_status", i915_ips_status, 0},
4285         {"i915_sr_status", i915_sr_status, 0},
4286         {"i915_opregion", i915_opregion, 0},
4287         {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4288         {"i915_context_status", i915_context_status, 0},
4289         {"i915_dump_lrc", i915_dump_lrc, 0},
4290         {"i915_execlists", i915_execlists, 0},
4291         {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
4292         {"i915_swizzle_info", i915_swizzle_info, 0},
4293         {"i915_ppgtt_info", i915_ppgtt_info, 0},
4294         {"i915_llc", i915_llc, 0},
4295         {"i915_edp_psr_status", i915_edp_psr_status, 0},
4296         {"i915_sink_crc_eDP1", i915_sink_crc, 0},
4297         {"i915_energy_uJ", i915_energy_uJ, 0},
4298         {"i915_pc8_status", i915_pc8_status, 0},
4299         {"i915_power_domain_info", i915_power_domain_info, 0},
4300         {"i915_display_info", i915_display_info, 0},
4301         {"i915_semaphore_status", i915_semaphore_status, 0},
4302         {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4303         {"i915_dp_mst_info", i915_dp_mst_info, 0},
4304         {"i915_wa_registers", i915_wa_registers, 0},
4305         {"i915_ddb_info", i915_ddb_info, 0},
4306 };
4307 #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4308
4309 static const struct i915_debugfs_files {
4310         const char *name;
4311         const struct file_operations *fops;
4312 } i915_debugfs_files[] = {
4313         {"i915_wedged", &i915_wedged_fops},
4314         {"i915_max_freq", &i915_max_freq_fops},
4315         {"i915_min_freq", &i915_min_freq_fops},
4316         {"i915_cache_sharing", &i915_cache_sharing_fops},
4317         {"i915_ring_stop", &i915_ring_stop_fops},
4318         {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4319         {"i915_ring_test_irq", &i915_ring_test_irq_fops},
4320         {"i915_gem_drop_caches", &i915_drop_caches_fops},
4321         {"i915_error_state", &i915_error_state_fops},
4322         {"i915_next_seqno", &i915_next_seqno_fops},
4323         {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4324         {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4325         {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4326         {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4327         {"i915_fbc_false_color", &i915_fbc_fc_fops},
4328 };
4329
4330 void intel_display_crc_init(struct drm_device *dev)
4331 {
4332         struct drm_i915_private *dev_priv = dev->dev_private;
4333         enum pipe pipe;
4334
4335         for_each_pipe(dev_priv, pipe) {
4336                 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4337
4338                 pipe_crc->opened = false;
4339                 spin_lock_init(&pipe_crc->lock);
4340                 init_waitqueue_head(&pipe_crc->wq);
4341         }
4342 }
4343
4344 int i915_debugfs_init(struct drm_minor *minor)
4345 {
4346         int ret, i;
4347
4348         ret = i915_forcewake_create(minor->debugfs_root, minor);
4349         if (ret)
4350                 return ret;
4351
4352         for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4353                 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4354                 if (ret)
4355                         return ret;
4356         }
4357
4358         for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4359                 ret = i915_debugfs_create(minor->debugfs_root, minor,
4360                                           i915_debugfs_files[i].name,
4361                                           i915_debugfs_files[i].fops);
4362                 if (ret)
4363                         return ret;
4364         }
4365
4366         return drm_debugfs_create_files(i915_debugfs_list,
4367                                         I915_DEBUGFS_ENTRIES,
4368                                         minor->debugfs_root, minor);
4369 }
4370
4371 void i915_debugfs_cleanup(struct drm_minor *minor)
4372 {
4373         int i;
4374
4375         drm_debugfs_remove_files(i915_debugfs_list,
4376                                  I915_DEBUGFS_ENTRIES, minor);
4377
4378         drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4379                                  1, minor);
4380
4381         for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4382                 struct drm_info_list *info_list =
4383                         (struct drm_info_list *)&i915_pipe_crc_data[i];
4384
4385                 drm_debugfs_remove_files(info_list, 1, minor);
4386         }
4387
4388         for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4389                 struct drm_info_list *info_list =
4390                         (struct drm_info_list *) i915_debugfs_files[i].fops;
4391
4392                 drm_debugfs_remove_files(info_list, 1, minor);
4393         }
4394 }