Merge remote branch 'intel/drm-intel-next' of /ssd/git/drm-next into drm-core-next
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include "drmP.h"
32 #include "drm.h"
33 #include "i915_drm.h"
34 #include "i915_drv.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include "drm_crtc_helper.h"
39
40 static int i915_modeset = -1;
41 module_param_named(modeset, i915_modeset, int, 0400);
42
43 unsigned int i915_fbpercrtc = 0;
44 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
45
46 unsigned int i915_powersave = 1;
47 module_param_named(powersave, i915_powersave, int, 0600);
48
49 unsigned int i915_lvds_downclock = 0;
50 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
51
52 static struct drm_driver driver;
53 extern int intel_agp_enabled;
54
55 #define INTEL_VGA_DEVICE(id, info) {            \
56         .class = PCI_CLASS_DISPLAY_VGA << 8,    \
57         .class_mask = 0xffff00,                 \
58         .vendor = 0x8086,                       \
59         .device = id,                           \
60         .subvendor = PCI_ANY_ID,                \
61         .subdevice = PCI_ANY_ID,                \
62         .driver_data = (unsigned long) info }
63
64 static const struct intel_device_info intel_i830_info = {
65         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
66         .has_overlay = 1, .overlay_needs_physical = 1,
67 };
68
69 static const struct intel_device_info intel_845g_info = {
70         .gen = 2,
71         .has_overlay = 1, .overlay_needs_physical = 1,
72 };
73
74 static const struct intel_device_info intel_i85x_info = {
75         .gen = 2, .is_i85x = 1, .is_mobile = 1,
76         .cursor_needs_physical = 1,
77         .has_overlay = 1, .overlay_needs_physical = 1,
78 };
79
80 static const struct intel_device_info intel_i865g_info = {
81         .gen = 2,
82         .has_overlay = 1, .overlay_needs_physical = 1,
83 };
84
85 static const struct intel_device_info intel_i915g_info = {
86         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
87         .has_overlay = 1, .overlay_needs_physical = 1,
88 };
89 static const struct intel_device_info intel_i915gm_info = {
90         .gen = 3, .is_mobile = 1,
91         .cursor_needs_physical = 1,
92         .has_overlay = 1, .overlay_needs_physical = 1,
93         .supports_tv = 1,
94 };
95 static const struct intel_device_info intel_i945g_info = {
96         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
97         .has_overlay = 1, .overlay_needs_physical = 1,
98 };
99 static const struct intel_device_info intel_i945gm_info = {
100         .gen = 3, .is_i945gm = 1, .is_mobile = 1,
101         .has_hotplug = 1, .cursor_needs_physical = 1,
102         .has_overlay = 1, .overlay_needs_physical = 1,
103         .supports_tv = 1,
104 };
105
106 static const struct intel_device_info intel_i965g_info = {
107         .gen = 4, .is_broadwater = 1,
108         .has_hotplug = 1,
109         .has_overlay = 1,
110 };
111
112 static const struct intel_device_info intel_i965gm_info = {
113         .gen = 4, .is_crestline = 1,
114         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
115         .has_overlay = 1,
116         .supports_tv = 1,
117 };
118
119 static const struct intel_device_info intel_g33_info = {
120         .gen = 3, .is_g33 = 1,
121         .need_gfx_hws = 1, .has_hotplug = 1,
122         .has_overlay = 1,
123 };
124
125 static const struct intel_device_info intel_g45_info = {
126         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
127         .has_pipe_cxsr = 1, .has_hotplug = 1,
128         .has_bsd_ring = 1,
129 };
130
131 static const struct intel_device_info intel_gm45_info = {
132         .gen = 4, .is_g4x = 1,
133         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
134         .has_pipe_cxsr = 1, .has_hotplug = 1,
135         .supports_tv = 1,
136         .has_bsd_ring = 1,
137 };
138
139 static const struct intel_device_info intel_pineview_info = {
140         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
141         .need_gfx_hws = 1, .has_hotplug = 1,
142         .has_overlay = 1,
143 };
144
145 static const struct intel_device_info intel_ironlake_d_info = {
146         .gen = 5,
147         .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
148         .has_bsd_ring = 1,
149 };
150
151 static const struct intel_device_info intel_ironlake_m_info = {
152         .gen = 5, .is_mobile = 1,
153         .need_gfx_hws = 1, .has_hotplug = 1,
154         .has_fbc = 0, /* disabled due to buggy hardware */
155         .has_bsd_ring = 1,
156 };
157
158 static const struct intel_device_info intel_sandybridge_d_info = {
159         .gen = 6,
160         .need_gfx_hws = 1, .has_hotplug = 1,
161         .has_bsd_ring = 1,
162         .has_blt_ring = 1,
163 };
164
165 static const struct intel_device_info intel_sandybridge_m_info = {
166         .gen = 6, .is_mobile = 1,
167         .need_gfx_hws = 1, .has_hotplug = 1,
168         .has_fbc = 1,
169         .has_bsd_ring = 1,
170         .has_blt_ring = 1,
171 };
172
173 static const struct pci_device_id pciidlist[] = {               /* aka */
174         INTEL_VGA_DEVICE(0x3577, &intel_i830_info),             /* I830_M */
175         INTEL_VGA_DEVICE(0x2562, &intel_845g_info),             /* 845_G */
176         INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),             /* I855_GM */
177         INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
178         INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),            /* I865_G */
179         INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),            /* I915_G */
180         INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),            /* E7221_G */
181         INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),           /* I915_GM */
182         INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),            /* I945_G */
183         INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),           /* I945_GM */
184         INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),           /* I945_GME */
185         INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),            /* I946_GZ */
186         INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),            /* G35_G */
187         INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),            /* I965_Q */
188         INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),            /* I965_G */
189         INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),              /* Q35_G */
190         INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),              /* G33_G */
191         INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),              /* Q33_G */
192         INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),           /* I965_GM */
193         INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),           /* I965_GME */
194         INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),             /* GM45_G */
195         INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),              /* IGD_E_G */
196         INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),              /* Q45_G */
197         INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),              /* G45_G */
198         INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),              /* G41_G */
199         INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),              /* B43_G */
200         INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),              /* B43_G.1 */
201         INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
202         INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
203         INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
204         INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
205         INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
206         INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
207         INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
208         INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
209         INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
210         INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
211         INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
212         {0, 0, 0}
213 };
214
215 #if defined(CONFIG_DRM_I915_KMS)
216 MODULE_DEVICE_TABLE(pci, pciidlist);
217 #endif
218
219 #define INTEL_PCH_DEVICE_ID_MASK        0xff00
220 #define INTEL_PCH_CPT_DEVICE_ID_TYPE    0x1c00
221
222 void intel_detect_pch (struct drm_device *dev)
223 {
224         struct drm_i915_private *dev_priv = dev->dev_private;
225         struct pci_dev *pch;
226
227         /*
228          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
229          * make graphics device passthrough work easy for VMM, that only
230          * need to expose ISA bridge to let driver know the real hardware
231          * underneath. This is a requirement from virtualization team.
232          */
233         pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
234         if (pch) {
235                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
236                         int id;
237                         id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
238
239                         if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
240                                 dev_priv->pch_type = PCH_CPT;
241                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
242                         }
243                 }
244                 pci_dev_put(pch);
245         }
246 }
247
248 void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
249 {
250         int count;
251
252         count = 0;
253         while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
254                 udelay(10);
255
256         I915_WRITE_NOTRACE(FORCEWAKE, 1);
257         POSTING_READ(FORCEWAKE);
258
259         count = 0;
260         while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
261                 udelay(10);
262 }
263
264 void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
265 {
266         I915_WRITE_NOTRACE(FORCEWAKE, 0);
267         POSTING_READ(FORCEWAKE);
268 }
269
270 static int i915_drm_freeze(struct drm_device *dev)
271 {
272         struct drm_i915_private *dev_priv = dev->dev_private;
273
274         pci_save_state(dev->pdev);
275
276         /* If KMS is active, we do the leavevt stuff here */
277         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
278                 int error = i915_gem_idle(dev);
279                 if (error) {
280                         dev_err(&dev->pdev->dev,
281                                 "GEM idle failed, resume might fail\n");
282                         return error;
283                 }
284                 drm_irq_uninstall(dev);
285         }
286
287         i915_save_state(dev);
288
289         intel_opregion_fini(dev);
290
291         /* Modeset on resume, not lid events */
292         dev_priv->modeset_on_lid = 0;
293
294         return 0;
295 }
296
297 int i915_suspend(struct drm_device *dev, pm_message_t state)
298 {
299         int error;
300
301         if (!dev || !dev->dev_private) {
302                 DRM_ERROR("dev: %p\n", dev);
303                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
304                 return -ENODEV;
305         }
306
307         if (state.event == PM_EVENT_PRETHAW)
308                 return 0;
309
310         drm_kms_helper_poll_disable(dev);
311
312         error = i915_drm_freeze(dev);
313         if (error)
314                 return error;
315
316         if (state.event == PM_EVENT_SUSPEND) {
317                 /* Shut down the device */
318                 pci_disable_device(dev->pdev);
319                 pci_set_power_state(dev->pdev, PCI_D3hot);
320         }
321
322         return 0;
323 }
324
325 static int i915_drm_thaw(struct drm_device *dev)
326 {
327         struct drm_i915_private *dev_priv = dev->dev_private;
328         int error = 0;
329
330         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
331                 mutex_lock(&dev->struct_mutex);
332                 i915_gem_restore_gtt_mappings(dev);
333                 mutex_unlock(&dev->struct_mutex);
334         }
335
336         i915_restore_state(dev);
337         intel_opregion_setup(dev);
338
339         /* KMS EnterVT equivalent */
340         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
341                 mutex_lock(&dev->struct_mutex);
342                 dev_priv->mm.suspended = 0;
343
344                 error = i915_gem_init_ringbuffer(dev);
345                 mutex_unlock(&dev->struct_mutex);
346
347                 drm_irq_install(dev);
348
349                 /* Resume the modeset for every activated CRTC */
350                 drm_helper_resume_force_mode(dev);
351         }
352
353         intel_opregion_init(dev);
354
355         dev_priv->modeset_on_lid = 0;
356
357         return error;
358 }
359
360 int i915_resume(struct drm_device *dev)
361 {
362         int ret;
363
364         if (pci_enable_device(dev->pdev))
365                 return -EIO;
366
367         pci_set_master(dev->pdev);
368
369         ret = i915_drm_thaw(dev);
370         if (ret)
371                 return ret;
372
373         drm_kms_helper_poll_enable(dev);
374         return 0;
375 }
376
377 static int i8xx_do_reset(struct drm_device *dev, u8 flags)
378 {
379         struct drm_i915_private *dev_priv = dev->dev_private;
380
381         if (IS_I85X(dev))
382                 return -ENODEV;
383
384         I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
385         POSTING_READ(D_STATE);
386
387         if (IS_I830(dev) || IS_845G(dev)) {
388                 I915_WRITE(DEBUG_RESET_I830,
389                            DEBUG_RESET_DISPLAY |
390                            DEBUG_RESET_RENDER |
391                            DEBUG_RESET_FULL);
392                 POSTING_READ(DEBUG_RESET_I830);
393                 msleep(1);
394
395                 I915_WRITE(DEBUG_RESET_I830, 0);
396                 POSTING_READ(DEBUG_RESET_I830);
397         }
398
399         msleep(1);
400
401         I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
402         POSTING_READ(D_STATE);
403
404         return 0;
405 }
406
407 static int i965_reset_complete(struct drm_device *dev)
408 {
409         u8 gdrst;
410         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
411         return gdrst & 0x1;
412 }
413
414 static int i965_do_reset(struct drm_device *dev, u8 flags)
415 {
416         u8 gdrst;
417
418         /*
419          * Set the domains we want to reset (GRDOM/bits 2 and 3) as
420          * well as the reset bit (GR/bit 0).  Setting the GR bit
421          * triggers the reset; when done, the hardware will clear it.
422          */
423         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
424         pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
425
426         return wait_for(i965_reset_complete(dev), 500);
427 }
428
429 static int ironlake_do_reset(struct drm_device *dev, u8 flags)
430 {
431         struct drm_i915_private *dev_priv = dev->dev_private;
432         u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
433         I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
434         return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
435 }
436
437 static int gen6_do_reset(struct drm_device *dev, u8 flags)
438 {
439         struct drm_i915_private *dev_priv = dev->dev_private;
440
441         I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
442         return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
443 }
444
445 /**
446  * i965_reset - reset chip after a hang
447  * @dev: drm device to reset
448  * @flags: reset domains
449  *
450  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
451  * reset or otherwise an error code.
452  *
453  * Procedure is fairly simple:
454  *   - reset the chip using the reset reg
455  *   - re-init context state
456  *   - re-init hardware status page
457  *   - re-init ring buffer
458  *   - re-init interrupt state
459  *   - re-init display
460  */
461 int i915_reset(struct drm_device *dev, u8 flags)
462 {
463         drm_i915_private_t *dev_priv = dev->dev_private;
464         /*
465          * We really should only reset the display subsystem if we actually
466          * need to
467          */
468         bool need_display = true;
469         int ret;
470
471         if (!mutex_trylock(&dev->struct_mutex))
472                 return -EBUSY;
473
474         i915_gem_reset(dev);
475
476         ret = -ENODEV;
477         if (get_seconds() - dev_priv->last_gpu_reset < 5) {
478                 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
479         } else switch (INTEL_INFO(dev)->gen) {
480         case 6:
481                 ret = gen6_do_reset(dev, flags);
482                 break;
483         case 5:
484                 ret = ironlake_do_reset(dev, flags);
485                 break;
486         case 4:
487                 ret = i965_do_reset(dev, flags);
488                 break;
489         case 2:
490                 ret = i8xx_do_reset(dev, flags);
491                 break;
492         }
493         dev_priv->last_gpu_reset = get_seconds();
494         if (ret) {
495                 DRM_ERROR("Failed to reset chip.\n");
496                 mutex_unlock(&dev->struct_mutex);
497                 return ret;
498         }
499
500         /* Ok, now get things going again... */
501
502         /*
503          * Everything depends on having the GTT running, so we need to start
504          * there.  Fortunately we don't need to do this unless we reset the
505          * chip at a PCI level.
506          *
507          * Next we need to restore the context, but we don't use those
508          * yet either...
509          *
510          * Ring buffer needs to be re-initialized in the KMS case, or if X
511          * was running at the time of the reset (i.e. we weren't VT
512          * switched away).
513          */
514         if (drm_core_check_feature(dev, DRIVER_MODESET) ||
515                         !dev_priv->mm.suspended) {
516                 dev_priv->mm.suspended = 0;
517
518                 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
519                 if (HAS_BSD(dev))
520                     dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
521                 if (HAS_BLT(dev))
522                     dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
523
524                 mutex_unlock(&dev->struct_mutex);
525                 drm_irq_uninstall(dev);
526                 drm_irq_install(dev);
527                 mutex_lock(&dev->struct_mutex);
528         }
529
530         mutex_unlock(&dev->struct_mutex);
531
532         /*
533          * Perform a full modeset as on later generations, e.g. Ironlake, we may
534          * need to retrain the display link and cannot just restore the register
535          * values.
536          */
537         if (need_display) {
538                 mutex_lock(&dev->mode_config.mutex);
539                 drm_helper_resume_force_mode(dev);
540                 mutex_unlock(&dev->mode_config.mutex);
541         }
542
543         return 0;
544 }
545
546
547 static int __devinit
548 i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
549 {
550         return drm_get_pci_dev(pdev, ent, &driver);
551 }
552
553 static void
554 i915_pci_remove(struct pci_dev *pdev)
555 {
556         struct drm_device *dev = pci_get_drvdata(pdev);
557
558         drm_put_dev(dev);
559 }
560
561 static int i915_pm_suspend(struct device *dev)
562 {
563         struct pci_dev *pdev = to_pci_dev(dev);
564         struct drm_device *drm_dev = pci_get_drvdata(pdev);
565         int error;
566
567         if (!drm_dev || !drm_dev->dev_private) {
568                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
569                 return -ENODEV;
570         }
571
572         error = i915_drm_freeze(drm_dev);
573         if (error)
574                 return error;
575
576         pci_disable_device(pdev);
577         pci_set_power_state(pdev, PCI_D3hot);
578
579         return 0;
580 }
581
582 static int i915_pm_resume(struct device *dev)
583 {
584         struct pci_dev *pdev = to_pci_dev(dev);
585         struct drm_device *drm_dev = pci_get_drvdata(pdev);
586
587         return i915_resume(drm_dev);
588 }
589
590 static int i915_pm_freeze(struct device *dev)
591 {
592         struct pci_dev *pdev = to_pci_dev(dev);
593         struct drm_device *drm_dev = pci_get_drvdata(pdev);
594
595         if (!drm_dev || !drm_dev->dev_private) {
596                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
597                 return -ENODEV;
598         }
599
600         return i915_drm_freeze(drm_dev);
601 }
602
603 static int i915_pm_thaw(struct device *dev)
604 {
605         struct pci_dev *pdev = to_pci_dev(dev);
606         struct drm_device *drm_dev = pci_get_drvdata(pdev);
607
608         return i915_drm_thaw(drm_dev);
609 }
610
611 static int i915_pm_poweroff(struct device *dev)
612 {
613         struct pci_dev *pdev = to_pci_dev(dev);
614         struct drm_device *drm_dev = pci_get_drvdata(pdev);
615
616         return i915_drm_freeze(drm_dev);
617 }
618
619 static const struct dev_pm_ops i915_pm_ops = {
620      .suspend = i915_pm_suspend,
621      .resume = i915_pm_resume,
622      .freeze = i915_pm_freeze,
623      .thaw = i915_pm_thaw,
624      .poweroff = i915_pm_poweroff,
625      .restore = i915_pm_resume,
626 };
627
628 static struct vm_operations_struct i915_gem_vm_ops = {
629         .fault = i915_gem_fault,
630         .open = drm_gem_vm_open,
631         .close = drm_gem_vm_close,
632 };
633
634 static struct drm_driver driver = {
635         /* don't use mtrr's here, the Xserver or user space app should
636          * deal with them for intel hardware.
637          */
638         .driver_features =
639             DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
640             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
641         .load = i915_driver_load,
642         .unload = i915_driver_unload,
643         .open = i915_driver_open,
644         .lastclose = i915_driver_lastclose,
645         .preclose = i915_driver_preclose,
646         .postclose = i915_driver_postclose,
647
648         /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
649         .suspend = i915_suspend,
650         .resume = i915_resume,
651
652         .device_is_agp = i915_driver_device_is_agp,
653         .enable_vblank = i915_enable_vblank,
654         .disable_vblank = i915_disable_vblank,
655         .get_vblank_timestamp = i915_get_vblank_timestamp,
656         .get_scanout_position = i915_get_crtc_scanoutpos,
657         .irq_preinstall = i915_driver_irq_preinstall,
658         .irq_postinstall = i915_driver_irq_postinstall,
659         .irq_uninstall = i915_driver_irq_uninstall,
660         .irq_handler = i915_driver_irq_handler,
661         .reclaim_buffers = drm_core_reclaim_buffers,
662         .master_create = i915_master_create,
663         .master_destroy = i915_master_destroy,
664 #if defined(CONFIG_DEBUG_FS)
665         .debugfs_init = i915_debugfs_init,
666         .debugfs_cleanup = i915_debugfs_cleanup,
667 #endif
668         .gem_init_object = i915_gem_init_object,
669         .gem_free_object = i915_gem_free_object,
670         .gem_vm_ops = &i915_gem_vm_ops,
671         .ioctls = i915_ioctls,
672         .fops = {
673                  .owner = THIS_MODULE,
674                  .open = drm_open,
675                  .release = drm_release,
676                  .unlocked_ioctl = drm_ioctl,
677                  .mmap = drm_gem_mmap,
678                  .poll = drm_poll,
679                  .fasync = drm_fasync,
680                  .read = drm_read,
681 #ifdef CONFIG_COMPAT
682                  .compat_ioctl = i915_compat_ioctl,
683 #endif
684                  .llseek = noop_llseek,
685         },
686
687         .pci_driver = {
688                  .name = DRIVER_NAME,
689                  .id_table = pciidlist,
690                  .probe = i915_pci_probe,
691                  .remove = i915_pci_remove,
692                  .driver.pm = &i915_pm_ops,
693         },
694
695         .name = DRIVER_NAME,
696         .desc = DRIVER_DESC,
697         .date = DRIVER_DATE,
698         .major = DRIVER_MAJOR,
699         .minor = DRIVER_MINOR,
700         .patchlevel = DRIVER_PATCHLEVEL,
701 };
702
703 static int __init i915_init(void)
704 {
705         if (!intel_agp_enabled) {
706                 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
707                 return -ENODEV;
708         }
709
710         driver.num_ioctls = i915_max_ioctl;
711
712         /*
713          * If CONFIG_DRM_I915_KMS is set, default to KMS unless
714          * explicitly disabled with the module pararmeter.
715          *
716          * Otherwise, just follow the parameter (defaulting to off).
717          *
718          * Allow optional vga_text_mode_force boot option to override
719          * the default behavior.
720          */
721 #if defined(CONFIG_DRM_I915_KMS)
722         if (i915_modeset != 0)
723                 driver.driver_features |= DRIVER_MODESET;
724 #endif
725         if (i915_modeset == 1)
726                 driver.driver_features |= DRIVER_MODESET;
727
728 #ifdef CONFIG_VGA_CONSOLE
729         if (vgacon_text_force() && i915_modeset == -1)
730                 driver.driver_features &= ~DRIVER_MODESET;
731 #endif
732
733         return drm_init(&driver);
734 }
735
736 static void __exit i915_exit(void)
737 {
738         drm_exit(&driver);
739 }
740
741 module_init(i915_init);
742 module_exit(i915_exit);
743
744 MODULE_AUTHOR(DRIVER_AUTHOR);
745 MODULE_DESCRIPTION(DRIVER_DESC);
746 MODULE_LICENSE("GPL and additional rights");