drm/i915: Wait upon the last request seqno, rather than a future seqno
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / i915_gem.c
1 /*
2  * Copyright © 2008 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Eric Anholt <eric@anholt.net>
25  *
26  */
27
28 #include <drm/drmP.h>
29 #include <drm/i915_drm.h>
30 #include "i915_drv.h"
31 #include "i915_trace.h"
32 #include "intel_drv.h"
33 #include <linux/shmem_fs.h>
34 #include <linux/slab.h>
35 #include <linux/swap.h>
36 #include <linux/pci.h>
37 #include <linux/dma-buf.h>
38
39 static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40 static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42                                                     unsigned alignment,
43                                                     bool map_and_fenceable,
44                                                     bool nonblocking);
45 static int i915_gem_phys_pwrite(struct drm_device *dev,
46                                 struct drm_i915_gem_object *obj,
47                                 struct drm_i915_gem_pwrite *args,
48                                 struct drm_file *file);
49
50 static void i915_gem_write_fence(struct drm_device *dev, int reg,
51                                  struct drm_i915_gem_object *obj);
52 static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53                                          struct drm_i915_fence_reg *fence,
54                                          bool enable);
55
56 static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57                                     struct shrink_control *sc);
58 static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59 static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60 static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61
62 static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63 {
64         if (obj->tiling_mode)
65                 i915_gem_release_mmap(obj);
66
67         /* As we do not have an associated fence register, we will force
68          * a tiling change if we ever need to acquire one.
69          */
70         obj->fence_dirty = false;
71         obj->fence_reg = I915_FENCE_REG_NONE;
72 }
73
74 /* some bookkeeping */
75 static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76                                   size_t size)
77 {
78         dev_priv->mm.object_count++;
79         dev_priv->mm.object_memory += size;
80 }
81
82 static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83                                      size_t size)
84 {
85         dev_priv->mm.object_count--;
86         dev_priv->mm.object_memory -= size;
87 }
88
89 static int
90 i915_gem_wait_for_error(struct drm_device *dev)
91 {
92         struct drm_i915_private *dev_priv = dev->dev_private;
93         struct completion *x = &dev_priv->error_completion;
94         unsigned long flags;
95         int ret;
96
97         if (!atomic_read(&dev_priv->mm.wedged))
98                 return 0;
99
100         /*
101          * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102          * userspace. If it takes that long something really bad is going on and
103          * we should simply try to bail out and fail as gracefully as possible.
104          */
105         ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106         if (ret == 0) {
107                 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108                 return -EIO;
109         } else if (ret < 0) {
110                 return ret;
111         }
112
113         if (atomic_read(&dev_priv->mm.wedged)) {
114                 /* GPU is hung, bump the completion count to account for
115                  * the token we just consumed so that we never hit zero and
116                  * end up waiting upon a subsequent completion event that
117                  * will never happen.
118                  */
119                 spin_lock_irqsave(&x->wait.lock, flags);
120                 x->done++;
121                 spin_unlock_irqrestore(&x->wait.lock, flags);
122         }
123         return 0;
124 }
125
126 int i915_mutex_lock_interruptible(struct drm_device *dev)
127 {
128         int ret;
129
130         ret = i915_gem_wait_for_error(dev);
131         if (ret)
132                 return ret;
133
134         ret = mutex_lock_interruptible(&dev->struct_mutex);
135         if (ret)
136                 return ret;
137
138         WARN_ON(i915_verify_lists(dev));
139         return 0;
140 }
141
142 static inline bool
143 i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
144 {
145         return obj->gtt_space && !obj->active;
146 }
147
148 int
149 i915_gem_init_ioctl(struct drm_device *dev, void *data,
150                     struct drm_file *file)
151 {
152         struct drm_i915_gem_init *args = data;
153
154         if (drm_core_check_feature(dev, DRIVER_MODESET))
155                 return -ENODEV;
156
157         if (args->gtt_start >= args->gtt_end ||
158             (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159                 return -EINVAL;
160
161         /* GEM with user mode setting was never supported on ilk and later. */
162         if (INTEL_INFO(dev)->gen >= 5)
163                 return -ENODEV;
164
165         mutex_lock(&dev->struct_mutex);
166         i915_gem_init_global_gtt(dev, args->gtt_start,
167                                  args->gtt_end, args->gtt_end);
168         mutex_unlock(&dev->struct_mutex);
169
170         return 0;
171 }
172
173 int
174 i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
175                             struct drm_file *file)
176 {
177         struct drm_i915_private *dev_priv = dev->dev_private;
178         struct drm_i915_gem_get_aperture *args = data;
179         struct drm_i915_gem_object *obj;
180         size_t pinned;
181
182         pinned = 0;
183         mutex_lock(&dev->struct_mutex);
184         list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
185                 if (obj->pin_count)
186                         pinned += obj->gtt_space->size;
187         mutex_unlock(&dev->struct_mutex);
188
189         args->aper_size = dev_priv->mm.gtt_total;
190         args->aper_available_size = args->aper_size - pinned;
191
192         return 0;
193 }
194
195 static int
196 i915_gem_create(struct drm_file *file,
197                 struct drm_device *dev,
198                 uint64_t size,
199                 uint32_t *handle_p)
200 {
201         struct drm_i915_gem_object *obj;
202         int ret;
203         u32 handle;
204
205         size = roundup(size, PAGE_SIZE);
206         if (size == 0)
207                 return -EINVAL;
208
209         /* Allocate the new object */
210         obj = i915_gem_alloc_object(dev, size);
211         if (obj == NULL)
212                 return -ENOMEM;
213
214         ret = drm_gem_handle_create(file, &obj->base, &handle);
215         if (ret) {
216                 drm_gem_object_release(&obj->base);
217                 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
218                 kfree(obj);
219                 return ret;
220         }
221
222         /* drop reference from allocate - handle holds it now */
223         drm_gem_object_unreference(&obj->base);
224         trace_i915_gem_object_create(obj);
225
226         *handle_p = handle;
227         return 0;
228 }
229
230 int
231 i915_gem_dumb_create(struct drm_file *file,
232                      struct drm_device *dev,
233                      struct drm_mode_create_dumb *args)
234 {
235         /* have to work out size/pitch and return them */
236         args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
237         args->size = args->pitch * args->height;
238         return i915_gem_create(file, dev,
239                                args->size, &args->handle);
240 }
241
242 int i915_gem_dumb_destroy(struct drm_file *file,
243                           struct drm_device *dev,
244                           uint32_t handle)
245 {
246         return drm_gem_handle_delete(file, handle);
247 }
248
249 /**
250  * Creates a new mm object and returns a handle to it.
251  */
252 int
253 i915_gem_create_ioctl(struct drm_device *dev, void *data,
254                       struct drm_file *file)
255 {
256         struct drm_i915_gem_create *args = data;
257
258         return i915_gem_create(file, dev,
259                                args->size, &args->handle);
260 }
261
262 static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
263 {
264         drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
265
266         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
267                 obj->tiling_mode != I915_TILING_NONE;
268 }
269
270 static inline int
271 __copy_to_user_swizzled(char __user *cpu_vaddr,
272                         const char *gpu_vaddr, int gpu_offset,
273                         int length)
274 {
275         int ret, cpu_offset = 0;
276
277         while (length > 0) {
278                 int cacheline_end = ALIGN(gpu_offset + 1, 64);
279                 int this_length = min(cacheline_end - gpu_offset, length);
280                 int swizzled_gpu_offset = gpu_offset ^ 64;
281
282                 ret = __copy_to_user(cpu_vaddr + cpu_offset,
283                                      gpu_vaddr + swizzled_gpu_offset,
284                                      this_length);
285                 if (ret)
286                         return ret + length;
287
288                 cpu_offset += this_length;
289                 gpu_offset += this_length;
290                 length -= this_length;
291         }
292
293         return 0;
294 }
295
296 static inline int
297 __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
298                           const char __user *cpu_vaddr,
299                           int length)
300 {
301         int ret, cpu_offset = 0;
302
303         while (length > 0) {
304                 int cacheline_end = ALIGN(gpu_offset + 1, 64);
305                 int this_length = min(cacheline_end - gpu_offset, length);
306                 int swizzled_gpu_offset = gpu_offset ^ 64;
307
308                 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
309                                        cpu_vaddr + cpu_offset,
310                                        this_length);
311                 if (ret)
312                         return ret + length;
313
314                 cpu_offset += this_length;
315                 gpu_offset += this_length;
316                 length -= this_length;
317         }
318
319         return 0;
320 }
321
322 /* Per-page copy function for the shmem pread fastpath.
323  * Flushes invalid cachelines before reading the target if
324  * needs_clflush is set. */
325 static int
326 shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
327                  char __user *user_data,
328                  bool page_do_bit17_swizzling, bool needs_clflush)
329 {
330         char *vaddr;
331         int ret;
332
333         if (unlikely(page_do_bit17_swizzling))
334                 return -EINVAL;
335
336         vaddr = kmap_atomic(page);
337         if (needs_clflush)
338                 drm_clflush_virt_range(vaddr + shmem_page_offset,
339                                        page_length);
340         ret = __copy_to_user_inatomic(user_data,
341                                       vaddr + shmem_page_offset,
342                                       page_length);
343         kunmap_atomic(vaddr);
344
345         return ret ? -EFAULT : 0;
346 }
347
348 static void
349 shmem_clflush_swizzled_range(char *addr, unsigned long length,
350                              bool swizzled)
351 {
352         if (unlikely(swizzled)) {
353                 unsigned long start = (unsigned long) addr;
354                 unsigned long end = (unsigned long) addr + length;
355
356                 /* For swizzling simply ensure that we always flush both
357                  * channels. Lame, but simple and it works. Swizzled
358                  * pwrite/pread is far from a hotpath - current userspace
359                  * doesn't use it at all. */
360                 start = round_down(start, 128);
361                 end = round_up(end, 128);
362
363                 drm_clflush_virt_range((void *)start, end - start);
364         } else {
365                 drm_clflush_virt_range(addr, length);
366         }
367
368 }
369
370 /* Only difference to the fast-path function is that this can handle bit17
371  * and uses non-atomic copy and kmap functions. */
372 static int
373 shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
374                  char __user *user_data,
375                  bool page_do_bit17_swizzling, bool needs_clflush)
376 {
377         char *vaddr;
378         int ret;
379
380         vaddr = kmap(page);
381         if (needs_clflush)
382                 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
383                                              page_length,
384                                              page_do_bit17_swizzling);
385
386         if (page_do_bit17_swizzling)
387                 ret = __copy_to_user_swizzled(user_data,
388                                               vaddr, shmem_page_offset,
389                                               page_length);
390         else
391                 ret = __copy_to_user(user_data,
392                                      vaddr + shmem_page_offset,
393                                      page_length);
394         kunmap(page);
395
396         return ret ? - EFAULT : 0;
397 }
398
399 static int
400 i915_gem_shmem_pread(struct drm_device *dev,
401                      struct drm_i915_gem_object *obj,
402                      struct drm_i915_gem_pread *args,
403                      struct drm_file *file)
404 {
405         char __user *user_data;
406         ssize_t remain;
407         loff_t offset;
408         int shmem_page_offset, page_length, ret = 0;
409         int obj_do_bit17_swizzling, page_do_bit17_swizzling;
410         int hit_slowpath = 0;
411         int prefaulted = 0;
412         int needs_clflush = 0;
413         struct scatterlist *sg;
414         int i;
415
416         user_data = (char __user *) (uintptr_t) args->data_ptr;
417         remain = args->size;
418
419         obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
420
421         if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422                 /* If we're not in the cpu read domain, set ourself into the gtt
423                  * read domain and manually flush cachelines (if required). This
424                  * optimizes for the case when the gpu will dirty the data
425                  * anyway again before the next pread happens. */
426                 if (obj->cache_level == I915_CACHE_NONE)
427                         needs_clflush = 1;
428                 if (obj->gtt_space) {
429                         ret = i915_gem_object_set_to_gtt_domain(obj, false);
430                         if (ret)
431                                 return ret;
432                 }
433         }
434
435         ret = i915_gem_object_get_pages(obj);
436         if (ret)
437                 return ret;
438
439         i915_gem_object_pin_pages(obj);
440
441         offset = args->offset;
442
443         for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
444                 struct page *page;
445
446                 if (i < offset >> PAGE_SHIFT)
447                         continue;
448
449                 if (remain <= 0)
450                         break;
451
452                 /* Operation in this page
453                  *
454                  * shmem_page_offset = offset within page in shmem file
455                  * page_length = bytes to copy for this page
456                  */
457                 shmem_page_offset = offset_in_page(offset);
458                 page_length = remain;
459                 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460                         page_length = PAGE_SIZE - shmem_page_offset;
461
462                 page = sg_page(sg);
463                 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464                         (page_to_phys(page) & (1 << 17)) != 0;
465
466                 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467                                        user_data, page_do_bit17_swizzling,
468                                        needs_clflush);
469                 if (ret == 0)
470                         goto next_page;
471
472                 hit_slowpath = 1;
473                 mutex_unlock(&dev->struct_mutex);
474
475                 if (!prefaulted) {
476                         ret = fault_in_multipages_writeable(user_data, remain);
477                         /* Userspace is tricking us, but we've already clobbered
478                          * its pages with the prefault and promised to write the
479                          * data up to the first fault. Hence ignore any errors
480                          * and just continue. */
481                         (void)ret;
482                         prefaulted = 1;
483                 }
484
485                 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486                                        user_data, page_do_bit17_swizzling,
487                                        needs_clflush);
488
489                 mutex_lock(&dev->struct_mutex);
490
491 next_page:
492                 mark_page_accessed(page);
493
494                 if (ret)
495                         goto out;
496
497                 remain -= page_length;
498                 user_data += page_length;
499                 offset += page_length;
500         }
501
502 out:
503         i915_gem_object_unpin_pages(obj);
504
505         if (hit_slowpath) {
506                 /* Fixup: Kill any reinstated backing storage pages */
507                 if (obj->madv == __I915_MADV_PURGED)
508                         i915_gem_object_truncate(obj);
509         }
510
511         return ret;
512 }
513
514 /**
515  * Reads data from the object referenced by handle.
516  *
517  * On error, the contents of *data are undefined.
518  */
519 int
520 i915_gem_pread_ioctl(struct drm_device *dev, void *data,
521                      struct drm_file *file)
522 {
523         struct drm_i915_gem_pread *args = data;
524         struct drm_i915_gem_object *obj;
525         int ret = 0;
526
527         if (args->size == 0)
528                 return 0;
529
530         if (!access_ok(VERIFY_WRITE,
531                        (char __user *)(uintptr_t)args->data_ptr,
532                        args->size))
533                 return -EFAULT;
534
535         ret = i915_mutex_lock_interruptible(dev);
536         if (ret)
537                 return ret;
538
539         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
540         if (&obj->base == NULL) {
541                 ret = -ENOENT;
542                 goto unlock;
543         }
544
545         /* Bounds check source.  */
546         if (args->offset > obj->base.size ||
547             args->size > obj->base.size - args->offset) {
548                 ret = -EINVAL;
549                 goto out;
550         }
551
552         /* prime objects have no backing filp to GEM pread/pwrite
553          * pages from.
554          */
555         if (!obj->base.filp) {
556                 ret = -EINVAL;
557                 goto out;
558         }
559
560         trace_i915_gem_object_pread(obj, args->offset, args->size);
561
562         ret = i915_gem_shmem_pread(dev, obj, args, file);
563
564 out:
565         drm_gem_object_unreference(&obj->base);
566 unlock:
567         mutex_unlock(&dev->struct_mutex);
568         return ret;
569 }
570
571 /* This is the fast write path which cannot handle
572  * page faults in the source data
573  */
574
575 static inline int
576 fast_user_write(struct io_mapping *mapping,
577                 loff_t page_base, int page_offset,
578                 char __user *user_data,
579                 int length)
580 {
581         void __iomem *vaddr_atomic;
582         void *vaddr;
583         unsigned long unwritten;
584
585         vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
586         /* We can use the cpu mem copy function because this is X86. */
587         vaddr = (void __force*)vaddr_atomic + page_offset;
588         unwritten = __copy_from_user_inatomic_nocache(vaddr,
589                                                       user_data, length);
590         io_mapping_unmap_atomic(vaddr_atomic);
591         return unwritten;
592 }
593
594 /**
595  * This is the fast pwrite path, where we copy the data directly from the
596  * user into the GTT, uncached.
597  */
598 static int
599 i915_gem_gtt_pwrite_fast(struct drm_device *dev,
600                          struct drm_i915_gem_object *obj,
601                          struct drm_i915_gem_pwrite *args,
602                          struct drm_file *file)
603 {
604         drm_i915_private_t *dev_priv = dev->dev_private;
605         ssize_t remain;
606         loff_t offset, page_base;
607         char __user *user_data;
608         int page_offset, page_length, ret;
609
610         ret = i915_gem_object_pin(obj, 0, true, true);
611         if (ret)
612                 goto out;
613
614         ret = i915_gem_object_set_to_gtt_domain(obj, true);
615         if (ret)
616                 goto out_unpin;
617
618         ret = i915_gem_object_put_fence(obj);
619         if (ret)
620                 goto out_unpin;
621
622         user_data = (char __user *) (uintptr_t) args->data_ptr;
623         remain = args->size;
624
625         offset = obj->gtt_offset + args->offset;
626
627         while (remain > 0) {
628                 /* Operation in this page
629                  *
630                  * page_base = page offset within aperture
631                  * page_offset = offset within page
632                  * page_length = bytes to copy for this page
633                  */
634                 page_base = offset & PAGE_MASK;
635                 page_offset = offset_in_page(offset);
636                 page_length = remain;
637                 if ((page_offset + remain) > PAGE_SIZE)
638                         page_length = PAGE_SIZE - page_offset;
639
640                 /* If we get a fault while copying data, then (presumably) our
641                  * source page isn't available.  Return the error and we'll
642                  * retry in the slow path.
643                  */
644                 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
645                                     page_offset, user_data, page_length)) {
646                         ret = -EFAULT;
647                         goto out_unpin;
648                 }
649
650                 remain -= page_length;
651                 user_data += page_length;
652                 offset += page_length;
653         }
654
655 out_unpin:
656         i915_gem_object_unpin(obj);
657 out:
658         return ret;
659 }
660
661 /* Per-page copy function for the shmem pwrite fastpath.
662  * Flushes invalid cachelines before writing to the target if
663  * needs_clflush_before is set and flushes out any written cachelines after
664  * writing if needs_clflush is set. */
665 static int
666 shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
667                   char __user *user_data,
668                   bool page_do_bit17_swizzling,
669                   bool needs_clflush_before,
670                   bool needs_clflush_after)
671 {
672         char *vaddr;
673         int ret;
674
675         if (unlikely(page_do_bit17_swizzling))
676                 return -EINVAL;
677
678         vaddr = kmap_atomic(page);
679         if (needs_clflush_before)
680                 drm_clflush_virt_range(vaddr + shmem_page_offset,
681                                        page_length);
682         ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
683                                                 user_data,
684                                                 page_length);
685         if (needs_clflush_after)
686                 drm_clflush_virt_range(vaddr + shmem_page_offset,
687                                        page_length);
688         kunmap_atomic(vaddr);
689
690         return ret ? -EFAULT : 0;
691 }
692
693 /* Only difference to the fast-path function is that this can handle bit17
694  * and uses non-atomic copy and kmap functions. */
695 static int
696 shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
697                   char __user *user_data,
698                   bool page_do_bit17_swizzling,
699                   bool needs_clflush_before,
700                   bool needs_clflush_after)
701 {
702         char *vaddr;
703         int ret;
704
705         vaddr = kmap(page);
706         if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
707                 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
708                                              page_length,
709                                              page_do_bit17_swizzling);
710         if (page_do_bit17_swizzling)
711                 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
712                                                 user_data,
713                                                 page_length);
714         else
715                 ret = __copy_from_user(vaddr + shmem_page_offset,
716                                        user_data,
717                                        page_length);
718         if (needs_clflush_after)
719                 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
720                                              page_length,
721                                              page_do_bit17_swizzling);
722         kunmap(page);
723
724         return ret ? -EFAULT : 0;
725 }
726
727 static int
728 i915_gem_shmem_pwrite(struct drm_device *dev,
729                       struct drm_i915_gem_object *obj,
730                       struct drm_i915_gem_pwrite *args,
731                       struct drm_file *file)
732 {
733         ssize_t remain;
734         loff_t offset;
735         char __user *user_data;
736         int shmem_page_offset, page_length, ret = 0;
737         int obj_do_bit17_swizzling, page_do_bit17_swizzling;
738         int hit_slowpath = 0;
739         int needs_clflush_after = 0;
740         int needs_clflush_before = 0;
741         int i;
742         struct scatterlist *sg;
743
744         user_data = (char __user *) (uintptr_t) args->data_ptr;
745         remain = args->size;
746
747         obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
748
749         if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
750                 /* If we're not in the cpu write domain, set ourself into the gtt
751                  * write domain and manually flush cachelines (if required). This
752                  * optimizes for the case when the gpu will use the data
753                  * right away and we therefore have to clflush anyway. */
754                 if (obj->cache_level == I915_CACHE_NONE)
755                         needs_clflush_after = 1;
756                 if (obj->gtt_space) {
757                         ret = i915_gem_object_set_to_gtt_domain(obj, true);
758                         if (ret)
759                                 return ret;
760                 }
761         }
762         /* Same trick applies for invalidate partially written cachelines before
763          * writing.  */
764         if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
765             && obj->cache_level == I915_CACHE_NONE)
766                 needs_clflush_before = 1;
767
768         ret = i915_gem_object_get_pages(obj);
769         if (ret)
770                 return ret;
771
772         i915_gem_object_pin_pages(obj);
773
774         offset = args->offset;
775         obj->dirty = 1;
776
777         for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
778                 struct page *page;
779                 int partial_cacheline_write;
780
781                 if (i < offset >> PAGE_SHIFT)
782                         continue;
783
784                 if (remain <= 0)
785                         break;
786
787                 /* Operation in this page
788                  *
789                  * shmem_page_offset = offset within page in shmem file
790                  * page_length = bytes to copy for this page
791                  */
792                 shmem_page_offset = offset_in_page(offset);
793
794                 page_length = remain;
795                 if ((shmem_page_offset + page_length) > PAGE_SIZE)
796                         page_length = PAGE_SIZE - shmem_page_offset;
797
798                 /* If we don't overwrite a cacheline completely we need to be
799                  * careful to have up-to-date data by first clflushing. Don't
800                  * overcomplicate things and flush the entire patch. */
801                 partial_cacheline_write = needs_clflush_before &&
802                         ((shmem_page_offset | page_length)
803                                 & (boot_cpu_data.x86_clflush_size - 1));
804
805                 page = sg_page(sg);
806                 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
807                         (page_to_phys(page) & (1 << 17)) != 0;
808
809                 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
810                                         user_data, page_do_bit17_swizzling,
811                                         partial_cacheline_write,
812                                         needs_clflush_after);
813                 if (ret == 0)
814                         goto next_page;
815
816                 hit_slowpath = 1;
817                 mutex_unlock(&dev->struct_mutex);
818                 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
819                                         user_data, page_do_bit17_swizzling,
820                                         partial_cacheline_write,
821                                         needs_clflush_after);
822
823                 mutex_lock(&dev->struct_mutex);
824
825 next_page:
826                 set_page_dirty(page);
827                 mark_page_accessed(page);
828
829                 if (ret)
830                         goto out;
831
832                 remain -= page_length;
833                 user_data += page_length;
834                 offset += page_length;
835         }
836
837 out:
838         i915_gem_object_unpin_pages(obj);
839
840         if (hit_slowpath) {
841                 /* Fixup: Kill any reinstated backing storage pages */
842                 if (obj->madv == __I915_MADV_PURGED)
843                         i915_gem_object_truncate(obj);
844                 /* and flush dirty cachelines in case the object isn't in the cpu write
845                  * domain anymore. */
846                 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847                         i915_gem_clflush_object(obj);
848                         i915_gem_chipset_flush(dev);
849                 }
850         }
851
852         if (needs_clflush_after)
853                 i915_gem_chipset_flush(dev);
854
855         return ret;
856 }
857
858 /**
859  * Writes data to the object referenced by handle.
860  *
861  * On error, the contents of the buffer that were to be modified are undefined.
862  */
863 int
864 i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
865                       struct drm_file *file)
866 {
867         struct drm_i915_gem_pwrite *args = data;
868         struct drm_i915_gem_object *obj;
869         int ret;
870
871         if (args->size == 0)
872                 return 0;
873
874         if (!access_ok(VERIFY_READ,
875                        (char __user *)(uintptr_t)args->data_ptr,
876                        args->size))
877                 return -EFAULT;
878
879         ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880                                            args->size);
881         if (ret)
882                 return -EFAULT;
883
884         ret = i915_mutex_lock_interruptible(dev);
885         if (ret)
886                 return ret;
887
888         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
889         if (&obj->base == NULL) {
890                 ret = -ENOENT;
891                 goto unlock;
892         }
893
894         /* Bounds check destination. */
895         if (args->offset > obj->base.size ||
896             args->size > obj->base.size - args->offset) {
897                 ret = -EINVAL;
898                 goto out;
899         }
900
901         /* prime objects have no backing filp to GEM pread/pwrite
902          * pages from.
903          */
904         if (!obj->base.filp) {
905                 ret = -EINVAL;
906                 goto out;
907         }
908
909         trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
911         ret = -EFAULT;
912         /* We can only do the GTT pwrite on untiled buffers, as otherwise
913          * it would end up going through the fenced access, and we'll get
914          * different detiling behavior between reading and writing.
915          * pread/pwrite currently are reading and writing from the CPU
916          * perspective, requiring manual detiling by the client.
917          */
918         if (obj->phys_obj) {
919                 ret = i915_gem_phys_pwrite(dev, obj, args, file);
920                 goto out;
921         }
922
923         if (obj->cache_level == I915_CACHE_NONE &&
924             obj->tiling_mode == I915_TILING_NONE &&
925             obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
926                 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
927                 /* Note that the gtt paths might fail with non-page-backed user
928                  * pointers (e.g. gtt mappings when moving data between
929                  * textures). Fallback to the shmem path in that case. */
930         }
931
932         if (ret == -EFAULT || ret == -ENOSPC)
933                 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
934
935 out:
936         drm_gem_object_unreference(&obj->base);
937 unlock:
938         mutex_unlock(&dev->struct_mutex);
939         return ret;
940 }
941
942 int
943 i915_gem_check_wedge(struct drm_i915_private *dev_priv,
944                      bool interruptible)
945 {
946         if (atomic_read(&dev_priv->mm.wedged)) {
947                 struct completion *x = &dev_priv->error_completion;
948                 bool recovery_complete;
949                 unsigned long flags;
950
951                 /* Give the error handler a chance to run. */
952                 spin_lock_irqsave(&x->wait.lock, flags);
953                 recovery_complete = x->done > 0;
954                 spin_unlock_irqrestore(&x->wait.lock, flags);
955
956                 /* Non-interruptible callers can't handle -EAGAIN, hence return
957                  * -EIO unconditionally for these. */
958                 if (!interruptible)
959                         return -EIO;
960
961                 /* Recovery complete, but still wedged means reset failure. */
962                 if (recovery_complete)
963                         return -EIO;
964
965                 return -EAGAIN;
966         }
967
968         return 0;
969 }
970
971 /*
972  * Compare seqno against outstanding lazy request. Emit a request if they are
973  * equal.
974  */
975 static int
976 i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
977 {
978         int ret;
979
980         BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
981
982         ret = 0;
983         if (seqno == ring->outstanding_lazy_request)
984                 ret = i915_add_request(ring, NULL, NULL);
985
986         return ret;
987 }
988
989 /**
990  * __wait_seqno - wait until execution of seqno has finished
991  * @ring: the ring expected to report seqno
992  * @seqno: duh!
993  * @interruptible: do an interruptible wait (normally yes)
994  * @timeout: in - how long to wait (NULL forever); out - how much time remaining
995  *
996  * Returns 0 if the seqno was found within the alloted time. Else returns the
997  * errno with remaining time filled in timeout argument.
998  */
999 static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1000                         bool interruptible, struct timespec *timeout)
1001 {
1002         drm_i915_private_t *dev_priv = ring->dev->dev_private;
1003         struct timespec before, now, wait_time={1,0};
1004         unsigned long timeout_jiffies;
1005         long end;
1006         bool wait_forever = true;
1007         int ret;
1008
1009         if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1010                 return 0;
1011
1012         trace_i915_gem_request_wait_begin(ring, seqno);
1013
1014         if (timeout != NULL) {
1015                 wait_time = *timeout;
1016                 wait_forever = false;
1017         }
1018
1019         timeout_jiffies = timespec_to_jiffies(&wait_time);
1020
1021         if (WARN_ON(!ring->irq_get(ring)))
1022                 return -ENODEV;
1023
1024         /* Record current time in case interrupted by signal, or wedged * */
1025         getrawmonotonic(&before);
1026
1027 #define EXIT_COND \
1028         (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1029         atomic_read(&dev_priv->mm.wedged))
1030         do {
1031                 if (interruptible)
1032                         end = wait_event_interruptible_timeout(ring->irq_queue,
1033                                                                EXIT_COND,
1034                                                                timeout_jiffies);
1035                 else
1036                         end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1037                                                  timeout_jiffies);
1038
1039                 ret = i915_gem_check_wedge(dev_priv, interruptible);
1040                 if (ret)
1041                         end = ret;
1042         } while (end == 0 && wait_forever);
1043
1044         getrawmonotonic(&now);
1045
1046         ring->irq_put(ring);
1047         trace_i915_gem_request_wait_end(ring, seqno);
1048 #undef EXIT_COND
1049
1050         if (timeout) {
1051                 struct timespec sleep_time = timespec_sub(now, before);
1052                 *timeout = timespec_sub(*timeout, sleep_time);
1053         }
1054
1055         switch (end) {
1056         case -EIO:
1057         case -EAGAIN: /* Wedged */
1058         case -ERESTARTSYS: /* Signal */
1059                 return (int)end;
1060         case 0: /* Timeout */
1061                 if (timeout)
1062                         set_normalized_timespec(timeout, 0, 0);
1063                 return -ETIME;
1064         default: /* Completed */
1065                 WARN_ON(end < 0); /* We're not aware of other errors */
1066                 return 0;
1067         }
1068 }
1069
1070 /**
1071  * Waits for a sequence number to be signaled, and cleans up the
1072  * request and object lists appropriately for that event.
1073  */
1074 int
1075 i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1076 {
1077         struct drm_device *dev = ring->dev;
1078         struct drm_i915_private *dev_priv = dev->dev_private;
1079         bool interruptible = dev_priv->mm.interruptible;
1080         int ret;
1081
1082         BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1083         BUG_ON(seqno == 0);
1084
1085         ret = i915_gem_check_wedge(dev_priv, interruptible);
1086         if (ret)
1087                 return ret;
1088
1089         ret = i915_gem_check_olr(ring, seqno);
1090         if (ret)
1091                 return ret;
1092
1093         return __wait_seqno(ring, seqno, interruptible, NULL);
1094 }
1095
1096 /**
1097  * Ensures that all rendering to the object has completed and the object is
1098  * safe to unbind from the GTT or access from the CPU.
1099  */
1100 static __must_check int
1101 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1102                                bool readonly)
1103 {
1104         struct intel_ring_buffer *ring = obj->ring;
1105         u32 seqno;
1106         int ret;
1107
1108         seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1109         if (seqno == 0)
1110                 return 0;
1111
1112         ret = i915_wait_seqno(ring, seqno);
1113         if (ret)
1114                 return ret;
1115
1116         i915_gem_retire_requests_ring(ring);
1117
1118         /* Manually manage the write flush as we may have not yet
1119          * retired the buffer.
1120          */
1121         if (obj->last_write_seqno &&
1122             i915_seqno_passed(seqno, obj->last_write_seqno)) {
1123                 obj->last_write_seqno = 0;
1124                 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1125         }
1126
1127         return 0;
1128 }
1129
1130 /* A nonblocking variant of the above wait. This is a highly dangerous routine
1131  * as the object state may change during this call.
1132  */
1133 static __must_check int
1134 i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1135                                             bool readonly)
1136 {
1137         struct drm_device *dev = obj->base.dev;
1138         struct drm_i915_private *dev_priv = dev->dev_private;
1139         struct intel_ring_buffer *ring = obj->ring;
1140         u32 seqno;
1141         int ret;
1142
1143         BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144         BUG_ON(!dev_priv->mm.interruptible);
1145
1146         seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1147         if (seqno == 0)
1148                 return 0;
1149
1150         ret = i915_gem_check_wedge(dev_priv, true);
1151         if (ret)
1152                 return ret;
1153
1154         ret = i915_gem_check_olr(ring, seqno);
1155         if (ret)
1156                 return ret;
1157
1158         mutex_unlock(&dev->struct_mutex);
1159         ret = __wait_seqno(ring, seqno, true, NULL);
1160         mutex_lock(&dev->struct_mutex);
1161
1162         i915_gem_retire_requests_ring(ring);
1163
1164         /* Manually manage the write flush as we may have not yet
1165          * retired the buffer.
1166          */
1167         if (obj->last_write_seqno &&
1168             i915_seqno_passed(seqno, obj->last_write_seqno)) {
1169                 obj->last_write_seqno = 0;
1170                 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1171         }
1172
1173         return ret;
1174 }
1175
1176 /**
1177  * Called when user space prepares to use an object with the CPU, either
1178  * through the mmap ioctl's mapping or a GTT mapping.
1179  */
1180 int
1181 i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1182                           struct drm_file *file)
1183 {
1184         struct drm_i915_gem_set_domain *args = data;
1185         struct drm_i915_gem_object *obj;
1186         uint32_t read_domains = args->read_domains;
1187         uint32_t write_domain = args->write_domain;
1188         int ret;
1189
1190         /* Only handle setting domains to types used by the CPU. */
1191         if (write_domain & I915_GEM_GPU_DOMAINS)
1192                 return -EINVAL;
1193
1194         if (read_domains & I915_GEM_GPU_DOMAINS)
1195                 return -EINVAL;
1196
1197         /* Having something in the write domain implies it's in the read
1198          * domain, and only that read domain.  Enforce that in the request.
1199          */
1200         if (write_domain != 0 && read_domains != write_domain)
1201                 return -EINVAL;
1202
1203         ret = i915_mutex_lock_interruptible(dev);
1204         if (ret)
1205                 return ret;
1206
1207         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1208         if (&obj->base == NULL) {
1209                 ret = -ENOENT;
1210                 goto unlock;
1211         }
1212
1213         /* Try to flush the object off the GPU without holding the lock.
1214          * We will repeat the flush holding the lock in the normal manner
1215          * to catch cases where we are gazumped.
1216          */
1217         ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1218         if (ret)
1219                 goto unref;
1220
1221         if (read_domains & I915_GEM_DOMAIN_GTT) {
1222                 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1223
1224                 /* Silently promote "you're not bound, there was nothing to do"
1225                  * to success, since the client was just asking us to
1226                  * make sure everything was done.
1227                  */
1228                 if (ret == -EINVAL)
1229                         ret = 0;
1230         } else {
1231                 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1232         }
1233
1234 unref:
1235         drm_gem_object_unreference(&obj->base);
1236 unlock:
1237         mutex_unlock(&dev->struct_mutex);
1238         return ret;
1239 }
1240
1241 /**
1242  * Called when user space has done writes to this buffer
1243  */
1244 int
1245 i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1246                          struct drm_file *file)
1247 {
1248         struct drm_i915_gem_sw_finish *args = data;
1249         struct drm_i915_gem_object *obj;
1250         int ret = 0;
1251
1252         ret = i915_mutex_lock_interruptible(dev);
1253         if (ret)
1254                 return ret;
1255
1256         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1257         if (&obj->base == NULL) {
1258                 ret = -ENOENT;
1259                 goto unlock;
1260         }
1261
1262         /* Pinned buffers may be scanout, so flush the cache */
1263         if (obj->pin_count)
1264                 i915_gem_object_flush_cpu_write_domain(obj);
1265
1266         drm_gem_object_unreference(&obj->base);
1267 unlock:
1268         mutex_unlock(&dev->struct_mutex);
1269         return ret;
1270 }
1271
1272 /**
1273  * Maps the contents of an object, returning the address it is mapped
1274  * into.
1275  *
1276  * While the mapping holds a reference on the contents of the object, it doesn't
1277  * imply a ref on the object itself.
1278  */
1279 int
1280 i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1281                     struct drm_file *file)
1282 {
1283         struct drm_i915_gem_mmap *args = data;
1284         struct drm_gem_object *obj;
1285         unsigned long addr;
1286
1287         obj = drm_gem_object_lookup(dev, file, args->handle);
1288         if (obj == NULL)
1289                 return -ENOENT;
1290
1291         /* prime objects have no backing filp to GEM mmap
1292          * pages from.
1293          */
1294         if (!obj->filp) {
1295                 drm_gem_object_unreference_unlocked(obj);
1296                 return -EINVAL;
1297         }
1298
1299         addr = vm_mmap(obj->filp, 0, args->size,
1300                        PROT_READ | PROT_WRITE, MAP_SHARED,
1301                        args->offset);
1302         drm_gem_object_unreference_unlocked(obj);
1303         if (IS_ERR((void *)addr))
1304                 return addr;
1305
1306         args->addr_ptr = (uint64_t) addr;
1307
1308         return 0;
1309 }
1310
1311 /**
1312  * i915_gem_fault - fault a page into the GTT
1313  * vma: VMA in question
1314  * vmf: fault info
1315  *
1316  * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1317  * from userspace.  The fault handler takes care of binding the object to
1318  * the GTT (if needed), allocating and programming a fence register (again,
1319  * only if needed based on whether the old reg is still valid or the object
1320  * is tiled) and inserting a new PTE into the faulting process.
1321  *
1322  * Note that the faulting process may involve evicting existing objects
1323  * from the GTT and/or fence registers to make room.  So performance may
1324  * suffer if the GTT working set is large or there are few fence registers
1325  * left.
1326  */
1327 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1328 {
1329         struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1330         struct drm_device *dev = obj->base.dev;
1331         drm_i915_private_t *dev_priv = dev->dev_private;
1332         pgoff_t page_offset;
1333         unsigned long pfn;
1334         int ret = 0;
1335         bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1336
1337         /* We don't use vmf->pgoff since that has the fake offset */
1338         page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1339                 PAGE_SHIFT;
1340
1341         ret = i915_mutex_lock_interruptible(dev);
1342         if (ret)
1343                 goto out;
1344
1345         trace_i915_gem_object_fault(obj, page_offset, true, write);
1346
1347         /* Now bind it into the GTT if needed */
1348         ret = i915_gem_object_pin(obj, 0, true, false);
1349         if (ret)
1350                 goto unlock;
1351
1352         ret = i915_gem_object_set_to_gtt_domain(obj, write);
1353         if (ret)
1354                 goto unpin;
1355
1356         ret = i915_gem_object_get_fence(obj);
1357         if (ret)
1358                 goto unpin;
1359
1360         obj->fault_mappable = true;
1361
1362         pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
1363                 page_offset;
1364
1365         /* Finally, remap it using the new GTT offset */
1366         ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1367 unpin:
1368         i915_gem_object_unpin(obj);
1369 unlock:
1370         mutex_unlock(&dev->struct_mutex);
1371 out:
1372         switch (ret) {
1373         case -EIO:
1374                 /* If this -EIO is due to a gpu hang, give the reset code a
1375                  * chance to clean up the mess. Otherwise return the proper
1376                  * SIGBUS. */
1377                 if (!atomic_read(&dev_priv->mm.wedged))
1378                         return VM_FAULT_SIGBUS;
1379         case -EAGAIN:
1380                 /* Give the error handler a chance to run and move the
1381                  * objects off the GPU active list. Next time we service the
1382                  * fault, we should be able to transition the page into the
1383                  * GTT without touching the GPU (and so avoid further
1384                  * EIO/EGAIN). If the GPU is wedged, then there is no issue
1385                  * with coherency, just lost writes.
1386                  */
1387                 set_need_resched();
1388         case 0:
1389         case -ERESTARTSYS:
1390         case -EINTR:
1391         case -EBUSY:
1392                 /*
1393                  * EBUSY is ok: this just means that another thread
1394                  * already did the job.
1395                  */
1396                 return VM_FAULT_NOPAGE;
1397         case -ENOMEM:
1398                 return VM_FAULT_OOM;
1399         case -ENOSPC:
1400                 return VM_FAULT_SIGBUS;
1401         default:
1402                 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1403                 return VM_FAULT_SIGBUS;
1404         }
1405 }
1406
1407 /**
1408  * i915_gem_release_mmap - remove physical page mappings
1409  * @obj: obj in question
1410  *
1411  * Preserve the reservation of the mmapping with the DRM core code, but
1412  * relinquish ownership of the pages back to the system.
1413  *
1414  * It is vital that we remove the page mapping if we have mapped a tiled
1415  * object through the GTT and then lose the fence register due to
1416  * resource pressure. Similarly if the object has been moved out of the
1417  * aperture, than pages mapped into userspace must be revoked. Removing the
1418  * mapping will then trigger a page fault on the next user access, allowing
1419  * fixup by i915_gem_fault().
1420  */
1421 void
1422 i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1423 {
1424         if (!obj->fault_mappable)
1425                 return;
1426
1427         if (obj->base.dev->dev_mapping)
1428                 unmap_mapping_range(obj->base.dev->dev_mapping,
1429                                     (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1430                                     obj->base.size, 1);
1431
1432         obj->fault_mappable = false;
1433 }
1434
1435 static uint32_t
1436 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1437 {
1438         uint32_t gtt_size;
1439
1440         if (INTEL_INFO(dev)->gen >= 4 ||
1441             tiling_mode == I915_TILING_NONE)
1442                 return size;
1443
1444         /* Previous chips need a power-of-two fence region when tiling */
1445         if (INTEL_INFO(dev)->gen == 3)
1446                 gtt_size = 1024*1024;
1447         else
1448                 gtt_size = 512*1024;
1449
1450         while (gtt_size < size)
1451                 gtt_size <<= 1;
1452
1453         return gtt_size;
1454 }
1455
1456 /**
1457  * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1458  * @obj: object to check
1459  *
1460  * Return the required GTT alignment for an object, taking into account
1461  * potential fence register mapping.
1462  */
1463 static uint32_t
1464 i915_gem_get_gtt_alignment(struct drm_device *dev,
1465                            uint32_t size,
1466                            int tiling_mode)
1467 {
1468         /*
1469          * Minimum alignment is 4k (GTT page size), but might be greater
1470          * if a fence register is needed for the object.
1471          */
1472         if (INTEL_INFO(dev)->gen >= 4 ||
1473             tiling_mode == I915_TILING_NONE)
1474                 return 4096;
1475
1476         /*
1477          * Previous chips need to be aligned to the size of the smallest
1478          * fence register that can contain the object.
1479          */
1480         return i915_gem_get_gtt_size(dev, size, tiling_mode);
1481 }
1482
1483 /**
1484  * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1485  *                                       unfenced object
1486  * @dev: the device
1487  * @size: size of the object
1488  * @tiling_mode: tiling mode of the object
1489  *
1490  * Return the required GTT alignment for an object, only taking into account
1491  * unfenced tiled surface requirements.
1492  */
1493 uint32_t
1494 i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1495                                     uint32_t size,
1496                                     int tiling_mode)
1497 {
1498         /*
1499          * Minimum alignment is 4k (GTT page size) for sane hw.
1500          */
1501         if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1502             tiling_mode == I915_TILING_NONE)
1503                 return 4096;
1504
1505         /* Previous hardware however needs to be aligned to a power-of-two
1506          * tile height. The simplest method for determining this is to reuse
1507          * the power-of-tile object size.
1508          */
1509         return i915_gem_get_gtt_size(dev, size, tiling_mode);
1510 }
1511
1512 static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1513 {
1514         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1515         int ret;
1516
1517         if (obj->base.map_list.map)
1518                 return 0;
1519
1520         ret = drm_gem_create_mmap_offset(&obj->base);
1521         if (ret != -ENOSPC)
1522                 return ret;
1523
1524         /* Badly fragmented mmap space? The only way we can recover
1525          * space is by destroying unwanted objects. We can't randomly release
1526          * mmap_offsets as userspace expects them to be persistent for the
1527          * lifetime of the objects. The closest we can is to release the
1528          * offsets on purgeable objects by truncating it and marking it purged,
1529          * which prevents userspace from ever using that object again.
1530          */
1531         i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1532         ret = drm_gem_create_mmap_offset(&obj->base);
1533         if (ret != -ENOSPC)
1534                 return ret;
1535
1536         i915_gem_shrink_all(dev_priv);
1537         return drm_gem_create_mmap_offset(&obj->base);
1538 }
1539
1540 static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1541 {
1542         if (!obj->base.map_list.map)
1543                 return;
1544
1545         drm_gem_free_mmap_offset(&obj->base);
1546 }
1547
1548 int
1549 i915_gem_mmap_gtt(struct drm_file *file,
1550                   struct drm_device *dev,
1551                   uint32_t handle,
1552                   uint64_t *offset)
1553 {
1554         struct drm_i915_private *dev_priv = dev->dev_private;
1555         struct drm_i915_gem_object *obj;
1556         int ret;
1557
1558         ret = i915_mutex_lock_interruptible(dev);
1559         if (ret)
1560                 return ret;
1561
1562         obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1563         if (&obj->base == NULL) {
1564                 ret = -ENOENT;
1565                 goto unlock;
1566         }
1567
1568         if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1569                 ret = -E2BIG;
1570                 goto out;
1571         }
1572
1573         if (obj->madv != I915_MADV_WILLNEED) {
1574                 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1575                 ret = -EINVAL;
1576                 goto out;
1577         }
1578
1579         ret = i915_gem_object_create_mmap_offset(obj);
1580         if (ret)
1581                 goto out;
1582
1583         *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1584
1585 out:
1586         drm_gem_object_unreference(&obj->base);
1587 unlock:
1588         mutex_unlock(&dev->struct_mutex);
1589         return ret;
1590 }
1591
1592 /**
1593  * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1594  * @dev: DRM device
1595  * @data: GTT mapping ioctl data
1596  * @file: GEM object info
1597  *
1598  * Simply returns the fake offset to userspace so it can mmap it.
1599  * The mmap call will end up in drm_gem_mmap(), which will set things
1600  * up so we can get faults in the handler above.
1601  *
1602  * The fault handler will take care of binding the object into the GTT
1603  * (since it may have been evicted to make room for something), allocating
1604  * a fence register, and mapping the appropriate aperture address into
1605  * userspace.
1606  */
1607 int
1608 i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1609                         struct drm_file *file)
1610 {
1611         struct drm_i915_gem_mmap_gtt *args = data;
1612
1613         return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1614 }
1615
1616 /* Immediately discard the backing storage */
1617 static void
1618 i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1619 {
1620         struct inode *inode;
1621
1622         i915_gem_object_free_mmap_offset(obj);
1623
1624         if (obj->base.filp == NULL)
1625                 return;
1626
1627         /* Our goal here is to return as much of the memory as
1628          * is possible back to the system as we are called from OOM.
1629          * To do this we must instruct the shmfs to drop all of its
1630          * backing pages, *now*.
1631          */
1632         inode = obj->base.filp->f_path.dentry->d_inode;
1633         shmem_truncate_range(inode, 0, (loff_t)-1);
1634
1635         obj->madv = __I915_MADV_PURGED;
1636 }
1637
1638 static inline int
1639 i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1640 {
1641         return obj->madv == I915_MADV_DONTNEED;
1642 }
1643
1644 static void
1645 i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1646 {
1647         int page_count = obj->base.size / PAGE_SIZE;
1648         struct scatterlist *sg;
1649         int ret, i;
1650
1651         BUG_ON(obj->madv == __I915_MADV_PURGED);
1652
1653         ret = i915_gem_object_set_to_cpu_domain(obj, true);
1654         if (ret) {
1655                 /* In the event of a disaster, abandon all caches and
1656                  * hope for the best.
1657                  */
1658                 WARN_ON(ret != -EIO);
1659                 i915_gem_clflush_object(obj);
1660                 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1661         }
1662
1663         if (i915_gem_object_needs_bit17_swizzle(obj))
1664                 i915_gem_object_save_bit_17_swizzle(obj);
1665
1666         if (obj->madv == I915_MADV_DONTNEED)
1667                 obj->dirty = 0;
1668
1669         for_each_sg(obj->pages->sgl, sg, page_count, i) {
1670                 struct page *page = sg_page(sg);
1671
1672                 if (obj->dirty)
1673                         set_page_dirty(page);
1674
1675                 if (obj->madv == I915_MADV_WILLNEED)
1676                         mark_page_accessed(page);
1677
1678                 page_cache_release(page);
1679         }
1680         obj->dirty = 0;
1681
1682         sg_free_table(obj->pages);
1683         kfree(obj->pages);
1684 }
1685
1686 static int
1687 i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1688 {
1689         const struct drm_i915_gem_object_ops *ops = obj->ops;
1690
1691         if (obj->pages == NULL)
1692                 return 0;
1693
1694         BUG_ON(obj->gtt_space);
1695
1696         if (obj->pages_pin_count)
1697                 return -EBUSY;
1698
1699         ops->put_pages(obj);
1700         obj->pages = NULL;
1701
1702         list_del(&obj->gtt_list);
1703         if (i915_gem_object_is_purgeable(obj))
1704                 i915_gem_object_truncate(obj);
1705
1706         return 0;
1707 }
1708
1709 static long
1710 i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1711 {
1712         struct drm_i915_gem_object *obj, *next;
1713         long count = 0;
1714
1715         list_for_each_entry_safe(obj, next,
1716                                  &dev_priv->mm.unbound_list,
1717                                  gtt_list) {
1718                 if (i915_gem_object_is_purgeable(obj) &&
1719                     i915_gem_object_put_pages(obj) == 0) {
1720                         count += obj->base.size >> PAGE_SHIFT;
1721                         if (count >= target)
1722                                 return count;
1723                 }
1724         }
1725
1726         list_for_each_entry_safe(obj, next,
1727                                  &dev_priv->mm.inactive_list,
1728                                  mm_list) {
1729                 if (i915_gem_object_is_purgeable(obj) &&
1730                     i915_gem_object_unbind(obj) == 0 &&
1731                     i915_gem_object_put_pages(obj) == 0) {
1732                         count += obj->base.size >> PAGE_SHIFT;
1733                         if (count >= target)
1734                                 return count;
1735                 }
1736         }
1737
1738         return count;
1739 }
1740
1741 static void
1742 i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1743 {
1744         struct drm_i915_gem_object *obj, *next;
1745
1746         i915_gem_evict_everything(dev_priv->dev);
1747
1748         list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1749                 i915_gem_object_put_pages(obj);
1750 }
1751
1752 static int
1753 i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1754 {
1755         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1756         int page_count, i;
1757         struct address_space *mapping;
1758         struct sg_table *st;
1759         struct scatterlist *sg;
1760         struct page *page;
1761         gfp_t gfp;
1762
1763         /* Assert that the object is not currently in any GPU domain. As it
1764          * wasn't in the GTT, there shouldn't be any way it could have been in
1765          * a GPU cache
1766          */
1767         BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1768         BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1769
1770         st = kmalloc(sizeof(*st), GFP_KERNEL);
1771         if (st == NULL)
1772                 return -ENOMEM;
1773
1774         page_count = obj->base.size / PAGE_SIZE;
1775         if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1776                 sg_free_table(st);
1777                 kfree(st);
1778                 return -ENOMEM;
1779         }
1780
1781         /* Get the list of pages out of our struct file.  They'll be pinned
1782          * at this point until we release them.
1783          *
1784          * Fail silently without starting the shrinker
1785          */
1786         mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1787         gfp = mapping_gfp_mask(mapping);
1788         gfp |= __GFP_NORETRY | __GFP_NOWARN;
1789         gfp &= ~(__GFP_IO | __GFP_WAIT);
1790         for_each_sg(st->sgl, sg, page_count, i) {
1791                 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1792                 if (IS_ERR(page)) {
1793                         i915_gem_purge(dev_priv, page_count);
1794                         page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1795                 }
1796                 if (IS_ERR(page)) {
1797                         /* We've tried hard to allocate the memory by reaping
1798                          * our own buffer, now let the real VM do its job and
1799                          * go down in flames if truly OOM.
1800                          */
1801                         gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
1802                         gfp |= __GFP_IO | __GFP_WAIT;
1803
1804                         i915_gem_shrink_all(dev_priv);
1805                         page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1806                         if (IS_ERR(page))
1807                                 goto err_pages;
1808
1809                         gfp |= __GFP_NORETRY | __GFP_NOWARN;
1810                         gfp &= ~(__GFP_IO | __GFP_WAIT);
1811                 }
1812
1813                 sg_set_page(sg, page, PAGE_SIZE, 0);
1814         }
1815
1816         obj->pages = st;
1817
1818         if (i915_gem_object_needs_bit17_swizzle(obj))
1819                 i915_gem_object_do_bit_17_swizzle(obj);
1820
1821         return 0;
1822
1823 err_pages:
1824         for_each_sg(st->sgl, sg, i, page_count)
1825                 page_cache_release(sg_page(sg));
1826         sg_free_table(st);
1827         kfree(st);
1828         return PTR_ERR(page);
1829 }
1830
1831 /* Ensure that the associated pages are gathered from the backing storage
1832  * and pinned into our object. i915_gem_object_get_pages() may be called
1833  * multiple times before they are released by a single call to
1834  * i915_gem_object_put_pages() - once the pages are no longer referenced
1835  * either as a result of memory pressure (reaping pages under the shrinker)
1836  * or as the object is itself released.
1837  */
1838 int
1839 i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1840 {
1841         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1842         const struct drm_i915_gem_object_ops *ops = obj->ops;
1843         int ret;
1844
1845         if (obj->pages)
1846                 return 0;
1847
1848         BUG_ON(obj->pages_pin_count);
1849
1850         ret = ops->get_pages(obj);
1851         if (ret)
1852                 return ret;
1853
1854         list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1855         return 0;
1856 }
1857
1858 void
1859 i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1860                                struct intel_ring_buffer *ring,
1861                                u32 seqno)
1862 {
1863         struct drm_device *dev = obj->base.dev;
1864         struct drm_i915_private *dev_priv = dev->dev_private;
1865
1866         BUG_ON(ring == NULL);
1867         obj->ring = ring;
1868
1869         /* Add a reference if we're newly entering the active list. */
1870         if (!obj->active) {
1871                 drm_gem_object_reference(&obj->base);
1872                 obj->active = 1;
1873         }
1874
1875         /* Move from whatever list we were on to the tail of execution. */
1876         list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1877         list_move_tail(&obj->ring_list, &ring->active_list);
1878
1879         obj->last_read_seqno = seqno;
1880
1881         if (obj->fenced_gpu_access) {
1882                 obj->last_fenced_seqno = seqno;
1883
1884                 /* Bump MRU to take account of the delayed flush */
1885                 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1886                         struct drm_i915_fence_reg *reg;
1887
1888                         reg = &dev_priv->fence_regs[obj->fence_reg];
1889                         list_move_tail(&reg->lru_list,
1890                                        &dev_priv->mm.fence_list);
1891                 }
1892         }
1893 }
1894
1895 static void
1896 i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1897 {
1898         struct drm_device *dev = obj->base.dev;
1899         struct drm_i915_private *dev_priv = dev->dev_private;
1900
1901         BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1902         BUG_ON(!obj->active);
1903
1904         if (obj->pin_count) /* are we a framebuffer? */
1905                 intel_mark_fb_idle(obj);
1906
1907         list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1908
1909         list_del_init(&obj->ring_list);
1910         obj->ring = NULL;
1911
1912         obj->last_read_seqno = 0;
1913         obj->last_write_seqno = 0;
1914         obj->base.write_domain = 0;
1915
1916         obj->last_fenced_seqno = 0;
1917         obj->fenced_gpu_access = false;
1918
1919         obj->active = 0;
1920         drm_gem_object_unreference(&obj->base);
1921
1922         WARN_ON(i915_verify_lists(dev));
1923 }
1924
1925 static u32
1926 i915_gem_get_seqno(struct drm_device *dev)
1927 {
1928         drm_i915_private_t *dev_priv = dev->dev_private;
1929         u32 seqno = dev_priv->next_seqno;
1930
1931         /* reserve 0 for non-seqno */
1932         if (++dev_priv->next_seqno == 0)
1933                 dev_priv->next_seqno = 1;
1934
1935         return seqno;
1936 }
1937
1938 u32
1939 i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1940 {
1941         if (ring->outstanding_lazy_request == 0)
1942                 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1943
1944         return ring->outstanding_lazy_request;
1945 }
1946
1947 int
1948 i915_add_request(struct intel_ring_buffer *ring,
1949                  struct drm_file *file,
1950                  u32 *out_seqno)
1951 {
1952         drm_i915_private_t *dev_priv = ring->dev->dev_private;
1953         struct drm_i915_gem_request *request;
1954         u32 request_ring_position;
1955         u32 seqno;
1956         int was_empty;
1957         int ret;
1958
1959         /*
1960          * Emit any outstanding flushes - execbuf can fail to emit the flush
1961          * after having emitted the batchbuffer command. Hence we need to fix
1962          * things up similar to emitting the lazy request. The difference here
1963          * is that the flush _must_ happen before the next request, no matter
1964          * what.
1965          */
1966         ret = intel_ring_flush_all_caches(ring);
1967         if (ret)
1968                 return ret;
1969
1970         request = kmalloc(sizeof(*request), GFP_KERNEL);
1971         if (request == NULL)
1972                 return -ENOMEM;
1973
1974         seqno = i915_gem_next_request_seqno(ring);
1975
1976         /* Record the position of the start of the request so that
1977          * should we detect the updated seqno part-way through the
1978          * GPU processing the request, we never over-estimate the
1979          * position of the head.
1980          */
1981         request_ring_position = intel_ring_get_tail(ring);
1982
1983         ret = ring->add_request(ring, &seqno);
1984         if (ret) {
1985                 kfree(request);
1986                 return ret;
1987         }
1988
1989         trace_i915_gem_request_add(ring, seqno);
1990
1991         request->seqno = seqno;
1992         request->ring = ring;
1993         request->tail = request_ring_position;
1994         request->emitted_jiffies = jiffies;
1995         was_empty = list_empty(&ring->request_list);
1996         list_add_tail(&request->list, &ring->request_list);
1997         request->file_priv = NULL;
1998
1999         if (file) {
2000                 struct drm_i915_file_private *file_priv = file->driver_priv;
2001
2002                 spin_lock(&file_priv->mm.lock);
2003                 request->file_priv = file_priv;
2004                 list_add_tail(&request->client_list,
2005                               &file_priv->mm.request_list);
2006                 spin_unlock(&file_priv->mm.lock);
2007         }
2008
2009         ring->outstanding_lazy_request = 0;
2010
2011         if (!dev_priv->mm.suspended) {
2012                 if (i915_enable_hangcheck) {
2013                         mod_timer(&dev_priv->hangcheck_timer,
2014                                   round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2015                 }
2016                 if (was_empty) {
2017                         queue_delayed_work(dev_priv->wq,
2018                                            &dev_priv->mm.retire_work,
2019                                            round_jiffies_up_relative(HZ));
2020                         intel_mark_busy(dev_priv->dev);
2021                 }
2022         }
2023
2024         if (out_seqno)
2025                 *out_seqno = seqno;
2026         return 0;
2027 }
2028
2029 static inline void
2030 i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2031 {
2032         struct drm_i915_file_private *file_priv = request->file_priv;
2033
2034         if (!file_priv)
2035                 return;
2036
2037         spin_lock(&file_priv->mm.lock);
2038         if (request->file_priv) {
2039                 list_del(&request->client_list);
2040                 request->file_priv = NULL;
2041         }
2042         spin_unlock(&file_priv->mm.lock);
2043 }
2044
2045 static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2046                                       struct intel_ring_buffer *ring)
2047 {
2048         while (!list_empty(&ring->request_list)) {
2049                 struct drm_i915_gem_request *request;
2050
2051                 request = list_first_entry(&ring->request_list,
2052                                            struct drm_i915_gem_request,
2053                                            list);
2054
2055                 list_del(&request->list);
2056                 i915_gem_request_remove_from_client(request);
2057                 kfree(request);
2058         }
2059
2060         while (!list_empty(&ring->active_list)) {
2061                 struct drm_i915_gem_object *obj;
2062
2063                 obj = list_first_entry(&ring->active_list,
2064                                        struct drm_i915_gem_object,
2065                                        ring_list);
2066
2067                 i915_gem_object_move_to_inactive(obj);
2068         }
2069 }
2070
2071 static void i915_gem_reset_fences(struct drm_device *dev)
2072 {
2073         struct drm_i915_private *dev_priv = dev->dev_private;
2074         int i;
2075
2076         for (i = 0; i < dev_priv->num_fence_regs; i++) {
2077                 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2078
2079                 i915_gem_write_fence(dev, i, NULL);
2080
2081                 if (reg->obj)
2082                         i915_gem_object_fence_lost(reg->obj);
2083
2084                 reg->pin_count = 0;
2085                 reg->obj = NULL;
2086                 INIT_LIST_HEAD(&reg->lru_list);
2087         }
2088
2089         INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2090 }
2091
2092 void i915_gem_reset(struct drm_device *dev)
2093 {
2094         struct drm_i915_private *dev_priv = dev->dev_private;
2095         struct drm_i915_gem_object *obj;
2096         struct intel_ring_buffer *ring;
2097         int i;
2098
2099         for_each_ring(ring, dev_priv, i)
2100                 i915_gem_reset_ring_lists(dev_priv, ring);
2101
2102         /* Move everything out of the GPU domains to ensure we do any
2103          * necessary invalidation upon reuse.
2104          */
2105         list_for_each_entry(obj,
2106                             &dev_priv->mm.inactive_list,
2107                             mm_list)
2108         {
2109                 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2110         }
2111
2112         /* The fence registers are invalidated so clear them out */
2113         i915_gem_reset_fences(dev);
2114 }
2115
2116 /**
2117  * This function clears the request list as sequence numbers are passed.
2118  */
2119 void
2120 i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2121 {
2122         uint32_t seqno;
2123         int i;
2124
2125         if (list_empty(&ring->request_list))
2126                 return;
2127
2128         WARN_ON(i915_verify_lists(ring->dev));
2129
2130         seqno = ring->get_seqno(ring, true);
2131
2132         for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
2133                 if (seqno >= ring->sync_seqno[i])
2134                         ring->sync_seqno[i] = 0;
2135
2136         while (!list_empty(&ring->request_list)) {
2137                 struct drm_i915_gem_request *request;
2138
2139                 request = list_first_entry(&ring->request_list,
2140                                            struct drm_i915_gem_request,
2141                                            list);
2142
2143                 if (!i915_seqno_passed(seqno, request->seqno))
2144                         break;
2145
2146                 trace_i915_gem_request_retire(ring, request->seqno);
2147                 /* We know the GPU must have read the request to have
2148                  * sent us the seqno + interrupt, so use the position
2149                  * of tail of the request to update the last known position
2150                  * of the GPU head.
2151                  */
2152                 ring->last_retired_head = request->tail;
2153
2154                 list_del(&request->list);
2155                 i915_gem_request_remove_from_client(request);
2156                 kfree(request);
2157         }
2158
2159         /* Move any buffers on the active list that are no longer referenced
2160          * by the ringbuffer to the flushing/inactive lists as appropriate.
2161          */
2162         while (!list_empty(&ring->active_list)) {
2163                 struct drm_i915_gem_object *obj;
2164
2165                 obj = list_first_entry(&ring->active_list,
2166                                       struct drm_i915_gem_object,
2167                                       ring_list);
2168
2169                 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2170                         break;
2171
2172                 i915_gem_object_move_to_inactive(obj);
2173         }
2174
2175         if (unlikely(ring->trace_irq_seqno &&
2176                      i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2177                 ring->irq_put(ring);
2178                 ring->trace_irq_seqno = 0;
2179         }
2180
2181         WARN_ON(i915_verify_lists(ring->dev));
2182 }
2183
2184 void
2185 i915_gem_retire_requests(struct drm_device *dev)
2186 {
2187         drm_i915_private_t *dev_priv = dev->dev_private;
2188         struct intel_ring_buffer *ring;
2189         int i;
2190
2191         for_each_ring(ring, dev_priv, i)
2192                 i915_gem_retire_requests_ring(ring);
2193 }
2194
2195 static void
2196 i915_gem_retire_work_handler(struct work_struct *work)
2197 {
2198         drm_i915_private_t *dev_priv;
2199         struct drm_device *dev;
2200         struct intel_ring_buffer *ring;
2201         bool idle;
2202         int i;
2203
2204         dev_priv = container_of(work, drm_i915_private_t,
2205                                 mm.retire_work.work);
2206         dev = dev_priv->dev;
2207
2208         /* Come back later if the device is busy... */
2209         if (!mutex_trylock(&dev->struct_mutex)) {
2210                 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2211                                    round_jiffies_up_relative(HZ));
2212                 return;
2213         }
2214
2215         i915_gem_retire_requests(dev);
2216
2217         /* Send a periodic flush down the ring so we don't hold onto GEM
2218          * objects indefinitely.
2219          */
2220         idle = true;
2221         for_each_ring(ring, dev_priv, i) {
2222                 if (ring->gpu_caches_dirty)
2223                         i915_add_request(ring, NULL, NULL);
2224
2225                 idle &= list_empty(&ring->request_list);
2226         }
2227
2228         if (!dev_priv->mm.suspended && !idle)
2229                 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2230                                    round_jiffies_up_relative(HZ));
2231         if (idle)
2232                 intel_mark_idle(dev);
2233
2234         mutex_unlock(&dev->struct_mutex);
2235 }
2236
2237 /**
2238  * Ensures that an object will eventually get non-busy by flushing any required
2239  * write domains, emitting any outstanding lazy request and retiring and
2240  * completed requests.
2241  */
2242 static int
2243 i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2244 {
2245         int ret;
2246
2247         if (obj->active) {
2248                 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2249                 if (ret)
2250                         return ret;
2251
2252                 i915_gem_retire_requests_ring(obj->ring);
2253         }
2254
2255         return 0;
2256 }
2257
2258 /**
2259  * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2260  * @DRM_IOCTL_ARGS: standard ioctl arguments
2261  *
2262  * Returns 0 if successful, else an error is returned with the remaining time in
2263  * the timeout parameter.
2264  *  -ETIME: object is still busy after timeout
2265  *  -ERESTARTSYS: signal interrupted the wait
2266  *  -ENONENT: object doesn't exist
2267  * Also possible, but rare:
2268  *  -EAGAIN: GPU wedged
2269  *  -ENOMEM: damn
2270  *  -ENODEV: Internal IRQ fail
2271  *  -E?: The add request failed
2272  *
2273  * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2274  * non-zero timeout parameter the wait ioctl will wait for the given number of
2275  * nanoseconds on an object becoming unbusy. Since the wait itself does so
2276  * without holding struct_mutex the object may become re-busied before this
2277  * function completes. A similar but shorter * race condition exists in the busy
2278  * ioctl
2279  */
2280 int
2281 i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2282 {
2283         struct drm_i915_gem_wait *args = data;
2284         struct drm_i915_gem_object *obj;
2285         struct intel_ring_buffer *ring = NULL;
2286         struct timespec timeout_stack, *timeout = NULL;
2287         u32 seqno = 0;
2288         int ret = 0;
2289
2290         if (args->timeout_ns >= 0) {
2291                 timeout_stack = ns_to_timespec(args->timeout_ns);
2292                 timeout = &timeout_stack;
2293         }
2294
2295         ret = i915_mutex_lock_interruptible(dev);
2296         if (ret)
2297                 return ret;
2298
2299         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2300         if (&obj->base == NULL) {
2301                 mutex_unlock(&dev->struct_mutex);
2302                 return -ENOENT;
2303         }
2304
2305         /* Need to make sure the object gets inactive eventually. */
2306         ret = i915_gem_object_flush_active(obj);
2307         if (ret)
2308                 goto out;
2309
2310         if (obj->active) {
2311                 seqno = obj->last_read_seqno;
2312                 ring = obj->ring;
2313         }
2314
2315         if (seqno == 0)
2316                  goto out;
2317
2318         /* Do this after OLR check to make sure we make forward progress polling
2319          * on this IOCTL with a 0 timeout (like busy ioctl)
2320          */
2321         if (!args->timeout_ns) {
2322                 ret = -ETIME;
2323                 goto out;
2324         }
2325
2326         drm_gem_object_unreference(&obj->base);
2327         mutex_unlock(&dev->struct_mutex);
2328
2329         ret = __wait_seqno(ring, seqno, true, timeout);
2330         if (timeout) {
2331                 WARN_ON(!timespec_valid(timeout));
2332                 args->timeout_ns = timespec_to_ns(timeout);
2333         }
2334         return ret;
2335
2336 out:
2337         drm_gem_object_unreference(&obj->base);
2338         mutex_unlock(&dev->struct_mutex);
2339         return ret;
2340 }
2341
2342 /**
2343  * i915_gem_object_sync - sync an object to a ring.
2344  *
2345  * @obj: object which may be in use on another ring.
2346  * @to: ring we wish to use the object on. May be NULL.
2347  *
2348  * This code is meant to abstract object synchronization with the GPU.
2349  * Calling with NULL implies synchronizing the object with the CPU
2350  * rather than a particular GPU ring.
2351  *
2352  * Returns 0 if successful, else propagates up the lower layer error.
2353  */
2354 int
2355 i915_gem_object_sync(struct drm_i915_gem_object *obj,
2356                      struct intel_ring_buffer *to)
2357 {
2358         struct intel_ring_buffer *from = obj->ring;
2359         u32 seqno;
2360         int ret, idx;
2361
2362         if (from == NULL || to == from)
2363                 return 0;
2364
2365         if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2366                 return i915_gem_object_wait_rendering(obj, false);
2367
2368         idx = intel_ring_sync_index(from, to);
2369
2370         seqno = obj->last_read_seqno;
2371         if (seqno <= from->sync_seqno[idx])
2372                 return 0;
2373
2374         ret = i915_gem_check_olr(obj->ring, seqno);
2375         if (ret)
2376                 return ret;
2377
2378         ret = to->sync_to(to, from, seqno);
2379         if (!ret)
2380                 from->sync_seqno[idx] = seqno;
2381
2382         return ret;
2383 }
2384
2385 static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2386 {
2387         u32 old_write_domain, old_read_domains;
2388
2389         /* Act a barrier for all accesses through the GTT */
2390         mb();
2391
2392         /* Force a pagefault for domain tracking on next user access */
2393         i915_gem_release_mmap(obj);
2394
2395         if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2396                 return;
2397
2398         old_read_domains = obj->base.read_domains;
2399         old_write_domain = obj->base.write_domain;
2400
2401         obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2402         obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2403
2404         trace_i915_gem_object_change_domain(obj,
2405                                             old_read_domains,
2406                                             old_write_domain);
2407 }
2408
2409 /**
2410  * Unbinds an object from the GTT aperture.
2411  */
2412 int
2413 i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2414 {
2415         drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2416         int ret = 0;
2417
2418         if (obj->gtt_space == NULL)
2419                 return 0;
2420
2421         if (obj->pin_count)
2422                 return -EBUSY;
2423
2424         BUG_ON(obj->pages == NULL);
2425
2426         ret = i915_gem_object_finish_gpu(obj);
2427         if (ret)
2428                 return ret;
2429         /* Continue on if we fail due to EIO, the GPU is hung so we
2430          * should be safe and we need to cleanup or else we might
2431          * cause memory corruption through use-after-free.
2432          */
2433
2434         i915_gem_object_finish_gtt(obj);
2435
2436         /* release the fence reg _after_ flushing */
2437         ret = i915_gem_object_put_fence(obj);
2438         if (ret)
2439                 return ret;
2440
2441         trace_i915_gem_object_unbind(obj);
2442
2443         if (obj->has_global_gtt_mapping)
2444                 i915_gem_gtt_unbind_object(obj);
2445         if (obj->has_aliasing_ppgtt_mapping) {
2446                 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2447                 obj->has_aliasing_ppgtt_mapping = 0;
2448         }
2449         i915_gem_gtt_finish_object(obj);
2450
2451         list_del(&obj->mm_list);
2452         list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2453         /* Avoid an unnecessary call to unbind on rebind. */
2454         obj->map_and_fenceable = true;
2455
2456         drm_mm_put_block(obj->gtt_space);
2457         obj->gtt_space = NULL;
2458         obj->gtt_offset = 0;
2459
2460         return 0;
2461 }
2462
2463 static int i915_ring_idle(struct intel_ring_buffer *ring)
2464 {
2465         u32 seqno;
2466         int ret;
2467
2468         /* We need to add any requests required to flush the objects */
2469         if (!list_empty(&ring->active_list)) {
2470                 seqno = list_entry(ring->active_list.prev,
2471                                    struct drm_i915_gem_object,
2472                                    ring_list)->last_read_seqno;
2473
2474                 ret = i915_gem_check_olr(ring, seqno);
2475                 if (ret)
2476                         return ret;
2477         }
2478
2479         /* Wait upon the last request to be completed */
2480         if (list_empty(&ring->request_list))
2481                 return 0;
2482
2483         seqno = list_entry(ring->request_list.prev,
2484                            struct drm_i915_gem_request,
2485                            list)->seqno;
2486
2487         return i915_wait_seqno(ring, seqno);
2488 }
2489
2490 int i915_gpu_idle(struct drm_device *dev)
2491 {
2492         drm_i915_private_t *dev_priv = dev->dev_private;
2493         struct intel_ring_buffer *ring;
2494         int ret, i;
2495
2496         /* Flush everything onto the inactive list. */
2497         for_each_ring(ring, dev_priv, i) {
2498                 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2499                 if (ret)
2500                         return ret;
2501
2502                 ret = i915_ring_idle(ring);
2503                 if (ret)
2504                         return ret;
2505         }
2506
2507         return 0;
2508 }
2509
2510 static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2511                                         struct drm_i915_gem_object *obj)
2512 {
2513         drm_i915_private_t *dev_priv = dev->dev_private;
2514         uint64_t val;
2515
2516         if (obj) {
2517                 u32 size = obj->gtt_space->size;
2518
2519                 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2520                                  0xfffff000) << 32;
2521                 val |= obj->gtt_offset & 0xfffff000;
2522                 val |= (uint64_t)((obj->stride / 128) - 1) <<
2523                         SANDYBRIDGE_FENCE_PITCH_SHIFT;
2524
2525                 if (obj->tiling_mode == I915_TILING_Y)
2526                         val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2527                 val |= I965_FENCE_REG_VALID;
2528         } else
2529                 val = 0;
2530
2531         I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2532         POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
2533 }
2534
2535 static void i965_write_fence_reg(struct drm_device *dev, int reg,
2536                                  struct drm_i915_gem_object *obj)
2537 {
2538         drm_i915_private_t *dev_priv = dev->dev_private;
2539         uint64_t val;
2540
2541         if (obj) {
2542                 u32 size = obj->gtt_space->size;
2543
2544                 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2545                                  0xfffff000) << 32;
2546                 val |= obj->gtt_offset & 0xfffff000;
2547                 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2548                 if (obj->tiling_mode == I915_TILING_Y)
2549                         val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2550                 val |= I965_FENCE_REG_VALID;
2551         } else
2552                 val = 0;
2553
2554         I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2555         POSTING_READ(FENCE_REG_965_0 + reg * 8);
2556 }
2557
2558 static void i915_write_fence_reg(struct drm_device *dev, int reg,
2559                                  struct drm_i915_gem_object *obj)
2560 {
2561         drm_i915_private_t *dev_priv = dev->dev_private;
2562         u32 val;
2563
2564         if (obj) {
2565                 u32 size = obj->gtt_space->size;
2566                 int pitch_val;
2567                 int tile_width;
2568
2569                 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2570                      (size & -size) != size ||
2571                      (obj->gtt_offset & (size - 1)),
2572                      "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2573                      obj->gtt_offset, obj->map_and_fenceable, size);
2574
2575                 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2576                         tile_width = 128;
2577                 else
2578                         tile_width = 512;
2579
2580                 /* Note: pitch better be a power of two tile widths */
2581                 pitch_val = obj->stride / tile_width;
2582                 pitch_val = ffs(pitch_val) - 1;
2583
2584                 val = obj->gtt_offset;
2585                 if (obj->tiling_mode == I915_TILING_Y)
2586                         val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2587                 val |= I915_FENCE_SIZE_BITS(size);
2588                 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2589                 val |= I830_FENCE_REG_VALID;
2590         } else
2591                 val = 0;
2592
2593         if (reg < 8)
2594                 reg = FENCE_REG_830_0 + reg * 4;
2595         else
2596                 reg = FENCE_REG_945_8 + (reg - 8) * 4;
2597
2598         I915_WRITE(reg, val);
2599         POSTING_READ(reg);
2600 }
2601
2602 static void i830_write_fence_reg(struct drm_device *dev, int reg,
2603                                 struct drm_i915_gem_object *obj)
2604 {
2605         drm_i915_private_t *dev_priv = dev->dev_private;
2606         uint32_t val;
2607
2608         if (obj) {
2609                 u32 size = obj->gtt_space->size;
2610                 uint32_t pitch_val;
2611
2612                 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2613                      (size & -size) != size ||
2614                      (obj->gtt_offset & (size - 1)),
2615                      "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2616                      obj->gtt_offset, size);
2617
2618                 pitch_val = obj->stride / 128;
2619                 pitch_val = ffs(pitch_val) - 1;
2620
2621                 val = obj->gtt_offset;
2622                 if (obj->tiling_mode == I915_TILING_Y)
2623                         val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2624                 val |= I830_FENCE_SIZE_BITS(size);
2625                 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2626                 val |= I830_FENCE_REG_VALID;
2627         } else
2628                 val = 0;
2629
2630         I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2631         POSTING_READ(FENCE_REG_830_0 + reg * 4);
2632 }
2633
2634 static void i915_gem_write_fence(struct drm_device *dev, int reg,
2635                                  struct drm_i915_gem_object *obj)
2636 {
2637         switch (INTEL_INFO(dev)->gen) {
2638         case 7:
2639         case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2640         case 5:
2641         case 4: i965_write_fence_reg(dev, reg, obj); break;
2642         case 3: i915_write_fence_reg(dev, reg, obj); break;
2643         case 2: i830_write_fence_reg(dev, reg, obj); break;
2644         default: break;
2645         }
2646 }
2647
2648 static inline int fence_number(struct drm_i915_private *dev_priv,
2649                                struct drm_i915_fence_reg *fence)
2650 {
2651         return fence - dev_priv->fence_regs;
2652 }
2653
2654 static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2655                                          struct drm_i915_fence_reg *fence,
2656                                          bool enable)
2657 {
2658         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2659         int reg = fence_number(dev_priv, fence);
2660
2661         i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2662
2663         if (enable) {
2664                 obj->fence_reg = reg;
2665                 fence->obj = obj;
2666                 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2667         } else {
2668                 obj->fence_reg = I915_FENCE_REG_NONE;
2669                 fence->obj = NULL;
2670                 list_del_init(&fence->lru_list);
2671         }
2672 }
2673
2674 static int
2675 i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
2676 {
2677         if (obj->last_fenced_seqno) {
2678                 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2679                 if (ret)
2680                         return ret;
2681
2682                 obj->last_fenced_seqno = 0;
2683         }
2684
2685         /* Ensure that all CPU reads are completed before installing a fence
2686          * and all writes before removing the fence.
2687          */
2688         if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2689                 mb();
2690
2691         obj->fenced_gpu_access = false;
2692         return 0;
2693 }
2694
2695 int
2696 i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2697 {
2698         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2699         int ret;
2700
2701         ret = i915_gem_object_flush_fence(obj);
2702         if (ret)
2703                 return ret;
2704
2705         if (obj->fence_reg == I915_FENCE_REG_NONE)
2706                 return 0;
2707
2708         i915_gem_object_update_fence(obj,
2709                                      &dev_priv->fence_regs[obj->fence_reg],
2710                                      false);
2711         i915_gem_object_fence_lost(obj);
2712
2713         return 0;
2714 }
2715
2716 static struct drm_i915_fence_reg *
2717 i915_find_fence_reg(struct drm_device *dev)
2718 {
2719         struct drm_i915_private *dev_priv = dev->dev_private;
2720         struct drm_i915_fence_reg *reg, *avail;
2721         int i;
2722
2723         /* First try to find a free reg */
2724         avail = NULL;
2725         for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2726                 reg = &dev_priv->fence_regs[i];
2727                 if (!reg->obj)
2728                         return reg;
2729
2730                 if (!reg->pin_count)
2731                         avail = reg;
2732         }
2733
2734         if (avail == NULL)
2735                 return NULL;
2736
2737         /* None available, try to steal one or wait for a user to finish */
2738         list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2739                 if (reg->pin_count)
2740                         continue;
2741
2742                 return reg;
2743         }
2744
2745         return NULL;
2746 }
2747
2748 /**
2749  * i915_gem_object_get_fence - set up fencing for an object
2750  * @obj: object to map through a fence reg
2751  *
2752  * When mapping objects through the GTT, userspace wants to be able to write
2753  * to them without having to worry about swizzling if the object is tiled.
2754  * This function walks the fence regs looking for a free one for @obj,
2755  * stealing one if it can't find any.
2756  *
2757  * It then sets up the reg based on the object's properties: address, pitch
2758  * and tiling format.
2759  *
2760  * For an untiled surface, this removes any existing fence.
2761  */
2762 int
2763 i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2764 {
2765         struct drm_device *dev = obj->base.dev;
2766         struct drm_i915_private *dev_priv = dev->dev_private;
2767         bool enable = obj->tiling_mode != I915_TILING_NONE;
2768         struct drm_i915_fence_reg *reg;
2769         int ret;
2770
2771         /* Have we updated the tiling parameters upon the object and so
2772          * will need to serialise the write to the associated fence register?
2773          */
2774         if (obj->fence_dirty) {
2775                 ret = i915_gem_object_flush_fence(obj);
2776                 if (ret)
2777                         return ret;
2778         }
2779
2780         /* Just update our place in the LRU if our fence is getting reused. */
2781         if (obj->fence_reg != I915_FENCE_REG_NONE) {
2782                 reg = &dev_priv->fence_regs[obj->fence_reg];
2783                 if (!obj->fence_dirty) {
2784                         list_move_tail(&reg->lru_list,
2785                                        &dev_priv->mm.fence_list);
2786                         return 0;
2787                 }
2788         } else if (enable) {
2789                 reg = i915_find_fence_reg(dev);
2790                 if (reg == NULL)
2791                         return -EDEADLK;
2792
2793                 if (reg->obj) {
2794                         struct drm_i915_gem_object *old = reg->obj;
2795
2796                         ret = i915_gem_object_flush_fence(old);
2797                         if (ret)
2798                                 return ret;
2799
2800                         i915_gem_object_fence_lost(old);
2801                 }
2802         } else
2803                 return 0;
2804
2805         i915_gem_object_update_fence(obj, reg, enable);
2806         obj->fence_dirty = false;
2807
2808         return 0;
2809 }
2810
2811 static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2812                                      struct drm_mm_node *gtt_space,
2813                                      unsigned long cache_level)
2814 {
2815         struct drm_mm_node *other;
2816
2817         /* On non-LLC machines we have to be careful when putting differing
2818          * types of snoopable memory together to avoid the prefetcher
2819          * crossing memory domains and dieing.
2820          */
2821         if (HAS_LLC(dev))
2822                 return true;
2823
2824         if (gtt_space == NULL)
2825                 return true;
2826
2827         if (list_empty(&gtt_space->node_list))
2828                 return true;
2829
2830         other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2831         if (other->allocated && !other->hole_follows && other->color != cache_level)
2832                 return false;
2833
2834         other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2835         if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2836                 return false;
2837
2838         return true;
2839 }
2840
2841 static void i915_gem_verify_gtt(struct drm_device *dev)
2842 {
2843 #if WATCH_GTT
2844         struct drm_i915_private *dev_priv = dev->dev_private;
2845         struct drm_i915_gem_object *obj;
2846         int err = 0;
2847
2848         list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2849                 if (obj->gtt_space == NULL) {
2850                         printk(KERN_ERR "object found on GTT list with no space reserved\n");
2851                         err++;
2852                         continue;
2853                 }
2854
2855                 if (obj->cache_level != obj->gtt_space->color) {
2856                         printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2857                                obj->gtt_space->start,
2858                                obj->gtt_space->start + obj->gtt_space->size,
2859                                obj->cache_level,
2860                                obj->gtt_space->color);
2861                         err++;
2862                         continue;
2863                 }
2864
2865                 if (!i915_gem_valid_gtt_space(dev,
2866                                               obj->gtt_space,
2867                                               obj->cache_level)) {
2868                         printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2869                                obj->gtt_space->start,
2870                                obj->gtt_space->start + obj->gtt_space->size,
2871                                obj->cache_level);
2872                         err++;
2873                         continue;
2874                 }
2875         }
2876
2877         WARN_ON(err);
2878 #endif
2879 }
2880
2881 /**
2882  * Finds free space in the GTT aperture and binds the object there.
2883  */
2884 static int
2885 i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2886                             unsigned alignment,
2887                             bool map_and_fenceable,
2888                             bool nonblocking)
2889 {
2890         struct drm_device *dev = obj->base.dev;
2891         drm_i915_private_t *dev_priv = dev->dev_private;
2892         struct drm_mm_node *free_space;
2893         u32 size, fence_size, fence_alignment, unfenced_alignment;
2894         bool mappable, fenceable;
2895         int ret;
2896
2897         if (obj->madv != I915_MADV_WILLNEED) {
2898                 DRM_ERROR("Attempting to bind a purgeable object\n");
2899                 return -EINVAL;
2900         }
2901
2902         fence_size = i915_gem_get_gtt_size(dev,
2903                                            obj->base.size,
2904                                            obj->tiling_mode);
2905         fence_alignment = i915_gem_get_gtt_alignment(dev,
2906                                                      obj->base.size,
2907                                                      obj->tiling_mode);
2908         unfenced_alignment =
2909                 i915_gem_get_unfenced_gtt_alignment(dev,
2910                                                     obj->base.size,
2911                                                     obj->tiling_mode);
2912
2913         if (alignment == 0)
2914                 alignment = map_and_fenceable ? fence_alignment :
2915                                                 unfenced_alignment;
2916         if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2917                 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2918                 return -EINVAL;
2919         }
2920
2921         size = map_and_fenceable ? fence_size : obj->base.size;
2922
2923         /* If the object is bigger than the entire aperture, reject it early
2924          * before evicting everything in a vain attempt to find space.
2925          */
2926         if (obj->base.size >
2927             (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2928                 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2929                 return -E2BIG;
2930         }
2931
2932         ret = i915_gem_object_get_pages(obj);
2933         if (ret)
2934                 return ret;
2935
2936         i915_gem_object_pin_pages(obj);
2937
2938  search_free:
2939         if (map_and_fenceable)
2940                 free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2941                                                                size, alignment, obj->cache_level,
2942                                                                0, dev_priv->mm.gtt_mappable_end,
2943                                                                false);
2944         else
2945                 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2946                                                       size, alignment, obj->cache_level,
2947                                                       false);
2948
2949         if (free_space != NULL) {
2950                 if (map_and_fenceable)
2951                         free_space =
2952                                 drm_mm_get_block_range_generic(free_space,
2953                                                                size, alignment, obj->cache_level,
2954                                                                0, dev_priv->mm.gtt_mappable_end,
2955                                                                false);
2956                 else
2957                         free_space =
2958                                 drm_mm_get_block_generic(free_space,
2959                                                          size, alignment, obj->cache_level,
2960                                                          false);
2961         }
2962         if (free_space == NULL) {
2963                 ret = i915_gem_evict_something(dev, size, alignment,
2964                                                obj->cache_level,
2965                                                map_and_fenceable,
2966                                                nonblocking);
2967                 if (ret) {
2968                         i915_gem_object_unpin_pages(obj);
2969                         return ret;
2970                 }
2971
2972                 goto search_free;
2973         }
2974         if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2975                                               free_space,
2976                                               obj->cache_level))) {
2977                 i915_gem_object_unpin_pages(obj);
2978                 drm_mm_put_block(free_space);
2979                 return -EINVAL;
2980         }
2981
2982         ret = i915_gem_gtt_prepare_object(obj);
2983         if (ret) {
2984                 i915_gem_object_unpin_pages(obj);
2985                 drm_mm_put_block(free_space);
2986                 return ret;
2987         }
2988
2989         list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2990         list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2991
2992         obj->gtt_space = free_space;
2993         obj->gtt_offset = free_space->start;
2994
2995         fenceable =
2996                 free_space->size == fence_size &&
2997                 (free_space->start & (fence_alignment - 1)) == 0;
2998
2999         mappable =
3000                 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
3001
3002         obj->map_and_fenceable = mappable && fenceable;
3003
3004         i915_gem_object_unpin_pages(obj);
3005         trace_i915_gem_object_bind(obj, map_and_fenceable);
3006         i915_gem_verify_gtt(dev);
3007         return 0;
3008 }
3009
3010 void
3011 i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3012 {
3013         /* If we don't have a page list set up, then we're not pinned
3014          * to GPU, and we can ignore the cache flush because it'll happen
3015          * again at bind time.
3016          */
3017         if (obj->pages == NULL)
3018                 return;
3019
3020         /* If the GPU is snooping the contents of the CPU cache,
3021          * we do not need to manually clear the CPU cache lines.  However,
3022          * the caches are only snooped when the render cache is
3023          * flushed/invalidated.  As we always have to emit invalidations
3024          * and flushes when moving into and out of the RENDER domain, correct
3025          * snooping behaviour occurs naturally as the result of our domain
3026          * tracking.
3027          */
3028         if (obj->cache_level != I915_CACHE_NONE)
3029                 return;
3030
3031         trace_i915_gem_object_clflush(obj);
3032
3033         drm_clflush_sg(obj->pages);
3034 }
3035
3036 /** Flushes the GTT write domain for the object if it's dirty. */
3037 static void
3038 i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3039 {
3040         uint32_t old_write_domain;
3041
3042         if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3043                 return;
3044
3045         /* No actual flushing is required for the GTT write domain.  Writes
3046          * to it immediately go to main memory as far as we know, so there's
3047          * no chipset flush.  It also doesn't land in render cache.
3048          *
3049          * However, we do have to enforce the order so that all writes through
3050          * the GTT land before any writes to the device, such as updates to
3051          * the GATT itself.
3052          */
3053         wmb();
3054
3055         old_write_domain = obj->base.write_domain;
3056         obj->base.write_domain = 0;
3057
3058         trace_i915_gem_object_change_domain(obj,
3059                                             obj->base.read_domains,
3060                                             old_write_domain);
3061 }
3062
3063 /** Flushes the CPU write domain for the object if it's dirty. */
3064 static void
3065 i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3066 {
3067         uint32_t old_write_domain;
3068
3069         if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3070                 return;
3071
3072         i915_gem_clflush_object(obj);
3073         i915_gem_chipset_flush(obj->base.dev);
3074         old_write_domain = obj->base.write_domain;
3075         obj->base.write_domain = 0;
3076
3077         trace_i915_gem_object_change_domain(obj,
3078                                             obj->base.read_domains,
3079                                             old_write_domain);
3080 }
3081
3082 /**
3083  * Moves a single object to the GTT read, and possibly write domain.
3084  *
3085  * This function returns when the move is complete, including waiting on
3086  * flushes to occur.
3087  */
3088 int
3089 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3090 {
3091         drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
3092         uint32_t old_write_domain, old_read_domains;
3093         int ret;
3094
3095         /* Not valid to be called on unbound objects. */
3096         if (obj->gtt_space == NULL)
3097                 return -EINVAL;
3098
3099         if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3100                 return 0;
3101
3102         ret = i915_gem_object_wait_rendering(obj, !write);
3103         if (ret)
3104                 return ret;
3105
3106         i915_gem_object_flush_cpu_write_domain(obj);
3107
3108         old_write_domain = obj->base.write_domain;
3109         old_read_domains = obj->base.read_domains;
3110
3111         /* It should now be out of any other write domains, and we can update
3112          * the domain values for our changes.
3113          */
3114         BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3115         obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3116         if (write) {
3117                 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3118                 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3119                 obj->dirty = 1;
3120         }
3121
3122         trace_i915_gem_object_change_domain(obj,
3123                                             old_read_domains,
3124                                             old_write_domain);
3125
3126         /* And bump the LRU for this access */
3127         if (i915_gem_object_is_inactive(obj))
3128                 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3129
3130         return 0;
3131 }
3132
3133 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3134                                     enum i915_cache_level cache_level)
3135 {
3136         struct drm_device *dev = obj->base.dev;
3137         drm_i915_private_t *dev_priv = dev->dev_private;
3138         int ret;
3139
3140         if (obj->cache_level == cache_level)
3141                 return 0;
3142
3143         if (obj->pin_count) {
3144                 DRM_DEBUG("can not change the cache level of pinned objects\n");
3145                 return -EBUSY;
3146         }
3147
3148         if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3149                 ret = i915_gem_object_unbind(obj);
3150                 if (ret)
3151                         return ret;
3152         }
3153
3154         if (obj->gtt_space) {
3155                 ret = i915_gem_object_finish_gpu(obj);
3156                 if (ret)
3157                         return ret;
3158
3159                 i915_gem_object_finish_gtt(obj);
3160
3161                 /* Before SandyBridge, you could not use tiling or fence
3162                  * registers with snooped memory, so relinquish any fences
3163                  * currently pointing to our region in the aperture.
3164                  */
3165                 if (INTEL_INFO(dev)->gen < 6) {
3166                         ret = i915_gem_object_put_fence(obj);
3167                         if (ret)
3168                                 return ret;
3169                 }
3170
3171                 if (obj->has_global_gtt_mapping)
3172                         i915_gem_gtt_bind_object(obj, cache_level);
3173                 if (obj->has_aliasing_ppgtt_mapping)
3174                         i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3175                                                obj, cache_level);
3176
3177                 obj->gtt_space->color = cache_level;
3178         }
3179
3180         if (cache_level == I915_CACHE_NONE) {
3181                 u32 old_read_domains, old_write_domain;
3182
3183                 /* If we're coming from LLC cached, then we haven't
3184                  * actually been tracking whether the data is in the
3185                  * CPU cache or not, since we only allow one bit set
3186                  * in obj->write_domain and have been skipping the clflushes.
3187                  * Just set it to the CPU cache for now.
3188                  */
3189                 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3190                 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3191
3192                 old_read_domains = obj->base.read_domains;
3193                 old_write_domain = obj->base.write_domain;
3194
3195                 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3196                 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3197
3198                 trace_i915_gem_object_change_domain(obj,
3199                                                     old_read_domains,
3200                                                     old_write_domain);
3201         }
3202
3203         obj->cache_level = cache_level;
3204         i915_gem_verify_gtt(dev);
3205         return 0;
3206 }
3207
3208 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3209                                struct drm_file *file)
3210 {
3211         struct drm_i915_gem_caching *args = data;
3212         struct drm_i915_gem_object *obj;
3213         int ret;
3214
3215         ret = i915_mutex_lock_interruptible(dev);
3216         if (ret)
3217                 return ret;
3218
3219         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3220         if (&obj->base == NULL) {
3221                 ret = -ENOENT;
3222                 goto unlock;
3223         }
3224
3225         args->caching = obj->cache_level != I915_CACHE_NONE;
3226
3227         drm_gem_object_unreference(&obj->base);
3228 unlock:
3229         mutex_unlock(&dev->struct_mutex);
3230         return ret;
3231 }
3232
3233 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3234                                struct drm_file *file)
3235 {
3236         struct drm_i915_gem_caching *args = data;
3237         struct drm_i915_gem_object *obj;
3238         enum i915_cache_level level;
3239         int ret;
3240
3241         switch (args->caching) {
3242         case I915_CACHING_NONE:
3243                 level = I915_CACHE_NONE;
3244                 break;
3245         case I915_CACHING_CACHED:
3246                 level = I915_CACHE_LLC;
3247                 break;
3248         default:
3249                 return -EINVAL;
3250         }
3251
3252         ret = i915_mutex_lock_interruptible(dev);
3253         if (ret)
3254                 return ret;
3255
3256         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3257         if (&obj->base == NULL) {
3258                 ret = -ENOENT;
3259                 goto unlock;
3260         }
3261
3262         ret = i915_gem_object_set_cache_level(obj, level);
3263
3264         drm_gem_object_unreference(&obj->base);
3265 unlock:
3266         mutex_unlock(&dev->struct_mutex);
3267         return ret;
3268 }
3269
3270 /*
3271  * Prepare buffer for display plane (scanout, cursors, etc).
3272  * Can be called from an uninterruptible phase (modesetting) and allows
3273  * any flushes to be pipelined (for pageflips).
3274  */
3275 int
3276 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3277                                      u32 alignment,
3278                                      struct intel_ring_buffer *pipelined)
3279 {
3280         u32 old_read_domains, old_write_domain;
3281         int ret;
3282
3283         if (pipelined != obj->ring) {
3284                 ret = i915_gem_object_sync(obj, pipelined);
3285                 if (ret)
3286                         return ret;
3287         }
3288
3289         /* The display engine is not coherent with the LLC cache on gen6.  As
3290          * a result, we make sure that the pinning that is about to occur is
3291          * done with uncached PTEs. This is lowest common denominator for all
3292          * chipsets.
3293          *
3294          * However for gen6+, we could do better by using the GFDT bit instead
3295          * of uncaching, which would allow us to flush all the LLC-cached data
3296          * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3297          */
3298         ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3299         if (ret)
3300                 return ret;
3301
3302         /* As the user may map the buffer once pinned in the display plane
3303          * (e.g. libkms for the bootup splash), we have to ensure that we
3304          * always use map_and_fenceable for all scanout buffers.
3305          */
3306         ret = i915_gem_object_pin(obj, alignment, true, false);
3307         if (ret)
3308                 return ret;
3309
3310         i915_gem_object_flush_cpu_write_domain(obj);
3311
3312         old_write_domain = obj->base.write_domain;
3313         old_read_domains = obj->base.read_domains;
3314
3315         /* It should now be out of any other write domains, and we can update
3316          * the domain values for our changes.
3317          */
3318         obj->base.write_domain = 0;
3319         obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3320
3321         trace_i915_gem_object_change_domain(obj,
3322                                             old_read_domains,
3323                                             old_write_domain);
3324
3325         return 0;
3326 }
3327
3328 int
3329 i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3330 {
3331         int ret;
3332
3333         if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3334                 return 0;
3335
3336         ret = i915_gem_object_wait_rendering(obj, false);
3337         if (ret)
3338                 return ret;
3339
3340         /* Ensure that we invalidate the GPU's caches and TLBs. */
3341         obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3342         return 0;
3343 }
3344
3345 /**
3346  * Moves a single object to the CPU read, and possibly write domain.
3347  *
3348  * This function returns when the move is complete, including waiting on
3349  * flushes to occur.
3350  */
3351 int
3352 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3353 {
3354         uint32_t old_write_domain, old_read_domains;
3355         int ret;
3356
3357         if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3358                 return 0;
3359
3360         ret = i915_gem_object_wait_rendering(obj, !write);
3361         if (ret)
3362                 return ret;
3363
3364         i915_gem_object_flush_gtt_write_domain(obj);
3365
3366         old_write_domain = obj->base.write_domain;
3367         old_read_domains = obj->base.read_domains;
3368
3369         /* Flush the CPU cache if it's still invalid. */
3370         if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3371                 i915_gem_clflush_object(obj);
3372
3373                 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3374         }
3375
3376         /* It should now be out of any other write domains, and we can update
3377          * the domain values for our changes.
3378          */
3379         BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3380
3381         /* If we're writing through the CPU, then the GPU read domains will
3382          * need to be invalidated at next use.
3383          */
3384         if (write) {
3385                 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3386                 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3387         }
3388
3389         trace_i915_gem_object_change_domain(obj,
3390                                             old_read_domains,
3391                                             old_write_domain);
3392
3393         return 0;
3394 }
3395
3396 /* Throttle our rendering by waiting until the ring has completed our requests
3397  * emitted over 20 msec ago.
3398  *
3399  * Note that if we were to use the current jiffies each time around the loop,
3400  * we wouldn't escape the function with any frames outstanding if the time to
3401  * render a frame was over 20ms.
3402  *
3403  * This should get us reasonable parallelism between CPU and GPU but also
3404  * relatively low latency when blocking on a particular request to finish.
3405  */
3406 static int
3407 i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3408 {
3409         struct drm_i915_private *dev_priv = dev->dev_private;
3410         struct drm_i915_file_private *file_priv = file->driver_priv;
3411         unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3412         struct drm_i915_gem_request *request;
3413         struct intel_ring_buffer *ring = NULL;
3414         u32 seqno = 0;
3415         int ret;
3416
3417         if (atomic_read(&dev_priv->mm.wedged))
3418                 return -EIO;
3419
3420         spin_lock(&file_priv->mm.lock);
3421         list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3422                 if (time_after_eq(request->emitted_jiffies, recent_enough))
3423                         break;
3424
3425                 ring = request->ring;
3426                 seqno = request->seqno;
3427         }
3428         spin_unlock(&file_priv->mm.lock);
3429
3430         if (seqno == 0)
3431                 return 0;
3432
3433         ret = __wait_seqno(ring, seqno, true, NULL);
3434         if (ret == 0)
3435                 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3436
3437         return ret;
3438 }
3439
3440 int
3441 i915_gem_object_pin(struct drm_i915_gem_object *obj,
3442                     uint32_t alignment,
3443                     bool map_and_fenceable,
3444                     bool nonblocking)
3445 {
3446         int ret;
3447
3448         if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3449                 return -EBUSY;
3450
3451         if (obj->gtt_space != NULL) {
3452                 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3453                     (map_and_fenceable && !obj->map_and_fenceable)) {
3454                         WARN(obj->pin_count,
3455                              "bo is already pinned with incorrect alignment:"
3456                              " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3457                              " obj->map_and_fenceable=%d\n",
3458                              obj->gtt_offset, alignment,
3459                              map_and_fenceable,
3460                              obj->map_and_fenceable);
3461                         ret = i915_gem_object_unbind(obj);
3462                         if (ret)
3463                                 return ret;
3464                 }
3465         }
3466
3467         if (obj->gtt_space == NULL) {
3468                 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3469
3470                 ret = i915_gem_object_bind_to_gtt(obj, alignment,
3471                                                   map_and_fenceable,
3472                                                   nonblocking);
3473                 if (ret)
3474                         return ret;
3475
3476                 if (!dev_priv->mm.aliasing_ppgtt)
3477                         i915_gem_gtt_bind_object(obj, obj->cache_level);
3478         }
3479
3480         if (!obj->has_global_gtt_mapping && map_and_fenceable)
3481                 i915_gem_gtt_bind_object(obj, obj->cache_level);
3482
3483         obj->pin_count++;
3484         obj->pin_mappable |= map_and_fenceable;
3485
3486         return 0;
3487 }
3488
3489 void
3490 i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3491 {
3492         BUG_ON(obj->pin_count == 0);
3493         BUG_ON(obj->gtt_space == NULL);
3494
3495         if (--obj->pin_count == 0)
3496                 obj->pin_mappable = false;
3497 }
3498
3499 int
3500 i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3501                    struct drm_file *file)
3502 {
3503         struct drm_i915_gem_pin *args = data;
3504         struct drm_i915_gem_object *obj;
3505         int ret;
3506
3507         ret = i915_mutex_lock_interruptible(dev);
3508         if (ret)
3509                 return ret;
3510
3511         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3512         if (&obj->base == NULL) {
3513                 ret = -ENOENT;
3514                 goto unlock;
3515         }
3516
3517         if (obj->madv != I915_MADV_WILLNEED) {
3518                 DRM_ERROR("Attempting to pin a purgeable buffer\n");
3519                 ret = -EINVAL;
3520                 goto out;
3521         }
3522
3523         if (obj->pin_filp != NULL && obj->pin_filp != file) {
3524                 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3525                           args->handle);
3526                 ret = -EINVAL;
3527                 goto out;
3528         }
3529
3530         obj->user_pin_count++;
3531         obj->pin_filp = file;
3532         if (obj->user_pin_count == 1) {
3533                 ret = i915_gem_object_pin(obj, args->alignment, true, false);
3534                 if (ret)
3535                         goto out;
3536         }
3537
3538         /* XXX - flush the CPU caches for pinned objects
3539          * as the X server doesn't manage domains yet
3540          */
3541         i915_gem_object_flush_cpu_write_domain(obj);
3542         args->offset = obj->gtt_offset;
3543 out:
3544         drm_gem_object_unreference(&obj->base);
3545 unlock:
3546         mutex_unlock(&dev->struct_mutex);
3547         return ret;
3548 }
3549
3550 int
3551 i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3552                      struct drm_file *file)
3553 {
3554         struct drm_i915_gem_pin *args = data;
3555         struct drm_i915_gem_object *obj;
3556         int ret;
3557
3558         ret = i915_mutex_lock_interruptible(dev);
3559         if (ret)
3560                 return ret;
3561
3562         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3563         if (&obj->base == NULL) {
3564                 ret = -ENOENT;
3565                 goto unlock;
3566         }
3567
3568         if (obj->pin_filp != file) {
3569                 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3570                           args->handle);
3571                 ret = -EINVAL;
3572                 goto out;
3573         }
3574         obj->user_pin_count--;
3575         if (obj->user_pin_count == 0) {
3576                 obj->pin_filp = NULL;
3577                 i915_gem_object_unpin(obj);
3578         }
3579
3580 out:
3581         drm_gem_object_unreference(&obj->base);
3582 unlock:
3583         mutex_unlock(&dev->struct_mutex);
3584         return ret;
3585 }
3586
3587 int
3588 i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3589                     struct drm_file *file)
3590 {
3591         struct drm_i915_gem_busy *args = data;
3592         struct drm_i915_gem_object *obj;
3593         int ret;
3594
3595         ret = i915_mutex_lock_interruptible(dev);
3596         if (ret)
3597                 return ret;
3598
3599         obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3600         if (&obj->base == NULL) {
3601                 ret = -ENOENT;
3602                 goto unlock;
3603         }
3604
3605         /* Count all active objects as busy, even if they are currently not used
3606          * by the gpu. Users of this interface expect objects to eventually
3607          * become non-busy without any further actions, therefore emit any
3608          * necessary flushes here.
3609          */
3610         ret = i915_gem_object_flush_active(obj);
3611
3612         args->busy = obj->active;
3613         if (obj->ring) {
3614                 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3615                 args->busy |= intel_ring_flag(obj->ring) << 16;
3616         }
3617
3618         drm_gem_object_unreference(&obj->base);
3619 unlock:
3620         mutex_unlock(&dev->struct_mutex);
3621         return ret;
3622 }
3623
3624 int
3625 i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3626                         struct drm_file *file_priv)
3627 {
3628         return i915_gem_ring_throttle(dev, file_priv);
3629 }
3630
3631 int
3632 i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3633                        struct drm_file *file_priv)
3634 {
3635         struct drm_i915_gem_madvise *args = data;
3636         struct drm_i915_gem_object *obj;
3637         int ret;
3638
3639         switch (args->madv) {
3640         case I915_MADV_DONTNEED:
3641         case I915_MADV_WILLNEED:
3642             break;
3643         default:
3644             return -EINVAL;
3645         }
3646
3647         ret = i915_mutex_lock_interruptible(dev);
3648         if (ret)
3649                 return ret;
3650
3651         obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3652         if (&obj->base == NULL) {
3653                 ret = -ENOENT;
3654                 goto unlock;
3655         }
3656
3657         if (obj->pin_count) {
3658                 ret = -EINVAL;
3659                 goto out;
3660         }
3661
3662         if (obj->madv != __I915_MADV_PURGED)
3663                 obj->madv = args->madv;
3664
3665         /* if the object is no longer attached, discard its backing storage */
3666         if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3667                 i915_gem_object_truncate(obj);
3668
3669         args->retained = obj->madv != __I915_MADV_PURGED;
3670
3671 out:
3672         drm_gem_object_unreference(&obj->base);
3673 unlock:
3674         mutex_unlock(&dev->struct_mutex);
3675         return ret;
3676 }
3677
3678 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3679                           const struct drm_i915_gem_object_ops *ops)
3680 {
3681         INIT_LIST_HEAD(&obj->mm_list);
3682         INIT_LIST_HEAD(&obj->gtt_list);
3683         INIT_LIST_HEAD(&obj->ring_list);
3684         INIT_LIST_HEAD(&obj->exec_list);
3685
3686         obj->ops = ops;
3687
3688         obj->fence_reg = I915_FENCE_REG_NONE;
3689         obj->madv = I915_MADV_WILLNEED;
3690         /* Avoid an unnecessary call to unbind on the first bind. */
3691         obj->map_and_fenceable = true;
3692
3693         i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3694 }
3695
3696 static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3697         .get_pages = i915_gem_object_get_pages_gtt,
3698         .put_pages = i915_gem_object_put_pages_gtt,
3699 };
3700
3701 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3702                                                   size_t size)
3703 {
3704         struct drm_i915_gem_object *obj;
3705         struct address_space *mapping;
3706         u32 mask;
3707
3708         obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3709         if (obj == NULL)
3710                 return NULL;
3711
3712         if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3713                 kfree(obj);
3714                 return NULL;
3715         }
3716
3717         mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3718         if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3719                 /* 965gm cannot relocate objects above 4GiB. */
3720                 mask &= ~__GFP_HIGHMEM;
3721                 mask |= __GFP_DMA32;
3722         }
3723
3724         mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3725         mapping_set_gfp_mask(mapping, mask);
3726
3727         i915_gem_object_init(obj, &i915_gem_object_ops);
3728
3729         obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3730         obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3731
3732         if (HAS_LLC(dev)) {
3733                 /* On some devices, we can have the GPU use the LLC (the CPU
3734                  * cache) for about a 10% performance improvement
3735                  * compared to uncached.  Graphics requests other than
3736                  * display scanout are coherent with the CPU in
3737                  * accessing this cache.  This means in this mode we
3738                  * don't need to clflush on the CPU side, and on the
3739                  * GPU side we only need to flush internal caches to
3740                  * get data visible to the CPU.
3741                  *
3742                  * However, we maintain the display planes as UC, and so
3743                  * need to rebind when first used as such.
3744                  */
3745                 obj->cache_level = I915_CACHE_LLC;
3746         } else
3747                 obj->cache_level = I915_CACHE_NONE;
3748
3749         return obj;
3750 }
3751
3752 int i915_gem_init_object(struct drm_gem_object *obj)
3753 {
3754         BUG();
3755
3756         return 0;
3757 }
3758
3759 void i915_gem_free_object(struct drm_gem_object *gem_obj)
3760 {
3761         struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3762         struct drm_device *dev = obj->base.dev;
3763         drm_i915_private_t *dev_priv = dev->dev_private;
3764
3765         trace_i915_gem_object_destroy(obj);
3766
3767         if (obj->phys_obj)
3768                 i915_gem_detach_phys_object(dev, obj);
3769
3770         obj->pin_count = 0;
3771         if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3772                 bool was_interruptible;
3773
3774                 was_interruptible = dev_priv->mm.interruptible;
3775                 dev_priv->mm.interruptible = false;
3776
3777                 WARN_ON(i915_gem_object_unbind(obj));
3778
3779                 dev_priv->mm.interruptible = was_interruptible;
3780         }
3781
3782         obj->pages_pin_count = 0;
3783         i915_gem_object_put_pages(obj);
3784         i915_gem_object_free_mmap_offset(obj);
3785
3786         BUG_ON(obj->pages);
3787
3788         if (obj->base.import_attach)
3789                 drm_prime_gem_destroy(&obj->base, NULL);
3790
3791         drm_gem_object_release(&obj->base);
3792         i915_gem_info_remove_obj(dev_priv, obj->base.size);
3793
3794         kfree(obj->bit_17);
3795         kfree(obj);
3796 }
3797
3798 int
3799 i915_gem_idle(struct drm_device *dev)
3800 {
3801         drm_i915_private_t *dev_priv = dev->dev_private;
3802         int ret;
3803
3804         mutex_lock(&dev->struct_mutex);
3805
3806         if (dev_priv->mm.suspended) {
3807                 mutex_unlock(&dev->struct_mutex);
3808                 return 0;
3809         }
3810
3811         ret = i915_gpu_idle(dev);
3812         if (ret) {
3813                 mutex_unlock(&dev->struct_mutex);
3814                 return ret;
3815         }
3816         i915_gem_retire_requests(dev);
3817
3818         /* Under UMS, be paranoid and evict. */
3819         if (!drm_core_check_feature(dev, DRIVER_MODESET))
3820                 i915_gem_evict_everything(dev);
3821
3822         i915_gem_reset_fences(dev);
3823
3824         /* Hack!  Don't let anybody do execbuf while we don't control the chip.
3825          * We need to replace this with a semaphore, or something.
3826          * And not confound mm.suspended!
3827          */
3828         dev_priv->mm.suspended = 1;
3829         del_timer_sync(&dev_priv->hangcheck_timer);
3830
3831         i915_kernel_lost_context(dev);
3832         i915_gem_cleanup_ringbuffer(dev);
3833
3834         mutex_unlock(&dev->struct_mutex);
3835
3836         /* Cancel the retire work handler, which should be idle now. */
3837         cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3838
3839         return 0;
3840 }
3841
3842 void i915_gem_l3_remap(struct drm_device *dev)
3843 {
3844         drm_i915_private_t *dev_priv = dev->dev_private;
3845         u32 misccpctl;
3846         int i;
3847
3848         if (!IS_IVYBRIDGE(dev))
3849                 return;
3850
3851         if (!dev_priv->l3_parity.remap_info)
3852                 return;
3853
3854         misccpctl = I915_READ(GEN7_MISCCPCTL);
3855         I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3856         POSTING_READ(GEN7_MISCCPCTL);
3857
3858         for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3859                 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3860                 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
3861                         DRM_DEBUG("0x%x was already programmed to %x\n",
3862                                   GEN7_L3LOG_BASE + i, remap);
3863                 if (remap && !dev_priv->l3_parity.remap_info[i/4])
3864                         DRM_DEBUG_DRIVER("Clearing remapped register\n");
3865                 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
3866         }
3867
3868         /* Make sure all the writes land before disabling dop clock gating */
3869         POSTING_READ(GEN7_L3LOG_BASE);
3870
3871         I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3872 }
3873
3874 void i915_gem_init_swizzling(struct drm_device *dev)
3875 {
3876         drm_i915_private_t *dev_priv = dev->dev_private;
3877
3878         if (INTEL_INFO(dev)->gen < 5 ||
3879             dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3880                 return;
3881
3882         I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3883                                  DISP_TILE_SURFACE_SWIZZLING);
3884
3885         if (IS_GEN5(dev))
3886                 return;
3887
3888         I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3889         if (IS_GEN6(dev))
3890                 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3891         else
3892                 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3893 }
3894
3895 static bool
3896 intel_enable_blt(struct drm_device *dev)
3897 {
3898         if (!HAS_BLT(dev))
3899                 return false;
3900
3901         /* The blitter was dysfunctional on early prototypes */
3902         if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3903                 DRM_INFO("BLT not supported on this pre-production hardware;"
3904                          " graphics performance will be degraded.\n");
3905                 return false;
3906         }
3907
3908         return true;
3909 }
3910
3911 int
3912 i915_gem_init_hw(struct drm_device *dev)
3913 {
3914         drm_i915_private_t *dev_priv = dev->dev_private;
3915         int ret;
3916
3917         if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3918                 return -EIO;
3919
3920         if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3921                 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3922
3923         i915_gem_l3_remap(dev);
3924
3925         i915_gem_init_swizzling(dev);
3926
3927         ret = intel_init_render_ring_buffer(dev);
3928         if (ret)
3929                 return ret;
3930
3931         if (HAS_BSD(dev)) {
3932                 ret = intel_init_bsd_ring_buffer(dev);
3933                 if (ret)
3934                         goto cleanup_render_ring;
3935         }
3936
3937         if (intel_enable_blt(dev)) {
3938                 ret = intel_init_blt_ring_buffer(dev);
3939                 if (ret)
3940                         goto cleanup_bsd_ring;
3941         }
3942
3943         dev_priv->next_seqno = 1;
3944
3945         /*
3946          * XXX: There was some w/a described somewhere suggesting loading
3947          * contexts before PPGTT.
3948          */
3949         i915_gem_context_init(dev);
3950         i915_gem_init_ppgtt(dev);
3951
3952         return 0;
3953
3954 cleanup_bsd_ring:
3955         intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3956 cleanup_render_ring:
3957         intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3958         return ret;
3959 }
3960
3961 static bool
3962 intel_enable_ppgtt(struct drm_device *dev)
3963 {
3964         if (i915_enable_ppgtt >= 0)
3965                 return i915_enable_ppgtt;
3966
3967 #ifdef CONFIG_INTEL_IOMMU
3968         /* Disable ppgtt on SNB if VT-d is on. */
3969         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3970                 return false;
3971 #endif
3972
3973         return true;
3974 }
3975
3976 int i915_gem_init(struct drm_device *dev)
3977 {
3978         struct drm_i915_private *dev_priv = dev->dev_private;
3979         unsigned long gtt_size, mappable_size;
3980         int ret;
3981
3982         gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3983         mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3984
3985         mutex_lock(&dev->struct_mutex);
3986         if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3987                 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3988                  * aperture accordingly when using aliasing ppgtt. */
3989                 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3990
3991                 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3992
3993                 ret = i915_gem_init_aliasing_ppgtt(dev);
3994                 if (ret) {
3995                         mutex_unlock(&dev->struct_mutex);
3996                         return ret;
3997                 }
3998         } else {
3999                 /* Let GEM Manage all of the aperture.
4000                  *
4001                  * However, leave one page at the end still bound to the scratch
4002                  * page.  There are a number of places where the hardware
4003                  * apparently prefetches past the end of the object, and we've
4004                  * seen multiple hangs with the GPU head pointer stuck in a
4005                  * batchbuffer bound at the last page of the aperture.  One page
4006                  * should be enough to keep any prefetching inside of the
4007                  * aperture.
4008                  */
4009                 i915_gem_init_global_gtt(dev, 0, mappable_size,
4010                                          gtt_size);
4011         }
4012
4013         ret = i915_gem_init_hw(dev);
4014         mutex_unlock(&dev->struct_mutex);
4015         if (ret) {
4016                 i915_gem_cleanup_aliasing_ppgtt(dev);
4017                 return ret;
4018         }
4019
4020         /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4021         if (!drm_core_check_feature(dev, DRIVER_MODESET))
4022                 dev_priv->dri1.allow_batchbuffer = 1;
4023         return 0;
4024 }
4025
4026 void
4027 i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4028 {
4029         drm_i915_private_t *dev_priv = dev->dev_private;
4030         struct intel_ring_buffer *ring;
4031         int i;
4032
4033         for_each_ring(ring, dev_priv, i)
4034                 intel_cleanup_ring_buffer(ring);
4035 }
4036
4037 int
4038 i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4039                        struct drm_file *file_priv)
4040 {
4041         drm_i915_private_t *dev_priv = dev->dev_private;
4042         int ret;
4043
4044         if (drm_core_check_feature(dev, DRIVER_MODESET))
4045                 return 0;
4046
4047         if (atomic_read(&dev_priv->mm.wedged)) {
4048                 DRM_ERROR("Reenabling wedged hardware, good luck\n");
4049                 atomic_set(&dev_priv->mm.wedged, 0);
4050         }
4051
4052         mutex_lock(&dev->struct_mutex);
4053         dev_priv->mm.suspended = 0;
4054
4055         ret = i915_gem_init_hw(dev);
4056         if (ret != 0) {
4057                 mutex_unlock(&dev->struct_mutex);
4058                 return ret;
4059         }
4060
4061         BUG_ON(!list_empty(&dev_priv->mm.active_list));
4062         mutex_unlock(&dev->struct_mutex);
4063
4064         ret = drm_irq_install(dev);
4065         if (ret)
4066                 goto cleanup_ringbuffer;
4067
4068         return 0;
4069
4070 cleanup_ringbuffer:
4071         mutex_lock(&dev->struct_mutex);
4072         i915_gem_cleanup_ringbuffer(dev);
4073         dev_priv->mm.suspended = 1;
4074         mutex_unlock(&dev->struct_mutex);
4075
4076         return ret;
4077 }
4078
4079 int
4080 i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4081                        struct drm_file *file_priv)
4082 {
4083         if (drm_core_check_feature(dev, DRIVER_MODESET))
4084                 return 0;
4085
4086         drm_irq_uninstall(dev);
4087         return i915_gem_idle(dev);
4088 }
4089
4090 void
4091 i915_gem_lastclose(struct drm_device *dev)
4092 {
4093         int ret;
4094
4095         if (drm_core_check_feature(dev, DRIVER_MODESET))
4096                 return;
4097
4098         ret = i915_gem_idle(dev);
4099         if (ret)
4100                 DRM_ERROR("failed to idle hardware: %d\n", ret);
4101 }
4102
4103 static void
4104 init_ring_lists(struct intel_ring_buffer *ring)
4105 {
4106         INIT_LIST_HEAD(&ring->active_list);
4107         INIT_LIST_HEAD(&ring->request_list);
4108 }
4109
4110 void
4111 i915_gem_load(struct drm_device *dev)
4112 {
4113         int i;
4114         drm_i915_private_t *dev_priv = dev->dev_private;
4115
4116         INIT_LIST_HEAD(&dev_priv->mm.active_list);
4117         INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
4118         INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4119         INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4120         INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4121         for (i = 0; i < I915_NUM_RINGS; i++)
4122                 init_ring_lists(&dev_priv->ring[i]);
4123         for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4124                 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4125         INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4126                           i915_gem_retire_work_handler);
4127         init_completion(&dev_priv->error_completion);
4128
4129         /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4130         if (IS_GEN3(dev)) {
4131                 I915_WRITE(MI_ARB_STATE,
4132                            _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4133         }
4134
4135         dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4136
4137         /* Old X drivers will take 0-2 for front, back, depth buffers */
4138         if (!drm_core_check_feature(dev, DRIVER_MODESET))
4139                 dev_priv->fence_reg_start = 3;
4140
4141         if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4142                 dev_priv->num_fence_regs = 16;
4143         else
4144                 dev_priv->num_fence_regs = 8;
4145
4146         /* Initialize fence registers to zero */
4147         i915_gem_reset_fences(dev);
4148
4149         i915_gem_detect_bit_6_swizzle(dev);
4150         init_waitqueue_head(&dev_priv->pending_flip_queue);
4151
4152         dev_priv->mm.interruptible = true;
4153
4154         dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4155         dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4156         register_shrinker(&dev_priv->mm.inactive_shrinker);
4157 }
4158
4159 /*
4160  * Create a physically contiguous memory object for this object
4161  * e.g. for cursor + overlay regs
4162  */
4163 static int i915_gem_init_phys_object(struct drm_device *dev,
4164                                      int id, int size, int align)
4165 {
4166         drm_i915_private_t *dev_priv = dev->dev_private;
4167         struct drm_i915_gem_phys_object *phys_obj;
4168         int ret;
4169
4170         if (dev_priv->mm.phys_objs[id - 1] || !size)
4171                 return 0;
4172
4173         phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4174         if (!phys_obj)
4175                 return -ENOMEM;
4176
4177         phys_obj->id = id;
4178
4179         phys_obj->handle = drm_pci_alloc(dev, size, align);
4180         if (!phys_obj->handle) {
4181                 ret = -ENOMEM;
4182                 goto kfree_obj;
4183         }
4184 #ifdef CONFIG_X86
4185         set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4186 #endif
4187
4188         dev_priv->mm.phys_objs[id - 1] = phys_obj;
4189
4190         return 0;
4191 kfree_obj:
4192         kfree(phys_obj);
4193         return ret;
4194 }
4195
4196 static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4197 {
4198         drm_i915_private_t *dev_priv = dev->dev_private;
4199         struct drm_i915_gem_phys_object *phys_obj;
4200
4201         if (!dev_priv->mm.phys_objs[id - 1])
4202                 return;
4203
4204         phys_obj = dev_priv->mm.phys_objs[id - 1];
4205         if (phys_obj->cur_obj) {
4206                 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4207         }
4208
4209 #ifdef CONFIG_X86
4210         set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4211 #endif
4212         drm_pci_free(dev, phys_obj->handle);
4213         kfree(phys_obj);
4214         dev_priv->mm.phys_objs[id - 1] = NULL;
4215 }
4216
4217 void i915_gem_free_all_phys_object(struct drm_device *dev)
4218 {
4219         int i;
4220
4221         for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4222                 i915_gem_free_phys_object(dev, i);
4223 }
4224
4225 void i915_gem_detach_phys_object(struct drm_device *dev,
4226                                  struct drm_i915_gem_object *obj)
4227 {
4228         struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4229         char *vaddr;
4230         int i;
4231         int page_count;
4232
4233         if (!obj->phys_obj)
4234                 return;
4235         vaddr = obj->phys_obj->handle->vaddr;
4236
4237         page_count = obj->base.size / PAGE_SIZE;
4238         for (i = 0; i < page_count; i++) {
4239                 struct page *page = shmem_read_mapping_page(mapping, i);
4240                 if (!IS_ERR(page)) {
4241                         char *dst = kmap_atomic(page);
4242                         memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4243                         kunmap_atomic(dst);
4244
4245                         drm_clflush_pages(&page, 1);
4246
4247                         set_page_dirty(page);
4248                         mark_page_accessed(page);
4249                         page_cache_release(page);
4250                 }
4251         }
4252         i915_gem_chipset_flush(dev);
4253
4254         obj->phys_obj->cur_obj = NULL;
4255         obj->phys_obj = NULL;
4256 }
4257
4258 int
4259 i915_gem_attach_phys_object(struct drm_device *dev,
4260                             struct drm_i915_gem_object *obj,
4261                             int id,
4262                             int align)
4263 {
4264         struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4265         drm_i915_private_t *dev_priv = dev->dev_private;
4266         int ret = 0;
4267         int page_count;
4268         int i;
4269
4270         if (id > I915_MAX_PHYS_OBJECT)
4271                 return -EINVAL;
4272
4273         if (obj->phys_obj) {
4274                 if (obj->phys_obj->id == id)
4275                         return 0;
4276                 i915_gem_detach_phys_object(dev, obj);
4277         }
4278
4279         /* create a new object */
4280         if (!dev_priv->mm.phys_objs[id - 1]) {
4281                 ret = i915_gem_init_phys_object(dev, id,
4282                                                 obj->base.size, align);
4283                 if (ret) {
4284                         DRM_ERROR("failed to init phys object %d size: %zu\n",
4285                                   id, obj->base.size);
4286                         return ret;
4287                 }
4288         }
4289
4290         /* bind to the object */
4291         obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4292         obj->phys_obj->cur_obj = obj;
4293
4294         page_count = obj->base.size / PAGE_SIZE;
4295
4296         for (i = 0; i < page_count; i++) {
4297                 struct page *page;
4298                 char *dst, *src;
4299
4300                 page = shmem_read_mapping_page(mapping, i);
4301                 if (IS_ERR(page))
4302                         return PTR_ERR(page);
4303
4304                 src = kmap_atomic(page);
4305                 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4306                 memcpy(dst, src, PAGE_SIZE);
4307                 kunmap_atomic(src);
4308
4309                 mark_page_accessed(page);
4310                 page_cache_release(page);
4311         }
4312
4313         return 0;
4314 }
4315
4316 static int
4317 i915_gem_phys_pwrite(struct drm_device *dev,
4318                      struct drm_i915_gem_object *obj,
4319                      struct drm_i915_gem_pwrite *args,
4320                      struct drm_file *file_priv)
4321 {
4322         void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4323         char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4324
4325         if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4326                 unsigned long unwritten;
4327
4328                 /* The physical object once assigned is fixed for the lifetime
4329                  * of the obj, so we can safely drop the lock and continue
4330                  * to access vaddr.
4331                  */
4332                 mutex_unlock(&dev->struct_mutex);
4333                 unwritten = copy_from_user(vaddr, user_data, args->size);
4334                 mutex_lock(&dev->struct_mutex);
4335                 if (unwritten)
4336                         return -EFAULT;
4337         }
4338
4339         i915_gem_chipset_flush(dev);
4340         return 0;
4341 }
4342
4343 void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4344 {
4345         struct drm_i915_file_private *file_priv = file->driver_priv;
4346
4347         /* Clean up our request list when the client is going away, so that
4348          * later retire_requests won't dereference our soon-to-be-gone
4349          * file_priv.
4350          */
4351         spin_lock(&file_priv->mm.lock);
4352         while (!list_empty(&file_priv->mm.request_list)) {
4353                 struct drm_i915_gem_request *request;
4354
4355                 request = list_first_entry(&file_priv->mm.request_list,
4356                                            struct drm_i915_gem_request,
4357                                            client_list);
4358                 list_del(&request->client_list);
4359                 request->file_priv = NULL;
4360         }
4361         spin_unlock(&file_priv->mm.lock);
4362 }
4363
4364 static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4365 {
4366         if (!mutex_is_locked(mutex))
4367                 return false;
4368
4369 #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4370         return mutex->owner == task;
4371 #else
4372         /* Since UP may be pre-empted, we cannot assume that we own the lock */
4373         return false;
4374 #endif
4375 }
4376
4377 static int
4378 i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4379 {
4380         struct drm_i915_private *dev_priv =
4381                 container_of(shrinker,
4382                              struct drm_i915_private,
4383                              mm.inactive_shrinker);
4384         struct drm_device *dev = dev_priv->dev;
4385         struct drm_i915_gem_object *obj;
4386         int nr_to_scan = sc->nr_to_scan;
4387         bool unlock = true;
4388         int cnt;
4389
4390         if (!mutex_trylock(&dev->struct_mutex)) {
4391                 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4392                         return 0;
4393
4394                 unlock = false;
4395         }
4396
4397         if (nr_to_scan) {
4398                 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4399                 if (nr_to_scan > 0)
4400                         i915_gem_shrink_all(dev_priv);
4401         }
4402
4403         cnt = 0;
4404         list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4405                 if (obj->pages_pin_count == 0)
4406                         cnt += obj->base.size >> PAGE_SHIFT;
4407         list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4408                 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
4409                         cnt += obj->base.size >> PAGE_SHIFT;
4410
4411         if (unlock)
4412                 mutex_unlock(&dev->struct_mutex);
4413         return cnt;
4414 }