1 /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
29 #include <linux/sysrq.h>
30 #include <linux/slab.h>
35 #include "i915_trace.h"
36 #include "intel_drv.h"
38 #define MAX_NOPID ((u32)~0)
41 * Interrupts that are always left unmasked.
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
47 #define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
55 /** Interrupts that we mask and unmask at runtime. */
56 #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
58 #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
61 #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
64 #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
67 /* For display hotplug interrupt */
69 ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
71 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
79 ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
81 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
89 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
92 u32 reg = PIPESTAT(pipe);
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
102 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
105 u32 reg = PIPESTAT(pipe);
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
114 * intel_enable_asle - enable ASLE interrupt for OpRegion
116 void intel_enable_asle(struct drm_device *dev)
118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
123 if (HAS_PCH_SPLIT(dev))
124 ironlake_enable_display_irq(dev_priv, DE_GSE);
126 i915_enable_pipestat(dev_priv, 1,
127 PIPE_LEGACY_BLC_EVENT_ENABLE);
128 if (INTEL_INFO(dev)->gen >= 4)
129 i915_enable_pipestat(dev_priv, 0,
130 PIPE_LEGACY_BLC_EVENT_ENABLE);
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
137 * i915_pipe_enabled - check if a pipe is enabled
139 * @pipe: pipe to check
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
146 i915_pipe_enabled(struct drm_device *dev, int pipe)
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
152 /* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
155 u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
160 u32 high1, high2, low;
162 if (!i915_pipe_enabled(dev, pipe)) {
163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
164 "pipe %c\n", pipe_name(pipe));
168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
180 } while (high1 != high2);
182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
187 u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
190 int reg = PIPE_FRMCOUNT_GM45(pipe);
192 if (!i915_pipe_enabled(dev, pipe)) {
193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
194 "pipe %c\n", pipe_name(pipe));
198 return I915_READ(reg);
201 int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
212 "pipe %c\n", pipe_name(pipe));
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
223 position = I915_READ(PIPEDSL(pipe));
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
228 *vpos = position & 0x1fff;
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
256 /* Readouts valid? */
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
262 ret |= DRM_SCANOUTPOS_INVBL;
267 int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
269 struct timeval *vblank_time,
272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
280 /* Get drm_crtc to timestamp: */
281 crtc = intel_get_crtc_for_pipe(dev, pipe);
283 DRM_ERROR("Invalid crtc %d\n", pipe);
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
292 /* Helper routine in DRM core does all the work: */
293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
299 * Handle hotplug events outside the interrupt handler proper.
301 static void i915_hotplug_work_func(struct work_struct *work)
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
305 struct drm_device *dev = dev_priv->dev;
306 struct drm_mode_config *mode_config = &dev->mode_config;
307 struct intel_encoder *encoder;
309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
315 /* Just fire off a uevent and let userspace tell us what to do */
316 drm_helper_hpd_irq_event(dev);
319 static void i915_handle_rps_change(struct drm_device *dev)
321 drm_i915_private_t *dev_priv = dev->dev_private;
322 u32 busy_up, busy_down, max_avg, min_avg;
323 u8 new_delay = dev_priv->cur_delay;
325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
331 /* Handle RCS change request from hw */
332 if (busy_up > max_avg) {
333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
337 } else if (busy_down < min_avg) {
338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
350 static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
353 struct drm_i915_private *dev_priv = dev->dev_private;
356 if (ring->obj == NULL)
359 seqno = ring->get_seqno(ring);
360 trace_i915_gem_request_complete(ring, seqno);
362 ring->irq_seqno = seqno;
363 wake_up_all(&ring->irq_queue);
365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
370 static void gen6_pm_rps_work(struct work_struct *work)
372 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
374 u8 new_delay = dev_priv->cur_delay;
377 spin_lock_irq(&dev_priv->rps_lock);
378 pm_iir = dev_priv->pm_iir;
379 dev_priv->pm_iir = 0;
380 pm_imr = I915_READ(GEN6_PMIMR);
381 spin_unlock_irq(&dev_priv->rps_lock);
386 mutex_lock(&dev_priv->dev->struct_mutex);
387 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
388 if (dev_priv->cur_delay != dev_priv->max_delay)
389 new_delay = dev_priv->cur_delay + 1;
390 if (new_delay > dev_priv->max_delay)
391 new_delay = dev_priv->max_delay;
392 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
393 gen6_gt_force_wake_get(dev_priv);
394 if (dev_priv->cur_delay != dev_priv->min_delay)
395 new_delay = dev_priv->cur_delay - 1;
396 if (new_delay < dev_priv->min_delay) {
397 new_delay = dev_priv->min_delay;
398 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
399 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
400 ((new_delay << 16) & 0x3f0000));
402 /* Make sure we continue to get down interrupts
403 * until we hit the minimum frequency */
404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
407 gen6_gt_force_wake_put(dev_priv);
410 gen6_set_rps(dev_priv->dev, new_delay);
411 dev_priv->cur_delay = new_delay;
414 * rps_lock not held here because clearing is non-destructive. There is
415 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
416 * by holding struct_mutex for the duration of the write.
418 I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
419 mutex_unlock(&dev_priv->dev->struct_mutex);
422 static void pch_irq_handler(struct drm_device *dev)
424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
428 pch_iir = I915_READ(SDEIIR);
430 if (pch_iir & SDE_AUDIO_POWER_MASK)
431 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
432 (pch_iir & SDE_AUDIO_POWER_MASK) >>
433 SDE_AUDIO_POWER_SHIFT);
435 if (pch_iir & SDE_GMBUS)
436 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
438 if (pch_iir & SDE_AUDIO_HDCP_MASK)
439 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
441 if (pch_iir & SDE_AUDIO_TRANS_MASK)
442 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
444 if (pch_iir & SDE_POISON)
445 DRM_ERROR("PCH poison interrupt\n");
447 if (pch_iir & SDE_FDI_MASK)
449 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
451 I915_READ(FDI_RX_IIR(pipe)));
453 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
454 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
456 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
457 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
459 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
460 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
461 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
462 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
465 irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
467 struct drm_device *dev = (struct drm_device *) arg;
468 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
470 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
471 struct drm_i915_master_private *master_priv;
473 atomic_inc(&dev_priv->irq_received);
475 /* disable master interrupt before clearing iir */
476 de_ier = I915_READ(DEIER);
477 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
480 de_iir = I915_READ(DEIIR);
481 gt_iir = I915_READ(GTIIR);
482 pch_iir = I915_READ(SDEIIR);
483 pm_iir = I915_READ(GEN6_PMIIR);
485 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
490 if (dev->primary->master) {
491 master_priv = dev->primary->master->driver_priv;
492 if (master_priv->sarea_priv)
493 master_priv->sarea_priv->last_dispatch =
494 READ_BREADCRUMB(dev_priv);
497 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
498 notify_ring(dev, &dev_priv->ring[RCS]);
499 if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
500 notify_ring(dev, &dev_priv->ring[VCS]);
501 if (gt_iir & GT_BLT_USER_INTERRUPT)
502 notify_ring(dev, &dev_priv->ring[BCS]);
504 if (de_iir & DE_GSE_IVB)
505 intel_opregion_gse_intr(dev);
507 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
508 intel_prepare_page_flip(dev, 0);
509 intel_finish_page_flip_plane(dev, 0);
512 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
513 intel_prepare_page_flip(dev, 1);
514 intel_finish_page_flip_plane(dev, 1);
517 if (de_iir & DE_PIPEA_VBLANK_IVB)
518 drm_handle_vblank(dev, 0);
520 if (de_iir & DE_PIPEB_VBLANK_IVB)
521 drm_handle_vblank(dev, 1);
523 /* check event from PCH */
524 if (de_iir & DE_PCH_EVENT_IVB) {
525 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
526 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
527 pch_irq_handler(dev);
530 if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
532 spin_lock_irqsave(&dev_priv->rps_lock, flags);
533 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
534 I915_WRITE(GEN6_PMIMR, pm_iir);
535 dev_priv->pm_iir |= pm_iir;
536 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
537 queue_work(dev_priv->wq, &dev_priv->rps_work);
540 /* should clear PCH hotplug event before clear CPU irq */
541 I915_WRITE(SDEIIR, pch_iir);
542 I915_WRITE(GTIIR, gt_iir);
543 I915_WRITE(DEIIR, de_iir);
544 I915_WRITE(GEN6_PMIIR, pm_iir);
547 I915_WRITE(DEIER, de_ier);
553 irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
555 struct drm_device *dev = (struct drm_device *) arg;
556 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
558 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
560 struct drm_i915_master_private *master_priv;
561 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
563 atomic_inc(&dev_priv->irq_received);
566 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
568 /* disable master interrupt before clearing iir */
569 de_ier = I915_READ(DEIER);
570 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
573 de_iir = I915_READ(DEIIR);
574 gt_iir = I915_READ(GTIIR);
575 pch_iir = I915_READ(SDEIIR);
576 pm_iir = I915_READ(GEN6_PMIIR);
578 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
579 (!IS_GEN6(dev) || pm_iir == 0))
582 if (HAS_PCH_CPT(dev))
583 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
585 hotplug_mask = SDE_HOTPLUG_MASK;
589 if (dev->primary->master) {
590 master_priv = dev->primary->master->driver_priv;
591 if (master_priv->sarea_priv)
592 master_priv->sarea_priv->last_dispatch =
593 READ_BREADCRUMB(dev_priv);
596 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
597 notify_ring(dev, &dev_priv->ring[RCS]);
598 if (gt_iir & bsd_usr_interrupt)
599 notify_ring(dev, &dev_priv->ring[VCS]);
600 if (gt_iir & GT_BLT_USER_INTERRUPT)
601 notify_ring(dev, &dev_priv->ring[BCS]);
604 intel_opregion_gse_intr(dev);
606 if (de_iir & DE_PLANEA_FLIP_DONE) {
607 intel_prepare_page_flip(dev, 0);
608 intel_finish_page_flip_plane(dev, 0);
611 if (de_iir & DE_PLANEB_FLIP_DONE) {
612 intel_prepare_page_flip(dev, 1);
613 intel_finish_page_flip_plane(dev, 1);
616 if (de_iir & DE_PIPEA_VBLANK)
617 drm_handle_vblank(dev, 0);
619 if (de_iir & DE_PIPEB_VBLANK)
620 drm_handle_vblank(dev, 1);
622 /* check event from PCH */
623 if (de_iir & DE_PCH_EVENT) {
624 if (pch_iir & hotplug_mask)
625 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
626 pch_irq_handler(dev);
629 if (de_iir & DE_PCU_EVENT) {
630 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
631 i915_handle_rps_change(dev);
634 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
636 * IIR bits should never already be set because IMR should
637 * prevent an interrupt from being shown in IIR. The warning
638 * displays a case where we've unsafely cleared
639 * dev_priv->pm_iir. Although missing an interrupt of the same
640 * type is not a problem, it displays a problem in the logic.
642 * The mask bit in IMR is cleared by rps_work.
645 spin_lock_irqsave(&dev_priv->rps_lock, flags);
646 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
647 I915_WRITE(GEN6_PMIMR, pm_iir);
648 dev_priv->pm_iir |= pm_iir;
649 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
650 queue_work(dev_priv->wq, &dev_priv->rps_work);
653 /* should clear PCH hotplug event before clear CPU irq */
654 I915_WRITE(SDEIIR, pch_iir);
655 I915_WRITE(GTIIR, gt_iir);
656 I915_WRITE(DEIIR, de_iir);
657 I915_WRITE(GEN6_PMIIR, pm_iir);
660 I915_WRITE(DEIER, de_ier);
667 * i915_error_work_func - do process context error handling work
670 * Fire an error uevent so userspace can see that a hang or error
673 static void i915_error_work_func(struct work_struct *work)
675 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
677 struct drm_device *dev = dev_priv->dev;
678 char *error_event[] = { "ERROR=1", NULL };
679 char *reset_event[] = { "RESET=1", NULL };
680 char *reset_done_event[] = { "ERROR=0", NULL };
682 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
684 if (atomic_read(&dev_priv->mm.wedged)) {
685 DRM_DEBUG_DRIVER("resetting chip\n");
686 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
687 if (!i915_reset(dev, GRDOM_RENDER)) {
688 atomic_set(&dev_priv->mm.wedged, 0);
689 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
691 complete_all(&dev_priv->error_completion);
695 #ifdef CONFIG_DEBUG_FS
696 static struct drm_i915_error_object *
697 i915_error_object_create(struct drm_i915_private *dev_priv,
698 struct drm_i915_gem_object *src)
700 struct drm_i915_error_object *dst;
701 int page, page_count;
704 if (src == NULL || src->pages == NULL)
707 page_count = src->base.size / PAGE_SIZE;
709 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
713 reloc_offset = src->gtt_offset;
714 for (page = 0; page < page_count; page++) {
719 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
723 local_irq_save(flags);
724 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
726 memcpy_fromio(d, s, PAGE_SIZE);
727 io_mapping_unmap_atomic(s);
728 local_irq_restore(flags);
730 dst->pages[page] = d;
732 reloc_offset += PAGE_SIZE;
734 dst->page_count = page_count;
735 dst->gtt_offset = src->gtt_offset;
741 kfree(dst->pages[page]);
747 i915_error_object_free(struct drm_i915_error_object *obj)
754 for (page = 0; page < obj->page_count; page++)
755 kfree(obj->pages[page]);
761 i915_error_state_free(struct drm_device *dev,
762 struct drm_i915_error_state *error)
766 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
767 i915_error_object_free(error->batchbuffer[i]);
769 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
770 i915_error_object_free(error->ringbuffer[i]);
772 kfree(error->active_bo);
773 kfree(error->overlay);
777 static u32 capture_bo_list(struct drm_i915_error_buffer *err,
779 struct list_head *head)
781 struct drm_i915_gem_object *obj;
784 list_for_each_entry(obj, head, mm_list) {
785 err->size = obj->base.size;
786 err->name = obj->base.name;
787 err->seqno = obj->last_rendering_seqno;
788 err->gtt_offset = obj->gtt_offset;
789 err->read_domains = obj->base.read_domains;
790 err->write_domain = obj->base.write_domain;
791 err->fence_reg = obj->fence_reg;
793 if (obj->pin_count > 0)
795 if (obj->user_pin_count > 0)
797 err->tiling = obj->tiling_mode;
798 err->dirty = obj->dirty;
799 err->purgeable = obj->madv != I915_MADV_WILLNEED;
800 err->ring = obj->ring ? obj->ring->id : 0;
801 err->cache_level = obj->cache_level;
812 static void i915_gem_record_fences(struct drm_device *dev,
813 struct drm_i915_error_state *error)
815 struct drm_i915_private *dev_priv = dev->dev_private;
819 switch (INTEL_INFO(dev)->gen) {
821 for (i = 0; i < 16; i++)
822 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
826 for (i = 0; i < 16; i++)
827 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
830 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
831 for (i = 0; i < 8; i++)
832 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
834 for (i = 0; i < 8; i++)
835 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
841 static struct drm_i915_error_object *
842 i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
843 struct intel_ring_buffer *ring)
845 struct drm_i915_gem_object *obj;
848 if (!ring->get_seqno)
851 seqno = ring->get_seqno(ring);
852 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
853 if (obj->ring != ring)
856 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
859 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
862 /* We need to copy these to an anonymous buffer as the simplest
863 * method to avoid being overwritten by userspace.
865 return i915_error_object_create(dev_priv, obj);
872 * i915_capture_error_state - capture an error record for later analysis
875 * Should be called when an error is detected (either a hang or an error
876 * interrupt) to capture error state from the time of the error. Fills
877 * out a structure which becomes available in debugfs for user level tools
880 static void i915_capture_error_state(struct drm_device *dev)
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 struct drm_i915_gem_object *obj;
884 struct drm_i915_error_state *error;
888 spin_lock_irqsave(&dev_priv->error_lock, flags);
889 error = dev_priv->first_error;
890 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
894 /* Account for pipe specific data like PIPE*STAT */
895 error = kmalloc(sizeof(*error), GFP_ATOMIC);
897 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
901 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
902 dev->primary->index);
904 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
905 error->eir = I915_READ(EIR);
906 error->pgtbl_er = I915_READ(PGTBL_ER);
908 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
909 error->instpm = I915_READ(INSTPM);
911 if (INTEL_INFO(dev)->gen >= 6) {
912 error->error = I915_READ(ERROR_GEN6);
914 error->bcs_acthd = I915_READ(BCS_ACTHD);
915 error->bcs_ipehr = I915_READ(BCS_IPEHR);
916 error->bcs_ipeir = I915_READ(BCS_IPEIR);
917 error->bcs_instdone = I915_READ(BCS_INSTDONE);
918 error->bcs_seqno = 0;
919 if (dev_priv->ring[BCS].get_seqno)
920 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
922 error->vcs_acthd = I915_READ(VCS_ACTHD);
923 error->vcs_ipehr = I915_READ(VCS_IPEHR);
924 error->vcs_ipeir = I915_READ(VCS_IPEIR);
925 error->vcs_instdone = I915_READ(VCS_INSTDONE);
926 error->vcs_seqno = 0;
927 if (dev_priv->ring[VCS].get_seqno)
928 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
930 if (INTEL_INFO(dev)->gen >= 4) {
931 error->ipeir = I915_READ(IPEIR_I965);
932 error->ipehr = I915_READ(IPEHR_I965);
933 error->instdone = I915_READ(INSTDONE_I965);
934 error->instps = I915_READ(INSTPS);
935 error->instdone1 = I915_READ(INSTDONE1);
936 error->acthd = I915_READ(ACTHD_I965);
937 error->bbaddr = I915_READ64(BB_ADDR);
939 error->ipeir = I915_READ(IPEIR);
940 error->ipehr = I915_READ(IPEHR);
941 error->instdone = I915_READ(INSTDONE);
942 error->acthd = I915_READ(ACTHD);
945 i915_gem_record_fences(dev, error);
947 /* Record the active batch and ring buffers */
948 for (i = 0; i < I915_NUM_RINGS; i++) {
949 error->batchbuffer[i] =
950 i915_error_first_batchbuffer(dev_priv,
953 error->ringbuffer[i] =
954 i915_error_object_create(dev_priv,
955 dev_priv->ring[i].obj);
958 /* Record buffers on the active and pinned lists. */
959 error->active_bo = NULL;
960 error->pinned_bo = NULL;
963 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
965 error->active_bo_count = i;
966 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
968 error->pinned_bo_count = i - error->active_bo_count;
970 error->active_bo = NULL;
971 error->pinned_bo = NULL;
973 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
975 if (error->active_bo)
977 error->active_bo + error->active_bo_count;
980 if (error->active_bo)
981 error->active_bo_count =
982 capture_bo_list(error->active_bo,
983 error->active_bo_count,
984 &dev_priv->mm.active_list);
986 if (error->pinned_bo)
987 error->pinned_bo_count =
988 capture_bo_list(error->pinned_bo,
989 error->pinned_bo_count,
990 &dev_priv->mm.pinned_list);
992 do_gettimeofday(&error->time);
994 error->overlay = intel_overlay_capture_error_state(dev);
995 error->display = intel_display_capture_error_state(dev);
997 spin_lock_irqsave(&dev_priv->error_lock, flags);
998 if (dev_priv->first_error == NULL) {
999 dev_priv->first_error = error;
1002 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1005 i915_error_state_free(dev, error);
1008 void i915_destroy_error_state(struct drm_device *dev)
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 struct drm_i915_error_state *error;
1013 spin_lock(&dev_priv->error_lock);
1014 error = dev_priv->first_error;
1015 dev_priv->first_error = NULL;
1016 spin_unlock(&dev_priv->error_lock);
1019 i915_error_state_free(dev, error);
1022 #define i915_capture_error_state(x)
1025 static void i915_report_and_clear_eir(struct drm_device *dev)
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 u32 eir = I915_READ(EIR);
1034 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1038 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1039 u32 ipeir = I915_READ(IPEIR_I965);
1041 printk(KERN_ERR " IPEIR: 0x%08x\n",
1042 I915_READ(IPEIR_I965));
1043 printk(KERN_ERR " IPEHR: 0x%08x\n",
1044 I915_READ(IPEHR_I965));
1045 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1046 I915_READ(INSTDONE_I965));
1047 printk(KERN_ERR " INSTPS: 0x%08x\n",
1049 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1050 I915_READ(INSTDONE1));
1051 printk(KERN_ERR " ACTHD: 0x%08x\n",
1052 I915_READ(ACTHD_I965));
1053 I915_WRITE(IPEIR_I965, ipeir);
1054 POSTING_READ(IPEIR_I965);
1056 if (eir & GM45_ERROR_PAGE_TABLE) {
1057 u32 pgtbl_err = I915_READ(PGTBL_ER);
1058 printk(KERN_ERR "page table error\n");
1059 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1061 I915_WRITE(PGTBL_ER, pgtbl_err);
1062 POSTING_READ(PGTBL_ER);
1066 if (!IS_GEN2(dev)) {
1067 if (eir & I915_ERROR_PAGE_TABLE) {
1068 u32 pgtbl_err = I915_READ(PGTBL_ER);
1069 printk(KERN_ERR "page table error\n");
1070 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1072 I915_WRITE(PGTBL_ER, pgtbl_err);
1073 POSTING_READ(PGTBL_ER);
1077 if (eir & I915_ERROR_MEMORY_REFRESH) {
1078 printk(KERN_ERR "memory refresh error:\n");
1080 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1081 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1082 /* pipestat has already been acked */
1084 if (eir & I915_ERROR_INSTRUCTION) {
1085 printk(KERN_ERR "instruction error\n");
1086 printk(KERN_ERR " INSTPM: 0x%08x\n",
1088 if (INTEL_INFO(dev)->gen < 4) {
1089 u32 ipeir = I915_READ(IPEIR);
1091 printk(KERN_ERR " IPEIR: 0x%08x\n",
1093 printk(KERN_ERR " IPEHR: 0x%08x\n",
1095 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1096 I915_READ(INSTDONE));
1097 printk(KERN_ERR " ACTHD: 0x%08x\n",
1099 I915_WRITE(IPEIR, ipeir);
1100 POSTING_READ(IPEIR);
1102 u32 ipeir = I915_READ(IPEIR_I965);
1104 printk(KERN_ERR " IPEIR: 0x%08x\n",
1105 I915_READ(IPEIR_I965));
1106 printk(KERN_ERR " IPEHR: 0x%08x\n",
1107 I915_READ(IPEHR_I965));
1108 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1109 I915_READ(INSTDONE_I965));
1110 printk(KERN_ERR " INSTPS: 0x%08x\n",
1112 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1113 I915_READ(INSTDONE1));
1114 printk(KERN_ERR " ACTHD: 0x%08x\n",
1115 I915_READ(ACTHD_I965));
1116 I915_WRITE(IPEIR_I965, ipeir);
1117 POSTING_READ(IPEIR_I965);
1121 I915_WRITE(EIR, eir);
1123 eir = I915_READ(EIR);
1126 * some errors might have become stuck,
1129 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1130 I915_WRITE(EMR, I915_READ(EMR) | eir);
1131 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1136 * i915_handle_error - handle an error interrupt
1139 * Do some basic checking of regsiter state at error interrupt time and
1140 * dump it to the syslog. Also call i915_capture_error_state() to make
1141 * sure we get a record and make it available in debugfs. Fire a uevent
1142 * so userspace knows something bad happened (should trigger collection
1143 * of a ring dump etc.).
1145 void i915_handle_error(struct drm_device *dev, bool wedged)
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1149 i915_capture_error_state(dev);
1150 i915_report_and_clear_eir(dev);
1153 INIT_COMPLETION(dev_priv->error_completion);
1154 atomic_set(&dev_priv->mm.wedged, 1);
1157 * Wakeup waiting processes so they don't hang
1159 wake_up_all(&dev_priv->ring[RCS].irq_queue);
1161 wake_up_all(&dev_priv->ring[VCS].irq_queue);
1163 wake_up_all(&dev_priv->ring[BCS].irq_queue);
1166 queue_work(dev_priv->wq, &dev_priv->error_work);
1169 static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1171 drm_i915_private_t *dev_priv = dev->dev_private;
1172 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1174 struct drm_i915_gem_object *obj;
1175 struct intel_unpin_work *work;
1176 unsigned long flags;
1177 bool stall_detected;
1179 /* Ignore early vblank irqs */
1180 if (intel_crtc == NULL)
1183 spin_lock_irqsave(&dev->event_lock, flags);
1184 work = intel_crtc->unpin_work;
1186 if (work == NULL || work->pending || !work->enable_stall_check) {
1187 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1188 spin_unlock_irqrestore(&dev->event_lock, flags);
1192 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1193 obj = work->pending_flip_obj;
1194 if (INTEL_INFO(dev)->gen >= 4) {
1195 int dspsurf = DSPSURF(intel_crtc->plane);
1196 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
1198 int dspaddr = DSPADDR(intel_crtc->plane);
1199 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1200 crtc->y * crtc->fb->pitch +
1201 crtc->x * crtc->fb->bits_per_pixel/8);
1204 spin_unlock_irqrestore(&dev->event_lock, flags);
1206 if (stall_detected) {
1207 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1208 intel_prepare_page_flip(dev, intel_crtc->plane);
1212 irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1214 struct drm_device *dev = (struct drm_device *) arg;
1215 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1216 struct drm_i915_master_private *master_priv;
1218 u32 pipe_stats[I915_MAX_PIPES];
1221 unsigned long irqflags;
1223 int ret = IRQ_NONE, pipe;
1224 bool blc_event = false;
1226 atomic_inc(&dev_priv->irq_received);
1228 iir = I915_READ(IIR);
1230 if (INTEL_INFO(dev)->gen >= 4)
1231 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1233 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
1236 irq_received = iir != 0;
1238 /* Can't rely on pipestat interrupt bit in iir as it might
1239 * have been cleared after the pipestat interrupt was received.
1240 * It doesn't set the bit in iir again, but it still produces
1241 * interrupts (for non-MSI).
1243 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1244 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1245 i915_handle_error(dev, false);
1247 for_each_pipe(pipe) {
1248 int reg = PIPESTAT(pipe);
1249 pipe_stats[pipe] = I915_READ(reg);
1252 * Clear the PIPE*STAT regs before the IIR
1254 if (pipe_stats[pipe] & 0x8000ffff) {
1255 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1256 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1258 I915_WRITE(reg, pipe_stats[pipe]);
1262 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1269 /* Consume port. Then clear IIR or we'll miss events */
1270 if ((I915_HAS_HOTPLUG(dev)) &&
1271 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1272 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1274 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1276 if (hotplug_status & dev_priv->hotplug_supported_mask)
1277 queue_work(dev_priv->wq,
1278 &dev_priv->hotplug_work);
1280 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1281 I915_READ(PORT_HOTPLUG_STAT);
1284 I915_WRITE(IIR, iir);
1285 new_iir = I915_READ(IIR); /* Flush posted writes */
1287 if (dev->primary->master) {
1288 master_priv = dev->primary->master->driver_priv;
1289 if (master_priv->sarea_priv)
1290 master_priv->sarea_priv->last_dispatch =
1291 READ_BREADCRUMB(dev_priv);
1294 if (iir & I915_USER_INTERRUPT)
1295 notify_ring(dev, &dev_priv->ring[RCS]);
1296 if (iir & I915_BSD_USER_INTERRUPT)
1297 notify_ring(dev, &dev_priv->ring[VCS]);
1299 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1300 intel_prepare_page_flip(dev, 0);
1301 if (dev_priv->flip_pending_is_done)
1302 intel_finish_page_flip_plane(dev, 0);
1305 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1306 intel_prepare_page_flip(dev, 1);
1307 if (dev_priv->flip_pending_is_done)
1308 intel_finish_page_flip_plane(dev, 1);
1311 for_each_pipe(pipe) {
1312 if (pipe_stats[pipe] & vblank_status &&
1313 drm_handle_vblank(dev, pipe)) {
1315 if (!dev_priv->flip_pending_is_done) {
1316 i915_pageflip_stall_check(dev, pipe);
1317 intel_finish_page_flip(dev, pipe);
1321 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1326 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1327 intel_opregion_asle_intr(dev);
1329 /* With MSI, interrupts are only generated when iir
1330 * transitions from zero to nonzero. If another bit got
1331 * set while we were handling the existing iir bits, then
1332 * we would never get another interrupt.
1334 * This is fine on non-MSI as well, as if we hit this path
1335 * we avoid exiting the interrupt handler only to generate
1338 * Note that for MSI this could cause a stray interrupt report
1339 * if an interrupt landed in the time between writing IIR and
1340 * the posting read. This should be rare enough to never
1341 * trigger the 99% of 100,000 interrupts test for disabling
1350 static int i915_emit_irq(struct drm_device * dev)
1352 drm_i915_private_t *dev_priv = dev->dev_private;
1353 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1355 i915_kernel_lost_context(dev);
1357 DRM_DEBUG_DRIVER("\n");
1359 dev_priv->counter++;
1360 if (dev_priv->counter > 0x7FFFFFFFUL)
1361 dev_priv->counter = 1;
1362 if (master_priv->sarea_priv)
1363 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1365 if (BEGIN_LP_RING(4) == 0) {
1366 OUT_RING(MI_STORE_DWORD_INDEX);
1367 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1368 OUT_RING(dev_priv->counter);
1369 OUT_RING(MI_USER_INTERRUPT);
1373 return dev_priv->counter;
1376 static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1378 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1379 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1381 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1383 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1384 READ_BREADCRUMB(dev_priv));
1386 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1387 if (master_priv->sarea_priv)
1388 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1392 if (master_priv->sarea_priv)
1393 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1395 if (ring->irq_get(ring)) {
1396 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1397 READ_BREADCRUMB(dev_priv) >= irq_nr);
1398 ring->irq_put(ring);
1399 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1402 if (ret == -EBUSY) {
1403 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1404 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1410 /* Needs the lock as it touches the ring.
1412 int i915_irq_emit(struct drm_device *dev, void *data,
1413 struct drm_file *file_priv)
1415 drm_i915_private_t *dev_priv = dev->dev_private;
1416 drm_i915_irq_emit_t *emit = data;
1419 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1420 DRM_ERROR("called with no initialization\n");
1424 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1426 mutex_lock(&dev->struct_mutex);
1427 result = i915_emit_irq(dev);
1428 mutex_unlock(&dev->struct_mutex);
1430 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1431 DRM_ERROR("copy_to_user\n");
1438 /* Doesn't need the hardware lock.
1440 int i915_irq_wait(struct drm_device *dev, void *data,
1441 struct drm_file *file_priv)
1443 drm_i915_private_t *dev_priv = dev->dev_private;
1444 drm_i915_irq_wait_t *irqwait = data;
1447 DRM_ERROR("called with no initialization\n");
1451 return i915_wait_irq(dev, irqwait->irq_seq);
1454 /* Called from drm generic code, passed 'crtc' which
1455 * we use as a pipe index
1457 int i915_enable_vblank(struct drm_device *dev, int pipe)
1459 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1460 unsigned long irqflags;
1462 if (!i915_pipe_enabled(dev, pipe))
1465 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1466 if (INTEL_INFO(dev)->gen >= 4)
1467 i915_enable_pipestat(dev_priv, pipe,
1468 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1470 i915_enable_pipestat(dev_priv, pipe,
1471 PIPE_VBLANK_INTERRUPT_ENABLE);
1473 /* maintain vblank delivery even in deep C-states */
1474 if (dev_priv->info->gen == 3)
1475 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
1476 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1481 int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1483 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1484 unsigned long irqflags;
1486 if (!i915_pipe_enabled(dev, pipe))
1489 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1490 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1491 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1492 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1497 int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1499 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1500 unsigned long irqflags;
1502 if (!i915_pipe_enabled(dev, pipe))
1505 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1506 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1507 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1508 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1513 /* Called from drm generic code, passed 'crtc' which
1514 * we use as a pipe index
1516 void i915_disable_vblank(struct drm_device *dev, int pipe)
1518 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1519 unsigned long irqflags;
1521 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1522 if (dev_priv->info->gen == 3)
1524 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1526 i915_disable_pipestat(dev_priv, pipe,
1527 PIPE_VBLANK_INTERRUPT_ENABLE |
1528 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1529 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1532 void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1534 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1535 unsigned long irqflags;
1537 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1538 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1539 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1540 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1543 void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1546 unsigned long irqflags;
1548 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1549 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1550 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1551 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1554 /* Set the vblank monitor pipe
1556 int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1557 struct drm_file *file_priv)
1559 drm_i915_private_t *dev_priv = dev->dev_private;
1562 DRM_ERROR("called with no initialization\n");
1569 int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1570 struct drm_file *file_priv)
1572 drm_i915_private_t *dev_priv = dev->dev_private;
1573 drm_i915_vblank_pipe_t *pipe = data;
1576 DRM_ERROR("called with no initialization\n");
1580 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1586 * Schedule buffer swap at given vertical blank.
1588 int i915_vblank_swap(struct drm_device *dev, void *data,
1589 struct drm_file *file_priv)
1591 /* The delayed swap mechanism was fundamentally racy, and has been
1592 * removed. The model was that the client requested a delayed flip/swap
1593 * from the kernel, then waited for vblank before continuing to perform
1594 * rendering. The problem was that the kernel might wake the client
1595 * up before it dispatched the vblank swap (since the lock has to be
1596 * held while touching the ringbuffer), in which case the client would
1597 * clear and start the next frame before the swap occurred, and
1598 * flicker would occur in addition to likely missing the vblank.
1600 * In the absence of this ioctl, userland falls back to a correct path
1601 * of waiting for a vblank, then dispatching the swap on its own.
1602 * Context switching to userland and back is plenty fast enough for
1603 * meeting the requirements of vblank swapping.
1609 ring_last_seqno(struct intel_ring_buffer *ring)
1611 return list_entry(ring->request_list.prev,
1612 struct drm_i915_gem_request, list)->seqno;
1615 static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1617 if (list_empty(&ring->request_list) ||
1618 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1619 /* Issue a wake-up to catch stuck h/w. */
1620 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1621 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1623 ring->waiting_seqno,
1624 ring->get_seqno(ring));
1625 wake_up_all(&ring->irq_queue);
1633 static bool kick_ring(struct intel_ring_buffer *ring)
1635 struct drm_device *dev = ring->dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 u32 tmp = I915_READ_CTL(ring);
1638 if (tmp & RING_WAIT) {
1639 DRM_ERROR("Kicking stuck wait on %s\n",
1641 I915_WRITE_CTL(ring, tmp);
1645 (tmp & RING_WAIT_SEMAPHORE)) {
1646 DRM_ERROR("Kicking stuck semaphore on %s\n",
1648 I915_WRITE_CTL(ring, tmp);
1655 * This is called when the chip hasn't reported back with completed
1656 * batchbuffers in a long time. The first time this is called we simply record
1657 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1658 * again, we assume the chip is wedged and try to fix it.
1660 void i915_hangcheck_elapsed(unsigned long data)
1662 struct drm_device *dev = (struct drm_device *)data;
1663 drm_i915_private_t *dev_priv = dev->dev_private;
1664 uint32_t acthd, instdone, instdone1;
1667 /* If all work is done then ACTHD clearly hasn't advanced. */
1668 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1669 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1670 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1671 dev_priv->hangcheck_count = 0;
1677 if (INTEL_INFO(dev)->gen < 4) {
1678 acthd = I915_READ(ACTHD);
1679 instdone = I915_READ(INSTDONE);
1682 acthd = I915_READ(ACTHD_I965);
1683 instdone = I915_READ(INSTDONE_I965);
1684 instdone1 = I915_READ(INSTDONE1);
1687 if (dev_priv->last_acthd == acthd &&
1688 dev_priv->last_instdone == instdone &&
1689 dev_priv->last_instdone1 == instdone1) {
1690 if (dev_priv->hangcheck_count++ > 1) {
1691 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1693 if (!IS_GEN2(dev)) {
1694 /* Is the chip hanging on a WAIT_FOR_EVENT?
1695 * If so we can simply poke the RB_WAIT bit
1696 * and break the hang. This should work on
1697 * all but the second generation chipsets.
1700 if (kick_ring(&dev_priv->ring[RCS]))
1704 kick_ring(&dev_priv->ring[VCS]))
1708 kick_ring(&dev_priv->ring[BCS]))
1712 i915_handle_error(dev, true);
1716 dev_priv->hangcheck_count = 0;
1718 dev_priv->last_acthd = acthd;
1719 dev_priv->last_instdone = instdone;
1720 dev_priv->last_instdone1 = instdone1;
1724 /* Reset timer case chip hangs without another request being added */
1725 mod_timer(&dev_priv->hangcheck_timer,
1726 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1731 void ironlake_irq_preinstall(struct drm_device *dev)
1733 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1735 atomic_set(&dev_priv->irq_received, 0);
1737 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1738 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1739 if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1740 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
1742 I915_WRITE(HWSTAM, 0xeffe);
1744 /* XXX hotplug from PCH */
1746 I915_WRITE(DEIMR, 0xffffffff);
1747 I915_WRITE(DEIER, 0x0);
1748 POSTING_READ(DEIER);
1751 I915_WRITE(GTIMR, 0xffffffff);
1752 I915_WRITE(GTIER, 0x0);
1753 POSTING_READ(GTIER);
1755 /* south display irq */
1756 I915_WRITE(SDEIMR, 0xffffffff);
1757 I915_WRITE(SDEIER, 0x0);
1758 POSTING_READ(SDEIER);
1761 int ironlake_irq_postinstall(struct drm_device *dev)
1763 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1764 /* enable kind of interrupts always enabled */
1765 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1766 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1770 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1772 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1774 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1776 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1777 dev_priv->irq_mask = ~display_mask;
1779 /* should always can generate irq */
1780 I915_WRITE(DEIIR, I915_READ(DEIIR));
1781 I915_WRITE(DEIMR, dev_priv->irq_mask);
1782 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
1783 POSTING_READ(DEIER);
1785 dev_priv->gt_irq_mask = ~0;
1787 I915_WRITE(GTIIR, I915_READ(GTIIR));
1788 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1793 GT_GEN6_BSD_USER_INTERRUPT |
1794 GT_BLT_USER_INTERRUPT;
1799 GT_BSD_USER_INTERRUPT;
1800 I915_WRITE(GTIER, render_irqs);
1801 POSTING_READ(GTIER);
1803 if (HAS_PCH_CPT(dev)) {
1804 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1805 SDE_PORTB_HOTPLUG_CPT |
1806 SDE_PORTC_HOTPLUG_CPT |
1807 SDE_PORTD_HOTPLUG_CPT);
1809 hotplug_mask = (SDE_CRT_HOTPLUG |
1816 dev_priv->pch_irq_mask = ~hotplug_mask;
1818 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1819 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1820 I915_WRITE(SDEIER, hotplug_mask);
1821 POSTING_READ(SDEIER);
1823 if (IS_IRONLAKE_M(dev)) {
1824 /* Clear & enable PCU event interrupts */
1825 I915_WRITE(DEIIR, DE_PCU_EVENT);
1826 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1827 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1833 int ivybridge_irq_postinstall(struct drm_device *dev)
1835 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1836 /* enable kind of interrupts always enabled */
1837 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1838 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1839 DE_PLANEB_FLIP_DONE_IVB;
1843 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1845 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1847 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1849 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1850 dev_priv->irq_mask = ~display_mask;
1852 /* should always can generate irq */
1853 I915_WRITE(DEIIR, I915_READ(DEIIR));
1854 I915_WRITE(DEIMR, dev_priv->irq_mask);
1855 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1856 DE_PIPEB_VBLANK_IVB);
1857 POSTING_READ(DEIER);
1859 dev_priv->gt_irq_mask = ~0;
1861 I915_WRITE(GTIIR, I915_READ(GTIIR));
1862 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1864 render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1865 GT_BLT_USER_INTERRUPT;
1866 I915_WRITE(GTIER, render_irqs);
1867 POSTING_READ(GTIER);
1869 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1870 SDE_PORTB_HOTPLUG_CPT |
1871 SDE_PORTC_HOTPLUG_CPT |
1872 SDE_PORTD_HOTPLUG_CPT);
1873 dev_priv->pch_irq_mask = ~hotplug_mask;
1875 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1876 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1877 I915_WRITE(SDEIER, hotplug_mask);
1878 POSTING_READ(SDEIER);
1883 void i915_driver_irq_preinstall(struct drm_device * dev)
1885 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1888 atomic_set(&dev_priv->irq_received, 0);
1890 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1891 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1893 if (I915_HAS_HOTPLUG(dev)) {
1894 I915_WRITE(PORT_HOTPLUG_EN, 0);
1895 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1898 I915_WRITE(HWSTAM, 0xeffe);
1900 I915_WRITE(PIPESTAT(pipe), 0);
1901 I915_WRITE(IMR, 0xffffffff);
1902 I915_WRITE(IER, 0x0);
1907 * Must be called after intel_modeset_init or hotplug interrupts won't be
1908 * enabled correctly.
1910 int i915_driver_irq_postinstall(struct drm_device *dev)
1912 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1913 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1916 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1918 /* Unmask the interrupts that we always want on. */
1919 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
1921 dev_priv->pipestat[0] = 0;
1922 dev_priv->pipestat[1] = 0;
1924 if (I915_HAS_HOTPLUG(dev)) {
1925 /* Enable in IER... */
1926 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1927 /* and unmask in IMR */
1928 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
1932 * Enable some error detection, note the instruction error mask
1933 * bit is reserved, so we leave it masked.
1936 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1937 GM45_ERROR_MEM_PRIV |
1938 GM45_ERROR_CP_PRIV |
1939 I915_ERROR_MEMORY_REFRESH);
1941 error_mask = ~(I915_ERROR_PAGE_TABLE |
1942 I915_ERROR_MEMORY_REFRESH);
1944 I915_WRITE(EMR, error_mask);
1946 I915_WRITE(IMR, dev_priv->irq_mask);
1947 I915_WRITE(IER, enable_mask);
1950 if (I915_HAS_HOTPLUG(dev)) {
1951 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1953 /* Note HDMI and DP share bits */
1954 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1955 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1956 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1957 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1958 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1959 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1960 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1961 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1962 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1963 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1964 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1965 hotplug_en |= CRT_HOTPLUG_INT_EN;
1967 /* Programming the CRT detection parameters tends
1968 to generate a spurious hotplug event about three
1969 seconds later. So just do it once.
1972 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1973 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1976 /* Ignore TV since it's buggy */
1978 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1981 intel_opregion_enable_asle(dev);
1986 void ironlake_irq_uninstall(struct drm_device *dev)
1988 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1993 dev_priv->vblank_pipe = 0;
1995 I915_WRITE(HWSTAM, 0xffffffff);
1997 I915_WRITE(DEIMR, 0xffffffff);
1998 I915_WRITE(DEIER, 0x0);
1999 I915_WRITE(DEIIR, I915_READ(DEIIR));
2001 I915_WRITE(GTIMR, 0xffffffff);
2002 I915_WRITE(GTIER, 0x0);
2003 I915_WRITE(GTIIR, I915_READ(GTIIR));
2006 void i915_driver_irq_uninstall(struct drm_device * dev)
2008 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2014 dev_priv->vblank_pipe = 0;
2016 if (I915_HAS_HOTPLUG(dev)) {
2017 I915_WRITE(PORT_HOTPLUG_EN, 0);
2018 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2021 I915_WRITE(HWSTAM, 0xffffffff);
2023 I915_WRITE(PIPESTAT(pipe), 0);
2024 I915_WRITE(IMR, 0xffffffff);
2025 I915_WRITE(IER, 0x0);
2028 I915_WRITE(PIPESTAT(pipe),
2029 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2030 I915_WRITE(IIR, I915_READ(IIR));