drm/i915: More cargo-culted locking for intel_update_fbc
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / intel_display.c
1 /*
2  * Copyright © 2006-2007 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Authors:
24  *      Eric Anholt <eric@anholt.net>
25  */
26
27 #include <linux/dmi.h>
28 #include <linux/module.h>
29 #include <linux/input.h>
30 #include <linux/i2c.h>
31 #include <linux/kernel.h>
32 #include <linux/slab.h>
33 #include <linux/vgaarb.h>
34 #include <drm/drm_edid.h>
35 #include <drm/drmP.h>
36 #include "intel_drv.h"
37 #include <drm/i915_drm.h>
38 #include "i915_drv.h"
39 #include "i915_trace.h"
40 #include <drm/drm_dp_helper.h>
41 #include <drm/drm_crtc_helper.h>
42 #include <linux/dma_remapping.h>
43
44 #define DIV_ROUND_CLOSEST_ULL(ll, d)    \
45         ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
47 static void intel_increase_pllclock(struct drm_crtc *crtc);
48 static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
49
50 static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51                                 struct intel_crtc_config *pipe_config);
52 static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53                                    struct intel_crtc_config *pipe_config);
54
55 static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56                           int x, int y, struct drm_framebuffer *old_fb);
57 static int intel_framebuffer_init(struct drm_device *dev,
58                                   struct intel_framebuffer *ifb,
59                                   struct drm_mode_fb_cmd2 *mode_cmd,
60                                   struct drm_i915_gem_object *obj);
61
62 typedef struct {
63         int     min, max;
64 } intel_range_t;
65
66 typedef struct {
67         int     dot_limit;
68         int     p2_slow, p2_fast;
69 } intel_p2_t;
70
71 typedef struct intel_limit intel_limit_t;
72 struct intel_limit {
73         intel_range_t   dot, vco, n, m, m1, m2, p, p1;
74         intel_p2_t          p2;
75 };
76
77 int
78 intel_pch_rawclk(struct drm_device *dev)
79 {
80         struct drm_i915_private *dev_priv = dev->dev_private;
81
82         WARN_ON(!HAS_PCH_SPLIT(dev));
83
84         return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85 }
86
87 static inline u32 /* units of 100MHz */
88 intel_fdi_link_freq(struct drm_device *dev)
89 {
90         if (IS_GEN5(dev)) {
91                 struct drm_i915_private *dev_priv = dev->dev_private;
92                 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93         } else
94                 return 27;
95 }
96
97 static const intel_limit_t intel_limits_i8xx_dac = {
98         .dot = { .min = 25000, .max = 350000 },
99         .vco = { .min = 908000, .max = 1512000 },
100         .n = { .min = 2, .max = 16 },
101         .m = { .min = 96, .max = 140 },
102         .m1 = { .min = 18, .max = 26 },
103         .m2 = { .min = 6, .max = 16 },
104         .p = { .min = 4, .max = 128 },
105         .p1 = { .min = 2, .max = 33 },
106         .p2 = { .dot_limit = 165000,
107                 .p2_slow = 4, .p2_fast = 2 },
108 };
109
110 static const intel_limit_t intel_limits_i8xx_dvo = {
111         .dot = { .min = 25000, .max = 350000 },
112         .vco = { .min = 908000, .max = 1512000 },
113         .n = { .min = 2, .max = 16 },
114         .m = { .min = 96, .max = 140 },
115         .m1 = { .min = 18, .max = 26 },
116         .m2 = { .min = 6, .max = 16 },
117         .p = { .min = 4, .max = 128 },
118         .p1 = { .min = 2, .max = 33 },
119         .p2 = { .dot_limit = 165000,
120                 .p2_slow = 4, .p2_fast = 4 },
121 };
122
123 static const intel_limit_t intel_limits_i8xx_lvds = {
124         .dot = { .min = 25000, .max = 350000 },
125         .vco = { .min = 908000, .max = 1512000 },
126         .n = { .min = 2, .max = 16 },
127         .m = { .min = 96, .max = 140 },
128         .m1 = { .min = 18, .max = 26 },
129         .m2 = { .min = 6, .max = 16 },
130         .p = { .min = 4, .max = 128 },
131         .p1 = { .min = 1, .max = 6 },
132         .p2 = { .dot_limit = 165000,
133                 .p2_slow = 14, .p2_fast = 7 },
134 };
135
136 static const intel_limit_t intel_limits_i9xx_sdvo = {
137         .dot = { .min = 20000, .max = 400000 },
138         .vco = { .min = 1400000, .max = 2800000 },
139         .n = { .min = 1, .max = 6 },
140         .m = { .min = 70, .max = 120 },
141         .m1 = { .min = 8, .max = 18 },
142         .m2 = { .min = 3, .max = 7 },
143         .p = { .min = 5, .max = 80 },
144         .p1 = { .min = 1, .max = 8 },
145         .p2 = { .dot_limit = 200000,
146                 .p2_slow = 10, .p2_fast = 5 },
147 };
148
149 static const intel_limit_t intel_limits_i9xx_lvds = {
150         .dot = { .min = 20000, .max = 400000 },
151         .vco = { .min = 1400000, .max = 2800000 },
152         .n = { .min = 1, .max = 6 },
153         .m = { .min = 70, .max = 120 },
154         .m1 = { .min = 8, .max = 18 },
155         .m2 = { .min = 3, .max = 7 },
156         .p = { .min = 7, .max = 98 },
157         .p1 = { .min = 1, .max = 8 },
158         .p2 = { .dot_limit = 112000,
159                 .p2_slow = 14, .p2_fast = 7 },
160 };
161
162
163 static const intel_limit_t intel_limits_g4x_sdvo = {
164         .dot = { .min = 25000, .max = 270000 },
165         .vco = { .min = 1750000, .max = 3500000},
166         .n = { .min = 1, .max = 4 },
167         .m = { .min = 104, .max = 138 },
168         .m1 = { .min = 17, .max = 23 },
169         .m2 = { .min = 5, .max = 11 },
170         .p = { .min = 10, .max = 30 },
171         .p1 = { .min = 1, .max = 3},
172         .p2 = { .dot_limit = 270000,
173                 .p2_slow = 10,
174                 .p2_fast = 10
175         },
176 };
177
178 static const intel_limit_t intel_limits_g4x_hdmi = {
179         .dot = { .min = 22000, .max = 400000 },
180         .vco = { .min = 1750000, .max = 3500000},
181         .n = { .min = 1, .max = 4 },
182         .m = { .min = 104, .max = 138 },
183         .m1 = { .min = 16, .max = 23 },
184         .m2 = { .min = 5, .max = 11 },
185         .p = { .min = 5, .max = 80 },
186         .p1 = { .min = 1, .max = 8},
187         .p2 = { .dot_limit = 165000,
188                 .p2_slow = 10, .p2_fast = 5 },
189 };
190
191 static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
192         .dot = { .min = 20000, .max = 115000 },
193         .vco = { .min = 1750000, .max = 3500000 },
194         .n = { .min = 1, .max = 3 },
195         .m = { .min = 104, .max = 138 },
196         .m1 = { .min = 17, .max = 23 },
197         .m2 = { .min = 5, .max = 11 },
198         .p = { .min = 28, .max = 112 },
199         .p1 = { .min = 2, .max = 8 },
200         .p2 = { .dot_limit = 0,
201                 .p2_slow = 14, .p2_fast = 14
202         },
203 };
204
205 static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
206         .dot = { .min = 80000, .max = 224000 },
207         .vco = { .min = 1750000, .max = 3500000 },
208         .n = { .min = 1, .max = 3 },
209         .m = { .min = 104, .max = 138 },
210         .m1 = { .min = 17, .max = 23 },
211         .m2 = { .min = 5, .max = 11 },
212         .p = { .min = 14, .max = 42 },
213         .p1 = { .min = 2, .max = 6 },
214         .p2 = { .dot_limit = 0,
215                 .p2_slow = 7, .p2_fast = 7
216         },
217 };
218
219 static const intel_limit_t intel_limits_pineview_sdvo = {
220         .dot = { .min = 20000, .max = 400000},
221         .vco = { .min = 1700000, .max = 3500000 },
222         /* Pineview's Ncounter is a ring counter */
223         .n = { .min = 3, .max = 6 },
224         .m = { .min = 2, .max = 256 },
225         /* Pineview only has one combined m divider, which we treat as m2. */
226         .m1 = { .min = 0, .max = 0 },
227         .m2 = { .min = 0, .max = 254 },
228         .p = { .min = 5, .max = 80 },
229         .p1 = { .min = 1, .max = 8 },
230         .p2 = { .dot_limit = 200000,
231                 .p2_slow = 10, .p2_fast = 5 },
232 };
233
234 static const intel_limit_t intel_limits_pineview_lvds = {
235         .dot = { .min = 20000, .max = 400000 },
236         .vco = { .min = 1700000, .max = 3500000 },
237         .n = { .min = 3, .max = 6 },
238         .m = { .min = 2, .max = 256 },
239         .m1 = { .min = 0, .max = 0 },
240         .m2 = { .min = 0, .max = 254 },
241         .p = { .min = 7, .max = 112 },
242         .p1 = { .min = 1, .max = 8 },
243         .p2 = { .dot_limit = 112000,
244                 .p2_slow = 14, .p2_fast = 14 },
245 };
246
247 /* Ironlake / Sandybridge
248  *
249  * We calculate clock using (register_value + 2) for N/M1/M2, so here
250  * the range value for them is (actual_value - 2).
251  */
252 static const intel_limit_t intel_limits_ironlake_dac = {
253         .dot = { .min = 25000, .max = 350000 },
254         .vco = { .min = 1760000, .max = 3510000 },
255         .n = { .min = 1, .max = 5 },
256         .m = { .min = 79, .max = 127 },
257         .m1 = { .min = 12, .max = 22 },
258         .m2 = { .min = 5, .max = 9 },
259         .p = { .min = 5, .max = 80 },
260         .p1 = { .min = 1, .max = 8 },
261         .p2 = { .dot_limit = 225000,
262                 .p2_slow = 10, .p2_fast = 5 },
263 };
264
265 static const intel_limit_t intel_limits_ironlake_single_lvds = {
266         .dot = { .min = 25000, .max = 350000 },
267         .vco = { .min = 1760000, .max = 3510000 },
268         .n = { .min = 1, .max = 3 },
269         .m = { .min = 79, .max = 118 },
270         .m1 = { .min = 12, .max = 22 },
271         .m2 = { .min = 5, .max = 9 },
272         .p = { .min = 28, .max = 112 },
273         .p1 = { .min = 2, .max = 8 },
274         .p2 = { .dot_limit = 225000,
275                 .p2_slow = 14, .p2_fast = 14 },
276 };
277
278 static const intel_limit_t intel_limits_ironlake_dual_lvds = {
279         .dot = { .min = 25000, .max = 350000 },
280         .vco = { .min = 1760000, .max = 3510000 },
281         .n = { .min = 1, .max = 3 },
282         .m = { .min = 79, .max = 127 },
283         .m1 = { .min = 12, .max = 22 },
284         .m2 = { .min = 5, .max = 9 },
285         .p = { .min = 14, .max = 56 },
286         .p1 = { .min = 2, .max = 8 },
287         .p2 = { .dot_limit = 225000,
288                 .p2_slow = 7, .p2_fast = 7 },
289 };
290
291 /* LVDS 100mhz refclk limits. */
292 static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
293         .dot = { .min = 25000, .max = 350000 },
294         .vco = { .min = 1760000, .max = 3510000 },
295         .n = { .min = 1, .max = 2 },
296         .m = { .min = 79, .max = 126 },
297         .m1 = { .min = 12, .max = 22 },
298         .m2 = { .min = 5, .max = 9 },
299         .p = { .min = 28, .max = 112 },
300         .p1 = { .min = 2, .max = 8 },
301         .p2 = { .dot_limit = 225000,
302                 .p2_slow = 14, .p2_fast = 14 },
303 };
304
305 static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
306         .dot = { .min = 25000, .max = 350000 },
307         .vco = { .min = 1760000, .max = 3510000 },
308         .n = { .min = 1, .max = 3 },
309         .m = { .min = 79, .max = 126 },
310         .m1 = { .min = 12, .max = 22 },
311         .m2 = { .min = 5, .max = 9 },
312         .p = { .min = 14, .max = 42 },
313         .p1 = { .min = 2, .max = 6 },
314         .p2 = { .dot_limit = 225000,
315                 .p2_slow = 7, .p2_fast = 7 },
316 };
317
318 static const intel_limit_t intel_limits_vlv = {
319          /*
320           * These are the data rate limits (measured in fast clocks)
321           * since those are the strictest limits we have. The fast
322           * clock and actual rate limits are more relaxed, so checking
323           * them would make no difference.
324           */
325         .dot = { .min = 25000 * 5, .max = 270000 * 5 },
326         .vco = { .min = 4000000, .max = 6000000 },
327         .n = { .min = 1, .max = 7 },
328         .m1 = { .min = 2, .max = 3 },
329         .m2 = { .min = 11, .max = 156 },
330         .p1 = { .min = 2, .max = 3 },
331         .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
332 };
333
334 static const intel_limit_t intel_limits_chv = {
335         /*
336          * These are the data rate limits (measured in fast clocks)
337          * since those are the strictest limits we have.  The fast
338          * clock and actual rate limits are more relaxed, so checking
339          * them would make no difference.
340          */
341         .dot = { .min = 25000 * 5, .max = 540000 * 5},
342         .vco = { .min = 4860000, .max = 6700000 },
343         .n = { .min = 1, .max = 1 },
344         .m1 = { .min = 2, .max = 2 },
345         .m2 = { .min = 24 << 22, .max = 175 << 22 },
346         .p1 = { .min = 2, .max = 4 },
347         .p2 = { .p2_slow = 1, .p2_fast = 14 },
348 };
349
350 static void vlv_clock(int refclk, intel_clock_t *clock)
351 {
352         clock->m = clock->m1 * clock->m2;
353         clock->p = clock->p1 * clock->p2;
354         if (WARN_ON(clock->n == 0 || clock->p == 0))
355                 return;
356         clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
358 }
359
360 /**
361  * Returns whether any output on the specified pipe is of the specified type
362  */
363 static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364 {
365         struct drm_device *dev = crtc->dev;
366         struct intel_encoder *encoder;
367
368         for_each_encoder_on_crtc(dev, crtc, encoder)
369                 if (encoder->type == type)
370                         return true;
371
372         return false;
373 }
374
375 static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376                                                 int refclk)
377 {
378         struct drm_device *dev = crtc->dev;
379         const intel_limit_t *limit;
380
381         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
382                 if (intel_is_dual_link_lvds(dev)) {
383                         if (refclk == 100000)
384                                 limit = &intel_limits_ironlake_dual_lvds_100m;
385                         else
386                                 limit = &intel_limits_ironlake_dual_lvds;
387                 } else {
388                         if (refclk == 100000)
389                                 limit = &intel_limits_ironlake_single_lvds_100m;
390                         else
391                                 limit = &intel_limits_ironlake_single_lvds;
392                 }
393         } else
394                 limit = &intel_limits_ironlake_dac;
395
396         return limit;
397 }
398
399 static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400 {
401         struct drm_device *dev = crtc->dev;
402         const intel_limit_t *limit;
403
404         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
405                 if (intel_is_dual_link_lvds(dev))
406                         limit = &intel_limits_g4x_dual_channel_lvds;
407                 else
408                         limit = &intel_limits_g4x_single_channel_lvds;
409         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410                    intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
411                 limit = &intel_limits_g4x_hdmi;
412         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
413                 limit = &intel_limits_g4x_sdvo;
414         } else /* The option is for other outputs */
415                 limit = &intel_limits_i9xx_sdvo;
416
417         return limit;
418 }
419
420 static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
421 {
422         struct drm_device *dev = crtc->dev;
423         const intel_limit_t *limit;
424
425         if (HAS_PCH_SPLIT(dev))
426                 limit = intel_ironlake_limit(crtc, refclk);
427         else if (IS_G4X(dev)) {
428                 limit = intel_g4x_limit(crtc);
429         } else if (IS_PINEVIEW(dev)) {
430                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
431                         limit = &intel_limits_pineview_lvds;
432                 else
433                         limit = &intel_limits_pineview_sdvo;
434         } else if (IS_CHERRYVIEW(dev)) {
435                 limit = &intel_limits_chv;
436         } else if (IS_VALLEYVIEW(dev)) {
437                 limit = &intel_limits_vlv;
438         } else if (!IS_GEN2(dev)) {
439                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440                         limit = &intel_limits_i9xx_lvds;
441                 else
442                         limit = &intel_limits_i9xx_sdvo;
443         } else {
444                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
445                         limit = &intel_limits_i8xx_lvds;
446                 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
447                         limit = &intel_limits_i8xx_dvo;
448                 else
449                         limit = &intel_limits_i8xx_dac;
450         }
451         return limit;
452 }
453
454 /* m1 is reserved as 0 in Pineview, n is a ring counter */
455 static void pineview_clock(int refclk, intel_clock_t *clock)
456 {
457         clock->m = clock->m2 + 2;
458         clock->p = clock->p1 * clock->p2;
459         if (WARN_ON(clock->n == 0 || clock->p == 0))
460                 return;
461         clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
463 }
464
465 static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466 {
467         return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468 }
469
470 static void i9xx_clock(int refclk, intel_clock_t *clock)
471 {
472         clock->m = i9xx_dpll_compute_m(clock);
473         clock->p = clock->p1 * clock->p2;
474         if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475                 return;
476         clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
478 }
479
480 static void chv_clock(int refclk, intel_clock_t *clock)
481 {
482         clock->m = clock->m1 * clock->m2;
483         clock->p = clock->p1 * clock->p2;
484         if (WARN_ON(clock->n == 0 || clock->p == 0))
485                 return;
486         clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487                         clock->n << 22);
488         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489 }
490
491 #define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
492 /**
493  * Returns whether the given set of divisors are valid for a given refclk with
494  * the given connectors.
495  */
496
497 static bool intel_PLL_is_valid(struct drm_device *dev,
498                                const intel_limit_t *limit,
499                                const intel_clock_t *clock)
500 {
501         if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
502                 INTELPllInvalid("n out of range\n");
503         if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
504                 INTELPllInvalid("p1 out of range\n");
505         if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
506                 INTELPllInvalid("m2 out of range\n");
507         if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
508                 INTELPllInvalid("m1 out of range\n");
509
510         if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511                 if (clock->m1 <= clock->m2)
512                         INTELPllInvalid("m1 <= m2\n");
513
514         if (!IS_VALLEYVIEW(dev)) {
515                 if (clock->p < limit->p.min || limit->p.max < clock->p)
516                         INTELPllInvalid("p out of range\n");
517                 if (clock->m < limit->m.min || limit->m.max < clock->m)
518                         INTELPllInvalid("m out of range\n");
519         }
520
521         if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
522                 INTELPllInvalid("vco out of range\n");
523         /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524          * connector, etc., rather than just a single range.
525          */
526         if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
527                 INTELPllInvalid("dot out of range\n");
528
529         return true;
530 }
531
532 static bool
533 i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
534                     int target, int refclk, intel_clock_t *match_clock,
535                     intel_clock_t *best_clock)
536 {
537         struct drm_device *dev = crtc->dev;
538         intel_clock_t clock;
539         int err = target;
540
541         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
542                 /*
543                  * For LVDS just rely on its current settings for dual-channel.
544                  * We haven't figured out how to reliably set up different
545                  * single/dual channel state, if we even can.
546                  */
547                 if (intel_is_dual_link_lvds(dev))
548                         clock.p2 = limit->p2.p2_fast;
549                 else
550                         clock.p2 = limit->p2.p2_slow;
551         } else {
552                 if (target < limit->p2.dot_limit)
553                         clock.p2 = limit->p2.p2_slow;
554                 else
555                         clock.p2 = limit->p2.p2_fast;
556         }
557
558         memset(best_clock, 0, sizeof(*best_clock));
559
560         for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561              clock.m1++) {
562                 for (clock.m2 = limit->m2.min;
563                      clock.m2 <= limit->m2.max; clock.m2++) {
564                         if (clock.m2 >= clock.m1)
565                                 break;
566                         for (clock.n = limit->n.min;
567                              clock.n <= limit->n.max; clock.n++) {
568                                 for (clock.p1 = limit->p1.min;
569                                         clock.p1 <= limit->p1.max; clock.p1++) {
570                                         int this_err;
571
572                                         i9xx_clock(refclk, &clock);
573                                         if (!intel_PLL_is_valid(dev, limit,
574                                                                 &clock))
575                                                 continue;
576                                         if (match_clock &&
577                                             clock.p != match_clock->p)
578                                                 continue;
579
580                                         this_err = abs(clock.dot - target);
581                                         if (this_err < err) {
582                                                 *best_clock = clock;
583                                                 err = this_err;
584                                         }
585                                 }
586                         }
587                 }
588         }
589
590         return (err != target);
591 }
592
593 static bool
594 pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595                    int target, int refclk, intel_clock_t *match_clock,
596                    intel_clock_t *best_clock)
597 {
598         struct drm_device *dev = crtc->dev;
599         intel_clock_t clock;
600         int err = target;
601
602         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603                 /*
604                  * For LVDS just rely on its current settings for dual-channel.
605                  * We haven't figured out how to reliably set up different
606                  * single/dual channel state, if we even can.
607                  */
608                 if (intel_is_dual_link_lvds(dev))
609                         clock.p2 = limit->p2.p2_fast;
610                 else
611                         clock.p2 = limit->p2.p2_slow;
612         } else {
613                 if (target < limit->p2.dot_limit)
614                         clock.p2 = limit->p2.p2_slow;
615                 else
616                         clock.p2 = limit->p2.p2_fast;
617         }
618
619         memset(best_clock, 0, sizeof(*best_clock));
620
621         for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622              clock.m1++) {
623                 for (clock.m2 = limit->m2.min;
624                      clock.m2 <= limit->m2.max; clock.m2++) {
625                         for (clock.n = limit->n.min;
626                              clock.n <= limit->n.max; clock.n++) {
627                                 for (clock.p1 = limit->p1.min;
628                                         clock.p1 <= limit->p1.max; clock.p1++) {
629                                         int this_err;
630
631                                         pineview_clock(refclk, &clock);
632                                         if (!intel_PLL_is_valid(dev, limit,
633                                                                 &clock))
634                                                 continue;
635                                         if (match_clock &&
636                                             clock.p != match_clock->p)
637                                                 continue;
638
639                                         this_err = abs(clock.dot - target);
640                                         if (this_err < err) {
641                                                 *best_clock = clock;
642                                                 err = this_err;
643                                         }
644                                 }
645                         }
646                 }
647         }
648
649         return (err != target);
650 }
651
652 static bool
653 g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654                    int target, int refclk, intel_clock_t *match_clock,
655                    intel_clock_t *best_clock)
656 {
657         struct drm_device *dev = crtc->dev;
658         intel_clock_t clock;
659         int max_n;
660         bool found;
661         /* approximately equals target * 0.00585 */
662         int err_most = (target >> 8) + (target >> 9);
663         found = false;
664
665         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
666                 if (intel_is_dual_link_lvds(dev))
667                         clock.p2 = limit->p2.p2_fast;
668                 else
669                         clock.p2 = limit->p2.p2_slow;
670         } else {
671                 if (target < limit->p2.dot_limit)
672                         clock.p2 = limit->p2.p2_slow;
673                 else
674                         clock.p2 = limit->p2.p2_fast;
675         }
676
677         memset(best_clock, 0, sizeof(*best_clock));
678         max_n = limit->n.max;
679         /* based on hardware requirement, prefer smaller n to precision */
680         for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
681                 /* based on hardware requirement, prefere larger m1,m2 */
682                 for (clock.m1 = limit->m1.max;
683                      clock.m1 >= limit->m1.min; clock.m1--) {
684                         for (clock.m2 = limit->m2.max;
685                              clock.m2 >= limit->m2.min; clock.m2--) {
686                                 for (clock.p1 = limit->p1.max;
687                                      clock.p1 >= limit->p1.min; clock.p1--) {
688                                         int this_err;
689
690                                         i9xx_clock(refclk, &clock);
691                                         if (!intel_PLL_is_valid(dev, limit,
692                                                                 &clock))
693                                                 continue;
694
695                                         this_err = abs(clock.dot - target);
696                                         if (this_err < err_most) {
697                                                 *best_clock = clock;
698                                                 err_most = this_err;
699                                                 max_n = clock.n;
700                                                 found = true;
701                                         }
702                                 }
703                         }
704                 }
705         }
706         return found;
707 }
708
709 static bool
710 vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711                    int target, int refclk, intel_clock_t *match_clock,
712                    intel_clock_t *best_clock)
713 {
714         struct drm_device *dev = crtc->dev;
715         intel_clock_t clock;
716         unsigned int bestppm = 1000000;
717         /* min update 19.2 MHz */
718         int max_n = min(limit->n.max, refclk / 19200);
719         bool found = false;
720
721         target *= 5; /* fast clock */
722
723         memset(best_clock, 0, sizeof(*best_clock));
724
725         /* based on hardware requirement, prefer smaller n to precision */
726         for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
727                 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
728                         for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
729                              clock.p2 -= clock.p2 > 10 ? 2 : 1) {
730                                 clock.p = clock.p1 * clock.p2;
731                                 /* based on hardware requirement, prefer bigger m1,m2 values */
732                                 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
733                                         unsigned int ppm, diff;
734
735                                         clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736                                                                      refclk * clock.m1);
737
738                                         vlv_clock(refclk, &clock);
739
740                                         if (!intel_PLL_is_valid(dev, limit,
741                                                                 &clock))
742                                                 continue;
743
744                                         diff = abs(clock.dot - target);
745                                         ppm = div_u64(1000000ULL * diff, target);
746
747                                         if (ppm < 100 && clock.p > best_clock->p) {
748                                                 bestppm = 0;
749                                                 *best_clock = clock;
750                                                 found = true;
751                                         }
752
753                                         if (bestppm >= 10 && ppm < bestppm - 10) {
754                                                 bestppm = ppm;
755                                                 *best_clock = clock;
756                                                 found = true;
757                                         }
758                                 }
759                         }
760                 }
761         }
762
763         return found;
764 }
765
766 static bool
767 chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768                    int target, int refclk, intel_clock_t *match_clock,
769                    intel_clock_t *best_clock)
770 {
771         struct drm_device *dev = crtc->dev;
772         intel_clock_t clock;
773         uint64_t m2;
774         int found = false;
775
776         memset(best_clock, 0, sizeof(*best_clock));
777
778         /*
779          * Based on hardware doc, the n always set to 1, and m1 always
780          * set to 2.  If requires to support 200Mhz refclk, we need to
781          * revisit this because n may not 1 anymore.
782          */
783         clock.n = 1, clock.m1 = 2;
784         target *= 5;    /* fast clock */
785
786         for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787                 for (clock.p2 = limit->p2.p2_fast;
788                                 clock.p2 >= limit->p2.p2_slow;
789                                 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791                         clock.p = clock.p1 * clock.p2;
792
793                         m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794                                         clock.n) << 22, refclk * clock.m1);
795
796                         if (m2 > INT_MAX/clock.m1)
797                                 continue;
798
799                         clock.m2 = m2;
800
801                         chv_clock(refclk, &clock);
802
803                         if (!intel_PLL_is_valid(dev, limit, &clock))
804                                 continue;
805
806                         /* based on hardware requirement, prefer bigger p
807                          */
808                         if (clock.p > best_clock->p) {
809                                 *best_clock = clock;
810                                 found = true;
811                         }
812                 }
813         }
814
815         return found;
816 }
817
818 bool intel_crtc_active(struct drm_crtc *crtc)
819 {
820         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822         /* Be paranoid as we can arrive here with only partial
823          * state retrieved from the hardware during setup.
824          *
825          * We can ditch the adjusted_mode.crtc_clock check as soon
826          * as Haswell has gained clock readout/fastboot support.
827          *
828          * We can ditch the crtc->primary->fb check as soon as we can
829          * properly reconstruct framebuffers.
830          */
831         return intel_crtc->active && crtc->primary->fb &&
832                 intel_crtc->config.adjusted_mode.crtc_clock;
833 }
834
835 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836                                              enum pipe pipe)
837 {
838         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
841         return intel_crtc->config.cpu_transcoder;
842 }
843
844 static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
845 {
846         struct drm_i915_private *dev_priv = dev->dev_private;
847         u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
848
849         frame = I915_READ(frame_reg);
850
851         if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
852                 WARN(1, "vblank wait timed out\n");
853 }
854
855 /**
856  * intel_wait_for_vblank - wait for vblank on a given pipe
857  * @dev: drm device
858  * @pipe: pipe to wait for
859  *
860  * Wait for vblank to occur on a given pipe.  Needed for various bits of
861  * mode setting code.
862  */
863 void intel_wait_for_vblank(struct drm_device *dev, int pipe)
864 {
865         struct drm_i915_private *dev_priv = dev->dev_private;
866         int pipestat_reg = PIPESTAT(pipe);
867
868         if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869                 g4x_wait_for_vblank(dev, pipe);
870                 return;
871         }
872
873         /* Clear existing vblank status. Note this will clear any other
874          * sticky status fields as well.
875          *
876          * This races with i915_driver_irq_handler() with the result
877          * that either function could miss a vblank event.  Here it is not
878          * fatal, as we will either wait upon the next vblank interrupt or
879          * timeout.  Generally speaking intel_wait_for_vblank() is only
880          * called during modeset at which time the GPU should be idle and
881          * should *not* be performing page flips and thus not waiting on
882          * vblanks...
883          * Currently, the result of us stealing a vblank from the irq
884          * handler is that a single frame will be skipped during swapbuffers.
885          */
886         I915_WRITE(pipestat_reg,
887                    I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
889         /* Wait for vblank interrupt bit to set */
890         if (wait_for(I915_READ(pipestat_reg) &
891                      PIPE_VBLANK_INTERRUPT_STATUS,
892                      50))
893                 DRM_DEBUG_KMS("vblank wait timed out\n");
894 }
895
896 static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897 {
898         struct drm_i915_private *dev_priv = dev->dev_private;
899         u32 reg = PIPEDSL(pipe);
900         u32 line1, line2;
901         u32 line_mask;
902
903         if (IS_GEN2(dev))
904                 line_mask = DSL_LINEMASK_GEN2;
905         else
906                 line_mask = DSL_LINEMASK_GEN3;
907
908         line1 = I915_READ(reg) & line_mask;
909         mdelay(5);
910         line2 = I915_READ(reg) & line_mask;
911
912         return line1 == line2;
913 }
914
915 /*
916  * intel_wait_for_pipe_off - wait for pipe to turn off
917  * @dev: drm device
918  * @pipe: pipe to wait for
919  *
920  * After disabling a pipe, we can't wait for vblank in the usual way,
921  * spinning on the vblank interrupt status bit, since we won't actually
922  * see an interrupt when the pipe is disabled.
923  *
924  * On Gen4 and above:
925  *   wait for the pipe register state bit to turn off
926  *
927  * Otherwise:
928  *   wait for the display line value to settle (it usually
929  *   ends up stopping at the start of the next frame).
930  *
931  */
932 void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
933 {
934         struct drm_i915_private *dev_priv = dev->dev_private;
935         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936                                                                       pipe);
937
938         if (INTEL_INFO(dev)->gen >= 4) {
939                 int reg = PIPECONF(cpu_transcoder);
940
941                 /* Wait for the Pipe State to go off */
942                 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943                              100))
944                         WARN(1, "pipe_off wait timed out\n");
945         } else {
946                 /* Wait for the display line to settle */
947                 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
948                         WARN(1, "pipe_off wait timed out\n");
949         }
950 }
951
952 /*
953  * ibx_digital_port_connected - is the specified port connected?
954  * @dev_priv: i915 private structure
955  * @port: the port to test
956  *
957  * Returns true if @port is connected, false otherwise.
958  */
959 bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960                                 struct intel_digital_port *port)
961 {
962         u32 bit;
963
964         if (HAS_PCH_IBX(dev_priv->dev)) {
965                 switch(port->port) {
966                 case PORT_B:
967                         bit = SDE_PORTB_HOTPLUG;
968                         break;
969                 case PORT_C:
970                         bit = SDE_PORTC_HOTPLUG;
971                         break;
972                 case PORT_D:
973                         bit = SDE_PORTD_HOTPLUG;
974                         break;
975                 default:
976                         return true;
977                 }
978         } else {
979                 switch(port->port) {
980                 case PORT_B:
981                         bit = SDE_PORTB_HOTPLUG_CPT;
982                         break;
983                 case PORT_C:
984                         bit = SDE_PORTC_HOTPLUG_CPT;
985                         break;
986                 case PORT_D:
987                         bit = SDE_PORTD_HOTPLUG_CPT;
988                         break;
989                 default:
990                         return true;
991                 }
992         }
993
994         return I915_READ(SDEISR) & bit;
995 }
996
997 static const char *state_string(bool enabled)
998 {
999         return enabled ? "on" : "off";
1000 }
1001
1002 /* Only for pre-ILK configs */
1003 void assert_pll(struct drm_i915_private *dev_priv,
1004                 enum pipe pipe, bool state)
1005 {
1006         int reg;
1007         u32 val;
1008         bool cur_state;
1009
1010         reg = DPLL(pipe);
1011         val = I915_READ(reg);
1012         cur_state = !!(val & DPLL_VCO_ENABLE);
1013         WARN(cur_state != state,
1014              "PLL state assertion failure (expected %s, current %s)\n",
1015              state_string(state), state_string(cur_state));
1016 }
1017
1018 /* XXX: the dsi pll is shared between MIPI DSI ports */
1019 static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020 {
1021         u32 val;
1022         bool cur_state;
1023
1024         mutex_lock(&dev_priv->dpio_lock);
1025         val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026         mutex_unlock(&dev_priv->dpio_lock);
1027
1028         cur_state = val & DSI_PLL_VCO_EN;
1029         WARN(cur_state != state,
1030              "DSI PLL state assertion failure (expected %s, current %s)\n",
1031              state_string(state), state_string(cur_state));
1032 }
1033 #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034 #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
1036 struct intel_shared_dpll *
1037 intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1038 {
1039         struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
1041         if (crtc->config.shared_dpll < 0)
1042                 return NULL;
1043
1044         return &dev_priv->shared_dplls[crtc->config.shared_dpll];
1045 }
1046
1047 /* For ILK+ */
1048 void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049                         struct intel_shared_dpll *pll,
1050                         bool state)
1051 {
1052         bool cur_state;
1053         struct intel_dpll_hw_state hw_state;
1054
1055         if (HAS_PCH_LPT(dev_priv->dev)) {
1056                 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057                 return;
1058         }
1059
1060         if (WARN (!pll,
1061                   "asserting DPLL %s with no DPLL\n", state_string(state)))
1062                 return;
1063
1064         cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
1065         WARN(cur_state != state,
1066              "%s assertion failure (expected %s, current %s)\n",
1067              pll->name, state_string(state), state_string(cur_state));
1068 }
1069
1070 static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071                           enum pipe pipe, bool state)
1072 {
1073         int reg;
1074         u32 val;
1075         bool cur_state;
1076         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077                                                                       pipe);
1078
1079         if (HAS_DDI(dev_priv->dev)) {
1080                 /* DDI does not have a specific FDI_TX register */
1081                 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1082                 val = I915_READ(reg);
1083                 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1084         } else {
1085                 reg = FDI_TX_CTL(pipe);
1086                 val = I915_READ(reg);
1087                 cur_state = !!(val & FDI_TX_ENABLE);
1088         }
1089         WARN(cur_state != state,
1090              "FDI TX state assertion failure (expected %s, current %s)\n",
1091              state_string(state), state_string(cur_state));
1092 }
1093 #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094 #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096 static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097                           enum pipe pipe, bool state)
1098 {
1099         int reg;
1100         u32 val;
1101         bool cur_state;
1102
1103         reg = FDI_RX_CTL(pipe);
1104         val = I915_READ(reg);
1105         cur_state = !!(val & FDI_RX_ENABLE);
1106         WARN(cur_state != state,
1107              "FDI RX state assertion failure (expected %s, current %s)\n",
1108              state_string(state), state_string(cur_state));
1109 }
1110 #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111 #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113 static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114                                       enum pipe pipe)
1115 {
1116         int reg;
1117         u32 val;
1118
1119         /* ILK FDI PLL is always enabled */
1120         if (INTEL_INFO(dev_priv->dev)->gen == 5)
1121                 return;
1122
1123         /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1124         if (HAS_DDI(dev_priv->dev))
1125                 return;
1126
1127         reg = FDI_TX_CTL(pipe);
1128         val = I915_READ(reg);
1129         WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130 }
1131
1132 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133                        enum pipe pipe, bool state)
1134 {
1135         int reg;
1136         u32 val;
1137         bool cur_state;
1138
1139         reg = FDI_RX_CTL(pipe);
1140         val = I915_READ(reg);
1141         cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142         WARN(cur_state != state,
1143              "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144              state_string(state), state_string(cur_state));
1145 }
1146
1147 static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148                                   enum pipe pipe)
1149 {
1150         int pp_reg, lvds_reg;
1151         u32 val;
1152         enum pipe panel_pipe = PIPE_A;
1153         bool locked = true;
1154
1155         if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156                 pp_reg = PCH_PP_CONTROL;
1157                 lvds_reg = PCH_LVDS;
1158         } else {
1159                 pp_reg = PP_CONTROL;
1160                 lvds_reg = LVDS;
1161         }
1162
1163         val = I915_READ(pp_reg);
1164         if (!(val & PANEL_POWER_ON) ||
1165             ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166                 locked = false;
1167
1168         if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169                 panel_pipe = PIPE_B;
1170
1171         WARN(panel_pipe == pipe && locked,
1172              "panel assertion failure, pipe %c regs locked\n",
1173              pipe_name(pipe));
1174 }
1175
1176 static void assert_cursor(struct drm_i915_private *dev_priv,
1177                           enum pipe pipe, bool state)
1178 {
1179         struct drm_device *dev = dev_priv->dev;
1180         bool cur_state;
1181
1182         if (IS_845G(dev) || IS_I865G(dev))
1183                 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1184         else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
1185                 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1186         else
1187                 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1188
1189         WARN(cur_state != state,
1190              "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191              pipe_name(pipe), state_string(state), state_string(cur_state));
1192 }
1193 #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194 #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
1196 void assert_pipe(struct drm_i915_private *dev_priv,
1197                  enum pipe pipe, bool state)
1198 {
1199         int reg;
1200         u32 val;
1201         bool cur_state;
1202         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203                                                                       pipe);
1204
1205         /* if we need the pipe A quirk it must be always on */
1206         if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207                 state = true;
1208
1209         if (!intel_display_power_enabled(dev_priv,
1210                                 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1211                 cur_state = false;
1212         } else {
1213                 reg = PIPECONF(cpu_transcoder);
1214                 val = I915_READ(reg);
1215                 cur_state = !!(val & PIPECONF_ENABLE);
1216         }
1217
1218         WARN(cur_state != state,
1219              "pipe %c assertion failure (expected %s, current %s)\n",
1220              pipe_name(pipe), state_string(state), state_string(cur_state));
1221 }
1222
1223 static void assert_plane(struct drm_i915_private *dev_priv,
1224                          enum plane plane, bool state)
1225 {
1226         int reg;
1227         u32 val;
1228         bool cur_state;
1229
1230         reg = DSPCNTR(plane);
1231         val = I915_READ(reg);
1232         cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233         WARN(cur_state != state,
1234              "plane %c assertion failure (expected %s, current %s)\n",
1235              plane_name(plane), state_string(state), state_string(cur_state));
1236 }
1237
1238 #define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239 #define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
1241 static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242                                    enum pipe pipe)
1243 {
1244         struct drm_device *dev = dev_priv->dev;
1245         int reg, i;
1246         u32 val;
1247         int cur_pipe;
1248
1249         /* Primary planes are fixed to pipes on gen4+ */
1250         if (INTEL_INFO(dev)->gen >= 4) {
1251                 reg = DSPCNTR(pipe);
1252                 val = I915_READ(reg);
1253                 WARN(val & DISPLAY_PLANE_ENABLE,
1254                      "plane %c assertion failure, should be disabled but not\n",
1255                      plane_name(pipe));
1256                 return;
1257         }
1258
1259         /* Need to check both planes against the pipe */
1260         for_each_pipe(i) {
1261                 reg = DSPCNTR(i);
1262                 val = I915_READ(reg);
1263                 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264                         DISPPLANE_SEL_PIPE_SHIFT;
1265                 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1266                      "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267                      plane_name(i), pipe_name(pipe));
1268         }
1269 }
1270
1271 static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272                                     enum pipe pipe)
1273 {
1274         struct drm_device *dev = dev_priv->dev;
1275         int reg, sprite;
1276         u32 val;
1277
1278         if (IS_VALLEYVIEW(dev)) {
1279                 for_each_sprite(pipe, sprite) {
1280                         reg = SPCNTR(pipe, sprite);
1281                         val = I915_READ(reg);
1282                         WARN(val & SP_ENABLE,
1283                              "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284                              sprite_name(pipe, sprite), pipe_name(pipe));
1285                 }
1286         } else if (INTEL_INFO(dev)->gen >= 7) {
1287                 reg = SPRCTL(pipe);
1288                 val = I915_READ(reg);
1289                 WARN(val & SPRITE_ENABLE,
1290                      "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1291                      plane_name(pipe), pipe_name(pipe));
1292         } else if (INTEL_INFO(dev)->gen >= 5) {
1293                 reg = DVSCNTR(pipe);
1294                 val = I915_READ(reg);
1295                 WARN(val & DVS_ENABLE,
1296                      "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297                      plane_name(pipe), pipe_name(pipe));
1298         }
1299 }
1300
1301 static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1302 {
1303         u32 val;
1304         bool enabled;
1305
1306         WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
1307
1308         val = I915_READ(PCH_DREF_CONTROL);
1309         enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310                             DREF_SUPERSPREAD_SOURCE_MASK));
1311         WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312 }
1313
1314 static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315                                            enum pipe pipe)
1316 {
1317         int reg;
1318         u32 val;
1319         bool enabled;
1320
1321         reg = PCH_TRANSCONF(pipe);
1322         val = I915_READ(reg);
1323         enabled = !!(val & TRANS_ENABLE);
1324         WARN(enabled,
1325              "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326              pipe_name(pipe));
1327 }
1328
1329 static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330                             enum pipe pipe, u32 port_sel, u32 val)
1331 {
1332         if ((val & DP_PORT_EN) == 0)
1333                 return false;
1334
1335         if (HAS_PCH_CPT(dev_priv->dev)) {
1336                 u32     trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337                 u32     trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338                 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339                         return false;
1340         } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341                 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342                         return false;
1343         } else {
1344                 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345                         return false;
1346         }
1347         return true;
1348 }
1349
1350 static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351                               enum pipe pipe, u32 val)
1352 {
1353         if ((val & SDVO_ENABLE) == 0)
1354                 return false;
1355
1356         if (HAS_PCH_CPT(dev_priv->dev)) {
1357                 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1358                         return false;
1359         } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360                 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361                         return false;
1362         } else {
1363                 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1364                         return false;
1365         }
1366         return true;
1367 }
1368
1369 static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370                               enum pipe pipe, u32 val)
1371 {
1372         if ((val & LVDS_PORT_EN) == 0)
1373                 return false;
1374
1375         if (HAS_PCH_CPT(dev_priv->dev)) {
1376                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377                         return false;
1378         } else {
1379                 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380                         return false;
1381         }
1382         return true;
1383 }
1384
1385 static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386                               enum pipe pipe, u32 val)
1387 {
1388         if ((val & ADPA_DAC_ENABLE) == 0)
1389                 return false;
1390         if (HAS_PCH_CPT(dev_priv->dev)) {
1391                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392                         return false;
1393         } else {
1394                 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395                         return false;
1396         }
1397         return true;
1398 }
1399
1400 static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1401                                    enum pipe pipe, int reg, u32 port_sel)
1402 {
1403         u32 val = I915_READ(reg);
1404         WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1405              "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1406              reg, pipe_name(pipe));
1407
1408         WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409              && (val & DP_PIPEB_SELECT),
1410              "IBX PCH dp port still using transcoder B\n");
1411 }
1412
1413 static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414                                      enum pipe pipe, int reg)
1415 {
1416         u32 val = I915_READ(reg);
1417         WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1418              "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1419              reg, pipe_name(pipe));
1420
1421         WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1422              && (val & SDVO_PIPE_B_SELECT),
1423              "IBX PCH hdmi port still using transcoder B\n");
1424 }
1425
1426 static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427                                       enum pipe pipe)
1428 {
1429         int reg;
1430         u32 val;
1431
1432         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1435
1436         reg = PCH_ADPA;
1437         val = I915_READ(reg);
1438         WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1439              "PCH VGA enabled on transcoder %c, should be disabled\n",
1440              pipe_name(pipe));
1441
1442         reg = PCH_LVDS;
1443         val = I915_READ(reg);
1444         WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1445              "PCH LVDS enabled on transcoder %c, should be disabled\n",
1446              pipe_name(pipe));
1447
1448         assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449         assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450         assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1451 }
1452
1453 static void intel_init_dpio(struct drm_device *dev)
1454 {
1455         struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457         if (!IS_VALLEYVIEW(dev))
1458                 return;
1459
1460         /*
1461          * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462          * CHV x1 PHY (DP/HDMI D)
1463          * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464          */
1465         if (IS_CHERRYVIEW(dev)) {
1466                 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467                 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468         } else {
1469                 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470         }
1471 }
1472
1473 static void intel_reset_dpio(struct drm_device *dev)
1474 {
1475         struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477         if (!IS_VALLEYVIEW(dev))
1478                 return;
1479
1480         /*
1481          * Enable the CRI clock source so we can get at the display and the
1482          * reference clock for VGA hotplug / manual detection.
1483          */
1484         I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
1485                    DPLL_REFA_CLK_ENABLE_VLV |
1486                    DPLL_INTEGRATED_CRI_CLK_VLV);
1487
1488         if (IS_CHERRYVIEW(dev)) {
1489                 enum dpio_phy phy;
1490                 u32 val;
1491
1492                 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493                         /* Poll for phypwrgood signal */
1494                         if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495                                                 PHY_POWERGOOD(phy), 1))
1496                                 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498                         /*
1499                          * Deassert common lane reset for PHY.
1500                          *
1501                          * This should only be done on init and resume from S3
1502                          * with both PLLs disabled, or we risk losing DPIO and
1503                          * PLL synchronization.
1504                          */
1505                         val = I915_READ(DISPLAY_PHY_CONTROL);
1506                         I915_WRITE(DISPLAY_PHY_CONTROL,
1507                                 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508                 }
1509
1510         } else {
1511                 /*
1512                  * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513                  *  6.  De-assert cmn_reset/side_reset. Same as VLV X0.
1514                  *   a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515                  *   b. The other bits such as sfr settings / modesel may all
1516                  *      be set to 0.
1517                  *
1518                  * This should only be done on init and resume from S3 with
1519                  * both PLLs disabled, or we risk losing DPIO and PLL
1520                  * synchronization.
1521                  */
1522                 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523         }
1524 }
1525
1526 static void vlv_enable_pll(struct intel_crtc *crtc)
1527 {
1528         struct drm_device *dev = crtc->base.dev;
1529         struct drm_i915_private *dev_priv = dev->dev_private;
1530         int reg = DPLL(crtc->pipe);
1531         u32 dpll = crtc->config.dpll_hw_state.dpll;
1532
1533         assert_pipe_disabled(dev_priv, crtc->pipe);
1534
1535         /* No really, not for ILK+ */
1536         BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538         /* PLL is protected by panel, make sure we can write it */
1539         if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1540                 assert_panel_unlocked(dev_priv, crtc->pipe);
1541
1542         I915_WRITE(reg, dpll);
1543         POSTING_READ(reg);
1544         udelay(150);
1545
1546         if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547                 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549         I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550         POSTING_READ(DPLL_MD(crtc->pipe));
1551
1552         /* We do this three times for luck */
1553         I915_WRITE(reg, dpll);
1554         POSTING_READ(reg);
1555         udelay(150); /* wait for warmup */
1556         I915_WRITE(reg, dpll);
1557         POSTING_READ(reg);
1558         udelay(150); /* wait for warmup */
1559         I915_WRITE(reg, dpll);
1560         POSTING_READ(reg);
1561         udelay(150); /* wait for warmup */
1562 }
1563
1564 static void chv_enable_pll(struct intel_crtc *crtc)
1565 {
1566         struct drm_device *dev = crtc->base.dev;
1567         struct drm_i915_private *dev_priv = dev->dev_private;
1568         int pipe = crtc->pipe;
1569         enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570         int dpll = DPLL(crtc->pipe);
1571         u32 tmp;
1572
1573         assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575         BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577         mutex_lock(&dev_priv->dpio_lock);
1578
1579         /* Enable back the 10bit clock to display controller */
1580         tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581         tmp |= DPIO_DCLKP_EN;
1582         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584         /*
1585          * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586          */
1587         udelay(1);
1588
1589         /* Enable PLL */
1590         tmp = I915_READ(dpll);
1591         tmp |= DPLL_VCO_ENABLE;
1592         I915_WRITE(dpll, tmp);
1593
1594         /* Check PLL is locked */
1595         if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596                 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598         /* Deassert soft data lane reset*/
1599         tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600         tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601         vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604         mutex_unlock(&dev_priv->dpio_lock);
1605 }
1606
1607 static void i9xx_enable_pll(struct intel_crtc *crtc)
1608 {
1609         struct drm_device *dev = crtc->base.dev;
1610         struct drm_i915_private *dev_priv = dev->dev_private;
1611         int reg = DPLL(crtc->pipe);
1612         u32 dpll = crtc->config.dpll_hw_state.dpll;
1613
1614         assert_pipe_disabled(dev_priv, crtc->pipe);
1615
1616         /* No really, not for ILK+ */
1617         BUG_ON(INTEL_INFO(dev)->gen >= 5);
1618
1619         /* PLL is protected by panel, make sure we can write it */
1620         if (IS_MOBILE(dev) && !IS_I830(dev))
1621                 assert_panel_unlocked(dev_priv, crtc->pipe);
1622
1623         I915_WRITE(reg, dpll);
1624
1625         /* Wait for the clocks to stabilize. */
1626         POSTING_READ(reg);
1627         udelay(150);
1628
1629         if (INTEL_INFO(dev)->gen >= 4) {
1630                 I915_WRITE(DPLL_MD(crtc->pipe),
1631                            crtc->config.dpll_hw_state.dpll_md);
1632         } else {
1633                 /* The pixel multiplier can only be updated once the
1634                  * DPLL is enabled and the clocks are stable.
1635                  *
1636                  * So write it again.
1637                  */
1638                 I915_WRITE(reg, dpll);
1639         }
1640
1641         /* We do this three times for luck */
1642         I915_WRITE(reg, dpll);
1643         POSTING_READ(reg);
1644         udelay(150); /* wait for warmup */
1645         I915_WRITE(reg, dpll);
1646         POSTING_READ(reg);
1647         udelay(150); /* wait for warmup */
1648         I915_WRITE(reg, dpll);
1649         POSTING_READ(reg);
1650         udelay(150); /* wait for warmup */
1651 }
1652
1653 /**
1654  * i9xx_disable_pll - disable a PLL
1655  * @dev_priv: i915 private structure
1656  * @pipe: pipe PLL to disable
1657  *
1658  * Disable the PLL for @pipe, making sure the pipe is off first.
1659  *
1660  * Note!  This is for pre-ILK only.
1661  */
1662 static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1663 {
1664         /* Don't disable pipe A or pipe A PLLs if needed */
1665         if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666                 return;
1667
1668         /* Make sure the pipe isn't still relying on us */
1669         assert_pipe_disabled(dev_priv, pipe);
1670
1671         I915_WRITE(DPLL(pipe), 0);
1672         POSTING_READ(DPLL(pipe));
1673 }
1674
1675 static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676 {
1677         u32 val = 0;
1678
1679         /* Make sure the pipe isn't still relying on us */
1680         assert_pipe_disabled(dev_priv, pipe);
1681
1682         /*
1683          * Leave integrated clock source and reference clock enabled for pipe B.
1684          * The latter is needed for VGA hotplug / manual detection.
1685          */
1686         if (pipe == PIPE_B)
1687                 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
1688         I915_WRITE(DPLL(pipe), val);
1689         POSTING_READ(DPLL(pipe));
1690
1691 }
1692
1693 static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694 {
1695         int dpll = DPLL(pipe);
1696         u32 val;
1697
1698         /* Set PLL en = 0 */
1699         val = I915_READ(dpll);
1700         val &= ~DPLL_VCO_ENABLE;
1701         I915_WRITE(dpll, val);
1702
1703 }
1704
1705 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706                 struct intel_digital_port *dport)
1707 {
1708         u32 port_mask;
1709         int dpll_reg;
1710
1711         switch (dport->port) {
1712         case PORT_B:
1713                 port_mask = DPLL_PORTB_READY_MASK;
1714                 dpll_reg = DPLL(0);
1715                 break;
1716         case PORT_C:
1717                 port_mask = DPLL_PORTC_READY_MASK;
1718                 dpll_reg = DPLL(0);
1719                 break;
1720         case PORT_D:
1721                 port_mask = DPLL_PORTD_READY_MASK;
1722                 dpll_reg = DPIO_PHY_STATUS;
1723                 break;
1724         default:
1725                 BUG();
1726         }
1727
1728         if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
1729                 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1730                      port_name(dport->port), I915_READ(dpll_reg));
1731 }
1732
1733 /**
1734  * ironlake_enable_shared_dpll - enable PCH PLL
1735  * @dev_priv: i915 private structure
1736  * @pipe: pipe PLL to enable
1737  *
1738  * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739  * drives the transcoder clock.
1740  */
1741 static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1742 {
1743         struct drm_device *dev = crtc->base.dev;
1744         struct drm_i915_private *dev_priv = dev->dev_private;
1745         struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1746
1747         /* PCH PLLs only available on ILK, SNB and IVB */
1748         BUG_ON(INTEL_INFO(dev)->gen < 5);
1749         if (WARN_ON(pll == NULL))
1750                 return;
1751
1752         if (WARN_ON(pll->refcount == 0))
1753                 return;
1754
1755         DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756                       pll->name, pll->active, pll->on,
1757                       crtc->base.base.id);
1758
1759         if (pll->active++) {
1760                 WARN_ON(!pll->on);
1761                 assert_shared_dpll_enabled(dev_priv, pll);
1762                 return;
1763         }
1764         WARN_ON(pll->on);
1765
1766         DRM_DEBUG_KMS("enabling %s\n", pll->name);
1767         pll->enable(dev_priv, pll);
1768         pll->on = true;
1769 }
1770
1771 static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1772 {
1773         struct drm_device *dev = crtc->base.dev;
1774         struct drm_i915_private *dev_priv = dev->dev_private;
1775         struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1776
1777         /* PCH only available on ILK+ */
1778         BUG_ON(INTEL_INFO(dev)->gen < 5);
1779         if (WARN_ON(pll == NULL))
1780                return;
1781
1782         if (WARN_ON(pll->refcount == 0))
1783                 return;
1784
1785         DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786                       pll->name, pll->active, pll->on,
1787                       crtc->base.base.id);
1788
1789         if (WARN_ON(pll->active == 0)) {
1790                 assert_shared_dpll_disabled(dev_priv, pll);
1791                 return;
1792         }
1793
1794         assert_shared_dpll_enabled(dev_priv, pll);
1795         WARN_ON(!pll->on);
1796         if (--pll->active)
1797                 return;
1798
1799         DRM_DEBUG_KMS("disabling %s\n", pll->name);
1800         pll->disable(dev_priv, pll);
1801         pll->on = false;
1802 }
1803
1804 static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805                                            enum pipe pipe)
1806 {
1807         struct drm_device *dev = dev_priv->dev;
1808         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1809         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1810         uint32_t reg, val, pipeconf_val;
1811
1812         /* PCH only available on ILK+ */
1813         BUG_ON(INTEL_INFO(dev)->gen < 5);
1814
1815         /* Make sure PCH DPLL is enabled */
1816         assert_shared_dpll_enabled(dev_priv,
1817                                    intel_crtc_to_shared_dpll(intel_crtc));
1818
1819         /* FDI must be feeding us bits for PCH ports */
1820         assert_fdi_tx_enabled(dev_priv, pipe);
1821         assert_fdi_rx_enabled(dev_priv, pipe);
1822
1823         if (HAS_PCH_CPT(dev)) {
1824                 /* Workaround: Set the timing override bit before enabling the
1825                  * pch transcoder. */
1826                 reg = TRANS_CHICKEN2(pipe);
1827                 val = I915_READ(reg);
1828                 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829                 I915_WRITE(reg, val);
1830         }
1831
1832         reg = PCH_TRANSCONF(pipe);
1833         val = I915_READ(reg);
1834         pipeconf_val = I915_READ(PIPECONF(pipe));
1835
1836         if (HAS_PCH_IBX(dev_priv->dev)) {
1837                 /*
1838                  * make the BPC in transcoder be consistent with
1839                  * that in pipeconf reg.
1840                  */
1841                 val &= ~PIPECONF_BPC_MASK;
1842                 val |= pipeconf_val & PIPECONF_BPC_MASK;
1843         }
1844
1845         val &= ~TRANS_INTERLACE_MASK;
1846         if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1847                 if (HAS_PCH_IBX(dev_priv->dev) &&
1848                     intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849                         val |= TRANS_LEGACY_INTERLACED_ILK;
1850                 else
1851                         val |= TRANS_INTERLACED;
1852         else
1853                 val |= TRANS_PROGRESSIVE;
1854
1855         I915_WRITE(reg, val | TRANS_ENABLE);
1856         if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1857                 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1858 }
1859
1860 static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1861                                       enum transcoder cpu_transcoder)
1862 {
1863         u32 val, pipeconf_val;
1864
1865         /* PCH only available on ILK+ */
1866         BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
1867
1868         /* FDI must be feeding us bits for PCH ports */
1869         assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1870         assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1871
1872         /* Workaround: set timing override bit. */
1873         val = I915_READ(_TRANSA_CHICKEN2);
1874         val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1875         I915_WRITE(_TRANSA_CHICKEN2, val);
1876
1877         val = TRANS_ENABLE;
1878         pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1879
1880         if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881             PIPECONF_INTERLACED_ILK)
1882                 val |= TRANS_INTERLACED;
1883         else
1884                 val |= TRANS_PROGRESSIVE;
1885
1886         I915_WRITE(LPT_TRANSCONF, val);
1887         if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1888                 DRM_ERROR("Failed to enable PCH transcoder\n");
1889 }
1890
1891 static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892                                             enum pipe pipe)
1893 {
1894         struct drm_device *dev = dev_priv->dev;
1895         uint32_t reg, val;
1896
1897         /* FDI relies on the transcoder */
1898         assert_fdi_tx_disabled(dev_priv, pipe);
1899         assert_fdi_rx_disabled(dev_priv, pipe);
1900
1901         /* Ports must be off as well */
1902         assert_pch_ports_disabled(dev_priv, pipe);
1903
1904         reg = PCH_TRANSCONF(pipe);
1905         val = I915_READ(reg);
1906         val &= ~TRANS_ENABLE;
1907         I915_WRITE(reg, val);
1908         /* wait for PCH transcoder off, transcoder state */
1909         if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1910                 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1911
1912         if (!HAS_PCH_IBX(dev)) {
1913                 /* Workaround: Clear the timing override chicken bit again. */
1914                 reg = TRANS_CHICKEN2(pipe);
1915                 val = I915_READ(reg);
1916                 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917                 I915_WRITE(reg, val);
1918         }
1919 }
1920
1921 static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1922 {
1923         u32 val;
1924
1925         val = I915_READ(LPT_TRANSCONF);
1926         val &= ~TRANS_ENABLE;
1927         I915_WRITE(LPT_TRANSCONF, val);
1928         /* wait for PCH transcoder off, transcoder state */
1929         if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1930                 DRM_ERROR("Failed to disable PCH transcoder\n");
1931
1932         /* Workaround: clear timing override bit. */
1933         val = I915_READ(_TRANSA_CHICKEN2);
1934         val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1935         I915_WRITE(_TRANSA_CHICKEN2, val);
1936 }
1937
1938 /**
1939  * intel_enable_pipe - enable a pipe, asserting requirements
1940  * @crtc: crtc responsible for the pipe
1941  *
1942  * Enable @crtc's pipe, making sure that various hardware specific requirements
1943  * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1944  */
1945 static void intel_enable_pipe(struct intel_crtc *crtc)
1946 {
1947         struct drm_device *dev = crtc->base.dev;
1948         struct drm_i915_private *dev_priv = dev->dev_private;
1949         enum pipe pipe = crtc->pipe;
1950         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951                                                                       pipe);
1952         enum pipe pch_transcoder;
1953         int reg;
1954         u32 val;
1955
1956         assert_planes_disabled(dev_priv, pipe);
1957         assert_cursor_disabled(dev_priv, pipe);
1958         assert_sprites_disabled(dev_priv, pipe);
1959
1960         if (HAS_PCH_LPT(dev_priv->dev))
1961                 pch_transcoder = TRANSCODER_A;
1962         else
1963                 pch_transcoder = pipe;
1964
1965         /*
1966          * A pipe without a PLL won't actually be able to drive bits from
1967          * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
1968          * need the check.
1969          */
1970         if (!HAS_PCH_SPLIT(dev_priv->dev))
1971                 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
1972                         assert_dsi_pll_enabled(dev_priv);
1973                 else
1974                         assert_pll_enabled(dev_priv, pipe);
1975         else {
1976                 if (crtc->config.has_pch_encoder) {
1977                         /* if driving the PCH, we need FDI enabled */
1978                         assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1979                         assert_fdi_tx_pll_enabled(dev_priv,
1980                                                   (enum pipe) cpu_transcoder);
1981                 }
1982                 /* FIXME: assert CPU port conditions for SNB+ */
1983         }
1984
1985         reg = PIPECONF(cpu_transcoder);
1986         val = I915_READ(reg);
1987         if (val & PIPECONF_ENABLE) {
1988                 WARN_ON(!(pipe == PIPE_A &&
1989                           dev_priv->quirks & QUIRK_PIPEA_FORCE));
1990                 return;
1991         }
1992
1993         I915_WRITE(reg, val | PIPECONF_ENABLE);
1994         POSTING_READ(reg);
1995 }
1996
1997 /**
1998  * intel_disable_pipe - disable a pipe, asserting requirements
1999  * @dev_priv: i915 private structure
2000  * @pipe: pipe to disable
2001  *
2002  * Disable @pipe, making sure that various hardware specific requirements
2003  * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004  *
2005  * @pipe should be %PIPE_A or %PIPE_B.
2006  *
2007  * Will wait until the pipe has shut down before returning.
2008  */
2009 static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010                                enum pipe pipe)
2011 {
2012         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013                                                                       pipe);
2014         int reg;
2015         u32 val;
2016
2017         /*
2018          * Make sure planes won't keep trying to pump pixels to us,
2019          * or we might hang the display.
2020          */
2021         assert_planes_disabled(dev_priv, pipe);
2022         assert_cursor_disabled(dev_priv, pipe);
2023         assert_sprites_disabled(dev_priv, pipe);
2024
2025         /* Don't disable pipe A or pipe A PLLs if needed */
2026         if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027                 return;
2028
2029         reg = PIPECONF(cpu_transcoder);
2030         val = I915_READ(reg);
2031         if ((val & PIPECONF_ENABLE) == 0)
2032                 return;
2033
2034         I915_WRITE(reg, val & ~PIPECONF_ENABLE);
2035         intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036 }
2037
2038 /*
2039  * Plane regs are double buffered, going from enabled->disabled needs a
2040  * trigger in order to latch.  The display address reg provides this.
2041  */
2042 void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043                                enum plane plane)
2044 {
2045         struct drm_device *dev = dev_priv->dev;
2046         u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
2047
2048         I915_WRITE(reg, I915_READ(reg));
2049         POSTING_READ(reg);
2050 }
2051
2052 /**
2053  * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
2054  * @dev_priv: i915 private structure
2055  * @plane: plane to enable
2056  * @pipe: pipe being fed
2057  *
2058  * Enable @plane on @pipe, making sure that @pipe is running first.
2059  */
2060 static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061                                           enum plane plane, enum pipe pipe)
2062 {
2063         struct intel_crtc *intel_crtc =
2064                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2065         int reg;
2066         u32 val;
2067
2068         /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069         assert_pipe_enabled(dev_priv, pipe);
2070
2071         if (intel_crtc->primary_enabled)
2072                 return;
2073
2074         intel_crtc->primary_enabled = true;
2075
2076         reg = DSPCNTR(plane);
2077         val = I915_READ(reg);
2078         WARN_ON(val & DISPLAY_PLANE_ENABLE);
2079
2080         I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
2081         intel_flush_primary_plane(dev_priv, plane);
2082         intel_wait_for_vblank(dev_priv->dev, pipe);
2083 }
2084
2085 /**
2086  * intel_disable_primary_hw_plane - disable the primary hardware plane
2087  * @dev_priv: i915 private structure
2088  * @plane: plane to disable
2089  * @pipe: pipe consuming the data
2090  *
2091  * Disable @plane; should be an independent operation.
2092  */
2093 static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094                                            enum plane plane, enum pipe pipe)
2095 {
2096         struct intel_crtc *intel_crtc =
2097                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2098         int reg;
2099         u32 val;
2100
2101         if (!intel_crtc->primary_enabled)
2102                 return;
2103
2104         intel_crtc->primary_enabled = false;
2105
2106         reg = DSPCNTR(plane);
2107         val = I915_READ(reg);
2108         WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
2109
2110         I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
2111         intel_flush_primary_plane(dev_priv, plane);
2112         intel_wait_for_vblank(dev_priv->dev, pipe);
2113 }
2114
2115 static bool need_vtd_wa(struct drm_device *dev)
2116 {
2117 #ifdef CONFIG_INTEL_IOMMU
2118         if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119                 return true;
2120 #endif
2121         return false;
2122 }
2123
2124 static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125 {
2126         int tile_height;
2127
2128         tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129         return ALIGN(height, tile_height);
2130 }
2131
2132 int
2133 intel_pin_and_fence_fb_obj(struct drm_device *dev,
2134                            struct drm_i915_gem_object *obj,
2135                            struct intel_ring_buffer *pipelined)
2136 {
2137         struct drm_i915_private *dev_priv = dev->dev_private;
2138         u32 alignment;
2139         int ret;
2140
2141         switch (obj->tiling_mode) {
2142         case I915_TILING_NONE:
2143                 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144                         alignment = 128 * 1024;
2145                 else if (INTEL_INFO(dev)->gen >= 4)
2146                         alignment = 4 * 1024;
2147                 else
2148                         alignment = 64 * 1024;
2149                 break;
2150         case I915_TILING_X:
2151                 /* pin() will align the object as required by fence */
2152                 alignment = 0;
2153                 break;
2154         case I915_TILING_Y:
2155                 WARN(1, "Y tiled bo slipped through, driver bug!\n");
2156                 return -EINVAL;
2157         default:
2158                 BUG();
2159         }
2160
2161         /* Note that the w/a also requires 64 PTE of padding following the
2162          * bo. We currently fill all unused PTE with the shadow page and so
2163          * we should always have valid PTE following the scanout preventing
2164          * the VT-d warning.
2165          */
2166         if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167                 alignment = 256 * 1024;
2168
2169         dev_priv->mm.interruptible = false;
2170         ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
2171         if (ret)
2172                 goto err_interruptible;
2173
2174         /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175          * fence, whereas 965+ only requires a fence if using
2176          * framebuffer compression.  For simplicity, we always install
2177          * a fence as the cost is not that onerous.
2178          */
2179         ret = i915_gem_object_get_fence(obj);
2180         if (ret)
2181                 goto err_unpin;
2182
2183         i915_gem_object_pin_fence(obj);
2184
2185         dev_priv->mm.interruptible = true;
2186         return 0;
2187
2188 err_unpin:
2189         i915_gem_object_unpin_from_display_plane(obj);
2190 err_interruptible:
2191         dev_priv->mm.interruptible = true;
2192         return ret;
2193 }
2194
2195 void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196 {
2197         i915_gem_object_unpin_fence(obj);
2198         i915_gem_object_unpin_from_display_plane(obj);
2199 }
2200
2201 /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202  * is assumed to be a power-of-two. */
2203 unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204                                              unsigned int tiling_mode,
2205                                              unsigned int cpp,
2206                                              unsigned int pitch)
2207 {
2208         if (tiling_mode != I915_TILING_NONE) {
2209                 unsigned int tile_rows, tiles;
2210
2211                 tile_rows = *y / 8;
2212                 *y %= 8;
2213
2214                 tiles = *x / (512/cpp);
2215                 *x %= 512/cpp;
2216
2217                 return tile_rows * pitch * 8 + tiles * 4096;
2218         } else {
2219                 unsigned int offset;
2220
2221                 offset = *y * pitch + *x * cpp;
2222                 *y = 0;
2223                 *x = (offset & 4095) / cpp;
2224                 return offset & -4096;
2225         }
2226 }
2227
2228 int intel_format_to_fourcc(int format)
2229 {
2230         switch (format) {
2231         case DISPPLANE_8BPP:
2232                 return DRM_FORMAT_C8;
2233         case DISPPLANE_BGRX555:
2234                 return DRM_FORMAT_XRGB1555;
2235         case DISPPLANE_BGRX565:
2236                 return DRM_FORMAT_RGB565;
2237         default:
2238         case DISPPLANE_BGRX888:
2239                 return DRM_FORMAT_XRGB8888;
2240         case DISPPLANE_RGBX888:
2241                 return DRM_FORMAT_XBGR8888;
2242         case DISPPLANE_BGRX101010:
2243                 return DRM_FORMAT_XRGB2101010;
2244         case DISPPLANE_RGBX101010:
2245                 return DRM_FORMAT_XBGR2101010;
2246         }
2247 }
2248
2249 static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
2250                                   struct intel_plane_config *plane_config)
2251 {
2252         struct drm_device *dev = crtc->base.dev;
2253         struct drm_i915_gem_object *obj = NULL;
2254         struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255         u32 base = plane_config->base;
2256
2257         if (plane_config->size == 0)
2258                 return false;
2259
2260         obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261                                                              plane_config->size);
2262         if (!obj)
2263                 return false;
2264
2265         if (plane_config->tiled) {
2266                 obj->tiling_mode = I915_TILING_X;
2267                 obj->stride = crtc->base.primary->fb->pitches[0];
2268         }
2269
2270         mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271         mode_cmd.width = crtc->base.primary->fb->width;
2272         mode_cmd.height = crtc->base.primary->fb->height;
2273         mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
2274
2275         mutex_lock(&dev->struct_mutex);
2276
2277         if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
2278                                    &mode_cmd, obj)) {
2279                 DRM_DEBUG_KMS("intel fb init failed\n");
2280                 goto out_unref_obj;
2281         }
2282
2283         mutex_unlock(&dev->struct_mutex);
2284
2285         DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286         return true;
2287
2288 out_unref_obj:
2289         drm_gem_object_unreference(&obj->base);
2290         mutex_unlock(&dev->struct_mutex);
2291         return false;
2292 }
2293
2294 static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295                                  struct intel_plane_config *plane_config)
2296 {
2297         struct drm_device *dev = intel_crtc->base.dev;
2298         struct drm_crtc *c;
2299         struct intel_crtc *i;
2300         struct intel_framebuffer *fb;
2301
2302         if (!intel_crtc->base.primary->fb)
2303                 return;
2304
2305         if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306                 return;
2307
2308         kfree(intel_crtc->base.primary->fb);
2309         intel_crtc->base.primary->fb = NULL;
2310
2311         /*
2312          * Failed to alloc the obj, check to see if we should share
2313          * an fb with another CRTC instead
2314          */
2315         for_each_crtc(dev, c) {
2316                 i = to_intel_crtc(c);
2317
2318                 if (c == &intel_crtc->base)
2319                         continue;
2320
2321                 if (!i->active || !c->primary->fb)
2322                         continue;
2323
2324                 fb = to_intel_framebuffer(c->primary->fb);
2325                 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2326                         drm_framebuffer_reference(c->primary->fb);
2327                         intel_crtc->base.primary->fb = c->primary->fb;
2328                         break;
2329                 }
2330         }
2331 }
2332
2333 static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2334                                       struct drm_framebuffer *fb,
2335                                       int x, int y)
2336 {
2337         struct drm_device *dev = crtc->dev;
2338         struct drm_i915_private *dev_priv = dev->dev_private;
2339         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340         struct intel_framebuffer *intel_fb;
2341         struct drm_i915_gem_object *obj;
2342         int plane = intel_crtc->plane;
2343         unsigned long linear_offset;
2344         u32 dspcntr;
2345         u32 reg;
2346
2347         intel_fb = to_intel_framebuffer(fb);
2348         obj = intel_fb->obj;
2349
2350         reg = DSPCNTR(plane);
2351         dspcntr = I915_READ(reg);
2352         /* Mask out pixel format bits in case we change it */
2353         dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2354         switch (fb->pixel_format) {
2355         case DRM_FORMAT_C8:
2356                 dspcntr |= DISPPLANE_8BPP;
2357                 break;
2358         case DRM_FORMAT_XRGB1555:
2359         case DRM_FORMAT_ARGB1555:
2360                 dspcntr |= DISPPLANE_BGRX555;
2361                 break;
2362         case DRM_FORMAT_RGB565:
2363                 dspcntr |= DISPPLANE_BGRX565;
2364                 break;
2365         case DRM_FORMAT_XRGB8888:
2366         case DRM_FORMAT_ARGB8888:
2367                 dspcntr |= DISPPLANE_BGRX888;
2368                 break;
2369         case DRM_FORMAT_XBGR8888:
2370         case DRM_FORMAT_ABGR8888:
2371                 dspcntr |= DISPPLANE_RGBX888;
2372                 break;
2373         case DRM_FORMAT_XRGB2101010:
2374         case DRM_FORMAT_ARGB2101010:
2375                 dspcntr |= DISPPLANE_BGRX101010;
2376                 break;
2377         case DRM_FORMAT_XBGR2101010:
2378         case DRM_FORMAT_ABGR2101010:
2379                 dspcntr |= DISPPLANE_RGBX101010;
2380                 break;
2381         default:
2382                 BUG();
2383         }
2384
2385         if (INTEL_INFO(dev)->gen >= 4) {
2386                 if (obj->tiling_mode != I915_TILING_NONE)
2387                         dspcntr |= DISPPLANE_TILED;
2388                 else
2389                         dspcntr &= ~DISPPLANE_TILED;
2390         }
2391
2392         if (IS_G4X(dev))
2393                 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
2395         I915_WRITE(reg, dspcntr);
2396
2397         linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2398
2399         if (INTEL_INFO(dev)->gen >= 4) {
2400                 intel_crtc->dspaddr_offset =
2401                         intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402                                                        fb->bits_per_pixel / 8,
2403                                                        fb->pitches[0]);
2404                 linear_offset -= intel_crtc->dspaddr_offset;
2405         } else {
2406                 intel_crtc->dspaddr_offset = linear_offset;
2407         }
2408
2409         DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410                       i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411                       fb->pitches[0]);
2412         I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2413         if (INTEL_INFO(dev)->gen >= 4) {
2414                 I915_WRITE(DSPSURF(plane),
2415                            i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2416                 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2417                 I915_WRITE(DSPLINOFF(plane), linear_offset);
2418         } else
2419                 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2420         POSTING_READ(reg);
2421 }
2422
2423 static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2424                                           struct drm_framebuffer *fb,
2425                                           int x, int y)
2426 {
2427         struct drm_device *dev = crtc->dev;
2428         struct drm_i915_private *dev_priv = dev->dev_private;
2429         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2430         struct intel_framebuffer *intel_fb;
2431         struct drm_i915_gem_object *obj;
2432         int plane = intel_crtc->plane;
2433         unsigned long linear_offset;
2434         u32 dspcntr;
2435         u32 reg;
2436
2437         intel_fb = to_intel_framebuffer(fb);
2438         obj = intel_fb->obj;
2439
2440         reg = DSPCNTR(plane);
2441         dspcntr = I915_READ(reg);
2442         /* Mask out pixel format bits in case we change it */
2443         dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2444         switch (fb->pixel_format) {
2445         case DRM_FORMAT_C8:
2446                 dspcntr |= DISPPLANE_8BPP;
2447                 break;
2448         case DRM_FORMAT_RGB565:
2449                 dspcntr |= DISPPLANE_BGRX565;
2450                 break;
2451         case DRM_FORMAT_XRGB8888:
2452         case DRM_FORMAT_ARGB8888:
2453                 dspcntr |= DISPPLANE_BGRX888;
2454                 break;
2455         case DRM_FORMAT_XBGR8888:
2456         case DRM_FORMAT_ABGR8888:
2457                 dspcntr |= DISPPLANE_RGBX888;
2458                 break;
2459         case DRM_FORMAT_XRGB2101010:
2460         case DRM_FORMAT_ARGB2101010:
2461                 dspcntr |= DISPPLANE_BGRX101010;
2462                 break;
2463         case DRM_FORMAT_XBGR2101010:
2464         case DRM_FORMAT_ABGR2101010:
2465                 dspcntr |= DISPPLANE_RGBX101010;
2466                 break;
2467         default:
2468                 BUG();
2469         }
2470
2471         if (obj->tiling_mode != I915_TILING_NONE)
2472                 dspcntr |= DISPPLANE_TILED;
2473         else
2474                 dspcntr &= ~DISPPLANE_TILED;
2475
2476         if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2477                 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2478         else
2479                 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2480
2481         I915_WRITE(reg, dspcntr);
2482
2483         linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2484         intel_crtc->dspaddr_offset =
2485                 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2486                                                fb->bits_per_pixel / 8,
2487                                                fb->pitches[0]);
2488         linear_offset -= intel_crtc->dspaddr_offset;
2489
2490         DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2491                       i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2492                       fb->pitches[0]);
2493         I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2494         I915_WRITE(DSPSURF(plane),
2495                    i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2496         if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2497                 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2498         } else {
2499                 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2500                 I915_WRITE(DSPLINOFF(plane), linear_offset);
2501         }
2502         POSTING_READ(reg);
2503 }
2504
2505 /* Assume fb object is pinned & idle & fenced and just update base pointers */
2506 static int
2507 intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2508                            int x, int y, enum mode_set_atomic state)
2509 {
2510         struct drm_device *dev = crtc->dev;
2511         struct drm_i915_private *dev_priv = dev->dev_private;
2512
2513         if (dev_priv->display.disable_fbc)
2514                 dev_priv->display.disable_fbc(dev);
2515         intel_increase_pllclock(crtc);
2516
2517         dev_priv->display.update_primary_plane(crtc, fb, x, y);
2518
2519         return 0;
2520 }
2521
2522 void intel_display_handle_reset(struct drm_device *dev)
2523 {
2524         struct drm_i915_private *dev_priv = dev->dev_private;
2525         struct drm_crtc *crtc;
2526
2527         /*
2528          * Flips in the rings have been nuked by the reset,
2529          * so complete all pending flips so that user space
2530          * will get its events and not get stuck.
2531          *
2532          * Also update the base address of all primary
2533          * planes to the the last fb to make sure we're
2534          * showing the correct fb after a reset.
2535          *
2536          * Need to make two loops over the crtcs so that we
2537          * don't try to grab a crtc mutex before the
2538          * pending_flip_queue really got woken up.
2539          */
2540
2541         for_each_crtc(dev, crtc) {
2542                 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2543                 enum plane plane = intel_crtc->plane;
2544
2545                 intel_prepare_page_flip(dev, plane);
2546                 intel_finish_page_flip_plane(dev, plane);
2547         }
2548
2549         for_each_crtc(dev, crtc) {
2550                 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2551
2552                 mutex_lock(&crtc->mutex);
2553                 /*
2554                  * FIXME: Once we have proper support for primary planes (and
2555                  * disabling them without disabling the entire crtc) allow again
2556                  * a NULL crtc->primary->fb.
2557                  */
2558                 if (intel_crtc->active && crtc->primary->fb)
2559                         dev_priv->display.update_primary_plane(crtc,
2560                                                                crtc->primary->fb,
2561                                                                crtc->x,
2562                                                                crtc->y);
2563                 mutex_unlock(&crtc->mutex);
2564         }
2565 }
2566
2567 static int
2568 intel_finish_fb(struct drm_framebuffer *old_fb)
2569 {
2570         struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2571         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2572         bool was_interruptible = dev_priv->mm.interruptible;
2573         int ret;
2574
2575         /* Big Hammer, we also need to ensure that any pending
2576          * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2577          * current scanout is retired before unpinning the old
2578          * framebuffer.
2579          *
2580          * This should only fail upon a hung GPU, in which case we
2581          * can safely continue.
2582          */
2583         dev_priv->mm.interruptible = false;
2584         ret = i915_gem_object_finish_gpu(obj);
2585         dev_priv->mm.interruptible = was_interruptible;
2586
2587         return ret;
2588 }
2589
2590 static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2591 {
2592         struct drm_device *dev = crtc->dev;
2593         struct drm_i915_private *dev_priv = dev->dev_private;
2594         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2595         unsigned long flags;
2596         bool pending;
2597
2598         if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2599             intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2600                 return false;
2601
2602         spin_lock_irqsave(&dev->event_lock, flags);
2603         pending = to_intel_crtc(crtc)->unpin_work != NULL;
2604         spin_unlock_irqrestore(&dev->event_lock, flags);
2605
2606         return pending;
2607 }
2608
2609 static int
2610 intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2611                     struct drm_framebuffer *fb)
2612 {
2613         struct drm_device *dev = crtc->dev;
2614         struct drm_i915_private *dev_priv = dev->dev_private;
2615         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2616         struct drm_framebuffer *old_fb;
2617         int ret;
2618
2619         if (intel_crtc_has_pending_flip(crtc)) {
2620                 DRM_ERROR("pipe is still busy with an old pageflip\n");
2621                 return -EBUSY;
2622         }
2623
2624         /* no fb bound */
2625         if (!fb) {
2626                 DRM_ERROR("No FB bound\n");
2627                 return 0;
2628         }
2629
2630         if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2631                 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2632                           plane_name(intel_crtc->plane),
2633                           INTEL_INFO(dev)->num_pipes);
2634                 return -EINVAL;
2635         }
2636
2637         mutex_lock(&dev->struct_mutex);
2638         ret = intel_pin_and_fence_fb_obj(dev,
2639                                          to_intel_framebuffer(fb)->obj,
2640                                          NULL);
2641         mutex_unlock(&dev->struct_mutex);
2642         if (ret != 0) {
2643                 DRM_ERROR("pin & fence failed\n");
2644                 return ret;
2645         }
2646
2647         /*
2648          * Update pipe size and adjust fitter if needed: the reason for this is
2649          * that in compute_mode_changes we check the native mode (not the pfit
2650          * mode) to see if we can flip rather than do a full mode set. In the
2651          * fastboot case, we'll flip, but if we don't update the pipesrc and
2652          * pfit state, we'll end up with a big fb scanned out into the wrong
2653          * sized surface.
2654          *
2655          * To fix this properly, we need to hoist the checks up into
2656          * compute_mode_changes (or above), check the actual pfit state and
2657          * whether the platform allows pfit disable with pipe active, and only
2658          * then update the pipesrc and pfit state, even on the flip path.
2659          */
2660         if (i915.fastboot) {
2661                 const struct drm_display_mode *adjusted_mode =
2662                         &intel_crtc->config.adjusted_mode;
2663
2664                 I915_WRITE(PIPESRC(intel_crtc->pipe),
2665                            ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2666                            (adjusted_mode->crtc_vdisplay - 1));
2667                 if (!intel_crtc->config.pch_pfit.enabled &&
2668                     (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2669                      intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2670                         I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2671                         I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2672                         I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2673                 }
2674                 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2675                 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2676         }
2677
2678         dev_priv->display.update_primary_plane(crtc, fb, x, y);
2679
2680         old_fb = crtc->primary->fb;
2681         crtc->primary->fb = fb;
2682         crtc->x = x;
2683         crtc->y = y;
2684
2685         if (old_fb) {
2686                 if (intel_crtc->active && old_fb != fb)
2687                         intel_wait_for_vblank(dev, intel_crtc->pipe);
2688                 mutex_lock(&dev->struct_mutex);
2689                 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2690                 mutex_unlock(&dev->struct_mutex);
2691         }
2692
2693         mutex_lock(&dev->struct_mutex);
2694         intel_update_fbc(dev);
2695         intel_edp_psr_update(dev);
2696         mutex_unlock(&dev->struct_mutex);
2697
2698         return 0;
2699 }
2700
2701 static void intel_fdi_normal_train(struct drm_crtc *crtc)
2702 {
2703         struct drm_device *dev = crtc->dev;
2704         struct drm_i915_private *dev_priv = dev->dev_private;
2705         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2706         int pipe = intel_crtc->pipe;
2707         u32 reg, temp;
2708
2709         /* enable normal train */
2710         reg = FDI_TX_CTL(pipe);
2711         temp = I915_READ(reg);
2712         if (IS_IVYBRIDGE(dev)) {
2713                 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714                 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2715         } else {
2716                 temp &= ~FDI_LINK_TRAIN_NONE;
2717                 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2718         }
2719         I915_WRITE(reg, temp);
2720
2721         reg = FDI_RX_CTL(pipe);
2722         temp = I915_READ(reg);
2723         if (HAS_PCH_CPT(dev)) {
2724                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2725                 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2726         } else {
2727                 temp &= ~FDI_LINK_TRAIN_NONE;
2728                 temp |= FDI_LINK_TRAIN_NONE;
2729         }
2730         I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2731
2732         /* wait one idle pattern time */
2733         POSTING_READ(reg);
2734         udelay(1000);
2735
2736         /* IVB wants error correction enabled */
2737         if (IS_IVYBRIDGE(dev))
2738                 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2739                            FDI_FE_ERRC_ENABLE);
2740 }
2741
2742 static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
2743 {
2744         return crtc->base.enabled && crtc->active &&
2745                 crtc->config.has_pch_encoder;
2746 }
2747
2748 static void ivb_modeset_global_resources(struct drm_device *dev)
2749 {
2750         struct drm_i915_private *dev_priv = dev->dev_private;
2751         struct intel_crtc *pipe_B_crtc =
2752                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2753         struct intel_crtc *pipe_C_crtc =
2754                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2755         uint32_t temp;
2756
2757         /*
2758          * When everything is off disable fdi C so that we could enable fdi B
2759          * with all lanes. Note that we don't care about enabled pipes without
2760          * an enabled pch encoder.
2761          */
2762         if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2763             !pipe_has_enabled_pch(pipe_C_crtc)) {
2764                 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2765                 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2766
2767                 temp = I915_READ(SOUTH_CHICKEN1);
2768                 temp &= ~FDI_BC_BIFURCATION_SELECT;
2769                 DRM_DEBUG_KMS("disabling fdi C rx\n");
2770                 I915_WRITE(SOUTH_CHICKEN1, temp);
2771         }
2772 }
2773
2774 /* The FDI link training functions for ILK/Ibexpeak. */
2775 static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2776 {
2777         struct drm_device *dev = crtc->dev;
2778         struct drm_i915_private *dev_priv = dev->dev_private;
2779         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2780         int pipe = intel_crtc->pipe;
2781         u32 reg, temp, tries;
2782
2783         /* FDI needs bits from pipe first */
2784         assert_pipe_enabled(dev_priv, pipe);
2785
2786         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2787            for train result */
2788         reg = FDI_RX_IMR(pipe);
2789         temp = I915_READ(reg);
2790         temp &= ~FDI_RX_SYMBOL_LOCK;
2791         temp &= ~FDI_RX_BIT_LOCK;
2792         I915_WRITE(reg, temp);
2793         I915_READ(reg);
2794         udelay(150);
2795
2796         /* enable CPU FDI TX and PCH FDI RX */
2797         reg = FDI_TX_CTL(pipe);
2798         temp = I915_READ(reg);
2799         temp &= ~FDI_DP_PORT_WIDTH_MASK;
2800         temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2801         temp &= ~FDI_LINK_TRAIN_NONE;
2802         temp |= FDI_LINK_TRAIN_PATTERN_1;
2803         I915_WRITE(reg, temp | FDI_TX_ENABLE);
2804
2805         reg = FDI_RX_CTL(pipe);
2806         temp = I915_READ(reg);
2807         temp &= ~FDI_LINK_TRAIN_NONE;
2808         temp |= FDI_LINK_TRAIN_PATTERN_1;
2809         I915_WRITE(reg, temp | FDI_RX_ENABLE);
2810
2811         POSTING_READ(reg);
2812         udelay(150);
2813
2814         /* Ironlake workaround, enable clock pointer after FDI enable*/
2815         I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2816         I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2817                    FDI_RX_PHASE_SYNC_POINTER_EN);
2818
2819         reg = FDI_RX_IIR(pipe);
2820         for (tries = 0; tries < 5; tries++) {
2821                 temp = I915_READ(reg);
2822                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2823
2824                 if ((temp & FDI_RX_BIT_LOCK)) {
2825                         DRM_DEBUG_KMS("FDI train 1 done.\n");
2826                         I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2827                         break;
2828                 }
2829         }
2830         if (tries == 5)
2831                 DRM_ERROR("FDI train 1 fail!\n");
2832
2833         /* Train 2 */
2834         reg = FDI_TX_CTL(pipe);
2835         temp = I915_READ(reg);
2836         temp &= ~FDI_LINK_TRAIN_NONE;
2837         temp |= FDI_LINK_TRAIN_PATTERN_2;
2838         I915_WRITE(reg, temp);
2839
2840         reg = FDI_RX_CTL(pipe);
2841         temp = I915_READ(reg);
2842         temp &= ~FDI_LINK_TRAIN_NONE;
2843         temp |= FDI_LINK_TRAIN_PATTERN_2;
2844         I915_WRITE(reg, temp);
2845
2846         POSTING_READ(reg);
2847         udelay(150);
2848
2849         reg = FDI_RX_IIR(pipe);
2850         for (tries = 0; tries < 5; tries++) {
2851                 temp = I915_READ(reg);
2852                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2853
2854                 if (temp & FDI_RX_SYMBOL_LOCK) {
2855                         I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2856                         DRM_DEBUG_KMS("FDI train 2 done.\n");
2857                         break;
2858                 }
2859         }
2860         if (tries == 5)
2861                 DRM_ERROR("FDI train 2 fail!\n");
2862
2863         DRM_DEBUG_KMS("FDI train done\n");
2864
2865 }
2866
2867 static const int snb_b_fdi_train_param[] = {
2868         FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2869         FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2870         FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2871         FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2872 };
2873
2874 /* The FDI link training functions for SNB/Cougarpoint. */
2875 static void gen6_fdi_link_train(struct drm_crtc *crtc)
2876 {
2877         struct drm_device *dev = crtc->dev;
2878         struct drm_i915_private *dev_priv = dev->dev_private;
2879         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2880         int pipe = intel_crtc->pipe;
2881         u32 reg, temp, i, retry;
2882
2883         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2884            for train result */
2885         reg = FDI_RX_IMR(pipe);
2886         temp = I915_READ(reg);
2887         temp &= ~FDI_RX_SYMBOL_LOCK;
2888         temp &= ~FDI_RX_BIT_LOCK;
2889         I915_WRITE(reg, temp);
2890
2891         POSTING_READ(reg);
2892         udelay(150);
2893
2894         /* enable CPU FDI TX and PCH FDI RX */
2895         reg = FDI_TX_CTL(pipe);
2896         temp = I915_READ(reg);
2897         temp &= ~FDI_DP_PORT_WIDTH_MASK;
2898         temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2899         temp &= ~FDI_LINK_TRAIN_NONE;
2900         temp |= FDI_LINK_TRAIN_PATTERN_1;
2901         temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2902         /* SNB-B */
2903         temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2904         I915_WRITE(reg, temp | FDI_TX_ENABLE);
2905
2906         I915_WRITE(FDI_RX_MISC(pipe),
2907                    FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2908
2909         reg = FDI_RX_CTL(pipe);
2910         temp = I915_READ(reg);
2911         if (HAS_PCH_CPT(dev)) {
2912                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2913                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914         } else {
2915                 temp &= ~FDI_LINK_TRAIN_NONE;
2916                 temp |= FDI_LINK_TRAIN_PATTERN_1;
2917         }
2918         I915_WRITE(reg, temp | FDI_RX_ENABLE);
2919
2920         POSTING_READ(reg);
2921         udelay(150);
2922
2923         for (i = 0; i < 4; i++) {
2924                 reg = FDI_TX_CTL(pipe);
2925                 temp = I915_READ(reg);
2926                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2927                 temp |= snb_b_fdi_train_param[i];
2928                 I915_WRITE(reg, temp);
2929
2930                 POSTING_READ(reg);
2931                 udelay(500);
2932
2933                 for (retry = 0; retry < 5; retry++) {
2934                         reg = FDI_RX_IIR(pipe);
2935                         temp = I915_READ(reg);
2936                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2937                         if (temp & FDI_RX_BIT_LOCK) {
2938                                 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2939                                 DRM_DEBUG_KMS("FDI train 1 done.\n");
2940                                 break;
2941                         }
2942                         udelay(50);
2943                 }
2944                 if (retry < 5)
2945                         break;
2946         }
2947         if (i == 4)
2948                 DRM_ERROR("FDI train 1 fail!\n");
2949
2950         /* Train 2 */
2951         reg = FDI_TX_CTL(pipe);
2952         temp = I915_READ(reg);
2953         temp &= ~FDI_LINK_TRAIN_NONE;
2954         temp |= FDI_LINK_TRAIN_PATTERN_2;
2955         if (IS_GEN6(dev)) {
2956                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2957                 /* SNB-B */
2958                 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2959         }
2960         I915_WRITE(reg, temp);
2961
2962         reg = FDI_RX_CTL(pipe);
2963         temp = I915_READ(reg);
2964         if (HAS_PCH_CPT(dev)) {
2965                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2966                 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2967         } else {
2968                 temp &= ~FDI_LINK_TRAIN_NONE;
2969                 temp |= FDI_LINK_TRAIN_PATTERN_2;
2970         }
2971         I915_WRITE(reg, temp);
2972
2973         POSTING_READ(reg);
2974         udelay(150);
2975
2976         for (i = 0; i < 4; i++) {
2977                 reg = FDI_TX_CTL(pipe);
2978                 temp = I915_READ(reg);
2979                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2980                 temp |= snb_b_fdi_train_param[i];
2981                 I915_WRITE(reg, temp);
2982
2983                 POSTING_READ(reg);
2984                 udelay(500);
2985
2986                 for (retry = 0; retry < 5; retry++) {
2987                         reg = FDI_RX_IIR(pipe);
2988                         temp = I915_READ(reg);
2989                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2990                         if (temp & FDI_RX_SYMBOL_LOCK) {
2991                                 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2992                                 DRM_DEBUG_KMS("FDI train 2 done.\n");
2993                                 break;
2994                         }
2995                         udelay(50);
2996                 }
2997                 if (retry < 5)
2998                         break;
2999         }
3000         if (i == 4)
3001                 DRM_ERROR("FDI train 2 fail!\n");
3002
3003         DRM_DEBUG_KMS("FDI train done.\n");
3004 }
3005
3006 /* Manual link training for Ivy Bridge A0 parts */
3007 static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3008 {
3009         struct drm_device *dev = crtc->dev;
3010         struct drm_i915_private *dev_priv = dev->dev_private;
3011         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3012         int pipe = intel_crtc->pipe;
3013         u32 reg, temp, i, j;
3014
3015         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3016            for train result */
3017         reg = FDI_RX_IMR(pipe);
3018         temp = I915_READ(reg);
3019         temp &= ~FDI_RX_SYMBOL_LOCK;
3020         temp &= ~FDI_RX_BIT_LOCK;
3021         I915_WRITE(reg, temp);
3022
3023         POSTING_READ(reg);
3024         udelay(150);
3025
3026         DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3027                       I915_READ(FDI_RX_IIR(pipe)));
3028
3029         /* Try each vswing and preemphasis setting twice before moving on */
3030         for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3031                 /* disable first in case we need to retry */
3032                 reg = FDI_TX_CTL(pipe);
3033                 temp = I915_READ(reg);
3034                 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3035                 temp &= ~FDI_TX_ENABLE;
3036                 I915_WRITE(reg, temp);
3037
3038                 reg = FDI_RX_CTL(pipe);
3039                 temp = I915_READ(reg);
3040                 temp &= ~FDI_LINK_TRAIN_AUTO;
3041                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3042                 temp &= ~FDI_RX_ENABLE;
3043                 I915_WRITE(reg, temp);
3044
3045                 /* enable CPU FDI TX and PCH FDI RX */
3046                 reg = FDI_TX_CTL(pipe);
3047                 temp = I915_READ(reg);
3048                 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3049                 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3050                 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
3051                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3052                 temp |= snb_b_fdi_train_param[j/2];
3053                 temp |= FDI_COMPOSITE_SYNC;
3054                 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3055
3056                 I915_WRITE(FDI_RX_MISC(pipe),
3057                            FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3058
3059                 reg = FDI_RX_CTL(pipe);
3060                 temp = I915_READ(reg);
3061                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3062                 temp |= FDI_COMPOSITE_SYNC;
3063                 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3064
3065                 POSTING_READ(reg);
3066                 udelay(1); /* should be 0.5us */
3067
3068                 for (i = 0; i < 4; i++) {
3069                         reg = FDI_RX_IIR(pipe);
3070                         temp = I915_READ(reg);
3071                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3072
3073                         if (temp & FDI_RX_BIT_LOCK ||
3074                             (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3075                                 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3076                                 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3077                                               i);
3078                                 break;
3079                         }
3080                         udelay(1); /* should be 0.5us */
3081                 }
3082                 if (i == 4) {
3083                         DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3084                         continue;
3085                 }
3086
3087                 /* Train 2 */
3088                 reg = FDI_TX_CTL(pipe);
3089                 temp = I915_READ(reg);
3090                 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3091                 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3092                 I915_WRITE(reg, temp);
3093
3094                 reg = FDI_RX_CTL(pipe);
3095                 temp = I915_READ(reg);
3096                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3097                 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3098                 I915_WRITE(reg, temp);
3099
3100                 POSTING_READ(reg);
3101                 udelay(2); /* should be 1.5us */
3102
3103                 for (i = 0; i < 4; i++) {
3104                         reg = FDI_RX_IIR(pipe);
3105                         temp = I915_READ(reg);
3106                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3107
3108                         if (temp & FDI_RX_SYMBOL_LOCK ||
3109                             (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3110                                 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3111                                 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3112                                               i);
3113                                 goto train_done;
3114                         }
3115                         udelay(2); /* should be 1.5us */
3116                 }
3117                 if (i == 4)
3118                         DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
3119         }
3120
3121 train_done:
3122         DRM_DEBUG_KMS("FDI train done.\n");
3123 }
3124
3125 static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
3126 {
3127         struct drm_device *dev = intel_crtc->base.dev;
3128         struct drm_i915_private *dev_priv = dev->dev_private;
3129         int pipe = intel_crtc->pipe;
3130         u32 reg, temp;
3131
3132
3133         /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
3134         reg = FDI_RX_CTL(pipe);
3135         temp = I915_READ(reg);
3136         temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3137         temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3138         temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3139         I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3140
3141         POSTING_READ(reg);
3142         udelay(200);
3143
3144         /* Switch from Rawclk to PCDclk */
3145         temp = I915_READ(reg);
3146         I915_WRITE(reg, temp | FDI_PCDCLK);
3147
3148         POSTING_READ(reg);
3149         udelay(200);
3150
3151         /* Enable CPU FDI TX PLL, always on for Ironlake */
3152         reg = FDI_TX_CTL(pipe);
3153         temp = I915_READ(reg);
3154         if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3155                 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
3156
3157                 POSTING_READ(reg);
3158                 udelay(100);
3159         }
3160 }
3161
3162 static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3163 {
3164         struct drm_device *dev = intel_crtc->base.dev;
3165         struct drm_i915_private *dev_priv = dev->dev_private;
3166         int pipe = intel_crtc->pipe;
3167         u32 reg, temp;
3168
3169         /* Switch from PCDclk to Rawclk */
3170         reg = FDI_RX_CTL(pipe);
3171         temp = I915_READ(reg);
3172         I915_WRITE(reg, temp & ~FDI_PCDCLK);
3173
3174         /* Disable CPU FDI TX PLL */
3175         reg = FDI_TX_CTL(pipe);
3176         temp = I915_READ(reg);
3177         I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3178
3179         POSTING_READ(reg);
3180         udelay(100);
3181
3182         reg = FDI_RX_CTL(pipe);
3183         temp = I915_READ(reg);
3184         I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3185
3186         /* Wait for the clocks to turn off. */
3187         POSTING_READ(reg);
3188         udelay(100);
3189 }
3190
3191 static void ironlake_fdi_disable(struct drm_crtc *crtc)
3192 {
3193         struct drm_device *dev = crtc->dev;
3194         struct drm_i915_private *dev_priv = dev->dev_private;
3195         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3196         int pipe = intel_crtc->pipe;
3197         u32 reg, temp;
3198
3199         /* disable CPU FDI tx and PCH FDI rx */
3200         reg = FDI_TX_CTL(pipe);
3201         temp = I915_READ(reg);
3202         I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3203         POSTING_READ(reg);
3204
3205         reg = FDI_RX_CTL(pipe);
3206         temp = I915_READ(reg);
3207         temp &= ~(0x7 << 16);
3208         temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3209         I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3210
3211         POSTING_READ(reg);
3212         udelay(100);
3213
3214         /* Ironlake workaround, disable clock pointer after downing FDI */
3215         if (HAS_PCH_IBX(dev)) {
3216                 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3217         }
3218
3219         /* still set train pattern 1 */
3220         reg = FDI_TX_CTL(pipe);
3221         temp = I915_READ(reg);
3222         temp &= ~FDI_LINK_TRAIN_NONE;
3223         temp |= FDI_LINK_TRAIN_PATTERN_1;
3224         I915_WRITE(reg, temp);
3225
3226         reg = FDI_RX_CTL(pipe);
3227         temp = I915_READ(reg);
3228         if (HAS_PCH_CPT(dev)) {
3229                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3230                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3231         } else {
3232                 temp &= ~FDI_LINK_TRAIN_NONE;
3233                 temp |= FDI_LINK_TRAIN_PATTERN_1;
3234         }
3235         /* BPC in FDI rx is consistent with that in PIPECONF */
3236         temp &= ~(0x07 << 16);
3237         temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3238         I915_WRITE(reg, temp);
3239
3240         POSTING_READ(reg);
3241         udelay(100);
3242 }
3243
3244 bool intel_has_pending_fb_unpin(struct drm_device *dev)
3245 {
3246         struct intel_crtc *crtc;
3247
3248         /* Note that we don't need to be called with mode_config.lock here
3249          * as our list of CRTC objects is static for the lifetime of the
3250          * device and so cannot disappear as we iterate. Similarly, we can
3251          * happily treat the predicates as racy, atomic checks as userspace
3252          * cannot claim and pin a new fb without at least acquring the
3253          * struct_mutex and so serialising with us.
3254          */
3255         for_each_intel_crtc(dev, crtc) {
3256                 if (atomic_read(&crtc->unpin_work_count) == 0)
3257                         continue;
3258
3259                 if (crtc->unpin_work)
3260                         intel_wait_for_vblank(dev, crtc->pipe);
3261
3262                 return true;
3263         }
3264
3265         return false;
3266 }
3267
3268 static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3269 {
3270         struct drm_device *dev = crtc->dev;
3271         struct drm_i915_private *dev_priv = dev->dev_private;
3272
3273         if (crtc->primary->fb == NULL)
3274                 return;
3275
3276         WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3277
3278         wait_event(dev_priv->pending_flip_queue,
3279                    !intel_crtc_has_pending_flip(crtc));
3280
3281         mutex_lock(&dev->struct_mutex);
3282         intel_finish_fb(crtc->primary->fb);
3283         mutex_unlock(&dev->struct_mutex);
3284 }
3285
3286 /* Program iCLKIP clock to the desired frequency */
3287 static void lpt_program_iclkip(struct drm_crtc *crtc)
3288 {
3289         struct drm_device *dev = crtc->dev;
3290         struct drm_i915_private *dev_priv = dev->dev_private;
3291         int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
3292         u32 divsel, phaseinc, auxdiv, phasedir = 0;
3293         u32 temp;
3294
3295         mutex_lock(&dev_priv->dpio_lock);
3296
3297         /* It is necessary to ungate the pixclk gate prior to programming
3298          * the divisors, and gate it back when it is done.
3299          */
3300         I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3301
3302         /* Disable SSCCTL */
3303         intel_sbi_write(dev_priv, SBI_SSCCTL6,
3304                         intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3305                                 SBI_SSCCTL_DISABLE,
3306                         SBI_ICLK);
3307
3308         /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3309         if (clock == 20000) {
3310                 auxdiv = 1;
3311                 divsel = 0x41;
3312                 phaseinc = 0x20;
3313         } else {
3314                 /* The iCLK virtual clock root frequency is in MHz,
3315                  * but the adjusted_mode->crtc_clock in in KHz. To get the
3316                  * divisors, it is necessary to divide one by another, so we
3317                  * convert the virtual clock precision to KHz here for higher
3318                  * precision.
3319                  */
3320                 u32 iclk_virtual_root_freq = 172800 * 1000;
3321                 u32 iclk_pi_range = 64;
3322                 u32 desired_divisor, msb_divisor_value, pi_value;
3323
3324                 desired_divisor = (iclk_virtual_root_freq / clock);
3325                 msb_divisor_value = desired_divisor / iclk_pi_range;
3326                 pi_value = desired_divisor % iclk_pi_range;
3327
3328                 auxdiv = 0;
3329                 divsel = msb_divisor_value - 2;
3330                 phaseinc = pi_value;
3331         }
3332
3333         /* This should not happen with any sane values */
3334         WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3335                 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3336         WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3337                 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3338
3339         DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3340                         clock,
3341                         auxdiv,
3342                         divsel,
3343                         phasedir,
3344                         phaseinc);
3345
3346         /* Program SSCDIVINTPHASE6 */
3347         temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3348         temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3349         temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3350         temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3351         temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3352         temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3353         temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3354         intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3355
3356         /* Program SSCAUXDIV */
3357         temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3358         temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3359         temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3360         intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3361
3362         /* Enable modulator and associated divider */
3363         temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3364         temp &= ~SBI_SSCCTL_DISABLE;
3365         intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3366
3367         /* Wait for initialization time */
3368         udelay(24);
3369
3370         I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3371
3372         mutex_unlock(&dev_priv->dpio_lock);
3373 }
3374
3375 static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3376                                                 enum pipe pch_transcoder)
3377 {
3378         struct drm_device *dev = crtc->base.dev;
3379         struct drm_i915_private *dev_priv = dev->dev_private;
3380         enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3381
3382         I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3383                    I915_READ(HTOTAL(cpu_transcoder)));
3384         I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3385                    I915_READ(HBLANK(cpu_transcoder)));
3386         I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3387                    I915_READ(HSYNC(cpu_transcoder)));
3388
3389         I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3390                    I915_READ(VTOTAL(cpu_transcoder)));
3391         I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3392                    I915_READ(VBLANK(cpu_transcoder)));
3393         I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3394                    I915_READ(VSYNC(cpu_transcoder)));
3395         I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3396                    I915_READ(VSYNCSHIFT(cpu_transcoder)));
3397 }
3398
3399 static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3400 {
3401         struct drm_i915_private *dev_priv = dev->dev_private;
3402         uint32_t temp;
3403
3404         temp = I915_READ(SOUTH_CHICKEN1);
3405         if (temp & FDI_BC_BIFURCATION_SELECT)
3406                 return;
3407
3408         WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3409         WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3410
3411         temp |= FDI_BC_BIFURCATION_SELECT;
3412         DRM_DEBUG_KMS("enabling fdi C rx\n");
3413         I915_WRITE(SOUTH_CHICKEN1, temp);
3414         POSTING_READ(SOUTH_CHICKEN1);
3415 }
3416
3417 static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3418 {
3419         struct drm_device *dev = intel_crtc->base.dev;
3420         struct drm_i915_private *dev_priv = dev->dev_private;
3421
3422         switch (intel_crtc->pipe) {
3423         case PIPE_A:
3424                 break;
3425         case PIPE_B:
3426                 if (intel_crtc->config.fdi_lanes > 2)
3427                         WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3428                 else
3429                         cpt_enable_fdi_bc_bifurcation(dev);
3430
3431                 break;
3432         case PIPE_C:
3433                 cpt_enable_fdi_bc_bifurcation(dev);
3434
3435                 break;
3436         default:
3437                 BUG();
3438         }
3439 }
3440
3441 /*
3442  * Enable PCH resources required for PCH ports:
3443  *   - PCH PLLs
3444  *   - FDI training & RX/TX
3445  *   - update transcoder timings
3446  *   - DP transcoding bits
3447  *   - transcoder
3448  */
3449 static void ironlake_pch_enable(struct drm_crtc *crtc)
3450 {
3451         struct drm_device *dev = crtc->dev;
3452         struct drm_i915_private *dev_priv = dev->dev_private;
3453         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454         int pipe = intel_crtc->pipe;
3455         u32 reg, temp;
3456
3457         assert_pch_transcoder_disabled(dev_priv, pipe);
3458
3459         if (IS_IVYBRIDGE(dev))
3460                 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3461
3462         /* Write the TU size bits before fdi link training, so that error
3463          * detection works. */
3464         I915_WRITE(FDI_RX_TUSIZE1(pipe),
3465                    I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3466
3467         /* For PCH output, training FDI link */
3468         dev_priv->display.fdi_link_train(crtc);
3469
3470         /* We need to program the right clock selection before writing the pixel
3471          * mutliplier into the DPLL. */
3472         if (HAS_PCH_CPT(dev)) {
3473                 u32 sel;
3474
3475                 temp = I915_READ(PCH_DPLL_SEL);
3476                 temp |= TRANS_DPLL_ENABLE(pipe);
3477                 sel = TRANS_DPLLB_SEL(pipe);
3478                 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3479                         temp |= sel;
3480                 else
3481                         temp &= ~sel;
3482                 I915_WRITE(PCH_DPLL_SEL, temp);
3483         }
3484
3485         /* XXX: pch pll's can be enabled any time before we enable the PCH
3486          * transcoder, and we actually should do this to not upset any PCH
3487          * transcoder that already use the clock when we share it.
3488          *
3489          * Note that enable_shared_dpll tries to do the right thing, but
3490          * get_shared_dpll unconditionally resets the pll - we need that to have
3491          * the right LVDS enable sequence. */
3492         ironlake_enable_shared_dpll(intel_crtc);
3493
3494         /* set transcoder timing, panel must allow it */
3495         assert_panel_unlocked(dev_priv, pipe);
3496         ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3497
3498         intel_fdi_normal_train(crtc);
3499
3500         /* For PCH DP, enable TRANS_DP_CTL */
3501         if (HAS_PCH_CPT(dev) &&
3502             (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3503              intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3504                 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3505                 reg = TRANS_DP_CTL(pipe);
3506                 temp = I915_READ(reg);
3507                 temp &= ~(TRANS_DP_PORT_SEL_MASK |
3508                           TRANS_DP_SYNC_MASK |
3509                           TRANS_DP_BPC_MASK);
3510                 temp |= (TRANS_DP_OUTPUT_ENABLE |
3511                          TRANS_DP_ENH_FRAMING);
3512                 temp |= bpc << 9; /* same format but at 11:9 */
3513
3514                 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3515                         temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3516                 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3517                         temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3518
3519                 switch (intel_trans_dp_port_sel(crtc)) {
3520                 case PCH_DP_B:
3521                         temp |= TRANS_DP_PORT_SEL_B;
3522                         break;
3523                 case PCH_DP_C:
3524                         temp |= TRANS_DP_PORT_SEL_C;
3525                         break;
3526                 case PCH_DP_D:
3527                         temp |= TRANS_DP_PORT_SEL_D;
3528                         break;
3529                 default:
3530                         BUG();
3531                 }
3532
3533                 I915_WRITE(reg, temp);
3534         }
3535
3536         ironlake_enable_pch_transcoder(dev_priv, pipe);
3537 }
3538
3539 static void lpt_pch_enable(struct drm_crtc *crtc)
3540 {
3541         struct drm_device *dev = crtc->dev;
3542         struct drm_i915_private *dev_priv = dev->dev_private;
3543         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3544         enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3545
3546         assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
3547
3548         lpt_program_iclkip(crtc);
3549
3550         /* Set transcoder timing. */
3551         ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
3552
3553         lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3554 }
3555
3556 static void intel_put_shared_dpll(struct intel_crtc *crtc)
3557 {
3558         struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3559
3560         if (pll == NULL)
3561                 return;
3562
3563         if (pll->refcount == 0) {
3564                 WARN(1, "bad %s refcount\n", pll->name);
3565                 return;
3566         }
3567
3568         if (--pll->refcount == 0) {
3569                 WARN_ON(pll->on);
3570                 WARN_ON(pll->active);
3571         }
3572
3573         crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3574 }
3575
3576 static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3577 {
3578         struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3579         struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3580         enum intel_dpll_id i;
3581
3582         if (pll) {
3583                 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3584                               crtc->base.base.id, pll->name);
3585                 intel_put_shared_dpll(crtc);
3586         }
3587
3588         if (HAS_PCH_IBX(dev_priv->dev)) {
3589                 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3590                 i = (enum intel_dpll_id) crtc->pipe;
3591                 pll = &dev_priv->shared_dplls[i];
3592
3593                 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3594                               crtc->base.base.id, pll->name);
3595
3596                 goto found;
3597         }
3598
3599         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3600                 pll = &dev_priv->shared_dplls[i];
3601
3602                 /* Only want to check enabled timings first */
3603                 if (pll->refcount == 0)
3604                         continue;
3605
3606                 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3607                            sizeof(pll->hw_state)) == 0) {
3608                         DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3609                                       crtc->base.base.id,
3610                                       pll->name, pll->refcount, pll->active);
3611
3612                         goto found;
3613                 }
3614         }
3615
3616         /* Ok no matching timings, maybe there's a free one? */
3617         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3618                 pll = &dev_priv->shared_dplls[i];
3619                 if (pll->refcount == 0) {
3620                         DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3621                                       crtc->base.base.id, pll->name);
3622                         goto found;
3623                 }
3624         }
3625
3626         return NULL;
3627
3628 found:
3629         crtc->config.shared_dpll = i;
3630         DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3631                          pipe_name(crtc->pipe));
3632
3633         if (pll->active == 0) {
3634                 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3635                        sizeof(pll->hw_state));
3636
3637                 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3638                 WARN_ON(pll->on);
3639                 assert_shared_dpll_disabled(dev_priv, pll);
3640
3641                 pll->mode_set(dev_priv, pll);
3642         }
3643         pll->refcount++;
3644
3645         return pll;
3646 }
3647
3648 static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3649 {
3650         struct drm_i915_private *dev_priv = dev->dev_private;
3651         int dslreg = PIPEDSL(pipe);
3652         u32 temp;
3653
3654         temp = I915_READ(dslreg);
3655         udelay(500);
3656         if (wait_for(I915_READ(dslreg) != temp, 5)) {
3657                 if (wait_for(I915_READ(dslreg) != temp, 5))
3658                         DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3659         }
3660 }
3661
3662 static void ironlake_pfit_enable(struct intel_crtc *crtc)
3663 {
3664         struct drm_device *dev = crtc->base.dev;
3665         struct drm_i915_private *dev_priv = dev->dev_private;
3666         int pipe = crtc->pipe;
3667
3668         if (crtc->config.pch_pfit.enabled) {
3669                 /* Force use of hard-coded filter coefficients
3670                  * as some pre-programmed values are broken,
3671                  * e.g. x201.
3672                  */
3673                 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3674                         I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3675                                                  PF_PIPE_SEL_IVB(pipe));
3676                 else
3677                         I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3678                 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3679                 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3680         }
3681 }
3682
3683 static void intel_enable_planes(struct drm_crtc *crtc)
3684 {
3685         struct drm_device *dev = crtc->dev;
3686         enum pipe pipe = to_intel_crtc(crtc)->pipe;
3687         struct drm_plane *plane;
3688         struct intel_plane *intel_plane;
3689
3690         drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3691                 intel_plane = to_intel_plane(plane);
3692                 if (intel_plane->pipe == pipe)
3693                         intel_plane_restore(&intel_plane->base);
3694         }
3695 }
3696
3697 static void intel_disable_planes(struct drm_crtc *crtc)
3698 {
3699         struct drm_device *dev = crtc->dev;
3700         enum pipe pipe = to_intel_crtc(crtc)->pipe;
3701         struct drm_plane *plane;
3702         struct intel_plane *intel_plane;
3703
3704         drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3705                 intel_plane = to_intel_plane(plane);
3706                 if (intel_plane->pipe == pipe)
3707                         intel_plane_disable(&intel_plane->base);
3708         }
3709 }
3710
3711 void hsw_enable_ips(struct intel_crtc *crtc)
3712 {
3713         struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3714
3715         if (!crtc->config.ips_enabled)
3716                 return;
3717
3718         /* We can only enable IPS after we enable a plane and wait for a vblank.
3719          * We guarantee that the plane is enabled by calling intel_enable_ips
3720          * only after intel_enable_plane. And intel_enable_plane already waits
3721          * for a vblank, so all we need to do here is to enable the IPS bit. */
3722         assert_plane_enabled(dev_priv, crtc->plane);
3723         if (IS_BROADWELL(crtc->base.dev)) {
3724                 mutex_lock(&dev_priv->rps.hw_lock);
3725                 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3726                 mutex_unlock(&dev_priv->rps.hw_lock);
3727                 /* Quoting Art Runyan: "its not safe to expect any particular
3728                  * value in IPS_CTL bit 31 after enabling IPS through the
3729                  * mailbox." Moreover, the mailbox may return a bogus state,
3730                  * so we need to just enable it and continue on.
3731                  */
3732         } else {
3733                 I915_WRITE(IPS_CTL, IPS_ENABLE);
3734                 /* The bit only becomes 1 in the next vblank, so this wait here
3735                  * is essentially intel_wait_for_vblank. If we don't have this
3736                  * and don't wait for vblanks until the end of crtc_enable, then
3737                  * the HW state readout code will complain that the expected
3738                  * IPS_CTL value is not the one we read. */
3739                 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3740                         DRM_ERROR("Timed out waiting for IPS enable\n");
3741         }
3742 }
3743
3744 void hsw_disable_ips(struct intel_crtc *crtc)
3745 {
3746         struct drm_device *dev = crtc->base.dev;
3747         struct drm_i915_private *dev_priv = dev->dev_private;
3748
3749         if (!crtc->config.ips_enabled)
3750                 return;
3751
3752         assert_plane_enabled(dev_priv, crtc->plane);
3753         if (IS_BROADWELL(dev)) {
3754                 mutex_lock(&dev_priv->rps.hw_lock);
3755                 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3756                 mutex_unlock(&dev_priv->rps.hw_lock);
3757                 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3758                 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3759                         DRM_ERROR("Timed out waiting for IPS disable\n");
3760         } else {
3761                 I915_WRITE(IPS_CTL, 0);
3762                 POSTING_READ(IPS_CTL);
3763         }
3764
3765         /* We need to wait for a vblank before we can disable the plane. */
3766         intel_wait_for_vblank(dev, crtc->pipe);
3767 }
3768
3769 /** Loads the palette/gamma unit for the CRTC with the prepared values */
3770 static void intel_crtc_load_lut(struct drm_crtc *crtc)
3771 {
3772         struct drm_device *dev = crtc->dev;
3773         struct drm_i915_private *dev_priv = dev->dev_private;
3774         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3775         enum pipe pipe = intel_crtc->pipe;
3776         int palreg = PALETTE(pipe);
3777         int i;
3778         bool reenable_ips = false;
3779
3780         /* The clocks have to be on to load the palette. */
3781         if (!crtc->enabled || !intel_crtc->active)
3782                 return;
3783
3784         if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3785                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3786                         assert_dsi_pll_enabled(dev_priv);
3787                 else
3788                         assert_pll_enabled(dev_priv, pipe);
3789         }
3790
3791         /* use legacy palette for Ironlake */
3792         if (HAS_PCH_SPLIT(dev))
3793                 palreg = LGC_PALETTE(pipe);
3794
3795         /* Workaround : Do not read or write the pipe palette/gamma data while
3796          * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3797          */
3798         if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
3799             ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3800              GAMMA_MODE_MODE_SPLIT)) {
3801                 hsw_disable_ips(intel_crtc);
3802                 reenable_ips = true;
3803         }
3804
3805         for (i = 0; i < 256; i++) {
3806                 I915_WRITE(palreg + 4 * i,
3807                            (intel_crtc->lut_r[i] << 16) |
3808                            (intel_crtc->lut_g[i] << 8) |
3809                            intel_crtc->lut_b[i]);
3810         }
3811
3812         if (reenable_ips)
3813                 hsw_enable_ips(intel_crtc);
3814 }
3815
3816 static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3817 {
3818         if (!enable && intel_crtc->overlay) {
3819                 struct drm_device *dev = intel_crtc->base.dev;
3820                 struct drm_i915_private *dev_priv = dev->dev_private;
3821
3822                 mutex_lock(&dev->struct_mutex);
3823                 dev_priv->mm.interruptible = false;
3824                 (void) intel_overlay_switch_off(intel_crtc->overlay);
3825                 dev_priv->mm.interruptible = true;
3826                 mutex_unlock(&dev->struct_mutex);
3827         }
3828
3829         /* Let userspace switch the overlay on again. In most cases userspace
3830          * has to recompute where to put it anyway.
3831          */
3832 }
3833
3834 /**
3835  * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3836  * cursor plane briefly if not already running after enabling the display
3837  * plane.
3838  * This workaround avoids occasional blank screens when self refresh is
3839  * enabled.
3840  */
3841 static void
3842 g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3843 {
3844         u32 cntl = I915_READ(CURCNTR(pipe));
3845
3846         if ((cntl & CURSOR_MODE) == 0) {
3847                 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3848
3849                 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3850                 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3851                 intel_wait_for_vblank(dev_priv->dev, pipe);
3852                 I915_WRITE(CURCNTR(pipe), cntl);
3853                 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3854                 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3855         }
3856 }
3857
3858 static void intel_crtc_enable_planes(struct drm_crtc *crtc)
3859 {
3860         struct drm_device *dev = crtc->dev;
3861         struct drm_i915_private *dev_priv = dev->dev_private;
3862         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863         int pipe = intel_crtc->pipe;
3864         int plane = intel_crtc->plane;
3865
3866         intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3867         intel_enable_planes(crtc);
3868         /* The fixup needs to happen before cursor is enabled */
3869         if (IS_G4X(dev))
3870                 g4x_fixup_plane(dev_priv, pipe);
3871         intel_crtc_update_cursor(crtc, true);
3872         intel_crtc_dpms_overlay(intel_crtc, true);
3873
3874         hsw_enable_ips(intel_crtc);
3875
3876         mutex_lock(&dev->struct_mutex);
3877         intel_update_fbc(dev);
3878         mutex_unlock(&dev->struct_mutex);
3879 }
3880
3881 static void intel_crtc_disable_planes(struct drm_crtc *crtc)
3882 {
3883         struct drm_device *dev = crtc->dev;
3884         struct drm_i915_private *dev_priv = dev->dev_private;
3885         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3886         int pipe = intel_crtc->pipe;
3887         int plane = intel_crtc->plane;
3888
3889         intel_crtc_wait_for_pending_flips(crtc);
3890         drm_vblank_off(dev, pipe);
3891
3892         if (dev_priv->fbc.plane == plane)
3893                 intel_disable_fbc(dev);
3894
3895         hsw_disable_ips(intel_crtc);
3896
3897         intel_crtc_dpms_overlay(intel_crtc, false);
3898         intel_crtc_update_cursor(crtc, false);
3899         intel_disable_planes(crtc);
3900         intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3901 }
3902
3903 static void ironlake_crtc_enable(struct drm_crtc *crtc)
3904 {
3905         struct drm_device *dev = crtc->dev;
3906         struct drm_i915_private *dev_priv = dev->dev_private;
3907         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3908         struct intel_encoder *encoder;
3909         int pipe = intel_crtc->pipe;
3910
3911         WARN_ON(!crtc->enabled);
3912
3913         if (intel_crtc->active)
3914                 return;
3915
3916         intel_crtc->active = true;
3917
3918         intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3919         intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3920
3921         for_each_encoder_on_crtc(dev, crtc, encoder)
3922                 if (encoder->pre_enable)
3923                         encoder->pre_enable(encoder);
3924
3925         if (intel_crtc->config.has_pch_encoder) {
3926                 /* Note: FDI PLL enabling _must_ be done before we enable the
3927                  * cpu pipes, hence this is separate from all the other fdi/pch
3928                  * enabling. */
3929                 ironlake_fdi_pll_enable(intel_crtc);
3930         } else {
3931                 assert_fdi_tx_disabled(dev_priv, pipe);
3932                 assert_fdi_rx_disabled(dev_priv, pipe);
3933         }
3934
3935         ironlake_pfit_enable(intel_crtc);
3936
3937         /*
3938          * On ILK+ LUT must be loaded before the pipe is running but with
3939          * clocks enabled
3940          */
3941         intel_crtc_load_lut(crtc);
3942
3943         intel_update_watermarks(crtc);
3944         intel_enable_pipe(intel_crtc);
3945
3946         if (intel_crtc->config.has_pch_encoder)
3947                 ironlake_pch_enable(crtc);
3948
3949         for_each_encoder_on_crtc(dev, crtc, encoder)
3950                 encoder->enable(encoder);
3951
3952         if (HAS_PCH_CPT(dev))
3953                 cpt_verify_modeset(dev, intel_crtc->pipe);
3954
3955         intel_crtc_enable_planes(crtc);
3956
3957         /*
3958          * There seems to be a race in PCH platform hw (at least on some
3959          * outputs) where an enabled pipe still completes any pageflip right
3960          * away (as if the pipe is off) instead of waiting for vblank. As soon
3961          * as the first vblank happend, everything works as expected. Hence just
3962          * wait for one vblank before returning to avoid strange things
3963          * happening.
3964          */
3965         intel_wait_for_vblank(dev, intel_crtc->pipe);
3966 }
3967
3968 /* IPS only exists on ULT machines and is tied to pipe A. */
3969 static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3970 {
3971         return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
3972 }
3973
3974 /*
3975  * This implements the workaround described in the "notes" section of the mode
3976  * set sequence documentation. When going from no pipes or single pipe to
3977  * multiple pipes, and planes are enabled after the pipe, we need to wait at
3978  * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3979  */
3980 static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3981 {
3982         struct drm_device *dev = crtc->base.dev;
3983         struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3984
3985         /* We want to get the other_active_crtc only if there's only 1 other
3986          * active crtc. */
3987         for_each_intel_crtc(dev, crtc_it) {
3988                 if (!crtc_it->active || crtc_it == crtc)
3989                         continue;
3990
3991                 if (other_active_crtc)
3992                         return;
3993
3994                 other_active_crtc = crtc_it;
3995         }
3996         if (!other_active_crtc)
3997                 return;
3998
3999         intel_wait_for_vblank(dev, other_active_crtc->pipe);
4000         intel_wait_for_vblank(dev, other_active_crtc->pipe);
4001 }
4002
4003 static void haswell_crtc_enable(struct drm_crtc *crtc)
4004 {
4005         struct drm_device *dev = crtc->dev;
4006         struct drm_i915_private *dev_priv = dev->dev_private;
4007         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4008         struct intel_encoder *encoder;
4009         int pipe = intel_crtc->pipe;
4010
4011         WARN_ON(!crtc->enabled);
4012
4013         if (intel_crtc->active)
4014                 return;
4015
4016         intel_crtc->active = true;
4017
4018         intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4019         if (intel_crtc->config.has_pch_encoder)
4020                 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4021
4022         if (intel_crtc->config.has_pch_encoder)
4023                 dev_priv->display.fdi_link_train(crtc);
4024
4025         for_each_encoder_on_crtc(dev, crtc, encoder)
4026                 if (encoder->pre_enable)
4027                         encoder->pre_enable(encoder);
4028
4029         intel_ddi_enable_pipe_clock(intel_crtc);
4030
4031         ironlake_pfit_enable(intel_crtc);
4032
4033         /*
4034          * On ILK+ LUT must be loaded before the pipe is running but with
4035          * clocks enabled
4036          */
4037         intel_crtc_load_lut(crtc);
4038
4039         intel_ddi_set_pipe_settings(crtc);
4040         intel_ddi_enable_transcoder_func(crtc);
4041
4042         intel_update_watermarks(crtc);
4043         intel_enable_pipe(intel_crtc);
4044
4045         if (intel_crtc->config.has_pch_encoder)
4046                 lpt_pch_enable(crtc);
4047
4048         for_each_encoder_on_crtc(dev, crtc, encoder) {
4049                 encoder->enable(encoder);
4050                 intel_opregion_notify_encoder(encoder, true);
4051         }
4052
4053         /* If we change the relative order between pipe/planes enabling, we need
4054          * to change the workaround. */
4055         haswell_mode_set_planes_workaround(intel_crtc);
4056         intel_crtc_enable_planes(crtc);
4057 }
4058
4059 static void ironlake_pfit_disable(struct intel_crtc *crtc)
4060 {
4061         struct drm_device *dev = crtc->base.dev;
4062         struct drm_i915_private *dev_priv = dev->dev_private;
4063         int pipe = crtc->pipe;
4064
4065         /* To avoid upsetting the power well on haswell only disable the pfit if
4066          * it's in use. The hw state code will make sure we get this right. */
4067         if (crtc->config.pch_pfit.enabled) {
4068                 I915_WRITE(PF_CTL(pipe), 0);
4069                 I915_WRITE(PF_WIN_POS(pipe), 0);
4070                 I915_WRITE(PF_WIN_SZ(pipe), 0);
4071         }
4072 }
4073
4074 static void ironlake_crtc_disable(struct drm_crtc *crtc)
4075 {
4076         struct drm_device *dev = crtc->dev;
4077         struct drm_i915_private *dev_priv = dev->dev_private;
4078         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4079         struct intel_encoder *encoder;
4080         int pipe = intel_crtc->pipe;
4081         u32 reg, temp;
4082
4083         if (!intel_crtc->active)
4084                 return;
4085
4086         intel_crtc_disable_planes(crtc);
4087
4088         for_each_encoder_on_crtc(dev, crtc, encoder)
4089                 encoder->disable(encoder);
4090
4091         if (intel_crtc->config.has_pch_encoder)
4092                 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4093
4094         intel_disable_pipe(dev_priv, pipe);
4095
4096         ironlake_pfit_disable(intel_crtc);
4097
4098         for_each_encoder_on_crtc(dev, crtc, encoder)
4099                 if (encoder->post_disable)
4100                         encoder->post_disable(encoder);
4101
4102         if (intel_crtc->config.has_pch_encoder) {
4103                 ironlake_fdi_disable(crtc);
4104
4105                 ironlake_disable_pch_transcoder(dev_priv, pipe);
4106                 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4107
4108                 if (HAS_PCH_CPT(dev)) {
4109                         /* disable TRANS_DP_CTL */
4110                         reg = TRANS_DP_CTL(pipe);
4111                         temp = I915_READ(reg);
4112                         temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4113                                   TRANS_DP_PORT_SEL_MASK);
4114                         temp |= TRANS_DP_PORT_SEL_NONE;
4115                         I915_WRITE(reg, temp);
4116
4117                         /* disable DPLL_SEL */
4118                         temp = I915_READ(PCH_DPLL_SEL);
4119                         temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
4120                         I915_WRITE(PCH_DPLL_SEL, temp);
4121                 }
4122
4123                 /* disable PCH DPLL */
4124                 intel_disable_shared_dpll(intel_crtc);
4125
4126                 ironlake_fdi_pll_disable(intel_crtc);
4127         }
4128
4129         intel_crtc->active = false;
4130         intel_update_watermarks(crtc);
4131
4132         mutex_lock(&dev->struct_mutex);
4133         intel_update_fbc(dev);
4134         mutex_unlock(&dev->struct_mutex);
4135 }
4136
4137 static void haswell_crtc_disable(struct drm_crtc *crtc)
4138 {
4139         struct drm_device *dev = crtc->dev;
4140         struct drm_i915_private *dev_priv = dev->dev_private;
4141         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4142         struct intel_encoder *encoder;
4143         int pipe = intel_crtc->pipe;
4144         enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4145
4146         if (!intel_crtc->active)
4147                 return;
4148
4149         intel_crtc_disable_planes(crtc);
4150
4151         for_each_encoder_on_crtc(dev, crtc, encoder) {
4152                 intel_opregion_notify_encoder(encoder, false);
4153                 encoder->disable(encoder);
4154         }
4155
4156         if (intel_crtc->config.has_pch_encoder)
4157                 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4158         intel_disable_pipe(dev_priv, pipe);
4159
4160         intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4161
4162         ironlake_pfit_disable(intel_crtc);
4163
4164         intel_ddi_disable_pipe_clock(intel_crtc);
4165
4166         for_each_encoder_on_crtc(dev, crtc, encoder)
4167                 if (encoder->post_disable)
4168                         encoder->post_disable(encoder);
4169
4170         if (intel_crtc->config.has_pch_encoder) {
4171                 lpt_disable_pch_transcoder(dev_priv);
4172                 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4173                 intel_ddi_fdi_disable(crtc);
4174         }
4175
4176         intel_crtc->active = false;
4177         intel_update_watermarks(crtc);
4178
4179         mutex_lock(&dev->struct_mutex);
4180         intel_update_fbc(dev);
4181         mutex_unlock(&dev->struct_mutex);
4182 }
4183
4184 static void ironlake_crtc_off(struct drm_crtc *crtc)
4185 {
4186         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4187         intel_put_shared_dpll(intel_crtc);
4188 }
4189
4190 static void haswell_crtc_off(struct drm_crtc *crtc)
4191 {
4192         intel_ddi_put_crtc_pll(crtc);
4193 }
4194
4195 static void i9xx_pfit_enable(struct intel_crtc *crtc)
4196 {
4197         struct drm_device *dev = crtc->base.dev;
4198         struct drm_i915_private *dev_priv = dev->dev_private;
4199         struct intel_crtc_config *pipe_config = &crtc->config;
4200
4201         if (!crtc->config.gmch_pfit.control)
4202                 return;
4203
4204         /*
4205          * The panel fitter should only be adjusted whilst the pipe is disabled,
4206          * according to register description and PRM.
4207          */
4208         WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4209         assert_pipe_disabled(dev_priv, crtc->pipe);
4210
4211         I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4212         I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
4213
4214         /* Border color in case we don't scale up to the full screen. Black by
4215          * default, change to something else for debugging. */
4216         I915_WRITE(BCLRPAT(crtc->pipe), 0);
4217 }
4218
4219 #define for_each_power_domain(domain, mask)                             \
4220         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
4221                 if ((1 << (domain)) & (mask))
4222
4223 enum intel_display_power_domain
4224 intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4225 {
4226         struct drm_device *dev = intel_encoder->base.dev;
4227         struct intel_digital_port *intel_dig_port;
4228
4229         switch (intel_encoder->type) {
4230         case INTEL_OUTPUT_UNKNOWN:
4231                 /* Only DDI platforms should ever use this output type */
4232                 WARN_ON_ONCE(!HAS_DDI(dev));
4233         case INTEL_OUTPUT_DISPLAYPORT:
4234         case INTEL_OUTPUT_HDMI:
4235         case INTEL_OUTPUT_EDP:
4236                 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4237                 switch (intel_dig_port->port) {
4238                 case PORT_A:
4239                         return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4240                 case PORT_B:
4241                         return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4242                 case PORT_C:
4243                         return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4244                 case PORT_D:
4245                         return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4246                 default:
4247                         WARN_ON_ONCE(1);
4248                         return POWER_DOMAIN_PORT_OTHER;
4249                 }
4250         case INTEL_OUTPUT_ANALOG:
4251                 return POWER_DOMAIN_PORT_CRT;
4252         case INTEL_OUTPUT_DSI:
4253                 return POWER_DOMAIN_PORT_DSI;
4254         default:
4255                 return POWER_DOMAIN_PORT_OTHER;
4256         }
4257 }
4258
4259 static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4260 {
4261         struct drm_device *dev = crtc->dev;
4262         struct intel_encoder *intel_encoder;
4263         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4264         enum pipe pipe = intel_crtc->pipe;
4265         bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
4266         unsigned long mask;
4267         enum transcoder transcoder;
4268
4269         transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4270
4271         mask = BIT(POWER_DOMAIN_PIPE(pipe));
4272         mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4273         if (pfit_enabled)
4274                 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4275
4276         for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4277                 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4278
4279         return mask;
4280 }
4281
4282 void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4283                                   bool enable)
4284 {
4285         if (dev_priv->power_domains.init_power_on == enable)
4286                 return;
4287
4288         if (enable)
4289                 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4290         else
4291                 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4292
4293         dev_priv->power_domains.init_power_on = enable;
4294 }
4295
4296 static void modeset_update_crtc_power_domains(struct drm_device *dev)
4297 {
4298         struct drm_i915_private *dev_priv = dev->dev_private;
4299         unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4300         struct intel_crtc *crtc;
4301
4302         /*
4303          * First get all needed power domains, then put all unneeded, to avoid
4304          * any unnecessary toggling of the power wells.
4305          */
4306         for_each_intel_crtc(dev, crtc) {
4307                 enum intel_display_power_domain domain;
4308
4309                 if (!crtc->base.enabled)
4310                         continue;
4311
4312                 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
4313
4314                 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4315                         intel_display_power_get(dev_priv, domain);
4316         }
4317
4318         for_each_intel_crtc(dev, crtc) {
4319                 enum intel_display_power_domain domain;
4320
4321                 for_each_power_domain(domain, crtc->enabled_power_domains)
4322                         intel_display_power_put(dev_priv, domain);
4323
4324                 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4325         }
4326
4327         intel_display_set_init_power(dev_priv, false);
4328 }
4329
4330 int valleyview_get_vco(struct drm_i915_private *dev_priv)
4331 {
4332         int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
4333
4334         /* Obtain SKU information */
4335         mutex_lock(&dev_priv->dpio_lock);
4336         hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4337                 CCK_FUSE_HPLL_FREQ_MASK;
4338         mutex_unlock(&dev_priv->dpio_lock);
4339
4340         return vco_freq[hpll_freq];
4341 }
4342
4343 /* Adjust CDclk dividers to allow high res or save power if possible */
4344 static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4345 {
4346         struct drm_i915_private *dev_priv = dev->dev_private;
4347         u32 val, cmd;
4348
4349         WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4350         dev_priv->vlv_cdclk_freq = cdclk;
4351
4352         if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4353                 cmd = 2;
4354         else if (cdclk == 266)
4355                 cmd = 1;
4356         else
4357                 cmd = 0;
4358
4359         mutex_lock(&dev_priv->rps.hw_lock);
4360         val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4361         val &= ~DSPFREQGUAR_MASK;
4362         val |= (cmd << DSPFREQGUAR_SHIFT);
4363         vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4364         if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4365                       DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4366                      50)) {
4367                 DRM_ERROR("timed out waiting for CDclk change\n");
4368         }
4369         mutex_unlock(&dev_priv->rps.hw_lock);
4370
4371         if (cdclk == 400) {
4372                 u32 divider, vco;
4373
4374                 vco = valleyview_get_vco(dev_priv);
4375                 divider = ((vco << 1) / cdclk) - 1;
4376
4377                 mutex_lock(&dev_priv->dpio_lock);
4378                 /* adjust cdclk divider */
4379                 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4380                 val &= ~0xf;
4381                 val |= divider;
4382                 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4383                 mutex_unlock(&dev_priv->dpio_lock);
4384         }
4385
4386         mutex_lock(&dev_priv->dpio_lock);
4387         /* adjust self-refresh exit latency value */
4388         val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4389         val &= ~0x7f;
4390
4391         /*
4392          * For high bandwidth configs, we set a higher latency in the bunit
4393          * so that the core display fetch happens in time to avoid underruns.
4394          */
4395         if (cdclk == 400)
4396                 val |= 4500 / 250; /* 4.5 usec */
4397         else
4398                 val |= 3000 / 250; /* 3.0 usec */
4399         vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4400         mutex_unlock(&dev_priv->dpio_lock);
4401
4402         /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4403         intel_i2c_reset(dev);
4404 }
4405
4406 int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4407 {
4408         int cur_cdclk, vco;
4409         int divider;
4410
4411         vco = valleyview_get_vco(dev_priv);
4412
4413         mutex_lock(&dev_priv->dpio_lock);
4414         divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4415         mutex_unlock(&dev_priv->dpio_lock);
4416
4417         divider &= 0xf;
4418
4419         cur_cdclk = (vco << 1) / (divider + 1);
4420
4421         return cur_cdclk;
4422 }
4423
4424 static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4425                                  int max_pixclk)
4426 {
4427         /*
4428          * Really only a few cases to deal with, as only 4 CDclks are supported:
4429          *   200MHz
4430          *   267MHz
4431          *   320MHz
4432          *   400MHz
4433          * So we check to see whether we're above 90% of the lower bin and
4434          * adjust if needed.
4435          */
4436         if (max_pixclk > 288000) {
4437                 return 400;
4438         } else if (max_pixclk > 240000) {
4439                 return 320;
4440         } else
4441                 return 266;
4442         /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4443 }
4444
4445 /* compute the max pixel clock for new configuration */
4446 static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
4447 {
4448         struct drm_device *dev = dev_priv->dev;
4449         struct intel_crtc *intel_crtc;
4450         int max_pixclk = 0;
4451
4452         for_each_intel_crtc(dev, intel_crtc) {
4453                 if (intel_crtc->new_enabled)
4454                         max_pixclk = max(max_pixclk,
4455                                          intel_crtc->new_config->adjusted_mode.crtc_clock);
4456         }
4457
4458         return max_pixclk;
4459 }
4460
4461 static void valleyview_modeset_global_pipes(struct drm_device *dev,
4462                                             unsigned *prepare_pipes)
4463 {
4464         struct drm_i915_private *dev_priv = dev->dev_private;
4465         struct intel_crtc *intel_crtc;
4466         int max_pixclk = intel_mode_max_pixclk(dev_priv);
4467
4468         if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4469             dev_priv->vlv_cdclk_freq)
4470                 return;
4471
4472         /* disable/enable all currently active pipes while we change cdclk */
4473         for_each_intel_crtc(dev, intel_crtc)
4474                 if (intel_crtc->base.enabled)
4475                         *prepare_pipes |= (1 << intel_crtc->pipe);
4476 }
4477
4478 static void valleyview_modeset_global_resources(struct drm_device *dev)
4479 {
4480         struct drm_i915_private *dev_priv = dev->dev_private;
4481         int max_pixclk = intel_mode_max_pixclk(dev_priv);
4482         int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4483
4484         if (req_cdclk != dev_priv->vlv_cdclk_freq)
4485                 valleyview_set_cdclk(dev, req_cdclk);
4486         modeset_update_crtc_power_domains(dev);
4487 }
4488
4489 static void valleyview_crtc_enable(struct drm_crtc *crtc)
4490 {
4491         struct drm_device *dev = crtc->dev;
4492         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4493         struct intel_encoder *encoder;
4494         int pipe = intel_crtc->pipe;
4495         bool is_dsi;
4496
4497         WARN_ON(!crtc->enabled);
4498
4499         if (intel_crtc->active)
4500                 return;
4501
4502         intel_crtc->active = true;
4503
4504         for_each_encoder_on_crtc(dev, crtc, encoder)
4505                 if (encoder->pre_pll_enable)
4506                         encoder->pre_pll_enable(encoder);
4507
4508         is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4509
4510         if (!is_dsi) {
4511                 if (IS_CHERRYVIEW(dev))
4512                         chv_enable_pll(intel_crtc);
4513                 else
4514                         vlv_enable_pll(intel_crtc);
4515         }
4516
4517         for_each_encoder_on_crtc(dev, crtc, encoder)
4518                 if (encoder->pre_enable)
4519                         encoder->pre_enable(encoder);
4520
4521         i9xx_pfit_enable(intel_crtc);
4522
4523         intel_crtc_load_lut(crtc);
4524
4525         intel_update_watermarks(crtc);
4526         intel_enable_pipe(intel_crtc);
4527         intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4528
4529         for_each_encoder_on_crtc(dev, crtc, encoder)
4530                 encoder->enable(encoder);
4531
4532         intel_crtc_enable_planes(crtc);
4533 }
4534
4535 static void i9xx_crtc_enable(struct drm_crtc *crtc)
4536 {
4537         struct drm_device *dev = crtc->dev;
4538         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4539         struct intel_encoder *encoder;
4540         int pipe = intel_crtc->pipe;
4541
4542         WARN_ON(!crtc->enabled);
4543
4544         if (intel_crtc->active)
4545                 return;
4546
4547         intel_crtc->active = true;
4548
4549         for_each_encoder_on_crtc(dev, crtc, encoder)
4550                 if (encoder->pre_enable)
4551                         encoder->pre_enable(encoder);
4552
4553         i9xx_enable_pll(intel_crtc);
4554
4555         i9xx_pfit_enable(intel_crtc);
4556
4557         intel_crtc_load_lut(crtc);
4558
4559         intel_update_watermarks(crtc);
4560         intel_enable_pipe(intel_crtc);
4561         intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4562
4563         for_each_encoder_on_crtc(dev, crtc, encoder)
4564                 encoder->enable(encoder);
4565
4566         intel_crtc_enable_planes(crtc);
4567 }
4568
4569 static void i9xx_pfit_disable(struct intel_crtc *crtc)
4570 {
4571         struct drm_device *dev = crtc->base.dev;
4572         struct drm_i915_private *dev_priv = dev->dev_private;
4573
4574         if (!crtc->config.gmch_pfit.control)
4575                 return;
4576
4577         assert_pipe_disabled(dev_priv, crtc->pipe);
4578
4579         DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4580                          I915_READ(PFIT_CONTROL));
4581         I915_WRITE(PFIT_CONTROL, 0);
4582 }
4583
4584 static void i9xx_crtc_disable(struct drm_crtc *crtc)
4585 {
4586         struct drm_device *dev = crtc->dev;
4587         struct drm_i915_private *dev_priv = dev->dev_private;
4588         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4589         struct intel_encoder *encoder;
4590         int pipe = intel_crtc->pipe;
4591
4592         if (!intel_crtc->active)
4593                 return;
4594
4595         intel_crtc_disable_planes(crtc);
4596
4597         for_each_encoder_on_crtc(dev, crtc, encoder)
4598                 encoder->disable(encoder);
4599
4600         intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4601         intel_disable_pipe(dev_priv, pipe);
4602
4603         i9xx_pfit_disable(intel_crtc);
4604
4605         for_each_encoder_on_crtc(dev, crtc, encoder)
4606                 if (encoder->post_disable)
4607                         encoder->post_disable(encoder);
4608
4609         if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4610                 if (IS_CHERRYVIEW(dev))
4611                         chv_disable_pll(dev_priv, pipe);
4612                 else if (IS_VALLEYVIEW(dev))
4613                         vlv_disable_pll(dev_priv, pipe);
4614                 else
4615                         i9xx_disable_pll(dev_priv, pipe);
4616         }
4617
4618         intel_crtc->active = false;
4619         intel_update_watermarks(crtc);
4620
4621         mutex_lock(&dev->struct_mutex);
4622         intel_update_fbc(dev);
4623         mutex_unlock(&dev->struct_mutex);
4624 }
4625
4626 static void i9xx_crtc_off(struct drm_crtc *crtc)
4627 {
4628 }
4629
4630 static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4631                                     bool enabled)
4632 {
4633         struct drm_device *dev = crtc->dev;
4634         struct drm_i915_master_private *master_priv;
4635         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4636         int pipe = intel_crtc->pipe;
4637
4638         if (!dev->primary->master)
4639                 return;
4640
4641         master_priv = dev->primary->master->driver_priv;
4642         if (!master_priv->sarea_priv)
4643                 return;
4644
4645         switch (pipe) {
4646         case 0:
4647                 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4648                 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4649                 break;
4650         case 1:
4651                 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4652                 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4653                 break;
4654         default:
4655                 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
4656                 break;
4657         }
4658 }
4659
4660 /**
4661  * Sets the power management mode of the pipe and plane.
4662  */
4663 void intel_crtc_update_dpms(struct drm_crtc *crtc)
4664 {
4665         struct drm_device *dev = crtc->dev;
4666         struct drm_i915_private *dev_priv = dev->dev_private;
4667         struct intel_encoder *intel_encoder;
4668         bool enable = false;
4669
4670         for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4671                 enable |= intel_encoder->connectors_active;
4672
4673         if (enable)
4674                 dev_priv->display.crtc_enable(crtc);
4675         else
4676                 dev_priv->display.crtc_disable(crtc);
4677
4678         intel_crtc_update_sarea(crtc, enable);
4679 }
4680
4681 static void intel_crtc_disable(struct drm_crtc *crtc)
4682 {
4683         struct drm_device *dev = crtc->dev;
4684         struct drm_connector *connector;
4685         struct drm_i915_private *dev_priv = dev->dev_private;
4686
4687         /* crtc should still be enabled when we disable it. */
4688         WARN_ON(!crtc->enabled);
4689
4690         dev_priv->display.crtc_disable(crtc);
4691         intel_crtc_update_sarea(crtc, false);
4692         dev_priv->display.off(crtc);
4693
4694         assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
4695         assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
4696         assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
4697
4698         if (crtc->primary->fb) {
4699                 mutex_lock(&dev->struct_mutex);
4700                 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
4701                 mutex_unlock(&dev->struct_mutex);
4702                 crtc->primary->fb = NULL;
4703         }
4704
4705         /* Update computed state. */
4706         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4707                 if (!connector->encoder || !connector->encoder->crtc)
4708                         continue;
4709
4710                 if (connector->encoder->crtc != crtc)
4711                         continue;
4712
4713                 connector->dpms = DRM_MODE_DPMS_OFF;
4714                 to_intel_encoder(connector->encoder)->connectors_active = false;
4715         }
4716 }
4717
4718 void intel_encoder_destroy(struct drm_encoder *encoder)
4719 {
4720         struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4721
4722         drm_encoder_cleanup(encoder);
4723         kfree(intel_encoder);
4724 }
4725
4726 /* Simple dpms helper for encoders with just one connector, no cloning and only
4727  * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4728  * state of the entire output pipe. */
4729 static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
4730 {
4731         if (mode == DRM_MODE_DPMS_ON) {
4732                 encoder->connectors_active = true;
4733
4734                 intel_crtc_update_dpms(encoder->base.crtc);
4735         } else {
4736                 encoder->connectors_active = false;
4737
4738                 intel_crtc_update_dpms(encoder->base.crtc);
4739         }
4740 }
4741
4742 /* Cross check the actual hw state with our own modeset state tracking (and it's
4743  * internal consistency). */
4744 static void intel_connector_check_state(struct intel_connector *connector)
4745 {
4746         if (connector->get_hw_state(connector)) {
4747                 struct intel_encoder *encoder = connector->encoder;
4748                 struct drm_crtc *crtc;
4749                 bool encoder_enabled;
4750                 enum pipe pipe;
4751
4752                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4753                               connector->base.base.id,
4754                               drm_get_connector_name(&connector->base));
4755
4756                 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4757                      "wrong connector dpms state\n");
4758                 WARN(connector->base.encoder != &encoder->base,
4759                      "active connector not linked to encoder\n");
4760                 WARN(!encoder->connectors_active,
4761                      "encoder->connectors_active not set\n");
4762
4763                 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4764                 WARN(!encoder_enabled, "encoder not enabled\n");
4765                 if (WARN_ON(!encoder->base.crtc))
4766                         return;
4767
4768                 crtc = encoder->base.crtc;
4769
4770                 WARN(!crtc->enabled, "crtc not enabled\n");
4771                 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4772                 WARN(pipe != to_intel_crtc(crtc)->pipe,
4773                      "encoder active on the wrong pipe\n");
4774         }
4775 }
4776
4777 /* Even simpler default implementation, if there's really no special case to
4778  * consider. */
4779 void intel_connector_dpms(struct drm_connector *connector, int mode)
4780 {
4781         /* All the simple cases only support two dpms states. */
4782         if (mode != DRM_MODE_DPMS_ON)
4783                 mode = DRM_MODE_DPMS_OFF;
4784
4785         if (mode == connector->dpms)
4786                 return;
4787
4788         connector->dpms = mode;
4789
4790         /* Only need to change hw state when actually enabled */
4791         if (connector->encoder)
4792                 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
4793
4794         intel_modeset_check_state(connector->dev);
4795 }
4796
4797 /* Simple connector->get_hw_state implementation for encoders that support only
4798  * one connector and no cloning and hence the encoder state determines the state
4799  * of the connector. */
4800 bool intel_connector_get_hw_state(struct intel_connector *connector)
4801 {
4802         enum pipe pipe = 0;
4803         struct intel_encoder *encoder = connector->encoder;
4804
4805         return encoder->get_hw_state(encoder, &pipe);
4806 }
4807
4808 static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4809                                      struct intel_crtc_config *pipe_config)
4810 {
4811         struct drm_i915_private *dev_priv = dev->dev_private;
4812         struct intel_crtc *pipe_B_crtc =
4813                 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4814
4815         DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4816                       pipe_name(pipe), pipe_config->fdi_lanes);
4817         if (pipe_config->fdi_lanes > 4) {
4818                 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4819                               pipe_name(pipe), pipe_config->fdi_lanes);
4820                 return false;
4821         }
4822
4823         if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4824                 if (pipe_config->fdi_lanes > 2) {
4825                         DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4826                                       pipe_config->fdi_lanes);
4827                         return false;
4828                 } else {
4829                         return true;
4830                 }
4831         }
4832
4833         if (INTEL_INFO(dev)->num_pipes == 2)
4834                 return true;
4835
4836         /* Ivybridge 3 pipe is really complicated */
4837         switch (pipe) {
4838         case PIPE_A:
4839                 return true;
4840         case PIPE_B:
4841                 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4842                     pipe_config->fdi_lanes > 2) {
4843                         DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4844                                       pipe_name(pipe), pipe_config->fdi_lanes);
4845                         return false;
4846                 }
4847                 return true;
4848         case PIPE_C:
4849                 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4850                     pipe_B_crtc->config.fdi_lanes <= 2) {
4851                         if (pipe_config->fdi_lanes > 2) {
4852                                 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4853                                               pipe_name(pipe), pipe_config->fdi_lanes);
4854                                 return false;
4855                         }
4856                 } else {
4857                         DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4858                         return false;
4859                 }
4860                 return true;
4861         default:
4862                 BUG();
4863         }
4864 }
4865
4866 #define RETRY 1
4867 static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4868                                        struct intel_crtc_config *pipe_config)
4869 {
4870         struct drm_device *dev = intel_crtc->base.dev;
4871         struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4872         int lane, link_bw, fdi_dotclock;
4873         bool setup_ok, needs_recompute = false;
4874
4875 retry:
4876         /* FDI is a binary signal running at ~2.7GHz, encoding
4877          * each output octet as 10 bits. The actual frequency
4878          * is stored as a divider into a 100MHz clock, and the
4879          * mode pixel clock is stored in units of 1KHz.
4880          * Hence the bw of each lane in terms of the mode signal
4881          * is:
4882          */
4883         link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4884
4885         fdi_dotclock = adjusted_mode->crtc_clock;
4886
4887         lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4888                                            pipe_config->pipe_bpp);
4889
4890         pipe_config->fdi_lanes = lane;
4891
4892         intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4893                                link_bw, &pipe_config->fdi_m_n);
4894
4895         setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4896                                             intel_crtc->pipe, pipe_config);
4897         if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4898                 pipe_config->pipe_bpp -= 2*3;
4899                 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4900                               pipe_config->pipe_bpp);
4901                 needs_recompute = true;
4902                 pipe_config->bw_constrained = true;
4903
4904                 goto retry;
4905         }
4906
4907         if (needs_recompute)
4908                 return RETRY;
4909
4910         return setup_ok ? 0 : -EINVAL;
4911 }
4912
4913 static void hsw_compute_ips_config(struct intel_crtc *crtc,
4914                                    struct intel_crtc_config *pipe_config)
4915 {
4916         pipe_config->ips_enabled = i915.enable_ips &&
4917                                    hsw_crtc_supports_ips(crtc) &&
4918                                    pipe_config->pipe_bpp <= 24;
4919 }
4920
4921 static int intel_crtc_compute_config(struct intel_crtc *crtc,
4922                                      struct intel_crtc_config *pipe_config)
4923 {
4924         struct drm_device *dev = crtc->base.dev;
4925         struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4926
4927         /* FIXME should check pixel clock limits on all platforms */
4928         if (INTEL_INFO(dev)->gen < 4) {
4929                 struct drm_i915_private *dev_priv = dev->dev_private;
4930                 int clock_limit =
4931                         dev_priv->display.get_display_clock_speed(dev);
4932
4933                 /*
4934                  * Enable pixel doubling when the dot clock
4935                  * is > 90% of the (display) core speed.
4936                  *
4937                  * GDG double wide on either pipe,
4938                  * otherwise pipe A only.
4939                  */
4940                 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
4941                     adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
4942                         clock_limit *= 2;
4943                         pipe_config->double_wide = true;
4944                 }
4945
4946                 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
4947                         return -EINVAL;
4948         }
4949
4950         /*
4951          * Pipe horizontal size must be even in:
4952          * - DVO ganged mode
4953          * - LVDS dual channel mode
4954          * - Double wide pipe
4955          */
4956         if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4957              intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4958                 pipe_config->pipe_src_w &= ~1;
4959
4960         /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4961          * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4962          */
4963         if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4964                 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4965                 return -EINVAL;
4966
4967         if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4968                 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4969         } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4970                 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4971                  * for lvds. */
4972                 pipe_config->pipe_bpp = 8*3;
4973         }
4974
4975         if (HAS_IPS(dev))
4976                 hsw_compute_ips_config(crtc, pipe_config);
4977
4978         /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4979          * clock survives for now. */
4980         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4981                 pipe_config->shared_dpll = crtc->config.shared_dpll;
4982
4983         if (pipe_config->has_pch_encoder)
4984                 return ironlake_fdi_compute_config(crtc, pipe_config);
4985
4986         return 0;
4987 }
4988
4989 static int valleyview_get_display_clock_speed(struct drm_device *dev)
4990 {
4991         return 400000; /* FIXME */
4992 }
4993
4994 static int i945_get_display_clock_speed(struct drm_device *dev)
4995 {
4996         return 400000;
4997 }
4998
4999 static int i915_get_display_clock_speed(struct drm_device *dev)
5000 {
5001         return 333000;
5002 }
5003
5004 static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5005 {
5006         return 200000;
5007 }
5008
5009 static int pnv_get_display_clock_speed(struct drm_device *dev)
5010 {
5011         u16 gcfgc = 0;
5012
5013         pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5014
5015         switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5016         case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5017                 return 267000;
5018         case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5019                 return 333000;
5020         case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5021                 return 444000;
5022         case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5023                 return 200000;
5024         default:
5025                 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5026         case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5027                 return 133000;
5028         case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5029                 return 167000;
5030         }
5031 }
5032
5033 static int i915gm_get_display_clock_speed(struct drm_device *dev)
5034 {
5035         u16 gcfgc = 0;
5036
5037         pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5038
5039         if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5040                 return 133000;
5041         else {
5042                 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5043                 case GC_DISPLAY_CLOCK_333_MHZ:
5044                         return 333000;
5045                 default:
5046                 case GC_DISPLAY_CLOCK_190_200_MHZ:
5047                         return 190000;
5048                 }
5049         }
5050 }
5051
5052 static int i865_get_display_clock_speed(struct drm_device *dev)
5053 {
5054         return 266000;
5055 }
5056
5057 static int i855_get_display_clock_speed(struct drm_device *dev)
5058 {
5059         u16 hpllcc = 0;
5060         /* Assume that the hardware is in the high speed state.  This
5061          * should be the default.
5062          */
5063         switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5064         case GC_CLOCK_133_200:
5065         case GC_CLOCK_100_200:
5066                 return 200000;
5067         case GC_CLOCK_166_250:
5068                 return 250000;
5069         case GC_CLOCK_100_133:
5070                 return 133000;
5071         }
5072
5073         /* Shouldn't happen */
5074         return 0;
5075 }
5076
5077 static int i830_get_display_clock_speed(struct drm_device *dev)
5078 {
5079         return 133000;
5080 }
5081
5082 static void
5083 intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
5084 {
5085         while (*num > DATA_LINK_M_N_MASK ||
5086                *den > DATA_LINK_M_N_MASK) {
5087                 *num >>= 1;
5088                 *den >>= 1;
5089         }
5090 }
5091
5092 static void compute_m_n(unsigned int m, unsigned int n,
5093                         uint32_t *ret_m, uint32_t *ret_n)
5094 {
5095         *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5096         *ret_m = div_u64((uint64_t) m * *ret_n, n);
5097         intel_reduce_m_n_ratio(ret_m, ret_n);
5098 }
5099
5100 void
5101 intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5102                        int pixel_clock, int link_clock,
5103                        struct intel_link_m_n *m_n)
5104 {
5105         m_n->tu = 64;
5106
5107         compute_m_n(bits_per_pixel * pixel_clock,
5108                     link_clock * nlanes * 8,
5109                     &m_n->gmch_m, &m_n->gmch_n);
5110
5111         compute_m_n(pixel_clock, link_clock,
5112                     &m_n->link_m, &m_n->link_n);
5113 }
5114
5115 static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5116 {
5117         if (i915.panel_use_ssc >= 0)
5118                 return i915.panel_use_ssc != 0;
5119         return dev_priv->vbt.lvds_use_ssc
5120                 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
5121 }
5122
5123 static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5124 {
5125         struct drm_device *dev = crtc->dev;
5126         struct drm_i915_private *dev_priv = dev->dev_private;
5127         int refclk;
5128
5129         if (IS_VALLEYVIEW(dev)) {
5130                 refclk = 100000;
5131         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5132             intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5133                 refclk = dev_priv->vbt.lvds_ssc_freq;
5134                 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
5135         } else if (!IS_GEN2(dev)) {
5136                 refclk = 96000;
5137         } else {
5138                 refclk = 48000;
5139         }
5140
5141         return refclk;
5142 }
5143
5144 static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
5145 {
5146         return (1 << dpll->n) << 16 | dpll->m2;
5147 }
5148
5149 static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5150 {
5151         return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
5152 }
5153
5154 static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
5155                                      intel_clock_t *reduced_clock)
5156 {
5157         struct drm_device *dev = crtc->base.dev;
5158         struct drm_i915_private *dev_priv = dev->dev_private;
5159         int pipe = crtc->pipe;
5160         u32 fp, fp2 = 0;
5161
5162         if (IS_PINEVIEW(dev)) {
5163                 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
5164                 if (reduced_clock)
5165                         fp2 = pnv_dpll_compute_fp(reduced_clock);
5166         } else {
5167                 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
5168                 if (reduced_clock)
5169                         fp2 = i9xx_dpll_compute_fp(reduced_clock);
5170         }
5171
5172         I915_WRITE(FP0(pipe), fp);
5173         crtc->config.dpll_hw_state.fp0 = fp;
5174
5175         crtc->lowfreq_avail = false;
5176         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5177             reduced_clock && i915.powersave) {
5178                 I915_WRITE(FP1(pipe), fp2);
5179                 crtc->config.dpll_hw_state.fp1 = fp2;
5180                 crtc->lowfreq_avail = true;
5181         } else {
5182                 I915_WRITE(FP1(pipe), fp);
5183                 crtc->config.dpll_hw_state.fp1 = fp;
5184         }
5185 }
5186
5187 static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5188                 pipe)
5189 {
5190         u32 reg_val;
5191
5192         /*
5193          * PLLB opamp always calibrates to max value of 0x3f, force enable it
5194          * and set it to a reasonable value instead.
5195          */
5196         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
5197         reg_val &= 0xffffff00;
5198         reg_val |= 0x00000030;
5199         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
5200
5201         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
5202         reg_val &= 0x8cffffff;
5203         reg_val = 0x8c000000;
5204         vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
5205
5206         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
5207         reg_val &= 0xffffff00;
5208         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
5209
5210         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
5211         reg_val &= 0x00ffffff;
5212         reg_val |= 0xb0000000;
5213         vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
5214 }
5215
5216 static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5217                                          struct intel_link_m_n *m_n)
5218 {
5219         struct drm_device *dev = crtc->base.dev;
5220         struct drm_i915_private *dev_priv = dev->dev_private;
5221         int pipe = crtc->pipe;
5222
5223         I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5224         I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5225         I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5226         I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
5227 }
5228
5229 static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5230                                          struct intel_link_m_n *m_n)
5231 {
5232         struct drm_device *dev = crtc->base.dev;
5233         struct drm_i915_private *dev_priv = dev->dev_private;
5234         int pipe = crtc->pipe;
5235         enum transcoder transcoder = crtc->config.cpu_transcoder;
5236
5237         if (INTEL_INFO(dev)->gen >= 5) {
5238                 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5239                 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5240                 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5241                 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5242         } else {
5243                 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5244                 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5245                 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5246                 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
5247         }
5248 }
5249
5250 static void intel_dp_set_m_n(struct intel_crtc *crtc)
5251 {
5252         if (crtc->config.has_pch_encoder)
5253                 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5254         else
5255                 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5256 }
5257
5258 static void vlv_update_pll(struct intel_crtc *crtc)
5259 {
5260         struct drm_device *dev = crtc->base.dev;
5261         struct drm_i915_private *dev_priv = dev->dev_private;
5262         int pipe = crtc->pipe;
5263         u32 dpll, mdiv;
5264         u32 bestn, bestm1, bestm2, bestp1, bestp2;
5265         u32 coreclk, reg_val, dpll_md;
5266
5267         mutex_lock(&dev_priv->dpio_lock);
5268
5269         bestn = crtc->config.dpll.n;
5270         bestm1 = crtc->config.dpll.m1;
5271         bestm2 = crtc->config.dpll.m2;
5272         bestp1 = crtc->config.dpll.p1;
5273         bestp2 = crtc->config.dpll.p2;
5274
5275         /* See eDP HDMI DPIO driver vbios notes doc */
5276
5277         /* PLL B needs special handling */
5278         if (pipe)
5279                 vlv_pllb_recal_opamp(dev_priv, pipe);
5280
5281         /* Set up Tx target for periodic Rcomp update */
5282         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
5283
5284         /* Disable target IRef on PLL */
5285         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
5286         reg_val &= 0x00ffffff;
5287         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
5288
5289         /* Disable fast lock */
5290         vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
5291
5292         /* Set idtafcrecal before PLL is enabled */
5293         mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5294         mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5295         mdiv |= ((bestn << DPIO_N_SHIFT));
5296         mdiv |= (1 << DPIO_K_SHIFT);
5297
5298         /*
5299          * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5300          * but we don't support that).
5301          * Note: don't use the DAC post divider as it seems unstable.
5302          */
5303         mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
5304         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
5305
5306         mdiv |= DPIO_ENABLE_CALIBRATION;
5307         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
5308
5309         /* Set HBR and RBR LPF coefficients */
5310         if (crtc->config.port_clock == 162000 ||
5311             intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
5312             intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
5313                 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
5314                                  0x009f0003);
5315         else
5316                 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
5317                                  0x00d0000f);
5318
5319         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5320             intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5321                 /* Use SSC source */
5322                 if (!pipe)
5323                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5324                                          0x0df40000);
5325                 else
5326                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5327                                          0x0df70000);
5328         } else { /* HDMI or VGA */
5329                 /* Use bend source */
5330                 if (!pipe)
5331                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5332                                          0x0df70000);
5333                 else
5334                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5335                                          0x0df40000);
5336         }
5337
5338         coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
5339         coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5340         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5341             intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5342                 coreclk |= 0x01000000;
5343         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
5344
5345         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
5346
5347         /*
5348          * Enable DPIO clock input. We should never disable the reference
5349          * clock for pipe B, since VGA hotplug / manual detection depends
5350          * on it.
5351          */
5352         dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5353                 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5354         /* We should never disable this, set it here for state tracking */
5355         if (pipe == PIPE_B)
5356                 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5357         dpll |= DPLL_VCO_ENABLE;
5358         crtc->config.dpll_hw_state.dpll = dpll;
5359
5360         dpll_md = (crtc->config.pixel_multiplier - 1)
5361                 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5362         crtc->config.dpll_hw_state.dpll_md = dpll_md;
5363
5364         mutex_unlock(&dev_priv->dpio_lock);
5365 }
5366
5367 static void chv_update_pll(struct intel_crtc *crtc)
5368 {
5369         struct drm_device *dev = crtc->base.dev;
5370         struct drm_i915_private *dev_priv = dev->dev_private;
5371         int pipe = crtc->pipe;
5372         int dpll_reg = DPLL(crtc->pipe);
5373         enum dpio_channel port = vlv_pipe_to_channel(pipe);
5374         u32 val, loopfilter, intcoeff;
5375         u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5376         int refclk;
5377
5378         mutex_lock(&dev_priv->dpio_lock);
5379
5380         bestn = crtc->config.dpll.n;
5381         bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5382         bestm1 = crtc->config.dpll.m1;
5383         bestm2 = crtc->config.dpll.m2 >> 22;
5384         bestp1 = crtc->config.dpll.p1;
5385         bestp2 = crtc->config.dpll.p2;
5386
5387         /*
5388          * Enable Refclk and SSC
5389          */
5390         val = I915_READ(dpll_reg);
5391         val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5392         I915_WRITE(dpll_reg, val);
5393
5394         /* Propagate soft reset to data lane reset */
5395         val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5396         val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5397         vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5398
5399         /* Disable 10bit clock to display controller */
5400         val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5401         val &= ~DPIO_DCLKP_EN;
5402         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5403
5404         /* p1 and p2 divider */
5405         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5406                         5 << DPIO_CHV_S1_DIV_SHIFT |
5407                         bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5408                         bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5409                         1 << DPIO_CHV_K_DIV_SHIFT);
5410
5411         /* Feedback post-divider - m2 */
5412         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5413
5414         /* Feedback refclk divider - n and m1 */
5415         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5416                         DPIO_CHV_M1_DIV_BY_2 |
5417                         1 << DPIO_CHV_N_DIV_SHIFT);
5418
5419         /* M2 fraction division */
5420         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5421
5422         /* M2 fraction division enable */
5423         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5424                        DPIO_CHV_FRAC_DIV_EN |
5425                        (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5426
5427         /* Loop filter */
5428         refclk = i9xx_get_refclk(&crtc->base, 0);
5429         loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5430                 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5431         if (refclk == 100000)
5432                 intcoeff = 11;
5433         else if (refclk == 38400)
5434                 intcoeff = 10;
5435         else
5436                 intcoeff = 9;
5437         loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5438         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5439
5440         /* AFC Recal */
5441         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5442                         vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5443                         DPIO_AFC_RECAL);
5444
5445         mutex_unlock(&dev_priv->dpio_lock);
5446 }
5447
5448 static void i9xx_update_pll(struct intel_crtc *crtc,
5449                             intel_clock_t *reduced_clock,
5450                             int num_connectors)
5451 {
5452         struct drm_device *dev = crtc->base.dev;
5453         struct drm_i915_private *dev_priv = dev->dev_private;
5454         u32 dpll;
5455         bool is_sdvo;
5456         struct dpll *clock = &crtc->config.dpll;
5457
5458         i9xx_update_pll_dividers(crtc, reduced_clock);
5459
5460         is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5461                 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
5462
5463         dpll = DPLL_VGA_MODE_DIS;
5464
5465         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
5466                 dpll |= DPLLB_MODE_LVDS;
5467         else
5468                 dpll |= DPLLB_MODE_DAC_SERIAL;
5469
5470         if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5471                 dpll |= (crtc->config.pixel_multiplier - 1)
5472                         << SDVO_MULTIPLIER_SHIFT_HIRES;
5473         }
5474
5475         if (is_sdvo)
5476                 dpll |= DPLL_SDVO_HIGH_SPEED;
5477
5478         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
5479                 dpll |= DPLL_SDVO_HIGH_SPEED;
5480
5481         /* compute bitmask from p1 value */
5482         if (IS_PINEVIEW(dev))
5483                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5484         else {
5485                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5486                 if (IS_G4X(dev) && reduced_clock)
5487                         dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5488         }
5489         switch (clock->p2) {
5490         case 5:
5491                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5492                 break;
5493         case 7:
5494                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5495                 break;
5496         case 10:
5497                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5498                 break;
5499         case 14:
5500                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5501                 break;
5502         }
5503         if (INTEL_INFO(dev)->gen >= 4)
5504                 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5505
5506         if (crtc->config.sdvo_tv_clock)
5507                 dpll |= PLL_REF_INPUT_TVCLKINBC;
5508         else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5509                  intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5510                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5511         else
5512                 dpll |= PLL_REF_INPUT_DREFCLK;
5513
5514         dpll |= DPLL_VCO_ENABLE;
5515         crtc->config.dpll_hw_state.dpll = dpll;
5516
5517         if (INTEL_INFO(dev)->gen >= 4) {
5518                 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5519                         << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5520                 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5521         }
5522 }
5523
5524 static void i8xx_update_pll(struct intel_crtc *crtc,
5525                             intel_clock_t *reduced_clock,
5526                             int num_connectors)
5527 {
5528         struct drm_device *dev = crtc->base.dev;
5529         struct drm_i915_private *dev_priv = dev->dev_private;
5530         u32 dpll;
5531         struct dpll *clock = &crtc->config.dpll;
5532
5533         i9xx_update_pll_dividers(crtc, reduced_clock);
5534
5535         dpll = DPLL_VGA_MODE_DIS;
5536
5537         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
5538                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5539         } else {
5540                 if (clock->p1 == 2)
5541                         dpll |= PLL_P1_DIVIDE_BY_TWO;
5542                 else
5543                         dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5544                 if (clock->p2 == 4)
5545                         dpll |= PLL_P2_DIVIDE_BY_4;
5546         }
5547
5548         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5549                 dpll |= DPLL_DVO_2X_MODE;
5550
5551         if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5552                  intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5553                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5554         else
5555                 dpll |= PLL_REF_INPUT_DREFCLK;
5556
5557         dpll |= DPLL_VCO_ENABLE;
5558         crtc->config.dpll_hw_state.dpll = dpll;
5559 }
5560
5561 static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
5562 {
5563         struct drm_device *dev = intel_crtc->base.dev;
5564         struct drm_i915_private *dev_priv = dev->dev_private;
5565         enum pipe pipe = intel_crtc->pipe;
5566         enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
5567         struct drm_display_mode *adjusted_mode =
5568                 &intel_crtc->config.adjusted_mode;
5569         uint32_t crtc_vtotal, crtc_vblank_end;
5570         int vsyncshift = 0;
5571
5572         /* We need to be careful not to changed the adjusted mode, for otherwise
5573          * the hw state checker will get angry at the mismatch. */
5574         crtc_vtotal = adjusted_mode->crtc_vtotal;
5575         crtc_vblank_end = adjusted_mode->crtc_vblank_end;
5576
5577         if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5578                 /* the chip adds 2 halflines automatically */
5579                 crtc_vtotal -= 1;
5580                 crtc_vblank_end -= 1;
5581
5582                 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5583                         vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5584                 else
5585                         vsyncshift = adjusted_mode->crtc_hsync_start -
5586                                 adjusted_mode->crtc_htotal / 2;
5587                 if (vsyncshift < 0)
5588                         vsyncshift += adjusted_mode->crtc_htotal;
5589         }
5590
5591         if (INTEL_INFO(dev)->gen > 3)
5592                 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
5593
5594         I915_WRITE(HTOTAL(cpu_transcoder),
5595                    (adjusted_mode->crtc_hdisplay - 1) |
5596                    ((adjusted_mode->crtc_htotal - 1) << 16));
5597         I915_WRITE(HBLANK(cpu_transcoder),
5598                    (adjusted_mode->crtc_hblank_start - 1) |
5599                    ((adjusted_mode->crtc_hblank_end - 1) << 16));
5600         I915_WRITE(HSYNC(cpu_transcoder),
5601                    (adjusted_mode->crtc_hsync_start - 1) |
5602                    ((adjusted_mode->crtc_hsync_end - 1) << 16));
5603
5604         I915_WRITE(VTOTAL(cpu_transcoder),
5605                    (adjusted_mode->crtc_vdisplay - 1) |
5606                    ((crtc_vtotal - 1) << 16));
5607         I915_WRITE(VBLANK(cpu_transcoder),
5608                    (adjusted_mode->crtc_vblank_start - 1) |
5609                    ((crtc_vblank_end - 1) << 16));
5610         I915_WRITE(VSYNC(cpu_transcoder),
5611                    (adjusted_mode->crtc_vsync_start - 1) |
5612                    ((adjusted_mode->crtc_vsync_end - 1) << 16));
5613
5614         /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5615          * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5616          * documented on the DDI_FUNC_CTL register description, EDP Input Select
5617          * bits. */
5618         if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5619             (pipe == PIPE_B || pipe == PIPE_C))
5620                 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5621
5622         /* pipesrc controls the size that is scaled from, which should
5623          * always be the user's requested size.
5624          */
5625         I915_WRITE(PIPESRC(pipe),
5626                    ((intel_crtc->config.pipe_src_w - 1) << 16) |
5627                    (intel_crtc->config.pipe_src_h - 1));
5628 }
5629
5630 static void intel_get_pipe_timings(struct intel_crtc *crtc,
5631                                    struct intel_crtc_config *pipe_config)
5632 {
5633         struct drm_device *dev = crtc->base.dev;
5634         struct drm_i915_private *dev_priv = dev->dev_private;
5635         enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5636         uint32_t tmp;
5637
5638         tmp = I915_READ(HTOTAL(cpu_transcoder));
5639         pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5640         pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5641         tmp = I915_READ(HBLANK(cpu_transcoder));
5642         pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5643         pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5644         tmp = I915_READ(HSYNC(cpu_transcoder));
5645         pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5646         pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5647
5648         tmp = I915_READ(VTOTAL(cpu_transcoder));
5649         pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5650         pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5651         tmp = I915_READ(VBLANK(cpu_transcoder));
5652         pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5653         pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5654         tmp = I915_READ(VSYNC(cpu_transcoder));
5655         pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5656         pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5657
5658         if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5659                 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5660                 pipe_config->adjusted_mode.crtc_vtotal += 1;
5661                 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5662         }
5663
5664         tmp = I915_READ(PIPESRC(crtc->pipe));
5665         pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5666         pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5667
5668         pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5669         pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
5670 }
5671
5672 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5673                                  struct intel_crtc_config *pipe_config)
5674 {
5675         mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5676         mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5677         mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5678         mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5679
5680         mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5681         mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5682         mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5683         mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5684
5685         mode->flags = pipe_config->adjusted_mode.flags;
5686
5687         mode->clock = pipe_config->adjusted_mode.crtc_clock;
5688         mode->flags |= pipe_config->adjusted_mode.flags;
5689 }
5690
5691 static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5692 {
5693         struct drm_device *dev = intel_crtc->base.dev;
5694         struct drm_i915_private *dev_priv = dev->dev_private;
5695         uint32_t pipeconf;
5696
5697         pipeconf = 0;
5698
5699         if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5700             I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5701                 pipeconf |= PIPECONF_ENABLE;
5702
5703         if (intel_crtc->config.double_wide)
5704                 pipeconf |= PIPECONF_DOUBLE_WIDE;
5705
5706         /* only g4x and later have fancy bpc/dither controls */
5707         if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5708                 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5709                 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5710                         pipeconf |= PIPECONF_DITHER_EN |
5711                                     PIPECONF_DITHER_TYPE_SP;
5712
5713                 switch (intel_crtc->config.pipe_bpp) {
5714                 case 18:
5715                         pipeconf |= PIPECONF_6BPC;
5716                         break;
5717                 case 24:
5718                         pipeconf |= PIPECONF_8BPC;
5719                         break;
5720                 case 30:
5721                         pipeconf |= PIPECONF_10BPC;
5722                         break;
5723                 default:
5724                         /* Case prevented by intel_choose_pipe_bpp_dither. */
5725                         BUG();
5726                 }
5727         }
5728
5729         if (HAS_PIPE_CXSR(dev)) {
5730                 if (intel_crtc->lowfreq_avail) {
5731                         DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5732                         pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5733                 } else {
5734                         DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5735                 }
5736         }
5737
5738         if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5739                 if (INTEL_INFO(dev)->gen < 4 ||
5740                     intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5741                         pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5742                 else
5743                         pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5744         } else
5745                 pipeconf |= PIPECONF_PROGRESSIVE;
5746
5747         if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5748                 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
5749
5750         I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5751         POSTING_READ(PIPECONF(intel_crtc->pipe));
5752 }
5753
5754 static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5755                               int x, int y,
5756                               struct drm_framebuffer *fb)
5757 {
5758         struct drm_device *dev = crtc->dev;
5759         struct drm_i915_private *dev_priv = dev->dev_private;
5760         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5761         int pipe = intel_crtc->pipe;
5762         int plane = intel_crtc->plane;
5763         int refclk, num_connectors = 0;
5764         intel_clock_t clock, reduced_clock;
5765         u32 dspcntr;
5766         bool ok, has_reduced_clock = false;
5767         bool is_lvds = false, is_dsi = false;
5768         struct intel_encoder *encoder;
5769         const intel_limit_t *limit;
5770         int ret;
5771
5772         for_each_encoder_on_crtc(dev, crtc, encoder) {
5773                 switch (encoder->type) {
5774                 case INTEL_OUTPUT_LVDS:
5775                         is_lvds = true;
5776                         break;
5777                 case INTEL_OUTPUT_DSI:
5778                         is_dsi = true;
5779                         break;
5780                 }
5781
5782                 num_connectors++;
5783         }
5784
5785         if (is_dsi)
5786                 goto skip_dpll;
5787
5788         if (!intel_crtc->config.clock_set) {
5789                 refclk = i9xx_get_refclk(crtc, num_connectors);
5790
5791                 /*
5792                  * Returns a set of divisors for the desired target clock with
5793                  * the given refclk, or FALSE.  The returned values represent
5794                  * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5795                  * 2) / p1 / p2.
5796                  */
5797                 limit = intel_limit(crtc, refclk);
5798                 ok = dev_priv->display.find_dpll(limit, crtc,
5799                                                  intel_crtc->config.port_clock,
5800                                                  refclk, NULL, &clock);
5801                 if (!ok) {
5802                         DRM_ERROR("Couldn't find PLL settings for mode!\n");
5803                         return -EINVAL;
5804                 }
5805
5806                 if (is_lvds && dev_priv->lvds_downclock_avail) {
5807                         /*
5808                          * Ensure we match the reduced clock's P to the target
5809                          * clock.  If the clocks don't match, we can't switch
5810                          * the display clock by using the FP0/FP1. In such case
5811                          * we will disable the LVDS downclock feature.
5812                          */
5813                         has_reduced_clock =
5814                                 dev_priv->display.find_dpll(limit, crtc,
5815                                                             dev_priv->lvds_downclock,
5816                                                             refclk, &clock,
5817                                                             &reduced_clock);
5818                 }
5819                 /* Compat-code for transition, will disappear. */
5820                 intel_crtc->config.dpll.n = clock.n;
5821                 intel_crtc->config.dpll.m1 = clock.m1;
5822                 intel_crtc->config.dpll.m2 = clock.m2;
5823                 intel_crtc->config.dpll.p1 = clock.p1;
5824                 intel_crtc->config.dpll.p2 = clock.p2;
5825         }
5826
5827         if (IS_GEN2(dev)) {
5828                 i8xx_update_pll(intel_crtc,
5829                                 has_reduced_clock ? &reduced_clock : NULL,
5830                                 num_connectors);
5831         } else if (IS_CHERRYVIEW(dev)) {
5832                 chv_update_pll(intel_crtc);
5833         } else if (IS_VALLEYVIEW(dev)) {
5834                 vlv_update_pll(intel_crtc);
5835         } else {
5836                 i9xx_update_pll(intel_crtc,
5837                                 has_reduced_clock ? &reduced_clock : NULL,
5838                                 num_connectors);
5839         }
5840
5841 skip_dpll:
5842         /* Set up the display plane register */
5843         dspcntr = DISPPLANE_GAMMA_ENABLE;
5844
5845         if (!IS_VALLEYVIEW(dev)) {
5846                 if (pipe == 0)
5847                         dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5848                 else
5849                         dspcntr |= DISPPLANE_SEL_PIPE_B;
5850         }
5851
5852         if (intel_crtc->config.has_dp_encoder)
5853                 intel_dp_set_m_n(intel_crtc);
5854
5855         intel_set_pipe_timings(intel_crtc);
5856
5857         /* pipesrc and dspsize control the size that is scaled from,
5858          * which should always be the user's requested size.
5859          */
5860         I915_WRITE(DSPSIZE(plane),
5861                    ((intel_crtc->config.pipe_src_h - 1) << 16) |
5862                    (intel_crtc->config.pipe_src_w - 1));
5863         I915_WRITE(DSPPOS(plane), 0);
5864
5865         i9xx_set_pipeconf(intel_crtc);
5866
5867         I915_WRITE(DSPCNTR(plane), dspcntr);
5868         POSTING_READ(DSPCNTR(plane));
5869
5870         ret = intel_pipe_set_base(crtc, x, y, fb);
5871
5872         return ret;
5873 }
5874
5875 static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5876                                  struct intel_crtc_config *pipe_config)
5877 {
5878         struct drm_device *dev = crtc->base.dev;
5879         struct drm_i915_private *dev_priv = dev->dev_private;
5880         uint32_t tmp;
5881
5882         if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5883                 return;
5884
5885         tmp = I915_READ(PFIT_CONTROL);
5886         if (!(tmp & PFIT_ENABLE))
5887                 return;
5888
5889         /* Check whether the pfit is attached to our pipe. */
5890         if (INTEL_INFO(dev)->gen < 4) {
5891                 if (crtc->pipe != PIPE_B)
5892                         return;
5893         } else {
5894                 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5895                         return;
5896         }
5897
5898         pipe_config->gmch_pfit.control = tmp;
5899         pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5900         if (INTEL_INFO(dev)->gen < 5)
5901                 pipe_config->gmch_pfit.lvds_border_bits =
5902                         I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5903 }
5904
5905 static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5906                                struct intel_crtc_config *pipe_config)
5907 {
5908         struct drm_device *dev = crtc->base.dev;
5909         struct drm_i915_private *dev_priv = dev->dev_private;
5910         int pipe = pipe_config->cpu_transcoder;
5911         intel_clock_t clock;
5912         u32 mdiv;
5913         int refclk = 100000;
5914
5915         mutex_lock(&dev_priv->dpio_lock);
5916         mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
5917         mutex_unlock(&dev_priv->dpio_lock);
5918
5919         clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5920         clock.m2 = mdiv & DPIO_M2DIV_MASK;
5921         clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5922         clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5923         clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5924
5925         vlv_clock(refclk, &clock);
5926
5927         /* clock.dot is the fast clock */
5928         pipe_config->port_clock = clock.dot / 5;
5929 }
5930
5931 static void i9xx_get_plane_config(struct intel_crtc *crtc,
5932                                   struct intel_plane_config *plane_config)
5933 {
5934         struct drm_device *dev = crtc->base.dev;
5935         struct drm_i915_private *dev_priv = dev->dev_private;
5936         u32 val, base, offset;
5937         int pipe = crtc->pipe, plane = crtc->plane;
5938         int fourcc, pixel_format;
5939         int aligned_height;
5940
5941         crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5942         if (!crtc->base.primary->fb) {
5943                 DRM_DEBUG_KMS("failed to alloc fb\n");
5944                 return;
5945         }
5946
5947         val = I915_READ(DSPCNTR(plane));
5948
5949         if (INTEL_INFO(dev)->gen >= 4)
5950                 if (val & DISPPLANE_TILED)
5951                         plane_config->tiled = true;
5952
5953         pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5954         fourcc = intel_format_to_fourcc(pixel_format);
5955         crtc->base.primary->fb->pixel_format = fourcc;
5956         crtc->base.primary->fb->bits_per_pixel =
5957                 drm_format_plane_cpp(fourcc, 0) * 8;
5958
5959         if (INTEL_INFO(dev)->gen >= 4) {
5960                 if (plane_config->tiled)
5961                         offset = I915_READ(DSPTILEOFF(plane));
5962                 else
5963                         offset = I915_READ(DSPLINOFF(plane));
5964                 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5965         } else {
5966                 base = I915_READ(DSPADDR(plane));
5967         }
5968         plane_config->base = base;
5969
5970         val = I915_READ(PIPESRC(pipe));
5971         crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5972         crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
5973
5974         val = I915_READ(DSPSTRIDE(pipe));
5975         crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
5976
5977         aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
5978                                             plane_config->tiled);
5979
5980         plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
5981                                    aligned_height, PAGE_SIZE);
5982
5983         DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
5984                       pipe, plane, crtc->base.primary->fb->width,
5985                       crtc->base.primary->fb->height,
5986                       crtc->base.primary->fb->bits_per_pixel, base,
5987                       crtc->base.primary->fb->pitches[0],
5988                       plane_config->size);
5989
5990 }
5991
5992 static void chv_crtc_clock_get(struct intel_crtc *crtc,
5993                                struct intel_crtc_config *pipe_config)
5994 {
5995         struct drm_device *dev = crtc->base.dev;
5996         struct drm_i915_private *dev_priv = dev->dev_private;
5997         int pipe = pipe_config->cpu_transcoder;
5998         enum dpio_channel port = vlv_pipe_to_channel(pipe);
5999         intel_clock_t clock;
6000         u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6001         int refclk = 100000;
6002
6003         mutex_lock(&dev_priv->dpio_lock);
6004         cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6005         pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6006         pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6007         pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6008         mutex_unlock(&dev_priv->dpio_lock);
6009
6010         clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6011         clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6012         clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6013         clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6014         clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6015
6016         chv_clock(refclk, &clock);
6017
6018         /* clock.dot is the fast clock */
6019         pipe_config->port_clock = clock.dot / 5;
6020 }
6021
6022 static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6023                                  struct intel_crtc_config *pipe_config)
6024 {
6025         struct drm_device *dev = crtc->base.dev;
6026         struct drm_i915_private *dev_priv = dev->dev_private;
6027         uint32_t tmp;
6028
6029         if (!intel_display_power_enabled(dev_priv,
6030                                          POWER_DOMAIN_PIPE(crtc->pipe)))
6031                 return false;
6032
6033         pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6034         pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6035
6036         tmp = I915_READ(PIPECONF(crtc->pipe));
6037         if (!(tmp & PIPECONF_ENABLE))
6038                 return false;
6039
6040         if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6041                 switch (tmp & PIPECONF_BPC_MASK) {
6042                 case PIPECONF_6BPC:
6043                         pipe_config->pipe_bpp = 18;
6044                         break;
6045                 case PIPECONF_8BPC:
6046                         pipe_config->pipe_bpp = 24;
6047                         break;
6048                 case PIPECONF_10BPC:
6049                         pipe_config->pipe_bpp = 30;
6050                         break;
6051                 default:
6052                         break;
6053                 }
6054         }
6055
6056         if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6057                 pipe_config->limited_color_range = true;
6058
6059         if (INTEL_INFO(dev)->gen < 4)
6060                 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6061
6062         intel_get_pipe_timings(crtc, pipe_config);
6063
6064         i9xx_get_pfit_config(crtc, pipe_config);
6065
6066         if (INTEL_INFO(dev)->gen >= 4) {
6067                 tmp = I915_READ(DPLL_MD(crtc->pipe));
6068                 pipe_config->pixel_multiplier =
6069                         ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6070                          >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
6071                 pipe_config->dpll_hw_state.dpll_md = tmp;
6072         } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6073                 tmp = I915_READ(DPLL(crtc->pipe));
6074                 pipe_config->pixel_multiplier =
6075                         ((tmp & SDVO_MULTIPLIER_MASK)
6076                          >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6077         } else {
6078                 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6079                  * port and will be fixed up in the encoder->get_config
6080                  * function. */
6081                 pipe_config->pixel_multiplier = 1;
6082         }
6083         pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6084         if (!IS_VALLEYVIEW(dev)) {
6085                 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6086                 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
6087         } else {
6088                 /* Mask out read-only status bits. */
6089                 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6090                                                      DPLL_PORTC_READY_MASK |
6091                                                      DPLL_PORTB_READY_MASK);
6092         }
6093
6094         if (IS_CHERRYVIEW(dev))
6095                 chv_crtc_clock_get(crtc, pipe_config);
6096         else if (IS_VALLEYVIEW(dev))
6097                 vlv_crtc_clock_get(crtc, pipe_config);
6098         else
6099                 i9xx_crtc_clock_get(crtc, pipe_config);
6100
6101         return true;
6102 }
6103
6104 static void ironlake_init_pch_refclk(struct drm_device *dev)
6105 {
6106         struct drm_i915_private *dev_priv = dev->dev_private;
6107         struct drm_mode_config *mode_config = &dev->mode_config;
6108         struct intel_encoder *encoder;
6109         u32 val, final;
6110         bool has_lvds = false;
6111         bool has_cpu_edp = false;
6112         bool has_panel = false;
6113         bool has_ck505 = false;
6114         bool can_ssc = false;
6115
6116         /* We need to take the global config into account */
6117         list_for_each_entry(encoder, &mode_config->encoder_list,
6118                             base.head) {
6119                 switch (encoder->type) {
6120                 case INTEL_OUTPUT_LVDS:
6121                         has_panel = true;
6122                         has_lvds = true;
6123                         break;
6124                 case INTEL_OUTPUT_EDP:
6125                         has_panel = true;
6126                         if (enc_to_dig_port(&encoder->base)->port == PORT_A)
6127                                 has_cpu_edp = true;
6128                         break;
6129                 }
6130         }
6131
6132         if (HAS_PCH_IBX(dev)) {
6133                 has_ck505 = dev_priv->vbt.display_clock_mode;
6134                 can_ssc = has_ck505;
6135         } else {
6136                 has_ck505 = false;
6137                 can_ssc = true;
6138         }
6139
6140         DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6141                       has_panel, has_lvds, has_ck505);
6142
6143         /* Ironlake: try to setup display ref clock before DPLL
6144          * enabling. This is only under driver's control after
6145          * PCH B stepping, previous chipset stepping should be
6146          * ignoring this setting.
6147          */
6148         val = I915_READ(PCH_DREF_CONTROL);
6149
6150         /* As we must carefully and slowly disable/enable each source in turn,
6151          * compute the final state we want first and check if we need to
6152          * make any changes at all.
6153          */
6154         final = val;
6155         final &= ~DREF_NONSPREAD_SOURCE_MASK;
6156         if (has_ck505)
6157                 final |= DREF_NONSPREAD_CK505_ENABLE;
6158         else
6159                 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6160
6161         final &= ~DREF_SSC_SOURCE_MASK;
6162         final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6163         final &= ~DREF_SSC1_ENABLE;
6164
6165         if (has_panel) {
6166                 final |= DREF_SSC_SOURCE_ENABLE;
6167
6168                 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6169                         final |= DREF_SSC1_ENABLE;
6170
6171                 if (has_cpu_edp) {
6172                         if (intel_panel_use_ssc(dev_priv) && can_ssc)
6173                                 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6174                         else
6175                                 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6176                 } else
6177                         final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6178         } else {
6179                 final |= DREF_SSC_SOURCE_DISABLE;
6180                 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6181         }
6182
6183         if (final == val)
6184                 return;
6185
6186         /* Always enable nonspread source */
6187         val &= ~DREF_NONSPREAD_SOURCE_MASK;
6188
6189         if (has_ck505)
6190                 val |= DREF_NONSPREAD_CK505_ENABLE;
6191         else
6192                 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6193
6194         if (has_panel) {
6195                 val &= ~DREF_SSC_SOURCE_MASK;
6196                 val |= DREF_SSC_SOURCE_ENABLE;
6197
6198                 /* SSC must be turned on before enabling the CPU output  */
6199                 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
6200                         DRM_DEBUG_KMS("Using SSC on panel\n");
6201                         val |= DREF_SSC1_ENABLE;
6202                 } else
6203                         val &= ~DREF_SSC1_ENABLE;
6204
6205                 /* Get SSC going before enabling the outputs */
6206                 I915_WRITE(PCH_DREF_CONTROL, val);
6207                 POSTING_READ(PCH_DREF_CONTROL);
6208                 udelay(200);
6209
6210                 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6211
6212                 /* Enable CPU source on CPU attached eDP */
6213                 if (has_cpu_edp) {
6214                         if (intel_panel_use_ssc(dev_priv) && can_ssc) {
6215                                 DRM_DEBUG_KMS("Using SSC on eDP\n");
6216                                 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6217                         }
6218                         else
6219                                 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6220                 } else
6221                         val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6222
6223                 I915_WRITE(PCH_DREF_CONTROL, val);
6224                 POSTING_READ(PCH_DREF_CONTROL);
6225                 udelay(200);
6226         } else {
6227                 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6228
6229                 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6230
6231                 /* Turn off CPU output */
6232                 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6233
6234                 I915_WRITE(PCH_DREF_CONTROL, val);
6235                 POSTING_READ(PCH_DREF_CONTROL);
6236                 udelay(200);
6237
6238                 /* Turn off the SSC source */
6239                 val &= ~DREF_SSC_SOURCE_MASK;
6240                 val |= DREF_SSC_SOURCE_DISABLE;
6241
6242                 /* Turn off SSC1 */
6243                 val &= ~DREF_SSC1_ENABLE;
6244
6245                 I915_WRITE(PCH_DREF_CONTROL, val);
6246                 POSTING_READ(PCH_DREF_CONTROL);
6247                 udelay(200);
6248         }
6249
6250         BUG_ON(val != final);
6251 }
6252
6253 static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
6254 {
6255         uint32_t tmp;
6256
6257         tmp = I915_READ(SOUTH_CHICKEN2);
6258         tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6259         I915_WRITE(SOUTH_CHICKEN2, tmp);
6260
6261         if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6262                                FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6263                 DRM_ERROR("FDI mPHY reset assert timeout\n");
6264
6265         tmp = I915_READ(SOUTH_CHICKEN2);
6266         tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6267         I915_WRITE(SOUTH_CHICKEN2, tmp);
6268
6269         if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6270                                 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6271                 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
6272 }
6273
6274 /* WaMPhyProgramming:hsw */
6275 static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6276 {
6277         uint32_t tmp;
6278
6279         tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6280         tmp &= ~(0xFF << 24);
6281         tmp |= (0x12 << 24);
6282         intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6283
6284         tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6285         tmp |= (1 << 11);
6286         intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6287
6288         tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6289         tmp |= (1 << 11);
6290         intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6291
6292         tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6293         tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6294         intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6295
6296         tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6297         tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6298         intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6299
6300         tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6301         tmp &= ~(7 << 13);
6302         tmp |= (5 << 13);
6303         intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
6304
6305         tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6306         tmp &= ~(7 << 13);
6307         tmp |= (5 << 13);
6308         intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
6309
6310         tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6311         tmp &= ~0xFF;
6312         tmp |= 0x1C;
6313         intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6314
6315         tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6316         tmp &= ~0xFF;
6317         tmp |= 0x1C;
6318         intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6319
6320         tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6321         tmp &= ~(0xFF << 16);
6322         tmp |= (0x1C << 16);
6323         intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6324
6325         tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6326         tmp &= ~(0xFF << 16);
6327         tmp |= (0x1C << 16);
6328         intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6329
6330         tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6331         tmp |= (1 << 27);
6332         intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
6333
6334         tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6335         tmp |= (1 << 27);
6336         intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
6337
6338         tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6339         tmp &= ~(0xF << 28);
6340         tmp |= (4 << 28);
6341         intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
6342
6343         tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6344         tmp &= ~(0xF << 28);
6345         tmp |= (4 << 28);
6346         intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
6347 }
6348
6349 /* Implements 3 different sequences from BSpec chapter "Display iCLK
6350  * Programming" based on the parameters passed:
6351  * - Sequence to enable CLKOUT_DP
6352  * - Sequence to enable CLKOUT_DP without spread
6353  * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6354  */
6355 static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6356                                  bool with_fdi)
6357 {
6358         struct drm_i915_private *dev_priv = dev->dev_private;
6359         uint32_t reg, tmp;
6360
6361         if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6362                 with_spread = true;
6363         if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6364                  with_fdi, "LP PCH doesn't have FDI\n"))
6365                 with_fdi = false;
6366
6367         mutex_lock(&dev_priv->dpio_lock);
6368
6369         tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6370         tmp &= ~SBI_SSCCTL_DISABLE;
6371         tmp |= SBI_SSCCTL_PATHALT;
6372         intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6373
6374         udelay(24);
6375
6376         if (with_spread) {
6377                 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6378                 tmp &= ~SBI_SSCCTL_PATHALT;
6379                 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6380
6381                 if (with_fdi) {
6382                         lpt_reset_fdi_mphy(dev_priv);
6383                         lpt_program_fdi_mphy(dev_priv);
6384                 }
6385         }
6386
6387         reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6388                SBI_GEN0 : SBI_DBUFF0;
6389         tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6390         tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6391         intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6392
6393         mutex_unlock(&dev_priv->dpio_lock);
6394 }
6395
6396 /* Sequence to disable CLKOUT_DP */
6397 static void lpt_disable_clkout_dp(struct drm_device *dev)
6398 {
6399         struct drm_i915_private *dev_priv = dev->dev_private;
6400         uint32_t reg, tmp;
6401
6402         mutex_lock(&dev_priv->dpio_lock);
6403
6404         reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6405                SBI_GEN0 : SBI_DBUFF0;
6406         tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6407         tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6408         intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6409
6410         tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6411         if (!(tmp & SBI_SSCCTL_DISABLE)) {
6412                 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6413                         tmp |= SBI_SSCCTL_PATHALT;
6414                         intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6415                         udelay(32);
6416                 }
6417                 tmp |= SBI_SSCCTL_DISABLE;
6418                 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6419         }
6420
6421         mutex_unlock(&dev_priv->dpio_lock);
6422 }
6423
6424 static void lpt_init_pch_refclk(struct drm_device *dev)
6425 {
6426         struct drm_mode_config *mode_config = &dev->mode_config;
6427         struct intel_encoder *encoder;
6428         bool has_vga = false;
6429
6430         list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6431                 switch (encoder->type) {
6432                 case INTEL_OUTPUT_ANALOG:
6433                         has_vga = true;
6434                         break;
6435                 }
6436         }
6437
6438         if (has_vga)
6439                 lpt_enable_clkout_dp(dev, true, true);
6440         else
6441                 lpt_disable_clkout_dp(dev);
6442 }
6443
6444 /*
6445  * Initialize reference clocks when the driver loads
6446  */
6447 void intel_init_pch_refclk(struct drm_device *dev)
6448 {
6449         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6450                 ironlake_init_pch_refclk(dev);
6451         else if (HAS_PCH_LPT(dev))
6452                 lpt_init_pch_refclk(dev);
6453 }
6454
6455 static int ironlake_get_refclk(struct drm_crtc *crtc)
6456 {
6457         struct drm_device *dev = crtc->dev;
6458         struct drm_i915_private *dev_priv = dev->dev_private;
6459         struct intel_encoder *encoder;
6460         int num_connectors = 0;
6461         bool is_lvds = false;
6462
6463         for_each_encoder_on_crtc(dev, crtc, encoder) {
6464                 switch (encoder->type) {
6465                 case INTEL_OUTPUT_LVDS:
6466                         is_lvds = true;
6467                         break;
6468                 }
6469                 num_connectors++;
6470         }
6471
6472         if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
6473                 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
6474                               dev_priv->vbt.lvds_ssc_freq);
6475                 return dev_priv->vbt.lvds_ssc_freq;
6476         }
6477
6478         return 120000;
6479 }
6480
6481 static void ironlake_set_pipeconf(struct drm_crtc *crtc)
6482 {
6483         struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6484         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6485         int pipe = intel_crtc->pipe;
6486         uint32_t val;
6487
6488         val = 0;
6489
6490         switch (intel_crtc->config.pipe_bpp) {
6491         case 18:
6492                 val |= PIPECONF_6BPC;
6493                 break;
6494         case 24:
6495                 val |= PIPECONF_8BPC;
6496                 break;
6497         case 30:
6498                 val |= PIPECONF_10BPC;
6499                 break;
6500         case 36:
6501                 val |= PIPECONF_12BPC;
6502                 break;
6503         default:
6504                 /* Case prevented by intel_choose_pipe_bpp_dither. */
6505                 BUG();
6506         }
6507
6508         if (intel_crtc->config.dither)
6509                 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6510
6511         if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
6512                 val |= PIPECONF_INTERLACED_ILK;
6513         else
6514                 val |= PIPECONF_PROGRESSIVE;
6515
6516         if (intel_crtc->config.limited_color_range)
6517                 val |= PIPECONF_COLOR_RANGE_SELECT;
6518
6519         I915_WRITE(PIPECONF(pipe), val);
6520         POSTING_READ(PIPECONF(pipe));
6521 }
6522
6523 /*
6524  * Set up the pipe CSC unit.
6525  *
6526  * Currently only full range RGB to limited range RGB conversion
6527  * is supported, but eventually this should handle various
6528  * RGB<->YCbCr scenarios as well.
6529  */
6530 static void intel_set_pipe_csc(struct drm_crtc *crtc)
6531 {
6532         struct drm_device *dev = crtc->dev;
6533         struct drm_i915_private *dev_priv = dev->dev_private;
6534         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6535         int pipe = intel_crtc->pipe;
6536         uint16_t coeff = 0x7800; /* 1.0 */
6537
6538         /*
6539          * TODO: Check what kind of values actually come out of the pipe
6540          * with these coeff/postoff values and adjust to get the best
6541          * accuracy. Perhaps we even need to take the bpc value into
6542          * consideration.
6543          */
6544
6545         if (intel_crtc->config.limited_color_range)
6546                 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6547
6548         /*
6549          * GY/GU and RY/RU should be the other way around according
6550          * to BSpec, but reality doesn't agree. Just set them up in
6551          * a way that results in the correct picture.
6552          */
6553         I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6554         I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6555
6556         I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6557         I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6558
6559         I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6560         I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6561
6562         I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6563         I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6564         I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6565
6566         if (INTEL_INFO(dev)->gen > 6) {
6567                 uint16_t postoff = 0;
6568
6569                 if (intel_crtc->config.limited_color_range)
6570                         postoff = (16 * (1 << 12) / 255) & 0x1fff;
6571
6572                 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6573                 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6574                 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6575
6576                 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6577         } else {
6578                 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6579
6580                 if (intel_crtc->config.limited_color_range)
6581                         mode |= CSC_BLACK_SCREEN_OFFSET;
6582
6583                 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6584         }
6585 }
6586
6587 static void haswell_set_pipeconf(struct drm_crtc *crtc)
6588 {
6589         struct drm_device *dev = crtc->dev;
6590         struct drm_i915_private *dev_priv = dev->dev_private;
6591         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6592         enum pipe pipe = intel_crtc->pipe;
6593         enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
6594         uint32_t val;
6595
6596         val = 0;
6597
6598         if (IS_HASWELL(dev) && intel_crtc->config.dither)
6599                 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6600
6601         if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
6602                 val |= PIPECONF_INTERLACED_ILK;
6603         else
6604                 val |= PIPECONF_PROGRESSIVE;
6605
6606         I915_WRITE(PIPECONF(cpu_transcoder), val);
6607         POSTING_READ(PIPECONF(cpu_transcoder));
6608
6609         I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6610         POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
6611
6612         if (IS_BROADWELL(dev)) {
6613                 val = 0;
6614
6615                 switch (intel_crtc->config.pipe_bpp) {
6616                 case 18:
6617                         val |= PIPEMISC_DITHER_6_BPC;
6618                         break;
6619                 case 24:
6620                         val |= PIPEMISC_DITHER_8_BPC;
6621                         break;
6622                 case 30:
6623                         val |= PIPEMISC_DITHER_10_BPC;
6624                         break;
6625                 case 36:
6626                         val |= PIPEMISC_DITHER_12_BPC;
6627                         break;
6628                 default:
6629                         /* Case prevented by pipe_config_set_bpp. */
6630                         BUG();
6631                 }
6632
6633                 if (intel_crtc->config.dither)
6634                         val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6635
6636                 I915_WRITE(PIPEMISC(pipe), val);
6637         }
6638 }
6639
6640 static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6641                                     intel_clock_t *clock,
6642                                     bool *has_reduced_clock,
6643                                     intel_clock_t *reduced_clock)
6644 {
6645         struct drm_device *dev = crtc->dev;
6646         struct drm_i915_private *dev_priv = dev->dev_private;
6647         struct intel_encoder *intel_encoder;
6648         int refclk;
6649         const intel_limit_t *limit;
6650         bool ret, is_lvds = false;
6651
6652         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6653                 switch (intel_encoder->type) {
6654                 case INTEL_OUTPUT_LVDS:
6655                         is_lvds = true;
6656                         break;
6657                 }
6658         }
6659
6660         refclk = ironlake_get_refclk(crtc);
6661
6662         /*
6663          * Returns a set of divisors for the desired target clock with the given
6664          * refclk, or FALSE.  The returned values represent the clock equation:
6665          * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6666          */
6667         limit = intel_limit(crtc, refclk);
6668         ret = dev_priv->display.find_dpll(limit, crtc,
6669                                           to_intel_crtc(crtc)->config.port_clock,
6670                                           refclk, NULL, clock);
6671         if (!ret)
6672                 return false;
6673
6674         if (is_lvds && dev_priv->lvds_downclock_avail) {
6675                 /*
6676                  * Ensure we match the reduced clock's P to the target clock.
6677                  * If the clocks don't match, we can't switch the display clock
6678                  * by using the FP0/FP1. In such case we will disable the LVDS
6679                  * downclock feature.
6680                 */
6681                 *has_reduced_clock =
6682                         dev_priv->display.find_dpll(limit, crtc,
6683                                                     dev_priv->lvds_downclock,
6684                                                     refclk, clock,
6685                                                     reduced_clock);
6686         }
6687
6688         return true;
6689 }
6690
6691 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6692 {
6693         /*
6694          * Account for spread spectrum to avoid
6695          * oversubscribing the link. Max center spread
6696          * is 2.5%; use 5% for safety's sake.
6697          */
6698         u32 bps = target_clock * bpp * 21 / 20;
6699         return DIV_ROUND_UP(bps, link_bw * 8);
6700 }
6701
6702 static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6703 {
6704         return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
6705 }
6706
6707 static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
6708                                       u32 *fp,
6709                                       intel_clock_t *reduced_clock, u32 *fp2)
6710 {
6711         struct drm_crtc *crtc = &intel_crtc->base;
6712         struct drm_device *dev = crtc->dev;
6713         struct drm_i915_private *dev_priv = dev->dev_private;
6714         struct intel_encoder *intel_encoder;
6715         uint32_t dpll;
6716         int factor, num_connectors = 0;
6717         bool is_lvds = false, is_sdvo = false;
6718
6719         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6720                 switch (intel_encoder->type) {
6721                 case INTEL_OUTPUT_LVDS:
6722                         is_lvds = true;
6723                         break;
6724                 case INTEL_OUTPUT_SDVO:
6725                 case INTEL_OUTPUT_HDMI:
6726                         is_sdvo = true;
6727                         break;
6728                 }
6729
6730                 num_connectors++;
6731         }
6732
6733         /* Enable autotuning of the PLL clock (if permissible) */
6734         factor = 21;
6735         if (is_lvds) {
6736                 if ((intel_panel_use_ssc(dev_priv) &&
6737                      dev_priv->vbt.lvds_ssc_freq == 100000) ||
6738                     (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
6739                         factor = 25;
6740         } else if (intel_crtc->config.sdvo_tv_clock)
6741                 factor = 20;
6742
6743         if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
6744                 *fp |= FP_CB_TUNE;
6745
6746         if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6747                 *fp2 |= FP_CB_TUNE;
6748
6749         dpll = 0;
6750
6751         if (is_lvds)
6752                 dpll |= DPLLB_MODE_LVDS;
6753         else
6754                 dpll |= DPLLB_MODE_DAC_SERIAL;
6755
6756         dpll |= (intel_crtc->config.pixel_multiplier - 1)
6757                 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
6758
6759         if (is_sdvo)
6760                 dpll |= DPLL_SDVO_HIGH_SPEED;
6761         if (intel_crtc->config.has_dp_encoder)
6762                 dpll |= DPLL_SDVO_HIGH_SPEED;
6763
6764         /* compute bitmask from p1 value */
6765         dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6766         /* also FPA1 */
6767         dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6768
6769         switch (intel_crtc->config.dpll.p2) {
6770         case 5:
6771                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6772                 break;
6773         case 7:
6774                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6775                 break;
6776         case 10:
6777                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6778                 break;
6779         case 14:
6780                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6781                 break;
6782         }
6783
6784         if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6785                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6786         else
6787                 dpll |= PLL_REF_INPUT_DREFCLK;
6788
6789         return dpll | DPLL_VCO_ENABLE;
6790 }
6791
6792 static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
6793                                   int x, int y,
6794                                   struct drm_framebuffer *fb)
6795 {
6796         struct drm_device *dev = crtc->dev;
6797         struct drm_i915_private *dev_priv = dev->dev_private;
6798         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6799         int pipe = intel_crtc->pipe;
6800         int plane = intel_crtc->plane;
6801         int num_connectors = 0;
6802         intel_clock_t clock, reduced_clock;
6803         u32 dpll = 0, fp = 0, fp2 = 0;
6804         bool ok, has_reduced_clock = false;
6805         bool is_lvds = false;
6806         struct intel_encoder *encoder;
6807         struct intel_shared_dpll *pll;
6808         int ret;
6809
6810         for_each_encoder_on_crtc(dev, crtc, encoder) {
6811                 switch (encoder->type) {
6812                 case INTEL_OUTPUT_LVDS:
6813                         is_lvds = true;
6814                         break;
6815                 }
6816
6817                 num_connectors++;
6818         }
6819
6820         WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6821              "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6822
6823         ok = ironlake_compute_clocks(crtc, &clock,
6824                                      &has_reduced_clock, &reduced_clock);
6825         if (!ok && !intel_crtc->config.clock_set) {
6826                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6827                 return -EINVAL;
6828         }
6829         /* Compat-code for transition, will disappear. */
6830         if (!intel_crtc->config.clock_set) {
6831                 intel_crtc->config.dpll.n = clock.n;
6832                 intel_crtc->config.dpll.m1 = clock.m1;
6833                 intel_crtc->config.dpll.m2 = clock.m2;
6834                 intel_crtc->config.dpll.p1 = clock.p1;
6835                 intel_crtc->config.dpll.p2 = clock.p2;
6836         }
6837
6838         /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6839         if (intel_crtc->config.has_pch_encoder) {
6840                 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
6841                 if (has_reduced_clock)
6842                         fp2 = i9xx_dpll_compute_fp(&reduced_clock);
6843
6844                 dpll = ironlake_compute_dpll(intel_crtc,
6845                                              &fp, &reduced_clock,
6846                                              has_reduced_clock ? &fp2 : NULL);
6847
6848                 intel_crtc->config.dpll_hw_state.dpll = dpll;
6849                 intel_crtc->config.dpll_hw_state.fp0 = fp;
6850                 if (has_reduced_clock)
6851                         intel_crtc->config.dpll_hw_state.fp1 = fp2;
6852                 else
6853                         intel_crtc->config.dpll_hw_state.fp1 = fp;
6854
6855                 pll = intel_get_shared_dpll(intel_crtc);
6856                 if (pll == NULL) {
6857                         DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6858                                          pipe_name(pipe));
6859                         return -EINVAL;
6860                 }
6861         } else
6862                 intel_put_shared_dpll(intel_crtc);
6863
6864         if (intel_crtc->config.has_dp_encoder)
6865                 intel_dp_set_m_n(intel_crtc);
6866
6867         if (is_lvds && has_reduced_clock && i915.powersave)
6868                 intel_crtc->lowfreq_avail = true;
6869         else
6870                 intel_crtc->lowfreq_avail = false;
6871
6872         intel_set_pipe_timings(intel_crtc);
6873
6874         if (intel_crtc->config.has_pch_encoder) {
6875                 intel_cpu_transcoder_set_m_n(intel_crtc,
6876                                              &intel_crtc->config.fdi_m_n);
6877         }
6878
6879         ironlake_set_pipeconf(crtc);
6880
6881         /* Set up the display plane register */
6882         I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
6883         POSTING_READ(DSPCNTR(plane));
6884
6885         ret = intel_pipe_set_base(crtc, x, y, fb);
6886
6887         return ret;
6888 }
6889
6890 static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6891                                          struct intel_link_m_n *m_n)
6892 {
6893         struct drm_device *dev = crtc->base.dev;
6894         struct drm_i915_private *dev_priv = dev->dev_private;
6895         enum pipe pipe = crtc->pipe;
6896
6897         m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6898         m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6899         m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6900                 & ~TU_SIZE_MASK;
6901         m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6902         m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6903                     & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6904 }
6905
6906 static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6907                                          enum transcoder transcoder,
6908                                          struct intel_link_m_n *m_n)
6909 {
6910         struct drm_device *dev = crtc->base.dev;
6911         struct drm_i915_private *dev_priv = dev->dev_private;
6912         enum pipe pipe = crtc->pipe;
6913
6914         if (INTEL_INFO(dev)->gen >= 5) {
6915                 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6916                 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6917                 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6918                         & ~TU_SIZE_MASK;
6919                 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6920                 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6921                             & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6922         } else {
6923                 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6924                 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6925                 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6926                         & ~TU_SIZE_MASK;
6927                 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6928                 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6929                             & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6930         }
6931 }
6932
6933 void intel_dp_get_m_n(struct intel_crtc *crtc,
6934                       struct intel_crtc_config *pipe_config)
6935 {
6936         if (crtc->config.has_pch_encoder)
6937                 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6938         else
6939                 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6940                                              &pipe_config->dp_m_n);
6941 }
6942
6943 static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6944                                         struct intel_crtc_config *pipe_config)
6945 {
6946         intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6947                                      &pipe_config->fdi_m_n);
6948 }
6949
6950 static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6951                                      struct intel_crtc_config *pipe_config)
6952 {
6953         struct drm_device *dev = crtc->base.dev;
6954         struct drm_i915_private *dev_priv = dev->dev_private;
6955         uint32_t tmp;
6956
6957         tmp = I915_READ(PF_CTL(crtc->pipe));
6958
6959         if (tmp & PF_ENABLE) {
6960                 pipe_config->pch_pfit.enabled = true;
6961                 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6962                 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
6963
6964                 /* We currently do not free assignements of panel fitters on
6965                  * ivb/hsw (since we don't use the higher upscaling modes which
6966                  * differentiates them) so just WARN about this case for now. */
6967                 if (IS_GEN7(dev)) {
6968                         WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6969                                 PF_PIPE_SEL_IVB(crtc->pipe));
6970                 }
6971         }
6972 }
6973
6974 static void ironlake_get_plane_config(struct intel_crtc *crtc,
6975                                       struct intel_plane_config *plane_config)
6976 {
6977         struct drm_device *dev = crtc->base.dev;
6978         struct drm_i915_private *dev_priv = dev->dev_private;
6979         u32 val, base, offset;
6980         int pipe = crtc->pipe, plane = crtc->plane;
6981         int fourcc, pixel_format;
6982         int aligned_height;
6983
6984         crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6985         if (!crtc->base.primary->fb) {
6986                 DRM_DEBUG_KMS("failed to alloc fb\n");
6987                 return;
6988         }
6989
6990         val = I915_READ(DSPCNTR(plane));
6991
6992         if (INTEL_INFO(dev)->gen >= 4)
6993                 if (val & DISPPLANE_TILED)
6994                         plane_config->tiled = true;
6995
6996         pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6997         fourcc = intel_format_to_fourcc(pixel_format);
6998         crtc->base.primary->fb->pixel_format = fourcc;
6999         crtc->base.primary->fb->bits_per_pixel =
7000                 drm_format_plane_cpp(fourcc, 0) * 8;
7001
7002         base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7003         if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7004                 offset = I915_READ(DSPOFFSET(plane));
7005         } else {
7006                 if (plane_config->tiled)
7007                         offset = I915_READ(DSPTILEOFF(plane));
7008                 else
7009                         offset = I915_READ(DSPLINOFF(plane));
7010         }
7011         plane_config->base = base;
7012
7013         val = I915_READ(PIPESRC(pipe));
7014         crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7015         crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
7016
7017         val = I915_READ(DSPSTRIDE(pipe));
7018         crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
7019
7020         aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
7021                                             plane_config->tiled);
7022
7023         plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
7024                                    aligned_height, PAGE_SIZE);
7025
7026         DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7027                       pipe, plane, crtc->base.primary->fb->width,
7028                       crtc->base.primary->fb->height,
7029                       crtc->base.primary->fb->bits_per_pixel, base,
7030                       crtc->base.primary->fb->pitches[0],
7031                       plane_config->size);
7032 }
7033
7034 static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7035                                      struct intel_crtc_config *pipe_config)
7036 {
7037         struct drm_device *dev = crtc->base.dev;
7038         struct drm_i915_private *dev_priv = dev->dev_private;
7039         uint32_t tmp;
7040
7041         pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
7042         pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7043
7044         tmp = I915_READ(PIPECONF(crtc->pipe));
7045         if (!(tmp & PIPECONF_ENABLE))
7046                 return false;
7047
7048         switch (tmp & PIPECONF_BPC_MASK) {
7049         case PIPECONF_6BPC:
7050                 pipe_config->pipe_bpp = 18;
7051                 break;
7052         case PIPECONF_8BPC:
7053                 pipe_config->pipe_bpp = 24;
7054                 break;
7055         case PIPECONF_10BPC:
7056                 pipe_config->pipe_bpp = 30;
7057                 break;
7058         case PIPECONF_12BPC:
7059                 pipe_config->pipe_bpp = 36;
7060                 break;
7061         default:
7062                 break;
7063         }
7064
7065         if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7066                 pipe_config->limited_color_range = true;
7067
7068         if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
7069                 struct intel_shared_dpll *pll;
7070
7071                 pipe_config->has_pch_encoder = true;
7072
7073                 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7074                 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7075                                           FDI_DP_PORT_WIDTH_SHIFT) + 1;
7076
7077                 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7078
7079                 if (HAS_PCH_IBX(dev_priv->dev)) {
7080                         pipe_config->shared_dpll =
7081                                 (enum intel_dpll_id) crtc->pipe;
7082                 } else {
7083                         tmp = I915_READ(PCH_DPLL_SEL);
7084                         if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7085                                 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7086                         else
7087                                 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7088                 }
7089
7090                 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7091
7092                 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7093                                            &pipe_config->dpll_hw_state));
7094
7095                 tmp = pipe_config->dpll_hw_state.dpll;
7096                 pipe_config->pixel_multiplier =
7097                         ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7098                          >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
7099
7100                 ironlake_pch_clock_get(crtc, pipe_config);
7101         } else {
7102                 pipe_config->pixel_multiplier = 1;
7103         }
7104
7105         intel_get_pipe_timings(crtc, pipe_config);
7106
7107         ironlake_get_pfit_config(crtc, pipe_config);
7108
7109         return true;
7110 }
7111
7112 static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7113 {
7114         struct drm_device *dev = dev_priv->dev;
7115         struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7116         struct intel_crtc *crtc;
7117
7118         for_each_intel_crtc(dev, crtc)
7119                 WARN(crtc->active, "CRTC for pipe %c enabled\n",
7120                      pipe_name(crtc->pipe));
7121
7122         WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7123         WARN(plls->spll_refcount, "SPLL enabled\n");
7124         WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7125         WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7126         WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7127         WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7128              "CPU PWM1 enabled\n");
7129         WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7130              "CPU PWM2 enabled\n");
7131         WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7132              "PCH PWM1 enabled\n");
7133         WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7134              "Utility pin enabled\n");
7135         WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7136
7137         /*
7138          * In theory we can still leave IRQs enabled, as long as only the HPD
7139          * interrupts remain enabled. We used to check for that, but since it's
7140          * gen-specific and since we only disable LCPLL after we fully disable
7141          * the interrupts, the check below should be enough.
7142          */
7143         WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
7144 }
7145
7146 static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7147 {
7148         struct drm_device *dev = dev_priv->dev;
7149
7150         if (IS_HASWELL(dev)) {
7151                 mutex_lock(&dev_priv->rps.hw_lock);
7152                 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7153                                             val))
7154                         DRM_ERROR("Failed to disable D_COMP\n");
7155                 mutex_unlock(&dev_priv->rps.hw_lock);
7156         } else {
7157                 I915_WRITE(D_COMP, val);
7158         }
7159         POSTING_READ(D_COMP);
7160 }
7161
7162 /*
7163  * This function implements pieces of two sequences from BSpec:
7164  * - Sequence for display software to disable LCPLL
7165  * - Sequence for display software to allow package C8+
7166  * The steps implemented here are just the steps that actually touch the LCPLL
7167  * register. Callers should take care of disabling all the display engine
7168  * functions, doing the mode unset, fixing interrupts, etc.
7169  */
7170 static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7171                               bool switch_to_fclk, bool allow_power_down)
7172 {
7173         uint32_t val;
7174
7175         assert_can_disable_lcpll(dev_priv);
7176
7177         val = I915_READ(LCPLL_CTL);
7178
7179         if (switch_to_fclk) {
7180                 val |= LCPLL_CD_SOURCE_FCLK;
7181                 I915_WRITE(LCPLL_CTL, val);
7182
7183                 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7184                                        LCPLL_CD_SOURCE_FCLK_DONE, 1))
7185                         DRM_ERROR("Switching to FCLK failed\n");
7186
7187                 val = I915_READ(LCPLL_CTL);
7188         }
7189
7190         val |= LCPLL_PLL_DISABLE;
7191         I915_WRITE(LCPLL_CTL, val);
7192         POSTING_READ(LCPLL_CTL);
7193
7194         if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7195                 DRM_ERROR("LCPLL still locked\n");
7196
7197         val = I915_READ(D_COMP);
7198         val |= D_COMP_COMP_DISABLE;
7199         hsw_write_dcomp(dev_priv, val);
7200         ndelay(100);
7201
7202         if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7203                 DRM_ERROR("D_COMP RCOMP still in progress\n");
7204
7205         if (allow_power_down) {
7206                 val = I915_READ(LCPLL_CTL);
7207                 val |= LCPLL_POWER_DOWN_ALLOW;
7208                 I915_WRITE(LCPLL_CTL, val);
7209                 POSTING_READ(LCPLL_CTL);
7210         }
7211 }
7212
7213 /*
7214  * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7215  * source.
7216  */
7217 static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
7218 {
7219         uint32_t val;
7220         unsigned long irqflags;
7221
7222         val = I915_READ(LCPLL_CTL);
7223
7224         if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7225                     LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7226                 return;
7227
7228         /*
7229          * Make sure we're not on PC8 state before disabling PC8, otherwise
7230          * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7231          *
7232          * The other problem is that hsw_restore_lcpll() is called as part of
7233          * the runtime PM resume sequence, so we can't just call
7234          * gen6_gt_force_wake_get() because that function calls
7235          * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7236          * while we are on the resume sequence. So to solve this problem we have
7237          * to call special forcewake code that doesn't touch runtime PM and
7238          * doesn't enable the forcewake delayed work.
7239          */
7240         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7241         if (dev_priv->uncore.forcewake_count++ == 0)
7242                 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7243         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
7244
7245         if (val & LCPLL_POWER_DOWN_ALLOW) {
7246                 val &= ~LCPLL_POWER_DOWN_ALLOW;
7247                 I915_WRITE(LCPLL_CTL, val);
7248                 POSTING_READ(LCPLL_CTL);
7249         }
7250
7251         val = I915_READ(D_COMP);
7252         val |= D_COMP_COMP_FORCE;
7253         val &= ~D_COMP_COMP_DISABLE;
7254         hsw_write_dcomp(dev_priv, val);
7255
7256         val = I915_READ(LCPLL_CTL);
7257         val &= ~LCPLL_PLL_DISABLE;
7258         I915_WRITE(LCPLL_CTL, val);
7259
7260         if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7261                 DRM_ERROR("LCPLL not locked yet\n");
7262
7263         if (val & LCPLL_CD_SOURCE_FCLK) {
7264                 val = I915_READ(LCPLL_CTL);
7265                 val &= ~LCPLL_CD_SOURCE_FCLK;
7266                 I915_WRITE(LCPLL_CTL, val);
7267
7268                 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7269                                         LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7270                         DRM_ERROR("Switching back to LCPLL failed\n");
7271         }
7272
7273         /* See the big comment above. */
7274         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7275         if (--dev_priv->uncore.forcewake_count == 0)
7276                 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7277         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
7278 }
7279
7280 /*
7281  * Package states C8 and deeper are really deep PC states that can only be
7282  * reached when all the devices on the system allow it, so even if the graphics
7283  * device allows PC8+, it doesn't mean the system will actually get to these
7284  * states. Our driver only allows PC8+ when going into runtime PM.
7285  *
7286  * The requirements for PC8+ are that all the outputs are disabled, the power
7287  * well is disabled and most interrupts are disabled, and these are also
7288  * requirements for runtime PM. When these conditions are met, we manually do
7289  * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7290  * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7291  * hang the machine.
7292  *
7293  * When we really reach PC8 or deeper states (not just when we allow it) we lose
7294  * the state of some registers, so when we come back from PC8+ we need to
7295  * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7296  * need to take care of the registers kept by RC6. Notice that this happens even
7297  * if we don't put the device in PCI D3 state (which is what currently happens
7298  * because of the runtime PM support).
7299  *
7300  * For more, read "Display Sequences for Package C8" on the hardware
7301  * documentation.
7302  */
7303 void hsw_enable_pc8(struct drm_i915_private *dev_priv)
7304 {
7305         struct drm_device *dev = dev_priv->dev;
7306         uint32_t val;
7307
7308         DRM_DEBUG_KMS("Enabling package C8+\n");
7309
7310         if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7311                 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7312                 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7313                 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7314         }
7315
7316         lpt_disable_clkout_dp(dev);
7317         hsw_disable_lcpll(dev_priv, true, true);
7318 }
7319
7320 void hsw_disable_pc8(struct drm_i915_private *dev_priv)
7321 {
7322         struct drm_device *dev = dev_priv->dev;
7323         uint32_t val;
7324
7325         DRM_DEBUG_KMS("Disabling package C8+\n");
7326
7327         hsw_restore_lcpll(dev_priv);
7328         lpt_init_pch_refclk(dev);
7329
7330         if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7331                 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7332                 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7333                 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7334         }
7335
7336         intel_prepare_ddi(dev);
7337 }
7338
7339 static void snb_modeset_global_resources(struct drm_device *dev)
7340 {
7341         modeset_update_crtc_power_domains(dev);
7342 }
7343
7344 static void haswell_modeset_global_resources(struct drm_device *dev)
7345 {
7346         modeset_update_crtc_power_domains(dev);
7347 }
7348
7349 static int haswell_crtc_mode_set(struct drm_crtc *crtc,
7350                                  int x, int y,
7351                                  struct drm_framebuffer *fb)
7352 {
7353         struct drm_device *dev = crtc->dev;
7354         struct drm_i915_private *dev_priv = dev->dev_private;
7355         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7356         int plane = intel_crtc->plane;
7357         int ret;
7358
7359         if (!intel_ddi_pll_select(intel_crtc))
7360                 return -EINVAL;
7361         intel_ddi_pll_enable(intel_crtc);
7362
7363         if (intel_crtc->config.has_dp_encoder)
7364                 intel_dp_set_m_n(intel_crtc);
7365
7366         intel_crtc->lowfreq_avail = false;
7367
7368         intel_set_pipe_timings(intel_crtc);
7369
7370         if (intel_crtc->config.has_pch_encoder) {
7371                 intel_cpu_transcoder_set_m_n(intel_crtc,
7372                                              &intel_crtc->config.fdi_m_n);
7373         }
7374
7375         haswell_set_pipeconf(crtc);
7376
7377         intel_set_pipe_csc(crtc);
7378
7379         /* Set up the display plane register */
7380         I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
7381         POSTING_READ(DSPCNTR(plane));
7382
7383         ret = intel_pipe_set_base(crtc, x, y, fb);
7384
7385         return ret;
7386 }
7387
7388 static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7389                                     struct intel_crtc_config *pipe_config)
7390 {
7391         struct drm_device *dev = crtc->base.dev;
7392         struct drm_i915_private *dev_priv = dev->dev_private;
7393         enum intel_display_power_domain pfit_domain;
7394         uint32_t tmp;
7395
7396         if (!intel_display_power_enabled(dev_priv,
7397                                          POWER_DOMAIN_PIPE(crtc->pipe)))
7398                 return false;
7399
7400         pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
7401         pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7402
7403         tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7404         if (tmp & TRANS_DDI_FUNC_ENABLE) {
7405                 enum pipe trans_edp_pipe;
7406                 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7407                 default:
7408                         WARN(1, "unknown pipe linked to edp transcoder\n");
7409                 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7410                 case TRANS_DDI_EDP_INPUT_A_ON:
7411                         trans_edp_pipe = PIPE_A;
7412                         break;
7413                 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7414                         trans_edp_pipe = PIPE_B;
7415                         break;
7416                 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7417                         trans_edp_pipe = PIPE_C;
7418                         break;
7419                 }
7420
7421                 if (trans_edp_pipe == crtc->pipe)
7422                         pipe_config->cpu_transcoder = TRANSCODER_EDP;
7423         }
7424
7425         if (!intel_display_power_enabled(dev_priv,
7426                         POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7427                 return false;
7428
7429         tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7430         if (!(tmp & PIPECONF_ENABLE))
7431                 return false;
7432
7433         /*
7434          * Haswell has only FDI/PCH transcoder A. It is which is connected to
7435          * DDI E. So just check whether this pipe is wired to DDI E and whether
7436          * the PCH transcoder is on.
7437          */
7438         tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7439         if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7440             I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7441                 pipe_config->has_pch_encoder = true;
7442
7443                 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7444                 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7445                                           FDI_DP_PORT_WIDTH_SHIFT) + 1;
7446
7447                 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7448         }
7449
7450         intel_get_pipe_timings(crtc, pipe_config);
7451
7452         pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7453         if (intel_display_power_enabled(dev_priv, pfit_domain))
7454                 ironlake_get_pfit_config(crtc, pipe_config);
7455
7456         if (IS_HASWELL(dev))
7457                 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7458                         (I915_READ(IPS_CTL) & IPS_ENABLE);
7459
7460         pipe_config->pixel_multiplier = 1;
7461
7462         return true;
7463 }
7464
7465 static struct {
7466         int clock;
7467         u32 config;
7468 } hdmi_audio_clock[] = {
7469         { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7470         { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7471         { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7472         { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7473         { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7474         { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7475         { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7476         { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7477         { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7478         { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7479 };
7480
7481 /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7482 static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7483 {
7484         int i;
7485
7486         for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7487                 if (mode->clock == hdmi_audio_clock[i].clock)
7488                         break;
7489         }
7490
7491         if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7492                 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7493                 i = 1;
7494         }
7495
7496         DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7497                       hdmi_audio_clock[i].clock,
7498                       hdmi_audio_clock[i].config);
7499
7500         return hdmi_audio_clock[i].config;
7501 }
7502
7503 static bool intel_eld_uptodate(struct drm_connector *connector,
7504                                int reg_eldv, uint32_t bits_eldv,
7505                                int reg_elda, uint32_t bits_elda,
7506                                int reg_edid)
7507 {
7508         struct drm_i915_private *dev_priv = connector->dev->dev_private;
7509         uint8_t *eld = connector->eld;
7510         uint32_t i;
7511
7512         i = I915_READ(reg_eldv);
7513         i &= bits_eldv;
7514
7515         if (!eld[0])
7516                 return !i;
7517
7518         if (!i)
7519                 return false;
7520
7521         i = I915_READ(reg_elda);
7522         i &= ~bits_elda;
7523         I915_WRITE(reg_elda, i);
7524
7525         for (i = 0; i < eld[2]; i++)
7526                 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7527                         return false;
7528
7529         return true;
7530 }
7531
7532 static void g4x_write_eld(struct drm_connector *connector,
7533                           struct drm_crtc *crtc,
7534                           struct drm_display_mode *mode)
7535 {
7536         struct drm_i915_private *dev_priv = connector->dev->dev_private;
7537         uint8_t *eld = connector->eld;
7538         uint32_t eldv;
7539         uint32_t len;
7540         uint32_t i;
7541
7542         i = I915_READ(G4X_AUD_VID_DID);
7543
7544         if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7545                 eldv = G4X_ELDV_DEVCL_DEVBLC;
7546         else
7547                 eldv = G4X_ELDV_DEVCTG;
7548
7549         if (intel_eld_uptodate(connector,
7550                                G4X_AUD_CNTL_ST, eldv,
7551                                G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7552                                G4X_HDMIW_HDMIEDID))
7553                 return;
7554
7555         i = I915_READ(G4X_AUD_CNTL_ST);
7556         i &= ~(eldv | G4X_ELD_ADDR);
7557         len = (i >> 9) & 0x1f;          /* ELD buffer size */
7558         I915_WRITE(G4X_AUD_CNTL_ST, i);
7559
7560         if (!eld[0])
7561                 return;
7562
7563         len = min_t(uint8_t, eld[2], len);
7564         DRM_DEBUG_DRIVER("ELD size %d\n", len);
7565         for (i = 0; i < len; i++)
7566                 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7567
7568         i = I915_READ(G4X_AUD_CNTL_ST);
7569         i |= eldv;
7570         I915_WRITE(G4X_AUD_CNTL_ST, i);
7571 }
7572
7573 static void haswell_write_eld(struct drm_connector *connector,
7574                               struct drm_crtc *crtc,
7575                               struct drm_display_mode *mode)
7576 {
7577         struct drm_i915_private *dev_priv = connector->dev->dev_private;
7578         uint8_t *eld = connector->eld;
7579         uint32_t eldv;
7580         uint32_t i;
7581         int len;
7582         int pipe = to_intel_crtc(crtc)->pipe;
7583         int tmp;
7584
7585         int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7586         int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7587         int aud_config = HSW_AUD_CFG(pipe);
7588         int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7589
7590         /* Audio output enable */
7591         DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7592         tmp = I915_READ(aud_cntrl_st2);
7593         tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7594         I915_WRITE(aud_cntrl_st2, tmp);
7595         POSTING_READ(aud_cntrl_st2);
7596
7597         assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
7598
7599         /* Set ELD valid state */
7600         tmp = I915_READ(aud_cntrl_st2);
7601         DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
7602         tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7603         I915_WRITE(aud_cntrl_st2, tmp);
7604         tmp = I915_READ(aud_cntrl_st2);
7605         DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
7606
7607         /* Enable HDMI mode */
7608         tmp = I915_READ(aud_config);
7609         DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
7610         /* clear N_programing_enable and N_value_index */
7611         tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7612         I915_WRITE(aud_config, tmp);
7613
7614         DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7615
7616         eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7617
7618         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7619                 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7620                 eld[5] |= (1 << 2);     /* Conn_Type, 0x1 = DisplayPort */
7621                 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7622         } else {
7623                 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7624         }
7625
7626         if (intel_eld_uptodate(connector,
7627                                aud_cntrl_st2, eldv,
7628                                aud_cntl_st, IBX_ELD_ADDRESS,
7629                                hdmiw_hdmiedid))
7630                 return;
7631
7632         i = I915_READ(aud_cntrl_st2);
7633         i &= ~eldv;
7634         I915_WRITE(aud_cntrl_st2, i);
7635
7636         if (!eld[0])
7637                 return;
7638
7639         i = I915_READ(aud_cntl_st);
7640         i &= ~IBX_ELD_ADDRESS;
7641         I915_WRITE(aud_cntl_st, i);
7642         i = (i >> 29) & DIP_PORT_SEL_MASK;              /* DIP_Port_Select, 0x1 = PortB */
7643         DRM_DEBUG_DRIVER("port num:%d\n", i);
7644
7645         len = min_t(uint8_t, eld[2], 21);       /* 84 bytes of hw ELD buffer */
7646         DRM_DEBUG_DRIVER("ELD size %d\n", len);
7647         for (i = 0; i < len; i++)
7648                 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7649
7650         i = I915_READ(aud_cntrl_st2);
7651         i |= eldv;
7652         I915_WRITE(aud_cntrl_st2, i);
7653
7654 }
7655
7656 static void ironlake_write_eld(struct drm_connector *connector,
7657                                struct drm_crtc *crtc,
7658                                struct drm_display_mode *mode)
7659 {
7660         struct drm_i915_private *dev_priv = connector->dev->dev_private;
7661         uint8_t *eld = connector->eld;
7662         uint32_t eldv;
7663         uint32_t i;
7664         int len;
7665         int hdmiw_hdmiedid;
7666         int aud_config;
7667         int aud_cntl_st;
7668         int aud_cntrl_st2;
7669         int pipe = to_intel_crtc(crtc)->pipe;
7670
7671         if (HAS_PCH_IBX(connector->dev)) {
7672                 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7673                 aud_config = IBX_AUD_CFG(pipe);
7674                 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
7675                 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
7676         } else if (IS_VALLEYVIEW(connector->dev)) {
7677                 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7678                 aud_config = VLV_AUD_CFG(pipe);
7679                 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7680                 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
7681         } else {
7682                 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7683                 aud_config = CPT_AUD_CFG(pipe);
7684                 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
7685                 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
7686         }
7687
7688         DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7689
7690         if (IS_VALLEYVIEW(connector->dev))  {
7691                 struct intel_encoder *intel_encoder;
7692                 struct intel_digital_port *intel_dig_port;
7693
7694                 intel_encoder = intel_attached_encoder(connector);
7695                 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7696                 i = intel_dig_port->port;
7697         } else {
7698                 i = I915_READ(aud_cntl_st);
7699                 i = (i >> 29) & DIP_PORT_SEL_MASK;
7700                 /* DIP_Port_Select, 0x1 = PortB */
7701         }
7702
7703         if (!i) {
7704                 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7705                 /* operate blindly on all ports */
7706                 eldv = IBX_ELD_VALIDB;
7707                 eldv |= IBX_ELD_VALIDB << 4;
7708                 eldv |= IBX_ELD_VALIDB << 8;
7709         } else {
7710                 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
7711                 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
7712         }
7713
7714         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7715                 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7716                 eld[5] |= (1 << 2);     /* Conn_Type, 0x1 = DisplayPort */
7717                 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7718         } else {
7719                 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7720         }
7721
7722         if (intel_eld_uptodate(connector,
7723                                aud_cntrl_st2, eldv,
7724                                aud_cntl_st, IBX_ELD_ADDRESS,
7725                                hdmiw_hdmiedid))
7726                 return;
7727
7728         i = I915_READ(aud_cntrl_st2);
7729         i &= ~eldv;
7730         I915_WRITE(aud_cntrl_st2, i);
7731
7732         if (!eld[0])
7733                 return;
7734
7735         i = I915_READ(aud_cntl_st);
7736         i &= ~IBX_ELD_ADDRESS;
7737         I915_WRITE(aud_cntl_st, i);
7738
7739         len = min_t(uint8_t, eld[2], 21);       /* 84 bytes of hw ELD buffer */
7740         DRM_DEBUG_DRIVER("ELD size %d\n", len);
7741         for (i = 0; i < len; i++)
7742                 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7743
7744         i = I915_READ(aud_cntrl_st2);
7745         i |= eldv;
7746         I915_WRITE(aud_cntrl_st2, i);
7747 }
7748
7749 void intel_write_eld(struct drm_encoder *encoder,
7750                      struct drm_display_mode *mode)
7751 {
7752         struct drm_crtc *crtc = encoder->crtc;
7753         struct drm_connector *connector;
7754         struct drm_device *dev = encoder->dev;
7755         struct drm_i915_private *dev_priv = dev->dev_private;
7756
7757         connector = drm_select_eld(encoder, mode);
7758         if (!connector)
7759                 return;
7760
7761         DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7762                          connector->base.id,
7763                          drm_get_connector_name(connector),
7764                          connector->encoder->base.id,
7765                          drm_get_encoder_name(connector->encoder));
7766
7767         connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7768
7769         if (dev_priv->display.write_eld)
7770                 dev_priv->display.write_eld(connector, crtc, mode);
7771 }
7772
7773 static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7774 {
7775         struct drm_device *dev = crtc->dev;
7776         struct drm_i915_private *dev_priv = dev->dev_private;
7777         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7778         bool visible = base != 0;
7779         u32 cntl;
7780
7781         if (intel_crtc->cursor_visible == visible)
7782                 return;
7783
7784         cntl = I915_READ(_CURACNTR);
7785         if (visible) {
7786                 /* On these chipsets we can only modify the base whilst
7787                  * the cursor is disabled.
7788                  */
7789                 I915_WRITE(_CURABASE, base);
7790
7791                 cntl &= ~(CURSOR_FORMAT_MASK);
7792                 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7793                 cntl |= CURSOR_ENABLE |
7794                         CURSOR_GAMMA_ENABLE |
7795                         CURSOR_FORMAT_ARGB;
7796         } else
7797                 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
7798         I915_WRITE(_CURACNTR, cntl);
7799
7800         intel_crtc->cursor_visible = visible;
7801 }
7802
7803 static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7804 {
7805         struct drm_device *dev = crtc->dev;
7806         struct drm_i915_private *dev_priv = dev->dev_private;
7807         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7808         int pipe = intel_crtc->pipe;
7809         bool visible = base != 0;
7810
7811         if (intel_crtc->cursor_visible != visible) {
7812                 int16_t width = intel_crtc->cursor_width;
7813                 uint32_t cntl = I915_READ(CURCNTR(pipe));
7814                 if (base) {
7815                         cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7816                         cntl |= MCURSOR_GAMMA_ENABLE;
7817
7818                         switch (width) {
7819                         case 64:
7820                                 cntl |= CURSOR_MODE_64_ARGB_AX;
7821                                 break;
7822                         case 128:
7823                                 cntl |= CURSOR_MODE_128_ARGB_AX;
7824                                 break;
7825                         case 256:
7826                                 cntl |= CURSOR_MODE_256_ARGB_AX;
7827                                 break;
7828                         default:
7829                                 WARN_ON(1);
7830                                 return;
7831                         }
7832                         cntl |= pipe << 28; /* Connect to correct pipe */
7833                 } else {
7834                         cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7835                         cntl |= CURSOR_MODE_DISABLE;
7836                 }
7837                 I915_WRITE(CURCNTR(pipe), cntl);
7838
7839                 intel_crtc->cursor_visible = visible;
7840         }
7841         /* and commit changes on next vblank */
7842         POSTING_READ(CURCNTR(pipe));
7843         I915_WRITE(CURBASE(pipe), base);
7844         POSTING_READ(CURBASE(pipe));
7845 }
7846
7847 static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7848 {
7849         struct drm_device *dev = crtc->dev;
7850         struct drm_i915_private *dev_priv = dev->dev_private;
7851         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7852         int pipe = intel_crtc->pipe;
7853         bool visible = base != 0;
7854
7855         if (intel_crtc->cursor_visible != visible) {
7856                 int16_t width = intel_crtc->cursor_width;
7857                 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7858                 if (base) {
7859                         cntl &= ~CURSOR_MODE;
7860                         cntl |= MCURSOR_GAMMA_ENABLE;
7861                         switch (width) {
7862                         case 64:
7863                                 cntl |= CURSOR_MODE_64_ARGB_AX;
7864                                 break;
7865                         case 128:
7866                                 cntl |= CURSOR_MODE_128_ARGB_AX;
7867                                 break;
7868                         case 256:
7869                                 cntl |= CURSOR_MODE_256_ARGB_AX;
7870                                 break;
7871                         default:
7872                                 WARN_ON(1);
7873                                 return;
7874                         }
7875                 } else {
7876                         cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7877                         cntl |= CURSOR_MODE_DISABLE;
7878                 }
7879                 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7880                         cntl |= CURSOR_PIPE_CSC_ENABLE;
7881                         cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7882                 }
7883                 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7884
7885                 intel_crtc->cursor_visible = visible;
7886         }
7887         /* and commit changes on next vblank */
7888         POSTING_READ(CURCNTR_IVB(pipe));
7889         I915_WRITE(CURBASE_IVB(pipe), base);
7890         POSTING_READ(CURBASE_IVB(pipe));
7891 }
7892
7893 /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7894 static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7895                                      bool on)
7896 {
7897         struct drm_device *dev = crtc->dev;
7898         struct drm_i915_private *dev_priv = dev->dev_private;
7899         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7900         int pipe = intel_crtc->pipe;
7901         int x = intel_crtc->cursor_x;
7902         int y = intel_crtc->cursor_y;
7903         u32 base = 0, pos = 0;
7904         bool visible;
7905
7906         if (on)
7907                 base = intel_crtc->cursor_addr;
7908
7909         if (x >= intel_crtc->config.pipe_src_w)
7910                 base = 0;
7911
7912         if (y >= intel_crtc->config.pipe_src_h)
7913                 base = 0;
7914
7915         if (x < 0) {
7916                 if (x + intel_crtc->cursor_width <= 0)
7917                         base = 0;
7918
7919                 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7920                 x = -x;
7921         }
7922         pos |= x << CURSOR_X_SHIFT;
7923
7924         if (y < 0) {
7925                 if (y + intel_crtc->cursor_height <= 0)
7926                         base = 0;
7927
7928                 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7929                 y = -y;
7930         }
7931         pos |= y << CURSOR_Y_SHIFT;
7932
7933         visible = base != 0;
7934         if (!visible && !intel_crtc->cursor_visible)
7935                 return;
7936
7937         if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7938                 I915_WRITE(CURPOS_IVB(pipe), pos);
7939                 ivb_update_cursor(crtc, base);
7940         } else {
7941                 I915_WRITE(CURPOS(pipe), pos);
7942                 if (IS_845G(dev) || IS_I865G(dev))
7943                         i845_update_cursor(crtc, base);
7944                 else
7945                         i9xx_update_cursor(crtc, base);
7946         }
7947 }
7948
7949 static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7950                                  struct drm_file *file,
7951                                  uint32_t handle,
7952                                  uint32_t width, uint32_t height)
7953 {
7954         struct drm_device *dev = crtc->dev;
7955         struct drm_i915_private *dev_priv = dev->dev_private;
7956         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7957         struct drm_i915_gem_object *obj;
7958         unsigned old_width;
7959         uint32_t addr;
7960         int ret;
7961
7962         /* if we want to turn off the cursor ignore width and height */
7963         if (!handle) {
7964                 DRM_DEBUG_KMS("cursor off\n");
7965                 addr = 0;
7966                 obj = NULL;
7967                 mutex_lock(&dev->struct_mutex);
7968                 goto finish;
7969         }
7970
7971         /* Check for which cursor types we support */
7972         if (!((width == 64 && height == 64) ||
7973                         (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7974                         (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7975                 DRM_DEBUG("Cursor dimension not supported\n");
7976                 return -EINVAL;
7977         }
7978
7979         obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
7980         if (&obj->base == NULL)
7981                 return -ENOENT;
7982
7983         if (obj->base.size < width * height * 4) {
7984                 DRM_DEBUG_KMS("buffer is to small\n");
7985                 ret = -ENOMEM;
7986                 goto fail;
7987         }
7988
7989         /* we only need to pin inside GTT if cursor is non-phy */
7990         mutex_lock(&dev->struct_mutex);
7991         if (!INTEL_INFO(dev)->cursor_needs_physical) {
7992                 unsigned alignment;
7993
7994                 if (obj->tiling_mode) {
7995                         DRM_DEBUG_KMS("cursor cannot be tiled\n");
7996                         ret = -EINVAL;
7997                         goto fail_locked;
7998                 }
7999
8000                 /* Note that the w/a also requires 2 PTE of padding following
8001                  * the bo. We currently fill all unused PTE with the shadow
8002                  * page and so we should always have valid PTE following the
8003                  * cursor preventing the VT-d warning.
8004                  */
8005                 alignment = 0;
8006                 if (need_vtd_wa(dev))
8007                         alignment = 64*1024;
8008
8009                 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
8010                 if (ret) {
8011                         DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
8012                         goto fail_locked;
8013                 }
8014
8015                 ret = i915_gem_object_put_fence(obj);
8016                 if (ret) {
8017                         DRM_DEBUG_KMS("failed to release fence for cursor");
8018                         goto fail_unpin;
8019                 }
8020
8021                 addr = i915_gem_obj_ggtt_offset(obj);
8022         } else {
8023                 int align = IS_I830(dev) ? 16 * 1024 : 256;
8024                 ret = i915_gem_attach_phys_object(dev, obj,
8025                                                   (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8026                                                   align);
8027                 if (ret) {
8028                         DRM_DEBUG_KMS("failed to attach phys object\n");
8029                         goto fail_locked;
8030                 }
8031                 addr = obj->phys_obj->handle->busaddr;
8032         }
8033
8034         if (IS_GEN2(dev))
8035                 I915_WRITE(CURSIZE, (height << 12) | width);
8036
8037  finish:
8038         if (intel_crtc->cursor_bo) {
8039                 if (INTEL_INFO(dev)->cursor_needs_physical) {
8040                         if (intel_crtc->cursor_bo != obj)
8041                                 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8042                 } else
8043                         i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
8044                 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
8045         }
8046
8047         mutex_unlock(&dev->struct_mutex);
8048
8049         old_width = intel_crtc->cursor_width;
8050
8051         intel_crtc->cursor_addr = addr;
8052         intel_crtc->cursor_bo = obj;
8053         intel_crtc->cursor_width = width;
8054         intel_crtc->cursor_height = height;
8055
8056         if (intel_crtc->active) {
8057                 if (old_width != width)
8058                         intel_update_watermarks(crtc);
8059                 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
8060         }
8061
8062         return 0;
8063 fail_unpin:
8064         i915_gem_object_unpin_from_display_plane(obj);
8065 fail_locked:
8066         mutex_unlock(&dev->struct_mutex);
8067 fail:
8068         drm_gem_object_unreference_unlocked(&obj->base);
8069         return ret;
8070 }
8071
8072 static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8073 {
8074         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8075
8076         intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8077         intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
8078
8079         if (intel_crtc->active)
8080                 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
8081
8082         return 0;
8083 }
8084
8085 static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
8086                                  u16 *blue, uint32_t start, uint32_t size)
8087 {
8088         int end = (start + size > 256) ? 256 : start + size, i;
8089         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8090
8091         for (i = start; i < end; i++) {
8092                 intel_crtc->lut_r[i] = red[i] >> 8;
8093                 intel_crtc->lut_g[i] = green[i] >> 8;
8094                 intel_crtc->lut_b[i] = blue[i] >> 8;
8095         }
8096
8097         intel_crtc_load_lut(crtc);
8098 }
8099
8100 /* VESA 640x480x72Hz mode to set on the pipe */
8101 static struct drm_display_mode load_detect_mode = {
8102         DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8103                  704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8104 };
8105
8106 struct drm_framebuffer *
8107 __intel_framebuffer_create(struct drm_device *dev,
8108                            struct drm_mode_fb_cmd2 *mode_cmd,
8109                            struct drm_i915_gem_object *obj)
8110 {
8111         struct intel_framebuffer *intel_fb;
8112         int ret;
8113
8114         intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8115         if (!intel_fb) {
8116                 drm_gem_object_unreference_unlocked(&obj->base);
8117                 return ERR_PTR(-ENOMEM);
8118         }
8119
8120         ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
8121         if (ret)
8122                 goto err;
8123
8124         return &intel_fb->base;
8125 err:
8126         drm_gem_object_unreference_unlocked(&obj->base);
8127         kfree(intel_fb);
8128
8129         return ERR_PTR(ret);
8130 }
8131
8132 static struct drm_framebuffer *
8133 intel_framebuffer_create(struct drm_device *dev,
8134                          struct drm_mode_fb_cmd2 *mode_cmd,
8135                          struct drm_i915_gem_object *obj)
8136 {
8137         struct drm_framebuffer *fb;
8138         int ret;
8139
8140         ret = i915_mutex_lock_interruptible(dev);
8141         if (ret)
8142                 return ERR_PTR(ret);
8143         fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8144         mutex_unlock(&dev->struct_mutex);
8145
8146         return fb;
8147 }
8148
8149 static u32
8150 intel_framebuffer_pitch_for_width(int width, int bpp)
8151 {
8152         u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8153         return ALIGN(pitch, 64);
8154 }
8155
8156 static u32
8157 intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8158 {
8159         u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8160         return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8161 }
8162
8163 static struct drm_framebuffer *
8164 intel_framebuffer_create_for_mode(struct drm_device *dev,
8165                                   struct drm_display_mode *mode,
8166                                   int depth, int bpp)
8167 {
8168         struct drm_i915_gem_object *obj;
8169         struct drm_mode_fb_cmd2 mode_cmd = { 0 };
8170
8171         obj = i915_gem_alloc_object(dev,
8172                                     intel_framebuffer_size_for_mode(mode, bpp));
8173         if (obj == NULL)
8174                 return ERR_PTR(-ENOMEM);
8175
8176         mode_cmd.width = mode->hdisplay;
8177         mode_cmd.height = mode->vdisplay;
8178         mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8179                                                                 bpp);
8180         mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
8181
8182         return intel_framebuffer_create(dev, &mode_cmd, obj);
8183 }
8184
8185 static struct drm_framebuffer *
8186 mode_fits_in_fbdev(struct drm_device *dev,
8187                    struct drm_display_mode *mode)
8188 {
8189 #ifdef CONFIG_DRM_I915_FBDEV
8190         struct drm_i915_private *dev_priv = dev->dev_private;
8191         struct drm_i915_gem_object *obj;
8192         struct drm_framebuffer *fb;
8193
8194         if (!dev_priv->fbdev)
8195                 return NULL;
8196
8197         if (!dev_priv->fbdev->fb)
8198                 return NULL;
8199
8200         obj = dev_priv->fbdev->fb->obj;
8201         BUG_ON(!obj);
8202
8203         fb = &dev_priv->fbdev->fb->base;
8204         if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8205                                                                fb->bits_per_pixel))
8206                 return NULL;
8207
8208         if (obj->base.size < mode->vdisplay * fb->pitches[0])
8209                 return NULL;
8210
8211         return fb;
8212 #else
8213         return NULL;
8214 #endif
8215 }
8216
8217 bool intel_get_load_detect_pipe(struct drm_connector *connector,
8218                                 struct drm_display_mode *mode,
8219                                 struct intel_load_detect_pipe *old)
8220 {
8221         struct intel_crtc *intel_crtc;
8222         struct intel_encoder *intel_encoder =
8223                 intel_attached_encoder(connector);
8224         struct drm_crtc *possible_crtc;
8225         struct drm_encoder *encoder = &intel_encoder->base;
8226         struct drm_crtc *crtc = NULL;
8227         struct drm_device *dev = encoder->dev;
8228         struct drm_framebuffer *fb;
8229         int i = -1;
8230
8231         DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8232                       connector->base.id, drm_get_connector_name(connector),
8233                       encoder->base.id, drm_get_encoder_name(encoder));
8234
8235         /*
8236          * Algorithm gets a little messy:
8237          *
8238          *   - if the connector already has an assigned crtc, use it (but make
8239          *     sure it's on first)
8240          *
8241          *   - try to find the first unused crtc that can drive this connector,
8242          *     and use that if we find one
8243          */
8244
8245         /* See if we already have a CRTC for this connector */
8246         if (encoder->crtc) {
8247                 crtc = encoder->crtc;
8248
8249                 mutex_lock(&crtc->mutex);
8250
8251                 old->dpms_mode = connector->dpms;
8252                 old->load_detect_temp = false;
8253
8254                 /* Make sure the crtc and connector are running */
8255                 if (connector->dpms != DRM_MODE_DPMS_ON)
8256                         connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8257
8258                 return true;
8259         }
8260
8261         /* Find an unused one (if possible) */
8262         for_each_crtc(dev, possible_crtc) {
8263                 i++;
8264                 if (!(encoder->possible_crtcs & (1 << i)))
8265                         continue;
8266                 if (!possible_crtc->enabled) {
8267                         crtc = possible_crtc;
8268                         break;
8269                 }
8270         }
8271
8272         /*
8273          * If we didn't find an unused CRTC, don't use any.
8274          */
8275         if (!crtc) {
8276                 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8277                 return false;
8278         }
8279
8280         mutex_lock(&crtc->mutex);
8281         intel_encoder->new_crtc = to_intel_crtc(crtc);
8282         to_intel_connector(connector)->new_encoder = intel_encoder;
8283
8284         intel_crtc = to_intel_crtc(crtc);
8285         intel_crtc->new_enabled = true;
8286         intel_crtc->new_config = &intel_crtc->config;
8287         old->dpms_mode = connector->dpms;
8288         old->load_detect_temp = true;
8289         old->release_fb = NULL;
8290
8291         if (!mode)
8292                 mode = &load_detect_mode;
8293
8294         /* We need a framebuffer large enough to accommodate all accesses
8295          * that the plane may generate whilst we perform load detection.
8296          * We can not rely on the fbcon either being present (we get called
8297          * during its initialisation to detect all boot displays, or it may
8298          * not even exist) or that it is large enough to satisfy the
8299          * requested mode.
8300          */
8301         fb = mode_fits_in_fbdev(dev, mode);
8302         if (fb == NULL) {
8303                 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
8304                 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8305                 old->release_fb = fb;
8306         } else
8307                 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
8308         if (IS_ERR(fb)) {
8309                 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
8310                 goto fail;
8311         }
8312
8313         if (intel_set_mode(crtc, mode, 0, 0, fb)) {
8314                 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
8315                 if (old->release_fb)
8316                         old->release_fb->funcs->destroy(old->release_fb);
8317                 goto fail;
8318         }
8319
8320         /* let the connector get through one full cycle before testing */
8321         intel_wait_for_vblank(dev, intel_crtc->pipe);
8322         return true;
8323
8324  fail:
8325         intel_crtc->new_enabled = crtc->enabled;
8326         if (intel_crtc->new_enabled)
8327                 intel_crtc->new_config = &intel_crtc->config;
8328         else
8329                 intel_crtc->new_config = NULL;
8330         mutex_unlock(&crtc->mutex);
8331         return false;
8332 }
8333
8334 void intel_release_load_detect_pipe(struct drm_connector *connector,
8335                                     struct intel_load_detect_pipe *old)
8336 {
8337         struct intel_encoder *intel_encoder =
8338                 intel_attached_encoder(connector);
8339         struct drm_encoder *encoder = &intel_encoder->base;
8340         struct drm_crtc *crtc = encoder->crtc;
8341         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8342
8343         DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8344                       connector->base.id, drm_get_connector_name(connector),
8345                       encoder->base.id, drm_get_encoder_name(encoder));
8346
8347         if (old->load_detect_temp) {
8348                 to_intel_connector(connector)->new_encoder = NULL;
8349                 intel_encoder->new_crtc = NULL;
8350                 intel_crtc->new_enabled = false;
8351                 intel_crtc->new_config = NULL;
8352                 intel_set_mode(crtc, NULL, 0, 0, NULL);
8353
8354                 if (old->release_fb) {
8355                         drm_framebuffer_unregister_private(old->release_fb);
8356                         drm_framebuffer_unreference(old->release_fb);
8357                 }
8358
8359                 mutex_unlock(&crtc->mutex);
8360                 return;
8361         }
8362
8363         /* Switch crtc and encoder back off if necessary */
8364         if (old->dpms_mode != DRM_MODE_DPMS_ON)
8365                 connector->funcs->dpms(connector, old->dpms_mode);
8366
8367         mutex_unlock(&crtc->mutex);
8368 }
8369
8370 static int i9xx_pll_refclk(struct drm_device *dev,
8371                            const struct intel_crtc_config *pipe_config)
8372 {
8373         struct drm_i915_private *dev_priv = dev->dev_private;
8374         u32 dpll = pipe_config->dpll_hw_state.dpll;
8375
8376         if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
8377                 return dev_priv->vbt.lvds_ssc_freq;
8378         else if (HAS_PCH_SPLIT(dev))
8379                 return 120000;
8380         else if (!IS_GEN2(dev))
8381                 return 96000;
8382         else
8383                 return 48000;
8384 }
8385
8386 /* Returns the clock of the currently programmed mode of the given pipe. */
8387 static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8388                                 struct intel_crtc_config *pipe_config)
8389 {
8390         struct drm_device *dev = crtc->base.dev;
8391         struct drm_i915_private *dev_priv = dev->dev_private;
8392         int pipe = pipe_config->cpu_transcoder;
8393         u32 dpll = pipe_config->dpll_hw_state.dpll;
8394         u32 fp;
8395         intel_clock_t clock;
8396         int refclk = i9xx_pll_refclk(dev, pipe_config);
8397
8398         if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
8399                 fp = pipe_config->dpll_hw_state.fp0;
8400         else
8401                 fp = pipe_config->dpll_hw_state.fp1;
8402
8403         clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
8404         if (IS_PINEVIEW(dev)) {
8405                 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8406                 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
8407         } else {
8408                 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8409                 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8410         }
8411
8412         if (!IS_GEN2(dev)) {
8413                 if (IS_PINEVIEW(dev))
8414                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8415                                 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
8416                 else
8417                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
8418                                DPLL_FPA01_P1_POST_DIV_SHIFT);
8419
8420                 switch (dpll & DPLL_MODE_MASK) {
8421                 case DPLLB_MODE_DAC_SERIAL:
8422                         clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8423                                 5 : 10;
8424                         break;
8425                 case DPLLB_MODE_LVDS:
8426                         clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8427                                 7 : 14;
8428                         break;
8429                 default:
8430                         DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
8431                                   "mode\n", (int)(dpll & DPLL_MODE_MASK));
8432                         return;
8433                 }
8434
8435                 if (IS_PINEVIEW(dev))
8436                         pineview_clock(refclk, &clock);
8437                 else
8438                         i9xx_clock(refclk, &clock);
8439         } else {
8440                 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
8441                 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
8442
8443                 if (is_lvds) {
8444                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8445                                        DPLL_FPA01_P1_POST_DIV_SHIFT);
8446
8447                         if (lvds & LVDS_CLKB_POWER_UP)
8448                                 clock.p2 = 7;
8449                         else
8450                                 clock.p2 = 14;
8451                 } else {
8452                         if (dpll & PLL_P1_DIVIDE_BY_TWO)
8453                                 clock.p1 = 2;
8454                         else {
8455                                 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8456                                             DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8457                         }
8458                         if (dpll & PLL_P2_DIVIDE_BY_4)
8459                                 clock.p2 = 4;
8460                         else
8461                                 clock.p2 = 2;
8462                 }
8463
8464                 i9xx_clock(refclk, &clock);
8465         }
8466
8467         /*
8468          * This value includes pixel_multiplier. We will use
8469          * port_clock to compute adjusted_mode.crtc_clock in the
8470          * encoder's get_config() function.
8471          */
8472         pipe_config->port_clock = clock.dot;
8473 }
8474
8475 int intel_dotclock_calculate(int link_freq,
8476                              const struct intel_link_m_n *m_n)
8477 {
8478         /*
8479          * The calculation for the data clock is:
8480          * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
8481          * But we want to avoid losing precison if possible, so:
8482          * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
8483          *
8484          * and the link clock is simpler:
8485          * link_clock = (m * link_clock) / n
8486          */
8487
8488         if (!m_n->link_n)
8489                 return 0;
8490
8491         return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8492 }
8493
8494 static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8495                                    struct intel_crtc_config *pipe_config)
8496 {
8497         struct drm_device *dev = crtc->base.dev;
8498
8499         /* read out port_clock from the DPLL */
8500         i9xx_crtc_clock_get(crtc, pipe_config);
8501
8502         /*
8503          * This value does not include pixel_multiplier.
8504          * We will check that port_clock and adjusted_mode.crtc_clock
8505          * agree once we know their relationship in the encoder's
8506          * get_config() function.
8507          */
8508         pipe_config->adjusted_mode.crtc_clock =
8509                 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8510                                          &pipe_config->fdi_m_n);
8511 }
8512
8513 /** Returns the currently programmed mode of the given pipe. */
8514 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8515                                              struct drm_crtc *crtc)
8516 {
8517         struct drm_i915_private *dev_priv = dev->dev_private;
8518         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8519         enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8520         struct drm_display_mode *mode;
8521         struct intel_crtc_config pipe_config;
8522         int htot = I915_READ(HTOTAL(cpu_transcoder));
8523         int hsync = I915_READ(HSYNC(cpu_transcoder));
8524         int vtot = I915_READ(VTOTAL(cpu_transcoder));
8525         int vsync = I915_READ(VSYNC(cpu_transcoder));
8526         enum pipe pipe = intel_crtc->pipe;
8527
8528         mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8529         if (!mode)
8530                 return NULL;
8531
8532         /*
8533          * Construct a pipe_config sufficient for getting the clock info
8534          * back out of crtc_clock_get.
8535          *
8536          * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8537          * to use a real value here instead.
8538          */
8539         pipe_config.cpu_transcoder = (enum transcoder) pipe;
8540         pipe_config.pixel_multiplier = 1;
8541         pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8542         pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8543         pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
8544         i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8545
8546         mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
8547         mode->hdisplay = (htot & 0xffff) + 1;
8548         mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8549         mode->hsync_start = (hsync & 0xffff) + 1;
8550         mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8551         mode->vdisplay = (vtot & 0xffff) + 1;
8552         mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8553         mode->vsync_start = (vsync & 0xffff) + 1;
8554         mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8555
8556         drm_mode_set_name(mode);
8557
8558         return mode;
8559 }
8560
8561 static void intel_increase_pllclock(struct drm_crtc *crtc)
8562 {
8563         struct drm_device *dev = crtc->dev;
8564         struct drm_i915_private *dev_priv = dev->dev_private;
8565         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8566         int pipe = intel_crtc->pipe;
8567         int dpll_reg = DPLL(pipe);
8568         int dpll;
8569
8570         if (HAS_PCH_SPLIT(dev))
8571                 return;
8572
8573         if (!dev_priv->lvds_downclock_avail)
8574                 return;
8575
8576         dpll = I915_READ(dpll_reg);
8577         if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
8578                 DRM_DEBUG_DRIVER("upclocking LVDS\n");
8579
8580                 assert_panel_unlocked(dev_priv, pipe);
8581
8582                 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8583                 I915_WRITE(dpll_reg, dpll);
8584                 intel_wait_for_vblank(dev, pipe);
8585
8586                 dpll = I915_READ(dpll_reg);
8587                 if (dpll & DISPLAY_RATE_SELECT_FPA1)
8588                         DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
8589         }
8590 }
8591
8592 static void intel_decrease_pllclock(struct drm_crtc *crtc)
8593 {
8594         struct drm_device *dev = crtc->dev;
8595         struct drm_i915_private *dev_priv = dev->dev_private;
8596         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8597
8598         if (HAS_PCH_SPLIT(dev))
8599                 return;
8600
8601         if (!dev_priv->lvds_downclock_avail)
8602                 return;
8603
8604         /*
8605          * Since this is called by a timer, we should never get here in
8606          * the manual case.
8607          */
8608         if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
8609                 int pipe = intel_crtc->pipe;
8610                 int dpll_reg = DPLL(pipe);
8611                 int dpll;
8612
8613                 DRM_DEBUG_DRIVER("downclocking LVDS\n");
8614
8615                 assert_panel_unlocked(dev_priv, pipe);
8616
8617                 dpll = I915_READ(dpll_reg);
8618                 dpll |= DISPLAY_RATE_SELECT_FPA1;
8619                 I915_WRITE(dpll_reg, dpll);
8620                 intel_wait_for_vblank(dev, pipe);
8621                 dpll = I915_READ(dpll_reg);
8622                 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
8623                         DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
8624         }
8625
8626 }
8627
8628 void intel_mark_busy(struct drm_device *dev)
8629 {
8630         struct drm_i915_private *dev_priv = dev->dev_private;
8631
8632         if (dev_priv->mm.busy)
8633                 return;
8634
8635         intel_runtime_pm_get(dev_priv);
8636         i915_update_gfx_val(dev_priv);
8637         dev_priv->mm.busy = true;
8638 }
8639
8640 void intel_mark_idle(struct drm_device *dev)
8641 {
8642         struct drm_i915_private *dev_priv = dev->dev_private;
8643         struct drm_crtc *crtc;
8644
8645         if (!dev_priv->mm.busy)
8646                 return;
8647
8648         dev_priv->mm.busy = false;
8649
8650         if (!i915.powersave)
8651                 goto out;
8652
8653         for_each_crtc(dev, crtc) {
8654                 if (!crtc->primary->fb)
8655                         continue;
8656
8657                 intel_decrease_pllclock(crtc);
8658         }
8659
8660         if (INTEL_INFO(dev)->gen >= 6)
8661                 gen6_rps_idle(dev->dev_private);
8662
8663 out:
8664         intel_runtime_pm_put(dev_priv);
8665 }
8666
8667 void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8668                         struct intel_ring_buffer *ring)
8669 {
8670         struct drm_device *dev = obj->base.dev;
8671         struct drm_crtc *crtc;
8672
8673         if (!i915.powersave)
8674                 return;
8675
8676         for_each_crtc(dev, crtc) {
8677                 if (!crtc->primary->fb)
8678                         continue;
8679
8680                 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
8681                         continue;
8682
8683                 intel_increase_pllclock(crtc);
8684                 if (ring && intel_fbc_enabled(dev))
8685                         ring->fbc_dirty = true;
8686         }
8687 }
8688
8689 static void intel_crtc_destroy(struct drm_crtc *crtc)
8690 {
8691         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8692         struct drm_device *dev = crtc->dev;
8693         struct intel_unpin_work *work;
8694         unsigned long flags;
8695
8696         spin_lock_irqsave(&dev->event_lock, flags);
8697         work = intel_crtc->unpin_work;
8698         intel_crtc->unpin_work = NULL;
8699         spin_unlock_irqrestore(&dev->event_lock, flags);
8700
8701         if (work) {
8702                 cancel_work_sync(&work->work);
8703                 kfree(work);
8704         }
8705
8706         intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8707
8708         drm_crtc_cleanup(crtc);
8709
8710         kfree(intel_crtc);
8711 }
8712
8713 static void intel_unpin_work_fn(struct work_struct *__work)
8714 {
8715         struct intel_unpin_work *work =
8716                 container_of(__work, struct intel_unpin_work, work);
8717         struct drm_device *dev = work->crtc->dev;
8718
8719         mutex_lock(&dev->struct_mutex);
8720         intel_unpin_fb_obj(work->old_fb_obj);
8721         drm_gem_object_unreference(&work->pending_flip_obj->base);
8722         drm_gem_object_unreference(&work->old_fb_obj->base);
8723
8724         intel_update_fbc(dev);
8725         mutex_unlock(&dev->struct_mutex);
8726
8727         BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8728         atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8729
8730         kfree(work);
8731 }
8732
8733 static void do_intel_finish_page_flip(struct drm_device *dev,
8734                                       struct drm_crtc *crtc)
8735 {
8736         struct drm_i915_private *dev_priv = dev->dev_private;
8737         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8738         struct intel_unpin_work *work;
8739         unsigned long flags;
8740
8741         /* Ignore early vblank irqs */
8742         if (intel_crtc == NULL)
8743                 return;
8744
8745         spin_lock_irqsave(&dev->event_lock, flags);
8746         work = intel_crtc->unpin_work;
8747
8748         /* Ensure we don't miss a work->pending update ... */
8749         smp_rmb();
8750
8751         if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
8752                 spin_unlock_irqrestore(&dev->event_lock, flags);
8753                 return;
8754         }
8755
8756         /* and that the unpin work is consistent wrt ->pending. */
8757         smp_rmb();
8758
8759         intel_crtc->unpin_work = NULL;
8760
8761         if (work->event)
8762                 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
8763
8764         drm_vblank_put(dev, intel_crtc->pipe);
8765
8766         spin_unlock_irqrestore(&dev->event_lock, flags);
8767
8768         wake_up_all(&dev_priv->pending_flip_queue);
8769
8770         queue_work(dev_priv->wq, &work->work);
8771
8772         trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
8773 }
8774
8775 void intel_finish_page_flip(struct drm_device *dev, int pipe)
8776 {
8777         struct drm_i915_private *dev_priv = dev->dev_private;
8778         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8779
8780         do_intel_finish_page_flip(dev, crtc);
8781 }
8782
8783 void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8784 {
8785         struct drm_i915_private *dev_priv = dev->dev_private;
8786         struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8787
8788         do_intel_finish_page_flip(dev, crtc);
8789 }
8790
8791 void intel_prepare_page_flip(struct drm_device *dev, int plane)
8792 {
8793         struct drm_i915_private *dev_priv = dev->dev_private;
8794         struct intel_crtc *intel_crtc =
8795                 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8796         unsigned long flags;
8797
8798         /* NB: An MMIO update of the plane base pointer will also
8799          * generate a page-flip completion irq, i.e. every modeset
8800          * is also accompanied by a spurious intel_prepare_page_flip().
8801          */
8802         spin_lock_irqsave(&dev->event_lock, flags);
8803         if (intel_crtc->unpin_work)
8804                 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
8805         spin_unlock_irqrestore(&dev->event_lock, flags);
8806 }
8807
8808 inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8809 {
8810         /* Ensure that the work item is consistent when activating it ... */
8811         smp_wmb();
8812         atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8813         /* and that it is marked active as soon as the irq could fire. */
8814         smp_wmb();
8815 }
8816
8817 static int intel_gen2_queue_flip(struct drm_device *dev,
8818                                  struct drm_crtc *crtc,
8819                                  struct drm_framebuffer *fb,
8820                                  struct drm_i915_gem_object *obj,
8821                                  uint32_t flags)
8822 {
8823         struct drm_i915_private *dev_priv = dev->dev_private;
8824         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8825         u32 flip_mask;
8826         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8827         int ret;
8828
8829         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8830         if (ret)
8831                 goto err;
8832
8833         ret = intel_ring_begin(ring, 6);
8834         if (ret)
8835                 goto err_unpin;
8836
8837         /* Can't queue multiple flips, so wait for the previous
8838          * one to finish before executing the next.
8839          */
8840         if (intel_crtc->plane)
8841                 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8842         else
8843                 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8844         intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8845         intel_ring_emit(ring, MI_NOOP);
8846         intel_ring_emit(ring, MI_DISPLAY_FLIP |
8847                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8848         intel_ring_emit(ring, fb->pitches[0]);
8849         intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8850         intel_ring_emit(ring, 0); /* aux display base address, unused */
8851
8852         intel_mark_page_flip_active(intel_crtc);
8853         __intel_ring_advance(ring);
8854         return 0;
8855
8856 err_unpin:
8857         intel_unpin_fb_obj(obj);
8858 err:
8859         return ret;
8860 }
8861
8862 static int intel_gen3_queue_flip(struct drm_device *dev,
8863                                  struct drm_crtc *crtc,
8864                                  struct drm_framebuffer *fb,
8865                                  struct drm_i915_gem_object *obj,
8866                                  uint32_t flags)
8867 {
8868         struct drm_i915_private *dev_priv = dev->dev_private;
8869         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8870         u32 flip_mask;
8871         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8872         int ret;
8873
8874         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8875         if (ret)
8876                 goto err;
8877
8878         ret = intel_ring_begin(ring, 6);
8879         if (ret)
8880                 goto err_unpin;
8881
8882         if (intel_crtc->plane)
8883                 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8884         else
8885                 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8886         intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8887         intel_ring_emit(ring, MI_NOOP);
8888         intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8889                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8890         intel_ring_emit(ring, fb->pitches[0]);
8891         intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8892         intel_ring_emit(ring, MI_NOOP);
8893
8894         intel_mark_page_flip_active(intel_crtc);
8895         __intel_ring_advance(ring);
8896         return 0;
8897
8898 err_unpin:
8899         intel_unpin_fb_obj(obj);
8900 err:
8901         return ret;
8902 }
8903
8904 static int intel_gen4_queue_flip(struct drm_device *dev,
8905                                  struct drm_crtc *crtc,
8906                                  struct drm_framebuffer *fb,
8907                                  struct drm_i915_gem_object *obj,
8908                                  uint32_t flags)
8909 {
8910         struct drm_i915_private *dev_priv = dev->dev_private;
8911         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8912         uint32_t pf, pipesrc;
8913         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8914         int ret;
8915
8916         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8917         if (ret)
8918                 goto err;
8919
8920         ret = intel_ring_begin(ring, 4);
8921         if (ret)
8922                 goto err_unpin;
8923
8924         /* i965+ uses the linear or tiled offsets from the
8925          * Display Registers (which do not change across a page-flip)
8926          * so we need only reprogram the base address.
8927          */
8928         intel_ring_emit(ring, MI_DISPLAY_FLIP |
8929                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8930         intel_ring_emit(ring, fb->pitches[0]);
8931         intel_ring_emit(ring,
8932                         (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
8933                         obj->tiling_mode);
8934
8935         /* XXX Enabling the panel-fitter across page-flip is so far
8936          * untested on non-native modes, so ignore it for now.
8937          * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8938          */
8939         pf = 0;
8940         pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8941         intel_ring_emit(ring, pf | pipesrc);
8942
8943         intel_mark_page_flip_active(intel_crtc);
8944         __intel_ring_advance(ring);
8945         return 0;
8946
8947 err_unpin:
8948         intel_unpin_fb_obj(obj);
8949 err:
8950         return ret;
8951 }
8952
8953 static int intel_gen6_queue_flip(struct drm_device *dev,
8954                                  struct drm_crtc *crtc,
8955                                  struct drm_framebuffer *fb,
8956                                  struct drm_i915_gem_object *obj,
8957                                  uint32_t flags)
8958 {
8959         struct drm_i915_private *dev_priv = dev->dev_private;
8960         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8961         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8962         uint32_t pf, pipesrc;
8963         int ret;
8964
8965         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8966         if (ret)
8967                 goto err;
8968
8969         ret = intel_ring_begin(ring, 4);
8970         if (ret)
8971                 goto err_unpin;
8972
8973         intel_ring_emit(ring, MI_DISPLAY_FLIP |
8974                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8975         intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
8976         intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8977
8978         /* Contrary to the suggestions in the documentation,
8979          * "Enable Panel Fitter" does not seem to be required when page
8980          * flipping with a non-native mode, and worse causes a normal
8981          * modeset to fail.
8982          * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8983          */
8984         pf = 0;
8985         pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8986         intel_ring_emit(ring, pf | pipesrc);
8987
8988         intel_mark_page_flip_active(intel_crtc);
8989         __intel_ring_advance(ring);
8990         return 0;
8991
8992 err_unpin:
8993         intel_unpin_fb_obj(obj);
8994 err:
8995         return ret;
8996 }
8997
8998 static int intel_gen7_queue_flip(struct drm_device *dev,
8999                                  struct drm_crtc *crtc,
9000                                  struct drm_framebuffer *fb,
9001                                  struct drm_i915_gem_object *obj,
9002                                  uint32_t flags)
9003 {
9004         struct drm_i915_private *dev_priv = dev->dev_private;
9005         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9006         struct intel_ring_buffer *ring;
9007         uint32_t plane_bit = 0;
9008         int len, ret;
9009
9010         ring = obj->ring;
9011         if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
9012                 ring = &dev_priv->ring[BCS];
9013
9014         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9015         if (ret)
9016                 goto err;
9017
9018         switch(intel_crtc->plane) {
9019         case PLANE_A:
9020                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9021                 break;
9022         case PLANE_B:
9023                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9024                 break;
9025         case PLANE_C:
9026                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9027                 break;
9028         default:
9029                 WARN_ONCE(1, "unknown plane in flip command\n");
9030                 ret = -ENODEV;
9031                 goto err_unpin;
9032         }
9033
9034         len = 4;
9035         if (ring->id == RCS) {
9036                 len += 6;
9037                 /*
9038                  * On Gen 8, SRM is now taking an extra dword to accommodate
9039                  * 48bits addresses, and we need a NOOP for the batch size to
9040                  * stay even.
9041                  */
9042                 if (IS_GEN8(dev))
9043                         len += 2;
9044         }
9045
9046         /*
9047          * BSpec MI_DISPLAY_FLIP for IVB:
9048          * "The full packet must be contained within the same cache line."
9049          *
9050          * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9051          * cacheline, if we ever start emitting more commands before
9052          * the MI_DISPLAY_FLIP we may need to first emit everything else,
9053          * then do the cacheline alignment, and finally emit the
9054          * MI_DISPLAY_FLIP.
9055          */
9056         ret = intel_ring_cacheline_align(ring);
9057         if (ret)
9058                 goto err_unpin;
9059
9060         ret = intel_ring_begin(ring, len);
9061         if (ret)
9062                 goto err_unpin;
9063
9064         /* Unmask the flip-done completion message. Note that the bspec says that
9065          * we should do this for both the BCS and RCS, and that we must not unmask
9066          * more than one flip event at any time (or ensure that one flip message
9067          * can be sent by waiting for flip-done prior to queueing new flips).
9068          * Experimentation says that BCS works despite DERRMR masking all
9069          * flip-done completion events and that unmasking all planes at once
9070          * for the RCS also doesn't appear to drop events. Setting the DERRMR
9071          * to zero does lead to lockups within MI_DISPLAY_FLIP.
9072          */
9073         if (ring->id == RCS) {
9074                 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9075                 intel_ring_emit(ring, DERRMR);
9076                 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9077                                         DERRMR_PIPEB_PRI_FLIP_DONE |
9078                                         DERRMR_PIPEC_PRI_FLIP_DONE));
9079                 if (IS_GEN8(dev))
9080                         intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9081                                               MI_SRM_LRM_GLOBAL_GTT);
9082                 else
9083                         intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9084                                               MI_SRM_LRM_GLOBAL_GTT);
9085                 intel_ring_emit(ring, DERRMR);
9086                 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9087                 if (IS_GEN8(dev)) {
9088                         intel_ring_emit(ring, 0);
9089                         intel_ring_emit(ring, MI_NOOP);
9090                 }
9091         }
9092
9093         intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
9094         intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
9095         intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
9096         intel_ring_emit(ring, (MI_NOOP));
9097
9098         intel_mark_page_flip_active(intel_crtc);
9099         __intel_ring_advance(ring);
9100         return 0;
9101
9102 err_unpin:
9103         intel_unpin_fb_obj(obj);
9104 err:
9105         return ret;
9106 }
9107
9108 static int intel_default_queue_flip(struct drm_device *dev,
9109                                     struct drm_crtc *crtc,
9110                                     struct drm_framebuffer *fb,
9111                                     struct drm_i915_gem_object *obj,
9112                                     uint32_t flags)
9113 {
9114         return -ENODEV;
9115 }
9116
9117 static int intel_crtc_page_flip(struct drm_crtc *crtc,
9118                                 struct drm_framebuffer *fb,
9119                                 struct drm_pending_vblank_event *event,
9120                                 uint32_t page_flip_flags)
9121 {
9122         struct drm_device *dev = crtc->dev;
9123         struct drm_i915_private *dev_priv = dev->dev_private;
9124         struct drm_framebuffer *old_fb = crtc->primary->fb;
9125         struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
9126         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9127         struct intel_unpin_work *work;
9128         unsigned long flags;
9129         int ret;
9130
9131         /* Can't change pixel format via MI display flips. */
9132         if (fb->pixel_format != crtc->primary->fb->pixel_format)
9133                 return -EINVAL;
9134
9135         /*
9136          * TILEOFF/LINOFF registers can't be changed via MI display flips.
9137          * Note that pitch changes could also affect these register.
9138          */
9139         if (INTEL_INFO(dev)->gen > 3 &&
9140             (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9141              fb->pitches[0] != crtc->primary->fb->pitches[0]))
9142                 return -EINVAL;
9143
9144         if (i915_terminally_wedged(&dev_priv->gpu_error))
9145                 goto out_hang;
9146
9147         work = kzalloc(sizeof(*work), GFP_KERNEL);
9148         if (work == NULL)
9149                 return -ENOMEM;
9150
9151         work->event = event;
9152         work->crtc = crtc;
9153         work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
9154         INIT_WORK(&work->work, intel_unpin_work_fn);
9155
9156         ret = drm_vblank_get(dev, intel_crtc->pipe);
9157         if (ret)
9158                 goto free_work;
9159
9160         /* We borrow the event spin lock for protecting unpin_work */
9161         spin_lock_irqsave(&dev->event_lock, flags);
9162         if (intel_crtc->unpin_work) {
9163                 spin_unlock_irqrestore(&dev->event_lock, flags);
9164                 kfree(work);
9165                 drm_vblank_put(dev, intel_crtc->pipe);
9166
9167                 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
9168                 return -EBUSY;
9169         }
9170         intel_crtc->unpin_work = work;
9171         spin_unlock_irqrestore(&dev->event_lock, flags);
9172
9173         if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9174                 flush_workqueue(dev_priv->wq);
9175
9176         ret = i915_mutex_lock_interruptible(dev);
9177         if (ret)
9178                 goto cleanup;
9179
9180         /* Reference the objects for the scheduled work. */
9181         drm_gem_object_reference(&work->old_fb_obj->base);
9182         drm_gem_object_reference(&obj->base);
9183
9184         crtc->primary->fb = fb;
9185
9186         work->pending_flip_obj = obj;
9187
9188         work->enable_stall_check = true;
9189
9190         atomic_inc(&intel_crtc->unpin_work_count);
9191         intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
9192
9193         ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
9194         if (ret)
9195                 goto cleanup_pending;
9196
9197         intel_disable_fbc(dev);
9198         intel_mark_fb_busy(obj, NULL);
9199         mutex_unlock(&dev->struct_mutex);
9200
9201         trace_i915_flip_request(intel_crtc->plane, obj);
9202
9203         return 0;
9204
9205 cleanup_pending:
9206         atomic_dec(&intel_crtc->unpin_work_count);
9207         crtc->primary->fb = old_fb;
9208         drm_gem_object_unreference(&work->old_fb_obj->base);
9209         drm_gem_object_unreference(&obj->base);
9210         mutex_unlock(&dev->struct_mutex);
9211
9212 cleanup:
9213         spin_lock_irqsave(&dev->event_lock, flags);
9214         intel_crtc->unpin_work = NULL;
9215         spin_unlock_irqrestore(&dev->event_lock, flags);
9216
9217         drm_vblank_put(dev, intel_crtc->pipe);
9218 free_work:
9219         kfree(work);
9220
9221         if (ret == -EIO) {
9222 out_hang:
9223                 intel_crtc_wait_for_pending_flips(crtc);
9224                 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9225                 if (ret == 0 && event)
9226                         drm_send_vblank_event(dev, intel_crtc->pipe, event);
9227         }
9228         return ret;
9229 }
9230
9231 static struct drm_crtc_helper_funcs intel_helper_funcs = {
9232         .mode_set_base_atomic = intel_pipe_set_base_atomic,
9233         .load_lut = intel_crtc_load_lut,
9234 };
9235
9236 /**
9237  * intel_modeset_update_staged_output_state
9238  *
9239  * Updates the staged output configuration state, e.g. after we've read out the
9240  * current hw state.
9241  */
9242 static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9243 {
9244         struct intel_crtc *crtc;
9245         struct intel_encoder *encoder;
9246         struct intel_connector *connector;
9247
9248         list_for_each_entry(connector, &dev->mode_config.connector_list,
9249                             base.head) {
9250                 connector->new_encoder =
9251                         to_intel_encoder(connector->base.encoder);
9252         }
9253
9254         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9255                             base.head) {
9256                 encoder->new_crtc =
9257                         to_intel_crtc(encoder->base.crtc);
9258         }
9259
9260         for_each_intel_crtc(dev, crtc) {
9261                 crtc->new_enabled = crtc->base.enabled;
9262
9263                 if (crtc->new_enabled)
9264                         crtc->new_config = &crtc->config;
9265                 else
9266                         crtc->new_config = NULL;
9267         }
9268 }
9269
9270 /**
9271  * intel_modeset_commit_output_state
9272  *
9273  * This function copies the stage display pipe configuration to the real one.
9274  */
9275 static void intel_modeset_commit_output_state(struct drm_device *dev)
9276 {
9277         struct intel_crtc *crtc;
9278         struct intel_encoder *encoder;
9279         struct intel_connector *connector;
9280
9281         list_for_each_entry(connector, &dev->mode_config.connector_list,
9282                             base.head) {
9283                 connector->base.encoder = &connector->new_encoder->base;
9284         }
9285
9286         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9287                             base.head) {
9288                 encoder->base.crtc = &encoder->new_crtc->base;
9289         }
9290
9291         for_each_intel_crtc(dev, crtc) {
9292                 crtc->base.enabled = crtc->new_enabled;
9293         }
9294 }
9295
9296 static void
9297 connected_sink_compute_bpp(struct intel_connector * connector,
9298                            struct intel_crtc_config *pipe_config)
9299 {
9300         int bpp = pipe_config->pipe_bpp;
9301
9302         DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9303                 connector->base.base.id,
9304                 drm_get_connector_name(&connector->base));
9305
9306         /* Don't use an invalid EDID bpc value */
9307         if (connector->base.display_info.bpc &&
9308             connector->base.display_info.bpc * 3 < bpp) {
9309                 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9310                               bpp, connector->base.display_info.bpc*3);
9311                 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9312         }
9313
9314         /* Clamp bpp to 8 on screens without EDID 1.4 */
9315         if (connector->base.display_info.bpc == 0 && bpp > 24) {
9316                 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9317                               bpp);
9318                 pipe_config->pipe_bpp = 24;
9319         }
9320 }
9321
9322 static int
9323 compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9324                           struct drm_framebuffer *fb,
9325                           struct intel_crtc_config *pipe_config)
9326 {
9327         struct drm_device *dev = crtc->base.dev;
9328         struct intel_connector *connector;
9329         int bpp;
9330
9331         switch (fb->pixel_format) {
9332         case DRM_FORMAT_C8:
9333                 bpp = 8*3; /* since we go through a colormap */
9334                 break;
9335         case DRM_FORMAT_XRGB1555:
9336         case DRM_FORMAT_ARGB1555:
9337                 /* checked in intel_framebuffer_init already */
9338                 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9339                         return -EINVAL;
9340         case DRM_FORMAT_RGB565:
9341                 bpp = 6*3; /* min is 18bpp */
9342                 break;
9343         case DRM_FORMAT_XBGR8888:
9344         case DRM_FORMAT_ABGR8888:
9345                 /* checked in intel_framebuffer_init already */
9346                 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9347                         return -EINVAL;
9348         case DRM_FORMAT_XRGB8888:
9349         case DRM_FORMAT_ARGB8888:
9350                 bpp = 8*3;
9351                 break;
9352         case DRM_FORMAT_XRGB2101010:
9353         case DRM_FORMAT_ARGB2101010:
9354         case DRM_FORMAT_XBGR2101010:
9355         case DRM_FORMAT_ABGR2101010:
9356                 /* checked in intel_framebuffer_init already */
9357                 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9358                         return -EINVAL;
9359                 bpp = 10*3;
9360                 break;
9361         /* TODO: gen4+ supports 16 bpc floating point, too. */
9362         default:
9363                 DRM_DEBUG_KMS("unsupported depth\n");
9364                 return -EINVAL;
9365         }
9366
9367         pipe_config->pipe_bpp = bpp;
9368
9369         /* Clamp display bpp to EDID value */
9370         list_for_each_entry(connector, &dev->mode_config.connector_list,
9371                             base.head) {
9372                 if (!connector->new_encoder ||
9373                     connector->new_encoder->new_crtc != crtc)
9374                         continue;
9375
9376                 connected_sink_compute_bpp(connector, pipe_config);
9377         }
9378
9379         return bpp;
9380 }
9381
9382 static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9383 {
9384         DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9385                         "type: 0x%x flags: 0x%x\n",
9386                 mode->crtc_clock,
9387                 mode->crtc_hdisplay, mode->crtc_hsync_start,
9388                 mode->crtc_hsync_end, mode->crtc_htotal,
9389                 mode->crtc_vdisplay, mode->crtc_vsync_start,
9390                 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9391 }
9392
9393 static void intel_dump_pipe_config(struct intel_crtc *crtc,
9394                                    struct intel_crtc_config *pipe_config,
9395                                    const char *context)
9396 {
9397         DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9398                       context, pipe_name(crtc->pipe));
9399
9400         DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9401         DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9402                       pipe_config->pipe_bpp, pipe_config->dither);
9403         DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9404                       pipe_config->has_pch_encoder,
9405                       pipe_config->fdi_lanes,
9406                       pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9407                       pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9408                       pipe_config->fdi_m_n.tu);
9409         DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9410                       pipe_config->has_dp_encoder,
9411                       pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9412                       pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9413                       pipe_config->dp_m_n.tu);
9414         DRM_DEBUG_KMS("requested mode:\n");
9415         drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9416         DRM_DEBUG_KMS("adjusted mode:\n");
9417         drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
9418         intel_dump_crtc_timings(&pipe_config->adjusted_mode);
9419         DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
9420         DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9421                       pipe_config->pipe_src_w, pipe_config->pipe_src_h);
9422         DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9423                       pipe_config->gmch_pfit.control,
9424                       pipe_config->gmch_pfit.pgm_ratios,
9425                       pipe_config->gmch_pfit.lvds_border_bits);
9426         DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
9427                       pipe_config->pch_pfit.pos,
9428                       pipe_config->pch_pfit.size,
9429                       pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
9430         DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
9431         DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
9432 }
9433
9434 static bool encoders_cloneable(const struct intel_encoder *a,
9435                                const struct intel_encoder *b)
9436 {
9437         /* masks could be asymmetric, so check both ways */
9438         return a == b || (a->cloneable & (1 << b->type) &&
9439                           b->cloneable & (1 << a->type));
9440 }
9441
9442 static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9443                                          struct intel_encoder *encoder)
9444 {
9445         struct drm_device *dev = crtc->base.dev;
9446         struct intel_encoder *source_encoder;
9447
9448         list_for_each_entry(source_encoder,
9449                             &dev->mode_config.encoder_list, base.head) {
9450                 if (source_encoder->new_crtc != crtc)
9451                         continue;
9452
9453                 if (!encoders_cloneable(encoder, source_encoder))
9454                         return false;
9455         }
9456
9457         return true;
9458 }
9459
9460 static bool check_encoder_cloning(struct intel_crtc *crtc)
9461 {
9462         struct drm_device *dev = crtc->base.dev;
9463         struct intel_encoder *encoder;
9464
9465         list_for_each_entry(encoder,
9466                             &dev->mode_config.encoder_list, base.head) {
9467                 if (encoder->new_crtc != crtc)
9468                         continue;
9469
9470                 if (!check_single_encoder_cloning(crtc, encoder))
9471                         return false;
9472         }
9473
9474         return true;
9475 }
9476
9477 static struct intel_crtc_config *
9478 intel_modeset_pipe_config(struct drm_crtc *crtc,
9479                           struct drm_framebuffer *fb,
9480                           struct drm_display_mode *mode)
9481 {
9482         struct drm_device *dev = crtc->dev;
9483         struct intel_encoder *encoder;
9484         struct intel_crtc_config *pipe_config;
9485         int plane_bpp, ret = -EINVAL;
9486         bool retry = true;
9487
9488         if (!check_encoder_cloning(to_intel_crtc(crtc))) {
9489                 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9490                 return ERR_PTR(-EINVAL);
9491         }
9492
9493         pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9494         if (!pipe_config)
9495                 return ERR_PTR(-ENOMEM);
9496
9497         drm_mode_copy(&pipe_config->adjusted_mode, mode);
9498         drm_mode_copy(&pipe_config->requested_mode, mode);
9499
9500         pipe_config->cpu_transcoder =
9501                 (enum transcoder) to_intel_crtc(crtc)->pipe;
9502         pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9503
9504         /*
9505          * Sanitize sync polarity flags based on requested ones. If neither
9506          * positive or negative polarity is requested, treat this as meaning
9507          * negative polarity.
9508          */
9509         if (!(pipe_config->adjusted_mode.flags &
9510               (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9511                 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9512
9513         if (!(pipe_config->adjusted_mode.flags &
9514               (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9515                 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9516
9517         /* Compute a starting value for pipe_config->pipe_bpp taking the source
9518          * plane pixel format and any sink constraints into account. Returns the
9519          * source plane bpp so that dithering can be selected on mismatches
9520          * after encoders and crtc also have had their say. */
9521         plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9522                                               fb, pipe_config);
9523         if (plane_bpp < 0)
9524                 goto fail;
9525
9526         /*
9527          * Determine the real pipe dimensions. Note that stereo modes can
9528          * increase the actual pipe size due to the frame doubling and
9529          * insertion of additional space for blanks between the frame. This
9530          * is stored in the crtc timings. We use the requested mode to do this
9531          * computation to clearly distinguish it from the adjusted mode, which
9532          * can be changed by the connectors in the below retry loop.
9533          */
9534         drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9535         pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9536         pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9537
9538 encoder_retry:
9539         /* Ensure the port clock defaults are reset when retrying. */
9540         pipe_config->port_clock = 0;
9541         pipe_config->pixel_multiplier = 1;
9542
9543         /* Fill in default crtc timings, allow encoders to overwrite them. */
9544         drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
9545
9546         /* Pass our mode to the connectors and the CRTC to give them a chance to
9547          * adjust it according to limitations or connector properties, and also
9548          * a chance to reject the mode entirely.
9549          */
9550         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9551                             base.head) {
9552
9553                 if (&encoder->new_crtc->base != crtc)
9554                         continue;
9555
9556                 if (!(encoder->compute_config(encoder, pipe_config))) {
9557                         DRM_DEBUG_KMS("Encoder config failure\n");
9558                         goto fail;
9559                 }
9560         }
9561
9562         /* Set default port clock if not overwritten by the encoder. Needs to be
9563          * done afterwards in case the encoder adjusts the mode. */
9564         if (!pipe_config->port_clock)
9565                 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9566                         * pipe_config->pixel_multiplier;
9567
9568         ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
9569         if (ret < 0) {
9570                 DRM_DEBUG_KMS("CRTC fixup failed\n");
9571                 goto fail;
9572         }
9573
9574         if (ret == RETRY) {
9575                 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9576                         ret = -EINVAL;
9577                         goto fail;
9578                 }
9579
9580                 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9581                 retry = false;
9582                 goto encoder_retry;
9583         }
9584
9585         pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9586         DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9587                       plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9588
9589         return pipe_config;
9590 fail:
9591         kfree(pipe_config);
9592         return ERR_PTR(ret);
9593 }
9594
9595 /* Computes which crtcs are affected and sets the relevant bits in the mask. For
9596  * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9597 static void
9598 intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9599                              unsigned *prepare_pipes, unsigned *disable_pipes)
9600 {
9601         struct intel_crtc *intel_crtc;
9602         struct drm_device *dev = crtc->dev;
9603         struct intel_encoder *encoder;
9604         struct intel_connector *connector;
9605         struct drm_crtc *tmp_crtc;
9606
9607         *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9608
9609         /* Check which crtcs have changed outputs connected to them, these need
9610          * to be part of the prepare_pipes mask. We don't (yet) support global
9611          * modeset across multiple crtcs, so modeset_pipes will only have one
9612          * bit set at most. */
9613         list_for_each_entry(connector, &dev->mode_config.connector_list,
9614                             base.head) {
9615                 if (connector->base.encoder == &connector->new_encoder->base)
9616                         continue;
9617
9618                 if (connector->base.encoder) {
9619                         tmp_crtc = connector->base.encoder->crtc;
9620
9621                         *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9622                 }
9623
9624                 if (connector->new_encoder)
9625                         *prepare_pipes |=
9626                                 1 << connector->new_encoder->new_crtc->pipe;
9627         }
9628
9629         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9630                             base.head) {
9631                 if (encoder->base.crtc == &encoder->new_crtc->base)
9632                         continue;
9633
9634                 if (encoder->base.crtc) {
9635                         tmp_crtc = encoder->base.crtc;
9636
9637                         *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9638                 }
9639
9640                 if (encoder->new_crtc)
9641                         *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9642         }
9643
9644         /* Check for pipes that will be enabled/disabled ... */
9645         for_each_intel_crtc(dev, intel_crtc) {
9646                 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
9647                         continue;
9648
9649                 if (!intel_crtc->new_enabled)
9650                         *disable_pipes |= 1 << intel_crtc->pipe;
9651                 else
9652                         *prepare_pipes |= 1 << intel_crtc->pipe;
9653         }
9654
9655
9656         /* set_mode is also used to update properties on life display pipes. */
9657         intel_crtc = to_intel_crtc(crtc);
9658         if (intel_crtc->new_enabled)
9659                 *prepare_pipes |= 1 << intel_crtc->pipe;
9660
9661         /*
9662          * For simplicity do a full modeset on any pipe where the output routing
9663          * changed. We could be more clever, but that would require us to be
9664          * more careful with calling the relevant encoder->mode_set functions.
9665          */
9666         if (*prepare_pipes)
9667                 *modeset_pipes = *prepare_pipes;
9668
9669         /* ... and mask these out. */
9670         *modeset_pipes &= ~(*disable_pipes);
9671         *prepare_pipes &= ~(*disable_pipes);
9672
9673         /*
9674          * HACK: We don't (yet) fully support global modesets. intel_set_config
9675          * obies this rule, but the modeset restore mode of
9676          * intel_modeset_setup_hw_state does not.
9677          */
9678         *modeset_pipes &= 1 << intel_crtc->pipe;
9679         *prepare_pipes &= 1 << intel_crtc->pipe;
9680
9681         DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9682                       *modeset_pipes, *prepare_pipes, *disable_pipes);
9683 }
9684
9685 static bool intel_crtc_in_use(struct drm_crtc *crtc)
9686 {
9687         struct drm_encoder *encoder;
9688         struct drm_device *dev = crtc->dev;
9689
9690         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9691                 if (encoder->crtc == crtc)
9692                         return true;
9693
9694         return false;
9695 }
9696
9697 static void
9698 intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9699 {
9700         struct intel_encoder *intel_encoder;
9701         struct intel_crtc *intel_crtc;
9702         struct drm_connector *connector;
9703
9704         list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9705                             base.head) {
9706                 if (!intel_encoder->base.crtc)
9707                         continue;
9708
9709                 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9710
9711                 if (prepare_pipes & (1 << intel_crtc->pipe))
9712                         intel_encoder->connectors_active = false;
9713         }
9714
9715         intel_modeset_commit_output_state(dev);
9716
9717         /* Double check state. */
9718         for_each_intel_crtc(dev, intel_crtc) {
9719                 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
9720                 WARN_ON(intel_crtc->new_config &&
9721                         intel_crtc->new_config != &intel_crtc->config);
9722                 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
9723         }
9724
9725         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9726                 if (!connector->encoder || !connector->encoder->crtc)
9727                         continue;
9728
9729                 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9730
9731                 if (prepare_pipes & (1 << intel_crtc->pipe)) {
9732                         struct drm_property *dpms_property =
9733                                 dev->mode_config.dpms_property;
9734
9735                         connector->dpms = DRM_MODE_DPMS_ON;
9736                         drm_object_property_set_value(&connector->base,
9737                                                          dpms_property,
9738                                                          DRM_MODE_DPMS_ON);
9739
9740                         intel_encoder = to_intel_encoder(connector->encoder);
9741                         intel_encoder->connectors_active = true;
9742                 }
9743         }
9744
9745 }
9746
9747 static bool intel_fuzzy_clock_check(int clock1, int clock2)
9748 {
9749         int diff;
9750
9751         if (clock1 == clock2)
9752                 return true;
9753
9754         if (!clock1 || !clock2)
9755                 return false;
9756
9757         diff = abs(clock1 - clock2);
9758
9759         if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9760                 return true;
9761
9762         return false;
9763 }
9764
9765 #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9766         list_for_each_entry((intel_crtc), \
9767                             &(dev)->mode_config.crtc_list, \
9768                             base.head) \
9769                 if (mask & (1 <<(intel_crtc)->pipe))
9770
9771 static bool
9772 intel_pipe_config_compare(struct drm_device *dev,
9773                           struct intel_crtc_config *current_config,
9774                           struct intel_crtc_config *pipe_config)
9775 {
9776 #define PIPE_CONF_CHECK_X(name) \
9777         if (current_config->name != pipe_config->name) { \
9778                 DRM_ERROR("mismatch in " #name " " \
9779                           "(expected 0x%08x, found 0x%08x)\n", \
9780                           current_config->name, \
9781                           pipe_config->name); \
9782                 return false; \
9783         }
9784
9785 #define PIPE_CONF_CHECK_I(name) \
9786         if (current_config->name != pipe_config->name) { \
9787                 DRM_ERROR("mismatch in " #name " " \
9788                           "(expected %i, found %i)\n", \
9789                           current_config->name, \
9790                           pipe_config->name); \
9791                 return false; \
9792         }
9793
9794 #define PIPE_CONF_CHECK_FLAGS(name, mask)       \
9795         if ((current_config->name ^ pipe_config->name) & (mask)) { \
9796                 DRM_ERROR("mismatch in " #name "(" #mask ") "      \
9797                           "(expected %i, found %i)\n", \
9798                           current_config->name & (mask), \
9799                           pipe_config->name & (mask)); \
9800                 return false; \
9801         }
9802
9803 #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9804         if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9805                 DRM_ERROR("mismatch in " #name " " \
9806                           "(expected %i, found %i)\n", \
9807                           current_config->name, \
9808                           pipe_config->name); \
9809                 return false; \
9810         }
9811
9812 #define PIPE_CONF_QUIRK(quirk)  \
9813         ((current_config->quirks | pipe_config->quirks) & (quirk))
9814
9815         PIPE_CONF_CHECK_I(cpu_transcoder);
9816
9817         PIPE_CONF_CHECK_I(has_pch_encoder);
9818         PIPE_CONF_CHECK_I(fdi_lanes);
9819         PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9820         PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9821         PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9822         PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9823         PIPE_CONF_CHECK_I(fdi_m_n.tu);
9824
9825         PIPE_CONF_CHECK_I(has_dp_encoder);
9826         PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9827         PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9828         PIPE_CONF_CHECK_I(dp_m_n.link_m);
9829         PIPE_CONF_CHECK_I(dp_m_n.link_n);
9830         PIPE_CONF_CHECK_I(dp_m_n.tu);
9831
9832         PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9833         PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9834         PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9835         PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9836         PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9837         PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9838
9839         PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9840         PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9841         PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9842         PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9843         PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9844         PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9845
9846         PIPE_CONF_CHECK_I(pixel_multiplier);
9847         PIPE_CONF_CHECK_I(has_hdmi_sink);
9848         if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9849             IS_VALLEYVIEW(dev))
9850                 PIPE_CONF_CHECK_I(limited_color_range);
9851
9852         PIPE_CONF_CHECK_I(has_audio);
9853
9854         PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9855                               DRM_MODE_FLAG_INTERLACE);
9856
9857         if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9858                 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9859                                       DRM_MODE_FLAG_PHSYNC);
9860                 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9861                                       DRM_MODE_FLAG_NHSYNC);
9862                 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9863                                       DRM_MODE_FLAG_PVSYNC);
9864                 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9865                                       DRM_MODE_FLAG_NVSYNC);
9866         }
9867
9868         PIPE_CONF_CHECK_I(pipe_src_w);
9869         PIPE_CONF_CHECK_I(pipe_src_h);
9870
9871         /*
9872          * FIXME: BIOS likes to set up a cloned config with lvds+external
9873          * screen. Since we don't yet re-compute the pipe config when moving
9874          * just the lvds port away to another pipe the sw tracking won't match.
9875          *
9876          * Proper atomic modesets with recomputed global state will fix this.
9877          * Until then just don't check gmch state for inherited modes.
9878          */
9879         if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9880                 PIPE_CONF_CHECK_I(gmch_pfit.control);
9881                 /* pfit ratios are autocomputed by the hw on gen4+ */
9882                 if (INTEL_INFO(dev)->gen < 4)
9883                         PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9884                 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9885         }
9886
9887         PIPE_CONF_CHECK_I(pch_pfit.enabled);
9888         if (current_config->pch_pfit.enabled) {
9889                 PIPE_CONF_CHECK_I(pch_pfit.pos);
9890                 PIPE_CONF_CHECK_I(pch_pfit.size);
9891         }
9892
9893         /* BDW+ don't expose a synchronous way to read the state */
9894         if (IS_HASWELL(dev))
9895                 PIPE_CONF_CHECK_I(ips_enabled);
9896
9897         PIPE_CONF_CHECK_I(double_wide);
9898
9899         PIPE_CONF_CHECK_I(shared_dpll);
9900         PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
9901         PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
9902         PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9903         PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
9904
9905         if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9906                 PIPE_CONF_CHECK_I(pipe_bpp);
9907
9908         PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9909         PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9910
9911 #undef PIPE_CONF_CHECK_X
9912 #undef PIPE_CONF_CHECK_I
9913 #undef PIPE_CONF_CHECK_FLAGS
9914 #undef PIPE_CONF_CHECK_CLOCK_FUZZY
9915 #undef PIPE_CONF_QUIRK
9916
9917         return true;
9918 }
9919
9920 static void
9921 check_connector_state(struct drm_device *dev)
9922 {
9923         struct intel_connector *connector;
9924
9925         list_for_each_entry(connector, &dev->mode_config.connector_list,
9926                             base.head) {
9927                 /* This also checks the encoder/connector hw state with the
9928                  * ->get_hw_state callbacks. */
9929                 intel_connector_check_state(connector);
9930
9931                 WARN(&connector->new_encoder->base != connector->base.encoder,
9932                      "connector's staged encoder doesn't match current encoder\n");
9933         }
9934 }
9935
9936 static void
9937 check_encoder_state(struct drm_device *dev)
9938 {
9939         struct intel_encoder *encoder;
9940         struct intel_connector *connector;
9941
9942         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9943                             base.head) {
9944                 bool enabled = false;
9945                 bool active = false;
9946                 enum pipe pipe, tracked_pipe;
9947
9948                 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9949                               encoder->base.base.id,
9950                               drm_get_encoder_name(&encoder->base));
9951
9952                 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9953                      "encoder's stage crtc doesn't match current crtc\n");
9954                 WARN(encoder->connectors_active && !encoder->base.crtc,
9955                      "encoder's active_connectors set, but no crtc\n");
9956
9957                 list_for_each_entry(connector, &dev->mode_config.connector_list,
9958                                     base.head) {
9959                         if (connector->base.encoder != &encoder->base)
9960                                 continue;
9961                         enabled = true;
9962                         if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9963                                 active = true;
9964                 }
9965                 WARN(!!encoder->base.crtc != enabled,
9966                      "encoder's enabled state mismatch "
9967                      "(expected %i, found %i)\n",
9968                      !!encoder->base.crtc, enabled);
9969                 WARN(active && !encoder->base.crtc,
9970                      "active encoder with no crtc\n");
9971
9972                 WARN(encoder->connectors_active != active,
9973                      "encoder's computed active state doesn't match tracked active state "
9974                      "(expected %i, found %i)\n", active, encoder->connectors_active);
9975
9976                 active = encoder->get_hw_state(encoder, &pipe);
9977                 WARN(active != encoder->connectors_active,
9978                      "encoder's hw state doesn't match sw tracking "
9979                      "(expected %i, found %i)\n",
9980                      encoder->connectors_active, active);
9981
9982                 if (!encoder->base.crtc)
9983                         continue;
9984
9985                 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9986                 WARN(active && pipe != tracked_pipe,
9987                      "active encoder's pipe doesn't match"
9988                      "(expected %i, found %i)\n",
9989                      tracked_pipe, pipe);
9990
9991         }
9992 }
9993
9994 static void
9995 check_crtc_state(struct drm_device *dev)
9996 {
9997         struct drm_i915_private *dev_priv = dev->dev_private;
9998         struct intel_crtc *crtc;
9999         struct intel_encoder *encoder;
10000         struct intel_crtc_config pipe_config;
10001
10002         for_each_intel_crtc(dev, crtc) {
10003                 bool enabled = false;
10004                 bool active = false;
10005
10006                 memset(&pipe_config, 0, sizeof(pipe_config));
10007
10008                 DRM_DEBUG_KMS("[CRTC:%d]\n",
10009                               crtc->base.base.id);
10010
10011                 WARN(crtc->active && !crtc->base.enabled,
10012                      "active crtc, but not enabled in sw tracking\n");
10013
10014                 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10015                                     base.head) {
10016                         if (encoder->base.crtc != &crtc->base)
10017                                 continue;
10018                         enabled = true;
10019                         if (encoder->connectors_active)
10020                                 active = true;
10021                 }
10022
10023                 WARN(active != crtc->active,
10024                      "crtc's computed active state doesn't match tracked active state "
10025                      "(expected %i, found %i)\n", active, crtc->active);
10026                 WARN(enabled != crtc->base.enabled,
10027                      "crtc's computed enabled state doesn't match tracked enabled state "
10028                      "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10029
10030                 active = dev_priv->display.get_pipe_config(crtc,
10031                                                            &pipe_config);
10032
10033                 /* hw state is inconsistent with the pipe A quirk */
10034                 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10035                         active = crtc->active;
10036
10037                 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10038                                     base.head) {
10039                         enum pipe pipe;
10040                         if (encoder->base.crtc != &crtc->base)
10041                                 continue;
10042                         if (encoder->get_hw_state(encoder, &pipe))
10043                                 encoder->get_config(encoder, &pipe_config);
10044                 }
10045
10046                 WARN(crtc->active != active,
10047                      "crtc active state doesn't match with hw state "
10048                      "(expected %i, found %i)\n", crtc->active, active);
10049
10050                 if (active &&
10051                     !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10052                         WARN(1, "pipe state doesn't match!\n");
10053                         intel_dump_pipe_config(crtc, &pipe_config,
10054                                                "[hw state]");
10055                         intel_dump_pipe_config(crtc, &crtc->config,
10056                                                "[sw state]");
10057                 }
10058         }
10059 }
10060
10061 static void
10062 check_shared_dpll_state(struct drm_device *dev)
10063 {
10064         struct drm_i915_private *dev_priv = dev->dev_private;
10065         struct intel_crtc *crtc;
10066         struct intel_dpll_hw_state dpll_hw_state;
10067         int i;
10068
10069         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10070                 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10071                 int enabled_crtcs = 0, active_crtcs = 0;
10072                 bool active;
10073
10074                 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10075
10076                 DRM_DEBUG_KMS("%s\n", pll->name);
10077
10078                 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10079
10080                 WARN(pll->active > pll->refcount,
10081                      "more active pll users than references: %i vs %i\n",
10082                      pll->active, pll->refcount);
10083                 WARN(pll->active && !pll->on,
10084                      "pll in active use but not on in sw tracking\n");
10085                 WARN(pll->on && !pll->active,
10086                      "pll in on but not on in use in sw tracking\n");
10087                 WARN(pll->on != active,
10088                      "pll on state mismatch (expected %i, found %i)\n",
10089                      pll->on, active);
10090
10091                 for_each_intel_crtc(dev, crtc) {
10092                         if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10093                                 enabled_crtcs++;
10094                         if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10095                                 active_crtcs++;
10096                 }
10097                 WARN(pll->active != active_crtcs,
10098                      "pll active crtcs mismatch (expected %i, found %i)\n",
10099                      pll->active, active_crtcs);
10100                 WARN(pll->refcount != enabled_crtcs,
10101                      "pll enabled crtcs mismatch (expected %i, found %i)\n",
10102                      pll->refcount, enabled_crtcs);
10103
10104                 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10105                                        sizeof(dpll_hw_state)),
10106                      "pll hw state mismatch\n");
10107         }
10108 }
10109
10110 void
10111 intel_modeset_check_state(struct drm_device *dev)
10112 {
10113         check_connector_state(dev);
10114         check_encoder_state(dev);
10115         check_crtc_state(dev);
10116         check_shared_dpll_state(dev);
10117 }
10118
10119 void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10120                                      int dotclock)
10121 {
10122         /*
10123          * FDI already provided one idea for the dotclock.
10124          * Yell if the encoder disagrees.
10125          */
10126         WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
10127              "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
10128              pipe_config->adjusted_mode.crtc_clock, dotclock);
10129 }
10130
10131 static int __intel_set_mode(struct drm_crtc *crtc,
10132                             struct drm_display_mode *mode,
10133                             int x, int y, struct drm_framebuffer *fb)
10134 {
10135         struct drm_device *dev = crtc->dev;
10136         struct drm_i915_private *dev_priv = dev->dev_private;
10137         struct drm_display_mode *saved_mode;
10138         struct intel_crtc_config *pipe_config = NULL;
10139         struct intel_crtc *intel_crtc;
10140         unsigned disable_pipes, prepare_pipes, modeset_pipes;
10141         int ret = 0;
10142
10143         saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
10144         if (!saved_mode)
10145                 return -ENOMEM;
10146
10147         intel_modeset_affected_pipes(crtc, &modeset_pipes,
10148                                      &prepare_pipes, &disable_pipes);
10149
10150         *saved_mode = crtc->mode;
10151
10152         /* Hack: Because we don't (yet) support global modeset on multiple
10153          * crtcs, we don't keep track of the new mode for more than one crtc.
10154          * Hence simply check whether any bit is set in modeset_pipes in all the
10155          * pieces of code that are not yet converted to deal with mutliple crtcs
10156          * changing their mode at the same time. */
10157         if (modeset_pipes) {
10158                 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10159                 if (IS_ERR(pipe_config)) {
10160                         ret = PTR_ERR(pipe_config);
10161                         pipe_config = NULL;
10162
10163                         goto out;
10164                 }
10165                 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10166                                        "[modeset]");
10167                 to_intel_crtc(crtc)->new_config = pipe_config;
10168         }
10169
10170         /*
10171          * See if the config requires any additional preparation, e.g.
10172          * to adjust global state with pipes off.  We need to do this
10173          * here so we can get the modeset_pipe updated config for the new
10174          * mode set on this crtc.  For other crtcs we need to use the
10175          * adjusted_mode bits in the crtc directly.
10176          */
10177         if (IS_VALLEYVIEW(dev)) {
10178                 valleyview_modeset_global_pipes(dev, &prepare_pipes);
10179
10180                 /* may have added more to prepare_pipes than we should */
10181                 prepare_pipes &= ~disable_pipes;
10182         }
10183
10184         for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10185                 intel_crtc_disable(&intel_crtc->base);
10186
10187         for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10188                 if (intel_crtc->base.enabled)
10189                         dev_priv->display.crtc_disable(&intel_crtc->base);
10190         }
10191
10192         /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10193          * to set it here already despite that we pass it down the callchain.
10194          */
10195         if (modeset_pipes) {
10196                 crtc->mode = *mode;
10197                 /* mode_set/enable/disable functions rely on a correct pipe
10198                  * config. */
10199                 to_intel_crtc(crtc)->config = *pipe_config;
10200                 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
10201
10202                 /*
10203                  * Calculate and store various constants which
10204                  * are later needed by vblank and swap-completion
10205                  * timestamping. They are derived from true hwmode.
10206                  */
10207                 drm_calc_timestamping_constants(crtc,
10208                                                 &pipe_config->adjusted_mode);
10209         }
10210
10211         /* Only after disabling all output pipelines that will be changed can we
10212          * update the the output configuration. */
10213         intel_modeset_update_state(dev, prepare_pipes);
10214
10215         if (dev_priv->display.modeset_global_resources)
10216                 dev_priv->display.modeset_global_resources(dev);
10217
10218         /* Set up the DPLL and any encoders state that needs to adjust or depend
10219          * on the DPLL.
10220          */
10221         for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10222                 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10223                                                       x, y, fb);
10224                 if (ret)
10225                         goto done;
10226         }
10227
10228         /* Now enable the clocks, plane, pipe, and connectors that we set up. */
10229         for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10230                 dev_priv->display.crtc_enable(&intel_crtc->base);
10231
10232         /* FIXME: add subpixel order */
10233 done:
10234         if (ret && crtc->enabled)
10235                 crtc->mode = *saved_mode;
10236
10237 out:
10238         kfree(pipe_config);
10239         kfree(saved_mode);
10240         return ret;
10241 }
10242
10243 static int intel_set_mode(struct drm_crtc *crtc,
10244                           struct drm_display_mode *mode,
10245                           int x, int y, struct drm_framebuffer *fb)
10246 {
10247         int ret;
10248
10249         ret = __intel_set_mode(crtc, mode, x, y, fb);
10250
10251         if (ret == 0)
10252                 intel_modeset_check_state(crtc->dev);
10253
10254         return ret;
10255 }
10256
10257 void intel_crtc_restore_mode(struct drm_crtc *crtc)
10258 {
10259         intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
10260 }
10261
10262 #undef for_each_intel_crtc_masked
10263
10264 static void intel_set_config_free(struct intel_set_config *config)
10265 {
10266         if (!config)
10267                 return;
10268
10269         kfree(config->save_connector_encoders);
10270         kfree(config->save_encoder_crtcs);
10271         kfree(config->save_crtc_enabled);
10272         kfree(config);
10273 }
10274
10275 static int intel_set_config_save_state(struct drm_device *dev,
10276                                        struct intel_set_config *config)
10277 {
10278         struct drm_crtc *crtc;
10279         struct drm_encoder *encoder;
10280         struct drm_connector *connector;
10281         int count;
10282
10283         config->save_crtc_enabled =
10284                 kcalloc(dev->mode_config.num_crtc,
10285                         sizeof(bool), GFP_KERNEL);
10286         if (!config->save_crtc_enabled)
10287                 return -ENOMEM;
10288
10289         config->save_encoder_crtcs =
10290                 kcalloc(dev->mode_config.num_encoder,
10291                         sizeof(struct drm_crtc *), GFP_KERNEL);
10292         if (!config->save_encoder_crtcs)
10293                 return -ENOMEM;
10294
10295         config->save_connector_encoders =
10296                 kcalloc(dev->mode_config.num_connector,
10297                         sizeof(struct drm_encoder *), GFP_KERNEL);
10298         if (!config->save_connector_encoders)
10299                 return -ENOMEM;
10300
10301         /* Copy data. Note that driver private data is not affected.
10302          * Should anything bad happen only the expected state is
10303          * restored, not the drivers personal bookkeeping.
10304          */
10305         count = 0;
10306         for_each_crtc(dev, crtc) {
10307                 config->save_crtc_enabled[count++] = crtc->enabled;
10308         }
10309
10310         count = 0;
10311         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
10312                 config->save_encoder_crtcs[count++] = encoder->crtc;
10313         }
10314
10315         count = 0;
10316         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10317                 config->save_connector_encoders[count++] = connector->encoder;
10318         }
10319
10320         return 0;
10321 }
10322
10323 static void intel_set_config_restore_state(struct drm_device *dev,
10324                                            struct intel_set_config *config)
10325 {
10326         struct intel_crtc *crtc;
10327         struct intel_encoder *encoder;
10328         struct intel_connector *connector;
10329         int count;
10330
10331         count = 0;
10332         for_each_intel_crtc(dev, crtc) {
10333                 crtc->new_enabled = config->save_crtc_enabled[count++];
10334
10335                 if (crtc->new_enabled)
10336                         crtc->new_config = &crtc->config;
10337                 else
10338                         crtc->new_config = NULL;
10339         }
10340
10341         count = 0;
10342         list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10343                 encoder->new_crtc =
10344                         to_intel_crtc(config->save_encoder_crtcs[count++]);
10345         }
10346
10347         count = 0;
10348         list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10349                 connector->new_encoder =
10350                         to_intel_encoder(config->save_connector_encoders[count++]);
10351         }
10352 }
10353
10354 static bool
10355 is_crtc_connector_off(struct drm_mode_set *set)
10356 {
10357         int i;
10358
10359         if (set->num_connectors == 0)
10360                 return false;
10361
10362         if (WARN_ON(set->connectors == NULL))
10363                 return false;
10364
10365         for (i = 0; i < set->num_connectors; i++)
10366                 if (set->connectors[i]->encoder &&
10367                     set->connectors[i]->encoder->crtc == set->crtc &&
10368                     set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
10369                         return true;
10370
10371         return false;
10372 }
10373
10374 static void
10375 intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10376                                       struct intel_set_config *config)
10377 {
10378
10379         /* We should be able to check here if the fb has the same properties
10380          * and then just flip_or_move it */
10381         if (is_crtc_connector_off(set)) {
10382                 config->mode_changed = true;
10383         } else if (set->crtc->primary->fb != set->fb) {
10384                 /* If we have no fb then treat it as a full mode set */
10385                 if (set->crtc->primary->fb == NULL) {
10386                         struct intel_crtc *intel_crtc =
10387                                 to_intel_crtc(set->crtc);
10388
10389                         if (intel_crtc->active && i915.fastboot) {
10390                                 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10391                                 config->fb_changed = true;
10392                         } else {
10393                                 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10394                                 config->mode_changed = true;
10395                         }
10396                 } else if (set->fb == NULL) {
10397                         config->mode_changed = true;
10398                 } else if (set->fb->pixel_format !=
10399                            set->crtc->primary->fb->pixel_format) {
10400                         config->mode_changed = true;
10401                 } else {
10402                         config->fb_changed = true;
10403                 }
10404         }
10405
10406         if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
10407                 config->fb_changed = true;
10408
10409         if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10410                 DRM_DEBUG_KMS("modes are different, full mode set\n");
10411                 drm_mode_debug_printmodeline(&set->crtc->mode);
10412                 drm_mode_debug_printmodeline(set->mode);
10413                 config->mode_changed = true;
10414         }
10415
10416         DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10417                         set->crtc->base.id, config->mode_changed, config->fb_changed);
10418 }
10419
10420 static int
10421 intel_modeset_stage_output_state(struct drm_device *dev,
10422                                  struct drm_mode_set *set,
10423                                  struct intel_set_config *config)
10424 {
10425         struct intel_connector *connector;
10426         struct intel_encoder *encoder;
10427         struct intel_crtc *crtc;
10428         int ro;
10429
10430         /* The upper layers ensure that we either disable a crtc or have a list
10431          * of connectors. For paranoia, double-check this. */
10432         WARN_ON(!set->fb && (set->num_connectors != 0));
10433         WARN_ON(set->fb && (set->num_connectors == 0));
10434
10435         list_for_each_entry(connector, &dev->mode_config.connector_list,
10436                             base.head) {
10437                 /* Otherwise traverse passed in connector list and get encoders
10438                  * for them. */
10439                 for (ro = 0; ro < set->num_connectors; ro++) {
10440                         if (set->connectors[ro] == &connector->base) {
10441                                 connector->new_encoder = connector->encoder;
10442                                 break;
10443                         }
10444                 }
10445
10446                 /* If we disable the crtc, disable all its connectors. Also, if
10447                  * the connector is on the changing crtc but not on the new
10448                  * connector list, disable it. */
10449                 if ((!set->fb || ro == set->num_connectors) &&
10450                     connector->base.encoder &&
10451                     connector->base.encoder->crtc == set->crtc) {
10452                         connector->new_encoder = NULL;
10453
10454                         DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10455                                 connector->base.base.id,
10456                                 drm_get_connector_name(&connector->base));
10457                 }
10458
10459
10460                 if (&connector->new_encoder->base != connector->base.encoder) {
10461                         DRM_DEBUG_KMS("encoder changed, full mode switch\n");
10462                         config->mode_changed = true;
10463                 }
10464         }
10465         /* connector->new_encoder is now updated for all connectors. */
10466
10467         /* Update crtc of enabled connectors. */
10468         list_for_each_entry(connector, &dev->mode_config.connector_list,
10469                             base.head) {
10470                 struct drm_crtc *new_crtc;
10471
10472                 if (!connector->new_encoder)
10473                         continue;
10474
10475                 new_crtc = connector->new_encoder->base.crtc;
10476
10477                 for (ro = 0; ro < set->num_connectors; ro++) {
10478                         if (set->connectors[ro] == &connector->base)
10479                                 new_crtc = set->crtc;
10480                 }
10481
10482                 /* Make sure the new CRTC will work with the encoder */
10483                 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10484                                          new_crtc)) {
10485                         return -EINVAL;
10486                 }
10487                 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10488
10489                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10490                         connector->base.base.id,
10491                         drm_get_connector_name(&connector->base),
10492                         new_crtc->base.id);
10493         }
10494
10495         /* Check for any encoders that needs to be disabled. */
10496         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10497                             base.head) {
10498                 int num_connectors = 0;
10499                 list_for_each_entry(connector,
10500                                     &dev->mode_config.connector_list,
10501                                     base.head) {
10502                         if (connector->new_encoder == encoder) {
10503                                 WARN_ON(!connector->new_encoder->new_crtc);
10504                                 num_connectors++;
10505                         }
10506                 }
10507
10508                 if (num_connectors == 0)
10509                         encoder->new_crtc = NULL;
10510                 else if (num_connectors > 1)
10511                         return -EINVAL;
10512
10513                 /* Only now check for crtc changes so we don't miss encoders
10514                  * that will be disabled. */
10515                 if (&encoder->new_crtc->base != encoder->base.crtc) {
10516                         DRM_DEBUG_KMS("crtc changed, full mode switch\n");
10517                         config->mode_changed = true;
10518                 }
10519         }
10520         /* Now we've also updated encoder->new_crtc for all encoders. */
10521
10522         for_each_intel_crtc(dev, crtc) {
10523                 crtc->new_enabled = false;
10524
10525                 list_for_each_entry(encoder,
10526                                     &dev->mode_config.encoder_list,
10527                                     base.head) {
10528                         if (encoder->new_crtc == crtc) {
10529                                 crtc->new_enabled = true;
10530                                 break;
10531                         }
10532                 }
10533
10534                 if (crtc->new_enabled != crtc->base.enabled) {
10535                         DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10536                                       crtc->new_enabled ? "en" : "dis");
10537                         config->mode_changed = true;
10538                 }
10539
10540                 if (crtc->new_enabled)
10541                         crtc->new_config = &crtc->config;
10542                 else
10543                         crtc->new_config = NULL;
10544         }
10545
10546         return 0;
10547 }
10548
10549 static void disable_crtc_nofb(struct intel_crtc *crtc)
10550 {
10551         struct drm_device *dev = crtc->base.dev;
10552         struct intel_encoder *encoder;
10553         struct intel_connector *connector;
10554
10555         DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10556                       pipe_name(crtc->pipe));
10557
10558         list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10559                 if (connector->new_encoder &&
10560                     connector->new_encoder->new_crtc == crtc)
10561                         connector->new_encoder = NULL;
10562         }
10563
10564         list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10565                 if (encoder->new_crtc == crtc)
10566                         encoder->new_crtc = NULL;
10567         }
10568
10569         crtc->new_enabled = false;
10570         crtc->new_config = NULL;
10571 }
10572
10573 static int intel_crtc_set_config(struct drm_mode_set *set)
10574 {
10575         struct drm_device *dev;
10576         struct drm_mode_set save_set;
10577         struct intel_set_config *config;
10578         int ret;
10579
10580         BUG_ON(!set);
10581         BUG_ON(!set->crtc);
10582         BUG_ON(!set->crtc->helper_private);
10583
10584         /* Enforce sane interface api - has been abused by the fb helper. */
10585         BUG_ON(!set->mode && set->fb);
10586         BUG_ON(set->fb && set->num_connectors == 0);
10587
10588         if (set->fb) {
10589                 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10590                                 set->crtc->base.id, set->fb->base.id,
10591                                 (int)set->num_connectors, set->x, set->y);
10592         } else {
10593                 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
10594         }
10595
10596         dev = set->crtc->dev;
10597
10598         ret = -ENOMEM;
10599         config = kzalloc(sizeof(*config), GFP_KERNEL);
10600         if (!config)
10601                 goto out_config;
10602
10603         ret = intel_set_config_save_state(dev, config);
10604         if (ret)
10605                 goto out_config;
10606
10607         save_set.crtc = set->crtc;
10608         save_set.mode = &set->crtc->mode;
10609         save_set.x = set->crtc->x;
10610         save_set.y = set->crtc->y;
10611         save_set.fb = set->crtc->primary->fb;
10612
10613         /* Compute whether we need a full modeset, only an fb base update or no
10614          * change at all. In the future we might also check whether only the
10615          * mode changed, e.g. for LVDS where we only change the panel fitter in
10616          * such cases. */
10617         intel_set_config_compute_mode_changes(set, config);
10618
10619         ret = intel_modeset_stage_output_state(dev, set, config);
10620         if (ret)
10621                 goto fail;
10622
10623         if (config->mode_changed) {
10624                 ret = intel_set_mode(set->crtc, set->mode,
10625                                      set->x, set->y, set->fb);
10626         } else if (config->fb_changed) {
10627                 intel_crtc_wait_for_pending_flips(set->crtc);
10628
10629                 ret = intel_pipe_set_base(set->crtc,
10630                                           set->x, set->y, set->fb);
10631                 /*
10632                  * In the fastboot case this may be our only check of the
10633                  * state after boot.  It would be better to only do it on
10634                  * the first update, but we don't have a nice way of doing that
10635                  * (and really, set_config isn't used much for high freq page
10636                  * flipping, so increasing its cost here shouldn't be a big
10637                  * deal).
10638                  */
10639                 if (i915.fastboot && ret == 0)
10640                         intel_modeset_check_state(set->crtc->dev);
10641         }
10642
10643         if (ret) {
10644                 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10645                               set->crtc->base.id, ret);
10646 fail:
10647                 intel_set_config_restore_state(dev, config);
10648
10649                 /*
10650                  * HACK: if the pipe was on, but we didn't have a framebuffer,
10651                  * force the pipe off to avoid oopsing in the modeset code
10652                  * due to fb==NULL. This should only happen during boot since
10653                  * we don't yet reconstruct the FB from the hardware state.
10654                  */
10655                 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10656                         disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10657
10658                 /* Try to restore the config */
10659                 if (config->mode_changed &&
10660                     intel_set_mode(save_set.crtc, save_set.mode,
10661                                    save_set.x, save_set.y, save_set.fb))
10662                         DRM_ERROR("failed to restore config after modeset failure\n");
10663         }
10664
10665 out_config:
10666         intel_set_config_free(config);
10667         return ret;
10668 }
10669
10670 static const struct drm_crtc_funcs intel_crtc_funcs = {
10671         .cursor_set = intel_crtc_cursor_set,
10672         .cursor_move = intel_crtc_cursor_move,
10673         .gamma_set = intel_crtc_gamma_set,
10674         .set_config = intel_crtc_set_config,
10675         .destroy = intel_crtc_destroy,
10676         .page_flip = intel_crtc_page_flip,
10677 };
10678
10679 static void intel_cpu_pll_init(struct drm_device *dev)
10680 {
10681         if (HAS_DDI(dev))
10682                 intel_ddi_pll_init(dev);
10683 }
10684
10685 static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10686                                       struct intel_shared_dpll *pll,
10687                                       struct intel_dpll_hw_state *hw_state)
10688 {
10689         uint32_t val;
10690
10691         val = I915_READ(PCH_DPLL(pll->id));
10692         hw_state->dpll = val;
10693         hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10694         hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
10695
10696         return val & DPLL_VCO_ENABLE;
10697 }
10698
10699 static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10700                                   struct intel_shared_dpll *pll)
10701 {
10702         I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10703         I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10704 }
10705
10706 static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10707                                 struct intel_shared_dpll *pll)
10708 {
10709         /* PCH refclock must be enabled first */
10710         ibx_assert_pch_refclk_enabled(dev_priv);
10711
10712         I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10713
10714         /* Wait for the clocks to stabilize. */
10715         POSTING_READ(PCH_DPLL(pll->id));
10716         udelay(150);
10717
10718         /* The pixel multiplier can only be updated once the
10719          * DPLL is enabled and the clocks are stable.
10720          *
10721          * So write it again.
10722          */
10723         I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10724         POSTING_READ(PCH_DPLL(pll->id));
10725         udelay(200);
10726 }
10727
10728 static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10729                                  struct intel_shared_dpll *pll)
10730 {
10731         struct drm_device *dev = dev_priv->dev;
10732         struct intel_crtc *crtc;
10733
10734         /* Make sure no transcoder isn't still depending on us. */
10735         for_each_intel_crtc(dev, crtc) {
10736                 if (intel_crtc_to_shared_dpll(crtc) == pll)
10737                         assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10738         }
10739
10740         I915_WRITE(PCH_DPLL(pll->id), 0);
10741         POSTING_READ(PCH_DPLL(pll->id));
10742         udelay(200);
10743 }
10744
10745 static char *ibx_pch_dpll_names[] = {
10746         "PCH DPLL A",
10747         "PCH DPLL B",
10748 };
10749
10750 static void ibx_pch_dpll_init(struct drm_device *dev)
10751 {
10752         struct drm_i915_private *dev_priv = dev->dev_private;
10753         int i;
10754
10755         dev_priv->num_shared_dpll = 2;
10756
10757         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10758                 dev_priv->shared_dplls[i].id = i;
10759                 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
10760                 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
10761                 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10762                 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
10763                 dev_priv->shared_dplls[i].get_hw_state =
10764                         ibx_pch_dpll_get_hw_state;
10765         }
10766 }
10767
10768 static void intel_shared_dpll_init(struct drm_device *dev)
10769 {
10770         struct drm_i915_private *dev_priv = dev->dev_private;
10771
10772         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10773                 ibx_pch_dpll_init(dev);
10774         else
10775                 dev_priv->num_shared_dpll = 0;
10776
10777         BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
10778 }
10779
10780 static void intel_crtc_init(struct drm_device *dev, int pipe)
10781 {
10782         struct drm_i915_private *dev_priv = dev->dev_private;
10783         struct intel_crtc *intel_crtc;
10784         int i;
10785
10786         intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
10787         if (intel_crtc == NULL)
10788                 return;
10789
10790         drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10791
10792         drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
10793         for (i = 0; i < 256; i++) {
10794                 intel_crtc->lut_r[i] = i;
10795                 intel_crtc->lut_g[i] = i;
10796                 intel_crtc->lut_b[i] = i;
10797         }
10798
10799         /*
10800          * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10801          * is hooked to plane B. Hence we want plane A feeding pipe B.
10802          */
10803         intel_crtc->pipe = pipe;
10804         intel_crtc->plane = pipe;
10805         if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
10806                 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
10807                 intel_crtc->plane = !pipe;
10808         }
10809
10810         init_waitqueue_head(&intel_crtc->vbl_wait);
10811
10812         BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10813                dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10814         dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10815         dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10816
10817         drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
10818 }
10819
10820 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10821 {
10822         struct drm_encoder *encoder = connector->base.encoder;
10823
10824         WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10825
10826         if (!encoder)
10827                 return INVALID_PIPE;
10828
10829         return to_intel_crtc(encoder->crtc)->pipe;
10830 }
10831
10832 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
10833                                 struct drm_file *file)
10834 {
10835         struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
10836         struct drm_mode_object *drmmode_obj;
10837         struct intel_crtc *crtc;
10838
10839         if (!drm_core_check_feature(dev, DRIVER_MODESET))
10840                 return -ENODEV;
10841
10842         drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10843                         DRM_MODE_OBJECT_CRTC);
10844
10845         if (!drmmode_obj) {
10846                 DRM_ERROR("no such CRTC id\n");
10847                 return -ENOENT;
10848         }
10849
10850         crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10851         pipe_from_crtc_id->pipe = crtc->pipe;
10852
10853         return 0;
10854 }
10855
10856 static int intel_encoder_clones(struct intel_encoder *encoder)
10857 {
10858         struct drm_device *dev = encoder->base.dev;
10859         struct intel_encoder *source_encoder;
10860         int index_mask = 0;
10861         int entry = 0;
10862
10863         list_for_each_entry(source_encoder,
10864                             &dev->mode_config.encoder_list, base.head) {
10865                 if (encoders_cloneable(encoder, source_encoder))
10866                         index_mask |= (1 << entry);
10867
10868                 entry++;
10869         }
10870
10871         return index_mask;
10872 }
10873
10874 static bool has_edp_a(struct drm_device *dev)
10875 {
10876         struct drm_i915_private *dev_priv = dev->dev_private;
10877
10878         if (!IS_MOBILE(dev))
10879                 return false;
10880
10881         if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10882                 return false;
10883
10884         if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
10885                 return false;
10886
10887         return true;
10888 }
10889
10890 const char *intel_output_name(int output)
10891 {
10892         static const char *names[] = {
10893                 [INTEL_OUTPUT_UNUSED] = "Unused",
10894                 [INTEL_OUTPUT_ANALOG] = "Analog",
10895                 [INTEL_OUTPUT_DVO] = "DVO",
10896                 [INTEL_OUTPUT_SDVO] = "SDVO",
10897                 [INTEL_OUTPUT_LVDS] = "LVDS",
10898                 [INTEL_OUTPUT_TVOUT] = "TV",
10899                 [INTEL_OUTPUT_HDMI] = "HDMI",
10900                 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10901                 [INTEL_OUTPUT_EDP] = "eDP",
10902                 [INTEL_OUTPUT_DSI] = "DSI",
10903                 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10904         };
10905
10906         if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10907                 return "Invalid";
10908
10909         return names[output];
10910 }
10911
10912 static void intel_setup_outputs(struct drm_device *dev)
10913 {
10914         struct drm_i915_private *dev_priv = dev->dev_private;
10915         struct intel_encoder *encoder;
10916         bool dpd_is_edp = false;
10917
10918         intel_lvds_init(dev);
10919
10920         if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
10921                 intel_crt_init(dev);
10922
10923         if (HAS_DDI(dev)) {
10924                 int found;
10925
10926                 /* Haswell uses DDI functions to detect digital outputs */
10927                 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10928                 /* DDI A only supports eDP */
10929                 if (found)
10930                         intel_ddi_init(dev, PORT_A);
10931
10932                 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10933                  * register */
10934                 found = I915_READ(SFUSE_STRAP);
10935
10936                 if (found & SFUSE_STRAP_DDIB_DETECTED)
10937                         intel_ddi_init(dev, PORT_B);
10938                 if (found & SFUSE_STRAP_DDIC_DETECTED)
10939                         intel_ddi_init(dev, PORT_C);
10940                 if (found & SFUSE_STRAP_DDID_DETECTED)
10941                         intel_ddi_init(dev, PORT_D);
10942         } else if (HAS_PCH_SPLIT(dev)) {
10943                 int found;
10944                 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
10945
10946                 if (has_edp_a(dev))
10947                         intel_dp_init(dev, DP_A, PORT_A);
10948
10949                 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
10950                         /* PCH SDVOB multiplex with HDMIB */
10951                         found = intel_sdvo_init(dev, PCH_SDVOB, true);
10952                         if (!found)
10953                                 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
10954                         if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
10955                                 intel_dp_init(dev, PCH_DP_B, PORT_B);
10956                 }
10957
10958                 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
10959                         intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
10960
10961                 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
10962                         intel_hdmi_init(dev, PCH_HDMID, PORT_D);
10963
10964                 if (I915_READ(PCH_DP_C) & DP_DETECTED)
10965                         intel_dp_init(dev, PCH_DP_C, PORT_C);
10966
10967                 if (I915_READ(PCH_DP_D) & DP_DETECTED)
10968                         intel_dp_init(dev, PCH_DP_D, PORT_D);
10969         } else if (IS_VALLEYVIEW(dev)) {
10970                 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10971                         intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10972                                         PORT_B);
10973                         if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10974                                 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10975                 }
10976
10977                 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10978                         intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10979                                         PORT_C);
10980                         if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10981                                 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
10982                 }
10983
10984                 intel_dsi_init(dev);
10985         } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
10986                 bool found = false;
10987
10988                 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10989                         DRM_DEBUG_KMS("probing SDVOB\n");
10990                         found = intel_sdvo_init(dev, GEN3_SDVOB, true);
10991                         if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10992                                 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
10993                                 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
10994                         }
10995
10996                         if (!found && SUPPORTS_INTEGRATED_DP(dev))
10997                                 intel_dp_init(dev, DP_B, PORT_B);
10998                 }
10999
11000                 /* Before G4X SDVOC doesn't have its own detect register */
11001
11002                 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
11003                         DRM_DEBUG_KMS("probing SDVOC\n");
11004                         found = intel_sdvo_init(dev, GEN3_SDVOC, false);
11005                 }
11006
11007                 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
11008
11009                         if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11010                                 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
11011                                 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
11012                         }
11013                         if (SUPPORTS_INTEGRATED_DP(dev))
11014                                 intel_dp_init(dev, DP_C, PORT_C);
11015                 }
11016
11017                 if (SUPPORTS_INTEGRATED_DP(dev) &&
11018                     (I915_READ(DP_D) & DP_DETECTED))
11019                         intel_dp_init(dev, DP_D, PORT_D);
11020         } else if (IS_GEN2(dev))
11021                 intel_dvo_init(dev);
11022
11023         if (SUPPORTS_TV(dev))
11024                 intel_tv_init(dev);
11025
11026         list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11027                 encoder->base.possible_crtcs = encoder->crtc_mask;
11028                 encoder->base.possible_clones =
11029                         intel_encoder_clones(encoder);
11030         }
11031
11032         intel_init_pch_refclk(dev);
11033
11034         drm_helper_move_panel_connectors_to_head(dev);
11035 }
11036
11037 static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11038 {
11039         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11040
11041         drm_framebuffer_cleanup(fb);
11042         WARN_ON(!intel_fb->obj->framebuffer_references--);
11043         drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
11044         kfree(intel_fb);
11045 }
11046
11047 static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
11048                                                 struct drm_file *file,
11049                                                 unsigned int *handle)
11050 {
11051         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11052         struct drm_i915_gem_object *obj = intel_fb->obj;
11053
11054         return drm_gem_handle_create(file, &obj->base, handle);
11055 }
11056
11057 static const struct drm_framebuffer_funcs intel_fb_funcs = {
11058         .destroy = intel_user_framebuffer_destroy,
11059         .create_handle = intel_user_framebuffer_create_handle,
11060 };
11061
11062 static int intel_framebuffer_init(struct drm_device *dev,
11063                                   struct intel_framebuffer *intel_fb,
11064                                   struct drm_mode_fb_cmd2 *mode_cmd,
11065                                   struct drm_i915_gem_object *obj)
11066 {
11067         int aligned_height;
11068         int pitch_limit;
11069         int ret;
11070
11071         WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11072
11073         if (obj->tiling_mode == I915_TILING_Y) {
11074                 DRM_DEBUG("hardware does not support tiling Y\n");
11075                 return -EINVAL;
11076         }
11077
11078         if (mode_cmd->pitches[0] & 63) {
11079                 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11080                           mode_cmd->pitches[0]);
11081                 return -EINVAL;
11082         }
11083
11084         if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11085                 pitch_limit = 32*1024;
11086         } else if (INTEL_INFO(dev)->gen >= 4) {
11087                 if (obj->tiling_mode)
11088                         pitch_limit = 16*1024;
11089                 else
11090                         pitch_limit = 32*1024;
11091         } else if (INTEL_INFO(dev)->gen >= 3) {
11092                 if (obj->tiling_mode)
11093                         pitch_limit = 8*1024;
11094                 else
11095                         pitch_limit = 16*1024;
11096         } else
11097                 /* XXX DSPC is limited to 4k tiled */
11098                 pitch_limit = 8*1024;
11099
11100         if (mode_cmd->pitches[0] > pitch_limit) {
11101                 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11102                           obj->tiling_mode ? "tiled" : "linear",
11103                           mode_cmd->pitches[0], pitch_limit);
11104                 return -EINVAL;
11105         }
11106
11107         if (obj->tiling_mode != I915_TILING_NONE &&
11108             mode_cmd->pitches[0] != obj->stride) {
11109                 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11110                           mode_cmd->pitches[0], obj->stride);
11111                 return -EINVAL;
11112         }
11113
11114         /* Reject formats not supported by any plane early. */
11115         switch (mode_cmd->pixel_format) {
11116         case DRM_FORMAT_C8:
11117         case DRM_FORMAT_RGB565:
11118         case DRM_FORMAT_XRGB8888:
11119         case DRM_FORMAT_ARGB8888:
11120                 break;
11121         case DRM_FORMAT_XRGB1555:
11122         case DRM_FORMAT_ARGB1555:
11123                 if (INTEL_INFO(dev)->gen > 3) {
11124                         DRM_DEBUG("unsupported pixel format: %s\n",
11125                                   drm_get_format_name(mode_cmd->pixel_format));
11126                         return -EINVAL;
11127                 }
11128                 break;
11129         case DRM_FORMAT_XBGR8888:
11130         case DRM_FORMAT_ABGR8888:
11131         case DRM_FORMAT_XRGB2101010:
11132         case DRM_FORMAT_ARGB2101010:
11133         case DRM_FORMAT_XBGR2101010:
11134         case DRM_FORMAT_ABGR2101010:
11135                 if (INTEL_INFO(dev)->gen < 4) {
11136                         DRM_DEBUG("unsupported pixel format: %s\n",
11137                                   drm_get_format_name(mode_cmd->pixel_format));
11138                         return -EINVAL;
11139                 }
11140                 break;
11141         case DRM_FORMAT_YUYV:
11142         case DRM_FORMAT_UYVY:
11143         case DRM_FORMAT_YVYU:
11144         case DRM_FORMAT_VYUY:
11145                 if (INTEL_INFO(dev)->gen < 5) {
11146                         DRM_DEBUG("unsupported pixel format: %s\n",
11147                                   drm_get_format_name(mode_cmd->pixel_format));
11148                         return -EINVAL;
11149                 }
11150                 break;
11151         default:
11152                 DRM_DEBUG("unsupported pixel format: %s\n",
11153                           drm_get_format_name(mode_cmd->pixel_format));
11154                 return -EINVAL;
11155         }
11156
11157         /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11158         if (mode_cmd->offsets[0] != 0)
11159                 return -EINVAL;
11160
11161         aligned_height = intel_align_height(dev, mode_cmd->height,
11162                                             obj->tiling_mode);
11163         /* FIXME drm helper for size checks (especially planar formats)? */
11164         if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11165                 return -EINVAL;
11166
11167         drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11168         intel_fb->obj = obj;
11169         intel_fb->obj->framebuffer_references++;
11170
11171         ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11172         if (ret) {
11173                 DRM_ERROR("framebuffer init failed %d\n", ret);
11174                 return ret;
11175         }
11176
11177         return 0;
11178 }
11179
11180 static struct drm_framebuffer *
11181 intel_user_framebuffer_create(struct drm_device *dev,
11182                               struct drm_file *filp,
11183                               struct drm_mode_fb_cmd2 *mode_cmd)
11184 {
11185         struct drm_i915_gem_object *obj;
11186
11187         obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11188                                                 mode_cmd->handles[0]));
11189         if (&obj->base == NULL)
11190                 return ERR_PTR(-ENOENT);
11191
11192         return intel_framebuffer_create(dev, mode_cmd, obj);
11193 }
11194
11195 #ifndef CONFIG_DRM_I915_FBDEV
11196 static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
11197 {
11198 }
11199 #endif
11200
11201 static const struct drm_mode_config_funcs intel_mode_funcs = {
11202         .fb_create = intel_user_framebuffer_create,
11203         .output_poll_changed = intel_fbdev_output_poll_changed,
11204 };
11205
11206 /* Set up chip specific display functions */
11207 static void intel_init_display(struct drm_device *dev)
11208 {
11209         struct drm_i915_private *dev_priv = dev->dev_private;
11210
11211         if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11212                 dev_priv->display.find_dpll = g4x_find_best_dpll;
11213         else if (IS_CHERRYVIEW(dev))
11214                 dev_priv->display.find_dpll = chv_find_best_dpll;
11215         else if (IS_VALLEYVIEW(dev))
11216                 dev_priv->display.find_dpll = vlv_find_best_dpll;
11217         else if (IS_PINEVIEW(dev))
11218                 dev_priv->display.find_dpll = pnv_find_best_dpll;
11219         else
11220                 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11221
11222         if (HAS_DDI(dev)) {
11223                 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
11224                 dev_priv->display.get_plane_config = ironlake_get_plane_config;
11225                 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
11226                 dev_priv->display.crtc_enable = haswell_crtc_enable;
11227                 dev_priv->display.crtc_disable = haswell_crtc_disable;
11228                 dev_priv->display.off = haswell_crtc_off;
11229                 dev_priv->display.update_primary_plane =
11230                         ironlake_update_primary_plane;
11231         } else if (HAS_PCH_SPLIT(dev)) {
11232                 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
11233                 dev_priv->display.get_plane_config = ironlake_get_plane_config;
11234                 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
11235                 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11236                 dev_priv->display.crtc_disable = ironlake_crtc_disable;
11237                 dev_priv->display.off = ironlake_crtc_off;
11238                 dev_priv->display.update_primary_plane =
11239                         ironlake_update_primary_plane;
11240         } else if (IS_VALLEYVIEW(dev)) {
11241                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
11242                 dev_priv->display.get_plane_config = i9xx_get_plane_config;
11243                 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11244                 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11245                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11246                 dev_priv->display.off = i9xx_crtc_off;
11247                 dev_priv->display.update_primary_plane =
11248                         i9xx_update_primary_plane;
11249         } else {
11250                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
11251                 dev_priv->display.get_plane_config = i9xx_get_plane_config;
11252                 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11253                 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11254                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11255                 dev_priv->display.off = i9xx_crtc_off;
11256                 dev_priv->display.update_primary_plane =
11257                         i9xx_update_primary_plane;
11258         }
11259
11260         /* Returns the core display clock speed */
11261         if (IS_VALLEYVIEW(dev))
11262                 dev_priv->display.get_display_clock_speed =
11263                         valleyview_get_display_clock_speed;
11264         else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
11265                 dev_priv->display.get_display_clock_speed =
11266                         i945_get_display_clock_speed;
11267         else if (IS_I915G(dev))
11268                 dev_priv->display.get_display_clock_speed =
11269                         i915_get_display_clock_speed;
11270         else if (IS_I945GM(dev) || IS_845G(dev))
11271                 dev_priv->display.get_display_clock_speed =
11272                         i9xx_misc_get_display_clock_speed;
11273         else if (IS_PINEVIEW(dev))
11274                 dev_priv->display.get_display_clock_speed =
11275                         pnv_get_display_clock_speed;
11276         else if (IS_I915GM(dev))
11277                 dev_priv->display.get_display_clock_speed =
11278                         i915gm_get_display_clock_speed;
11279         else if (IS_I865G(dev))
11280                 dev_priv->display.get_display_clock_speed =
11281                         i865_get_display_clock_speed;
11282         else if (IS_I85X(dev))
11283                 dev_priv->display.get_display_clock_speed =
11284                         i855_get_display_clock_speed;
11285         else /* 852, 830 */
11286                 dev_priv->display.get_display_clock_speed =
11287                         i830_get_display_clock_speed;
11288
11289         if (HAS_PCH_SPLIT(dev)) {
11290                 if (IS_GEN5(dev)) {
11291                         dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
11292                         dev_priv->display.write_eld = ironlake_write_eld;
11293                 } else if (IS_GEN6(dev)) {
11294                         dev_priv->display.fdi_link_train = gen6_fdi_link_train;
11295                         dev_priv->display.write_eld = ironlake_write_eld;
11296                         dev_priv->display.modeset_global_resources =
11297                                 snb_modeset_global_resources;
11298                 } else if (IS_IVYBRIDGE(dev)) {
11299                         /* FIXME: detect B0+ stepping and use auto training */
11300                         dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
11301                         dev_priv->display.write_eld = ironlake_write_eld;
11302                         dev_priv->display.modeset_global_resources =
11303                                 ivb_modeset_global_resources;
11304                 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
11305                         dev_priv->display.fdi_link_train = hsw_fdi_link_train;
11306                         dev_priv->display.write_eld = haswell_write_eld;
11307                         dev_priv->display.modeset_global_resources =
11308                                 haswell_modeset_global_resources;
11309                 }
11310         } else if (IS_G4X(dev)) {
11311                 dev_priv->display.write_eld = g4x_write_eld;
11312         } else if (IS_VALLEYVIEW(dev)) {
11313                 dev_priv->display.modeset_global_resources =
11314                         valleyview_modeset_global_resources;
11315                 dev_priv->display.write_eld = ironlake_write_eld;
11316         }
11317
11318         /* Default just returns -ENODEV to indicate unsupported */
11319         dev_priv->display.queue_flip = intel_default_queue_flip;
11320
11321         switch (INTEL_INFO(dev)->gen) {
11322         case 2:
11323                 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11324                 break;
11325
11326         case 3:
11327                 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11328                 break;
11329
11330         case 4:
11331         case 5:
11332                 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11333                 break;
11334
11335         case 6:
11336                 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11337                 break;
11338         case 7:
11339         case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
11340                 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11341                 break;
11342         }
11343
11344         intel_panel_init_backlight_funcs(dev);
11345 }
11346
11347 /*
11348  * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11349  * resume, or other times.  This quirk makes sure that's the case for
11350  * affected systems.
11351  */
11352 static void quirk_pipea_force(struct drm_device *dev)
11353 {
11354         struct drm_i915_private *dev_priv = dev->dev_private;
11355
11356         dev_priv->quirks |= QUIRK_PIPEA_FORCE;
11357         DRM_INFO("applying pipe a force quirk\n");
11358 }
11359
11360 /*
11361  * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11362  */
11363 static void quirk_ssc_force_disable(struct drm_device *dev)
11364 {
11365         struct drm_i915_private *dev_priv = dev->dev_private;
11366         dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
11367         DRM_INFO("applying lvds SSC disable quirk\n");
11368 }
11369
11370 /*
11371  * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11372  * brightness value
11373  */
11374 static void quirk_invert_brightness(struct drm_device *dev)
11375 {
11376         struct drm_i915_private *dev_priv = dev->dev_private;
11377         dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
11378         DRM_INFO("applying inverted panel brightness quirk\n");
11379 }
11380
11381 struct intel_quirk {
11382         int device;
11383         int subsystem_vendor;
11384         int subsystem_device;
11385         void (*hook)(struct drm_device *dev);
11386 };
11387
11388 /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11389 struct intel_dmi_quirk {
11390         void (*hook)(struct drm_device *dev);
11391         const struct dmi_system_id (*dmi_id_list)[];
11392 };
11393
11394 static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11395 {
11396         DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11397         return 1;
11398 }
11399
11400 static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11401         {
11402                 .dmi_id_list = &(const struct dmi_system_id[]) {
11403                         {
11404                                 .callback = intel_dmi_reverse_brightness,
11405                                 .ident = "NCR Corporation",
11406                                 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11407                                             DMI_MATCH(DMI_PRODUCT_NAME, ""),
11408                                 },
11409                         },
11410                         { }  /* terminating entry */
11411                 },
11412                 .hook = quirk_invert_brightness,
11413         },
11414 };
11415
11416 static struct intel_quirk intel_quirks[] = {
11417         /* HP Mini needs pipe A force quirk (LP: #322104) */
11418         { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
11419
11420         /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11421         { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11422
11423         /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11424         { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11425
11426         /* 830 needs to leave pipe A & dpll A up */
11427         { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
11428
11429         /* Lenovo U160 cannot use SSC on LVDS */
11430         { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
11431
11432         /* Sony Vaio Y cannot use SSC on LVDS */
11433         { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
11434
11435         /* Acer Aspire 5734Z must invert backlight brightness */
11436         { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11437
11438         /* Acer/eMachines G725 */
11439         { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11440
11441         /* Acer/eMachines e725 */
11442         { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11443
11444         /* Acer/Packard Bell NCL20 */
11445         { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11446
11447         /* Acer Aspire 4736Z */
11448         { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
11449
11450         /* Acer Aspire 5336 */
11451         { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
11452 };
11453
11454 static void intel_init_quirks(struct drm_device *dev)
11455 {
11456         struct pci_dev *d = dev->pdev;
11457         int i;
11458
11459         for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11460                 struct intel_quirk *q = &intel_quirks[i];
11461
11462                 if (d->device == q->device &&
11463                     (d->subsystem_vendor == q->subsystem_vendor ||
11464                      q->subsystem_vendor == PCI_ANY_ID) &&
11465                     (d->subsystem_device == q->subsystem_device ||
11466                      q->subsystem_device == PCI_ANY_ID))
11467                         q->hook(dev);
11468         }
11469         for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11470                 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11471                         intel_dmi_quirks[i].hook(dev);
11472         }
11473 }
11474
11475 /* Disable the VGA plane that we never use */
11476 static void i915_disable_vga(struct drm_device *dev)
11477 {
11478         struct drm_i915_private *dev_priv = dev->dev_private;
11479         u8 sr1;
11480         u32 vga_reg = i915_vgacntrl_reg(dev);
11481
11482         /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
11483         vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
11484         outb(SR01, VGA_SR_INDEX);
11485         sr1 = inb(VGA_SR_DATA);
11486         outb(sr1 | 1<<5, VGA_SR_DATA);
11487         vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11488         udelay(300);
11489
11490         I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11491         POSTING_READ(vga_reg);
11492 }
11493
11494 void intel_modeset_init_hw(struct drm_device *dev)
11495 {
11496         intel_prepare_ddi(dev);
11497
11498         intel_init_clock_gating(dev);
11499
11500         intel_reset_dpio(dev);
11501
11502         intel_enable_gt_powersave(dev);
11503 }
11504
11505 void intel_modeset_suspend_hw(struct drm_device *dev)
11506 {
11507         intel_suspend_hw(dev);
11508 }
11509
11510 void intel_modeset_init(struct drm_device *dev)
11511 {
11512         struct drm_i915_private *dev_priv = dev->dev_private;
11513         int sprite, ret;
11514         enum pipe pipe;
11515         struct intel_crtc *crtc;
11516
11517         drm_mode_config_init(dev);
11518
11519         dev->mode_config.min_width = 0;
11520         dev->mode_config.min_height = 0;
11521
11522         dev->mode_config.preferred_depth = 24;
11523         dev->mode_config.prefer_shadow = 1;
11524
11525         dev->mode_config.funcs = &intel_mode_funcs;
11526
11527         intel_init_quirks(dev);
11528
11529         intel_init_pm(dev);
11530
11531         if (INTEL_INFO(dev)->num_pipes == 0)
11532                 return;
11533
11534         intel_init_display(dev);
11535
11536         if (IS_GEN2(dev)) {
11537                 dev->mode_config.max_width = 2048;
11538                 dev->mode_config.max_height = 2048;
11539         } else if (IS_GEN3(dev)) {
11540                 dev->mode_config.max_width = 4096;
11541                 dev->mode_config.max_height = 4096;
11542         } else {
11543                 dev->mode_config.max_width = 8192;
11544                 dev->mode_config.max_height = 8192;
11545         }
11546
11547         if (IS_GEN2(dev)) {
11548                 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11549                 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11550         } else {
11551                 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11552                 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11553         }
11554
11555         dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
11556
11557         DRM_DEBUG_KMS("%d display pipe%s available.\n",
11558                       INTEL_INFO(dev)->num_pipes,
11559                       INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
11560
11561         for_each_pipe(pipe) {
11562                 intel_crtc_init(dev, pipe);
11563                 for_each_sprite(pipe, sprite) {
11564                         ret = intel_plane_init(dev, pipe, sprite);
11565                         if (ret)
11566                                 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11567                                               pipe_name(pipe), sprite_name(pipe, sprite), ret);
11568                 }
11569         }
11570
11571         intel_init_dpio(dev);
11572         intel_reset_dpio(dev);
11573
11574         intel_cpu_pll_init(dev);
11575         intel_shared_dpll_init(dev);
11576
11577         /* Just disable it once at startup */
11578         i915_disable_vga(dev);
11579         intel_setup_outputs(dev);
11580
11581         /* Just in case the BIOS is doing something questionable. */
11582         intel_disable_fbc(dev);
11583
11584         mutex_lock(&dev->mode_config.mutex);
11585         intel_modeset_setup_hw_state(dev, false);
11586         mutex_unlock(&dev->mode_config.mutex);
11587
11588         for_each_intel_crtc(dev, crtc) {
11589                 if (!crtc->active)
11590                         continue;
11591
11592                 /*
11593                  * Note that reserving the BIOS fb up front prevents us
11594                  * from stuffing other stolen allocations like the ring
11595                  * on top.  This prevents some ugliness at boot time, and
11596                  * can even allow for smooth boot transitions if the BIOS
11597                  * fb is large enough for the active pipe configuration.
11598                  */
11599                 if (dev_priv->display.get_plane_config) {
11600                         dev_priv->display.get_plane_config(crtc,
11601                                                            &crtc->plane_config);
11602                         /*
11603                          * If the fb is shared between multiple heads, we'll
11604                          * just get the first one.
11605                          */
11606                         intel_find_plane_obj(crtc, &crtc->plane_config);
11607                 }
11608         }
11609 }
11610
11611 static void
11612 intel_connector_break_all_links(struct intel_connector *connector)
11613 {
11614         connector->base.dpms = DRM_MODE_DPMS_OFF;
11615         connector->base.encoder = NULL;
11616         connector->encoder->connectors_active = false;
11617         connector->encoder->base.crtc = NULL;
11618 }
11619
11620 static void intel_enable_pipe_a(struct drm_device *dev)
11621 {
11622         struct intel_connector *connector;
11623         struct drm_connector *crt = NULL;
11624         struct intel_load_detect_pipe load_detect_temp;
11625
11626         /* We can't just switch on the pipe A, we need to set things up with a
11627          * proper mode and output configuration. As a gross hack, enable pipe A
11628          * by enabling the load detect pipe once. */
11629         list_for_each_entry(connector,
11630                             &dev->mode_config.connector_list,
11631                             base.head) {
11632                 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11633                         crt = &connector->base;
11634                         break;
11635                 }
11636         }
11637
11638         if (!crt)
11639                 return;
11640
11641         if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11642                 intel_release_load_detect_pipe(crt, &load_detect_temp);
11643
11644
11645 }
11646
11647 static bool
11648 intel_check_plane_mapping(struct intel_crtc *crtc)
11649 {
11650         struct drm_device *dev = crtc->base.dev;
11651         struct drm_i915_private *dev_priv = dev->dev_private;
11652         u32 reg, val;
11653
11654         if (INTEL_INFO(dev)->num_pipes == 1)
11655                 return true;
11656
11657         reg = DSPCNTR(!crtc->plane);
11658         val = I915_READ(reg);
11659
11660         if ((val & DISPLAY_PLANE_ENABLE) &&
11661             (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11662                 return false;
11663
11664         return true;
11665 }
11666
11667 static void intel_sanitize_crtc(struct intel_crtc *crtc)
11668 {
11669         struct drm_device *dev = crtc->base.dev;
11670         struct drm_i915_private *dev_priv = dev->dev_private;
11671         u32 reg;
11672
11673         /* Clear any frame start delays used for debugging left by the BIOS */
11674         reg = PIPECONF(crtc->config.cpu_transcoder);
11675         I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11676
11677         /* We need to sanitize the plane -> pipe mapping first because this will
11678          * disable the crtc (and hence change the state) if it is wrong. Note
11679          * that gen4+ has a fixed plane -> pipe mapping.  */
11680         if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
11681                 struct intel_connector *connector;
11682                 bool plane;
11683
11684                 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11685                               crtc->base.base.id);
11686
11687                 /* Pipe has the wrong plane attached and the plane is active.
11688                  * Temporarily change the plane mapping and disable everything
11689                  * ...  */
11690                 plane = crtc->plane;
11691                 crtc->plane = !plane;
11692                 dev_priv->display.crtc_disable(&crtc->base);
11693                 crtc->plane = plane;
11694
11695                 /* ... and break all links. */
11696                 list_for_each_entry(connector, &dev->mode_config.connector_list,
11697                                     base.head) {
11698                         if (connector->encoder->base.crtc != &crtc->base)
11699                                 continue;
11700
11701                         intel_connector_break_all_links(connector);
11702                 }
11703
11704                 WARN_ON(crtc->active);
11705                 crtc->base.enabled = false;
11706         }
11707
11708         if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11709             crtc->pipe == PIPE_A && !crtc->active) {
11710                 /* BIOS forgot to enable pipe A, this mostly happens after
11711                  * resume. Force-enable the pipe to fix this, the update_dpms
11712                  * call below we restore the pipe to the right state, but leave
11713                  * the required bits on. */
11714                 intel_enable_pipe_a(dev);
11715         }
11716
11717         /* Adjust the state of the output pipe according to whether we
11718          * have active connectors/encoders. */
11719         intel_crtc_update_dpms(&crtc->base);
11720
11721         if (crtc->active != crtc->base.enabled) {
11722                 struct intel_encoder *encoder;
11723
11724                 /* This can happen either due to bugs in the get_hw_state
11725                  * functions or because the pipe is force-enabled due to the
11726                  * pipe A quirk. */
11727                 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11728                               crtc->base.base.id,
11729                               crtc->base.enabled ? "enabled" : "disabled",
11730                               crtc->active ? "enabled" : "disabled");
11731
11732                 crtc->base.enabled = crtc->active;
11733
11734                 /* Because we only establish the connector -> encoder ->
11735                  * crtc links if something is active, this means the
11736                  * crtc is now deactivated. Break the links. connector
11737                  * -> encoder links are only establish when things are
11738                  *  actually up, hence no need to break them. */
11739                 WARN_ON(crtc->active);
11740
11741                 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11742                         WARN_ON(encoder->connectors_active);
11743                         encoder->base.crtc = NULL;
11744                 }
11745         }
11746         if (crtc->active) {
11747                 /*
11748                  * We start out with underrun reporting disabled to avoid races.
11749                  * For correct bookkeeping mark this on active crtcs.
11750                  *
11751                  * No protection against concurrent access is required - at
11752                  * worst a fifo underrun happens which also sets this to false.
11753                  */
11754                 crtc->cpu_fifo_underrun_disabled = true;
11755                 crtc->pch_fifo_underrun_disabled = true;
11756         }
11757 }
11758
11759 static void intel_sanitize_encoder(struct intel_encoder *encoder)
11760 {
11761         struct intel_connector *connector;
11762         struct drm_device *dev = encoder->base.dev;
11763
11764         /* We need to check both for a crtc link (meaning that the
11765          * encoder is active and trying to read from a pipe) and the
11766          * pipe itself being active. */
11767         bool has_active_crtc = encoder->base.crtc &&
11768                 to_intel_crtc(encoder->base.crtc)->active;
11769
11770         if (encoder->connectors_active && !has_active_crtc) {
11771                 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11772                               encoder->base.base.id,
11773                               drm_get_encoder_name(&encoder->base));
11774
11775                 /* Connector is active, but has no active pipe. This is
11776                  * fallout from our resume register restoring. Disable
11777                  * the encoder manually again. */
11778                 if (encoder->base.crtc) {
11779                         DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11780                                       encoder->base.base.id,
11781                                       drm_get_encoder_name(&encoder->base));
11782                         encoder->disable(encoder);
11783                 }
11784
11785                 /* Inconsistent output/port/pipe state happens presumably due to
11786                  * a bug in one of the get_hw_state functions. Or someplace else
11787                  * in our code, like the register restore mess on resume. Clamp
11788                  * things to off as a safer default. */
11789                 list_for_each_entry(connector,
11790                                     &dev->mode_config.connector_list,
11791                                     base.head) {
11792                         if (connector->encoder != encoder)
11793                                 continue;
11794
11795                         intel_connector_break_all_links(connector);
11796                 }
11797         }
11798         /* Enabled encoders without active connectors will be fixed in
11799          * the crtc fixup. */
11800 }
11801
11802 void i915_redisable_vga_power_on(struct drm_device *dev)
11803 {
11804         struct drm_i915_private *dev_priv = dev->dev_private;
11805         u32 vga_reg = i915_vgacntrl_reg(dev);
11806
11807         if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11808                 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11809                 i915_disable_vga(dev);
11810         }
11811 }
11812
11813 void i915_redisable_vga(struct drm_device *dev)
11814 {
11815         struct drm_i915_private *dev_priv = dev->dev_private;
11816
11817         /* This function can be called both from intel_modeset_setup_hw_state or
11818          * at a very early point in our resume sequence, where the power well
11819          * structures are not yet restored. Since this function is at a very
11820          * paranoid "someone might have enabled VGA while we were not looking"
11821          * level, just check if the power well is enabled instead of trying to
11822          * follow the "don't touch the power well if we don't need it" policy
11823          * the rest of the driver uses. */
11824         if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
11825                 return;
11826
11827         i915_redisable_vga_power_on(dev);
11828 }
11829
11830 static bool primary_get_hw_state(struct intel_crtc *crtc)
11831 {
11832         struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11833
11834         if (!crtc->active)
11835                 return false;
11836
11837         return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11838 }
11839
11840 static void intel_modeset_readout_hw_state(struct drm_device *dev)
11841 {
11842         struct drm_i915_private *dev_priv = dev->dev_private;
11843         enum pipe pipe;
11844         struct intel_crtc *crtc;
11845         struct intel_encoder *encoder;
11846         struct intel_connector *connector;
11847         int i;
11848
11849         for_each_intel_crtc(dev, crtc) {
11850                 memset(&crtc->config, 0, sizeof(crtc->config));
11851
11852                 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11853
11854                 crtc->active = dev_priv->display.get_pipe_config(crtc,
11855                                                                  &crtc->config);
11856
11857                 crtc->base.enabled = crtc->active;
11858                 crtc->primary_enabled = primary_get_hw_state(crtc);
11859
11860                 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11861                               crtc->base.base.id,
11862                               crtc->active ? "enabled" : "disabled");
11863         }
11864
11865         /* FIXME: Smash this into the new shared dpll infrastructure. */
11866         if (HAS_DDI(dev))
11867                 intel_ddi_setup_hw_pll_state(dev);
11868
11869         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11870                 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11871
11872                 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11873                 pll->active = 0;
11874                 for_each_intel_crtc(dev, crtc) {
11875                         if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11876                                 pll->active++;
11877                 }
11878                 pll->refcount = pll->active;
11879
11880                 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11881                               pll->name, pll->refcount, pll->on);
11882         }
11883
11884         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11885                             base.head) {
11886                 pipe = 0;
11887
11888                 if (encoder->get_hw_state(encoder, &pipe)) {
11889                         crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11890                         encoder->base.crtc = &crtc->base;
11891                         encoder->get_config(encoder, &crtc->config);
11892                 } else {
11893                         encoder->base.crtc = NULL;
11894                 }
11895
11896                 encoder->connectors_active = false;
11897                 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
11898                               encoder->base.base.id,
11899                               drm_get_encoder_name(&encoder->base),
11900                               encoder->base.crtc ? "enabled" : "disabled",
11901                               pipe_name(pipe));
11902         }
11903
11904         list_for_each_entry(connector, &dev->mode_config.connector_list,
11905                             base.head) {
11906                 if (connector->get_hw_state(connector)) {
11907                         connector->base.dpms = DRM_MODE_DPMS_ON;
11908                         connector->encoder->connectors_active = true;
11909                         connector->base.encoder = &connector->encoder->base;
11910                 } else {
11911                         connector->base.dpms = DRM_MODE_DPMS_OFF;
11912                         connector->base.encoder = NULL;
11913                 }
11914                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11915                               connector->base.base.id,
11916                               drm_get_connector_name(&connector->base),
11917                               connector->base.encoder ? "enabled" : "disabled");
11918         }
11919 }
11920
11921 /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11922  * and i915 state tracking structures. */
11923 void intel_modeset_setup_hw_state(struct drm_device *dev,
11924                                   bool force_restore)
11925 {
11926         struct drm_i915_private *dev_priv = dev->dev_private;
11927         enum pipe pipe;
11928         struct intel_crtc *crtc;
11929         struct intel_encoder *encoder;
11930         int i;
11931
11932         intel_modeset_readout_hw_state(dev);
11933
11934         /*
11935          * Now that we have the config, copy it to each CRTC struct
11936          * Note that this could go away if we move to using crtc_config
11937          * checking everywhere.
11938          */
11939         for_each_intel_crtc(dev, crtc) {
11940                 if (crtc->active && i915.fastboot) {
11941                         intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
11942                         DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11943                                       crtc->base.base.id);
11944                         drm_mode_debug_printmodeline(&crtc->base.mode);
11945                 }
11946         }
11947
11948         /* HW state is read out, now we need to sanitize this mess. */
11949         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11950                             base.head) {
11951                 intel_sanitize_encoder(encoder);
11952         }
11953
11954         for_each_pipe(pipe) {
11955                 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11956                 intel_sanitize_crtc(crtc);
11957                 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
11958         }
11959
11960         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11961                 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11962
11963                 if (!pll->on || pll->active)
11964                         continue;
11965
11966                 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11967
11968                 pll->disable(dev_priv, pll);
11969                 pll->on = false;
11970         }
11971
11972         if (HAS_PCH_SPLIT(dev))
11973                 ilk_wm_get_hw_state(dev);
11974
11975         if (force_restore) {
11976                 i915_redisable_vga(dev);
11977
11978                 /*
11979                  * We need to use raw interfaces for restoring state to avoid
11980                  * checking (bogus) intermediate states.
11981                  */
11982                 for_each_pipe(pipe) {
11983                         struct drm_crtc *crtc =
11984                                 dev_priv->pipe_to_crtc_mapping[pipe];
11985
11986                         __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11987                                          crtc->primary->fb);
11988                 }
11989         } else {
11990                 intel_modeset_update_staged_output_state(dev);
11991         }
11992
11993         intel_modeset_check_state(dev);
11994 }
11995
11996 void intel_modeset_gem_init(struct drm_device *dev)
11997 {
11998         struct drm_crtc *c;
11999         struct intel_framebuffer *fb;
12000
12001         mutex_lock(&dev->struct_mutex);
12002         intel_init_gt_powersave(dev);
12003         mutex_unlock(&dev->struct_mutex);
12004
12005         intel_modeset_init_hw(dev);
12006
12007         intel_setup_overlay(dev);
12008
12009         /*
12010          * Make sure any fbs we allocated at startup are properly
12011          * pinned & fenced.  When we do the allocation it's too early
12012          * for this.
12013          */
12014         mutex_lock(&dev->struct_mutex);
12015         for_each_crtc(dev, c) {
12016                 if (!c->primary->fb)
12017                         continue;
12018
12019                 fb = to_intel_framebuffer(c->primary->fb);
12020                 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12021                         DRM_ERROR("failed to pin boot fb on pipe %d\n",
12022                                   to_intel_crtc(c)->pipe);
12023                         drm_framebuffer_unreference(c->primary->fb);
12024                         c->primary->fb = NULL;
12025                 }
12026         }
12027         mutex_unlock(&dev->struct_mutex);
12028 }
12029
12030 void intel_connector_unregister(struct intel_connector *intel_connector)
12031 {
12032         struct drm_connector *connector = &intel_connector->base;
12033
12034         intel_panel_destroy_backlight(connector);
12035         drm_sysfs_connector_remove(connector);
12036 }
12037
12038 void intel_modeset_cleanup(struct drm_device *dev)
12039 {
12040         struct drm_i915_private *dev_priv = dev->dev_private;
12041         struct drm_crtc *crtc;
12042         struct drm_connector *connector;
12043
12044         /*
12045          * Interrupts and polling as the first thing to avoid creating havoc.
12046          * Too much stuff here (turning of rps, connectors, ...) would
12047          * experience fancy races otherwise.
12048          */
12049         drm_irq_uninstall(dev);
12050         cancel_work_sync(&dev_priv->hotplug_work);
12051         /*
12052          * Due to the hpd irq storm handling the hotplug work can re-arm the
12053          * poll handlers. Hence disable polling after hpd handling is shut down.
12054          */
12055         drm_kms_helper_poll_fini(dev);
12056
12057         mutex_lock(&dev->struct_mutex);
12058
12059         intel_unregister_dsm_handler();
12060
12061         for_each_crtc(dev, crtc) {
12062                 /* Skip inactive CRTCs */
12063                 if (!crtc->primary->fb)
12064                         continue;
12065
12066                 intel_increase_pllclock(crtc);
12067         }
12068
12069         intel_disable_fbc(dev);
12070
12071         intel_disable_gt_powersave(dev);
12072
12073         ironlake_teardown_rc6(dev);
12074
12075         mutex_unlock(&dev->struct_mutex);
12076
12077         /* flush any delayed tasks or pending work */
12078         flush_scheduled_work();
12079
12080         /* destroy the backlight and sysfs files before encoders/connectors */
12081         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12082                 struct intel_connector *intel_connector;
12083
12084                 intel_connector = to_intel_connector(connector);
12085                 intel_connector->unregister(intel_connector);
12086         }
12087
12088         drm_mode_config_cleanup(dev);
12089
12090         intel_cleanup_overlay(dev);
12091
12092         mutex_lock(&dev->struct_mutex);
12093         intel_cleanup_gt_powersave(dev);
12094         mutex_unlock(&dev->struct_mutex);
12095 }
12096
12097 /*
12098  * Return which encoder is currently attached for connector.
12099  */
12100 struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
12101 {
12102         return &intel_attached_encoder(connector)->base;
12103 }
12104
12105 void intel_connector_attach_encoder(struct intel_connector *connector,
12106                                     struct intel_encoder *encoder)
12107 {
12108         connector->encoder = encoder;
12109         drm_mode_connector_attach_encoder(&connector->base,
12110                                           &encoder->base);
12111 }
12112
12113 /*
12114  * set vga decode state - true == enable VGA decode
12115  */
12116 int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12117 {
12118         struct drm_i915_private *dev_priv = dev->dev_private;
12119         unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
12120         u16 gmch_ctrl;
12121
12122         if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12123                 DRM_ERROR("failed to read control word\n");
12124                 return -EIO;
12125         }
12126
12127         if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12128                 return 0;
12129
12130         if (state)
12131                 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12132         else
12133                 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
12134
12135         if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12136                 DRM_ERROR("failed to write control word\n");
12137                 return -EIO;
12138         }
12139
12140         return 0;
12141 }
12142
12143 struct intel_display_error_state {
12144
12145         u32 power_well_driver;
12146
12147         int num_transcoders;
12148
12149         struct intel_cursor_error_state {
12150                 u32 control;
12151                 u32 position;
12152                 u32 base;
12153                 u32 size;
12154         } cursor[I915_MAX_PIPES];
12155
12156         struct intel_pipe_error_state {
12157                 bool power_domain_on;
12158                 u32 source;
12159                 u32 stat;
12160         } pipe[I915_MAX_PIPES];
12161
12162         struct intel_plane_error_state {
12163                 u32 control;
12164                 u32 stride;
12165                 u32 size;
12166                 u32 pos;
12167                 u32 addr;
12168                 u32 surface;
12169                 u32 tile_offset;
12170         } plane[I915_MAX_PIPES];
12171
12172         struct intel_transcoder_error_state {
12173                 bool power_domain_on;
12174                 enum transcoder cpu_transcoder;
12175
12176                 u32 conf;
12177
12178                 u32 htotal;
12179                 u32 hblank;
12180                 u32 hsync;
12181                 u32 vtotal;
12182                 u32 vblank;
12183                 u32 vsync;
12184         } transcoder[4];
12185 };
12186
12187 struct intel_display_error_state *
12188 intel_display_capture_error_state(struct drm_device *dev)
12189 {
12190         struct drm_i915_private *dev_priv = dev->dev_private;
12191         struct intel_display_error_state *error;
12192         int transcoders[] = {
12193                 TRANSCODER_A,
12194                 TRANSCODER_B,
12195                 TRANSCODER_C,
12196                 TRANSCODER_EDP,
12197         };
12198         int i;
12199
12200         if (INTEL_INFO(dev)->num_pipes == 0)
12201                 return NULL;
12202
12203         error = kzalloc(sizeof(*error), GFP_ATOMIC);
12204         if (error == NULL)
12205                 return NULL;
12206
12207         if (IS_HASWELL(dev) || IS_BROADWELL(dev))
12208                 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12209
12210         for_each_pipe(i) {
12211                 error->pipe[i].power_domain_on =
12212                         intel_display_power_enabled_sw(dev_priv,
12213                                                        POWER_DOMAIN_PIPE(i));
12214                 if (!error->pipe[i].power_domain_on)
12215                         continue;
12216
12217                 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12218                         error->cursor[i].control = I915_READ(CURCNTR(i));
12219                         error->cursor[i].position = I915_READ(CURPOS(i));
12220                         error->cursor[i].base = I915_READ(CURBASE(i));
12221                 } else {
12222                         error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12223                         error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12224                         error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12225                 }
12226
12227                 error->plane[i].control = I915_READ(DSPCNTR(i));
12228                 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
12229                 if (INTEL_INFO(dev)->gen <= 3) {
12230                         error->plane[i].size = I915_READ(DSPSIZE(i));
12231                         error->plane[i].pos = I915_READ(DSPPOS(i));
12232                 }
12233                 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12234                         error->plane[i].addr = I915_READ(DSPADDR(i));
12235                 if (INTEL_INFO(dev)->gen >= 4) {
12236                         error->plane[i].surface = I915_READ(DSPSURF(i));
12237                         error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12238                 }
12239
12240                 error->pipe[i].source = I915_READ(PIPESRC(i));
12241
12242                 if (!HAS_PCH_SPLIT(dev))
12243                         error->pipe[i].stat = I915_READ(PIPESTAT(i));
12244         }
12245
12246         error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12247         if (HAS_DDI(dev_priv->dev))
12248                 error->num_transcoders++; /* Account for eDP. */
12249
12250         for (i = 0; i < error->num_transcoders; i++) {
12251                 enum transcoder cpu_transcoder = transcoders[i];
12252
12253                 error->transcoder[i].power_domain_on =
12254                         intel_display_power_enabled_sw(dev_priv,
12255                                 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
12256                 if (!error->transcoder[i].power_domain_on)
12257                         continue;
12258
12259                 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12260
12261                 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12262                 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12263                 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12264                 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12265                 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12266                 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12267                 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
12268         }
12269
12270         return error;
12271 }
12272
12273 #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12274
12275 void
12276 intel_display_print_error_state(struct drm_i915_error_state_buf *m,
12277                                 struct drm_device *dev,
12278                                 struct intel_display_error_state *error)
12279 {
12280         int i;
12281
12282         if (!error)
12283                 return;
12284
12285         err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
12286         if (IS_HASWELL(dev) || IS_BROADWELL(dev))
12287                 err_printf(m, "PWR_WELL_CTL2: %08x\n",
12288                            error->power_well_driver);
12289         for_each_pipe(i) {
12290                 err_printf(m, "Pipe [%d]:\n", i);
12291                 err_printf(m, "  Power: %s\n",
12292                            error->pipe[i].power_domain_on ? "on" : "off");
12293                 err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
12294                 err_printf(m, "  STAT: %08x\n", error->pipe[i].stat);
12295
12296                 err_printf(m, "Plane [%d]:\n", i);
12297                 err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
12298                 err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
12299                 if (INTEL_INFO(dev)->gen <= 3) {
12300                         err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
12301                         err_printf(m, "  POS: %08x\n", error->plane[i].pos);
12302                 }
12303                 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12304                         err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
12305                 if (INTEL_INFO(dev)->gen >= 4) {
12306                         err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
12307                         err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
12308                 }
12309
12310                 err_printf(m, "Cursor [%d]:\n", i);
12311                 err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
12312                 err_printf(m, "  POS: %08x\n", error->cursor[i].position);
12313                 err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
12314         }
12315
12316         for (i = 0; i < error->num_transcoders; i++) {
12317                 err_printf(m, "CPU transcoder: %c\n",
12318                            transcoder_name(error->transcoder[i].cpu_transcoder));
12319                 err_printf(m, "  Power: %s\n",
12320                            error->transcoder[i].power_domain_on ? "on" : "off");
12321                 err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
12322                 err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
12323                 err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
12324                 err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
12325                 err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
12326                 err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
12327                 err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
12328         }
12329 }