drm/nouveau/disp: convert to new-style nvkm_engine
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / gf100.c
1 /*
2  * Copyright 2012 Red Hat Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Ben Skeggs
23  */
24 #include "priv.h"
25
26 int
27 gf100_identify(struct nvkm_device *device)
28 {
29         switch (device->chipset) {
30         case 0xc0:
31                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
32                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
33                 device->oclass[NVDEV_ENGINE_GR     ] =  gf100_gr_oclass;
34                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
35                 break;
36         case 0xc4:
37                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
38                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
39                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
40                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
41                 break;
42         case 0xc3:
43                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
44                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
45                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
46                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
47                 break;
48         case 0xce:
49                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
50                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
51                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
52                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
53                 break;
54         case 0xcf:
55                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
56                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
57                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
58                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
59                 break;
60         case 0xc1:
61                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
62                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
63                 device->oclass[NVDEV_ENGINE_GR     ] =  gf108_gr_oclass;
64                 device->oclass[NVDEV_ENGINE_PM     ] = gf108_pm_oclass;
65                 break;
66         case 0xc8:
67                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
68                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
69                 device->oclass[NVDEV_ENGINE_GR     ] =  gf110_gr_oclass;
70                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
71                 break;
72         case 0xd9:
73                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
74                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
75                 device->oclass[NVDEV_ENGINE_GR     ] =  gf119_gr_oclass;
76                 device->oclass[NVDEV_ENGINE_PM     ] = gf117_pm_oclass;
77                 break;
78         case 0xd7:
79                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
80                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
81                 device->oclass[NVDEV_ENGINE_GR     ] =  gf117_gr_oclass;
82                 device->oclass[NVDEV_ENGINE_PM     ] = gf117_pm_oclass;
83                 break;
84         default:
85                 return -EINVAL;
86         }
87
88         return 0;
89 }