2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
31 /* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
45 /* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
63 #include <linux/atomic.h>
64 #include <linux/wait.h>
65 #include <linux/list.h>
66 #include <linux/kref.h>
68 #include <ttm/ttm_bo_api.h>
69 #include <ttm/ttm_bo_driver.h>
70 #include <ttm/ttm_placement.h>
71 #include <ttm/ttm_module.h>
72 #include <ttm/ttm_execbuf_util.h>
74 #include "radeon_family.h"
75 #include "radeon_mode.h"
76 #include "radeon_reg.h"
81 extern int radeon_no_wb;
82 extern int radeon_modeset;
83 extern int radeon_dynclks;
84 extern int radeon_r4xx_atom;
85 extern int radeon_agpmode;
86 extern int radeon_vram_limit;
87 extern int radeon_gart_size;
88 extern int radeon_benchmarking;
89 extern int radeon_testing;
90 extern int radeon_connector_table;
92 extern int radeon_audio;
93 extern int radeon_disp_priority;
94 extern int radeon_hw_i2c;
95 extern int radeon_pcie_gen2;
96 extern int radeon_msi;
97 extern int radeon_lockup_timeout;
98 extern int radeon_fastfb;
99 extern int radeon_dpm;
100 extern int radeon_aspm;
101 extern int radeon_runtime_pm;
102 extern int radeon_hard_reset;
105 * Copy from radeon_drv.h so we don't have to include both and have conflicting
108 #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
109 #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
110 /* RADEON_IB_POOL_SIZE must be a power of 2 */
111 #define RADEON_IB_POOL_SIZE 16
112 #define RADEON_DEBUGFS_MAX_COMPONENTS 32
113 #define RADEONFB_CONN_LIMIT 4
114 #define RADEON_BIOS_NUM_SCRATCH 8
116 /* fence seq are set to this number when signaled */
117 #define RADEON_FENCE_SIGNALED_SEQ 0LL
119 /* internal ring indices */
120 /* r1xx+ has gfx CP ring */
121 #define RADEON_RING_TYPE_GFX_INDEX 0
123 /* cayman has 2 compute CP rings */
124 #define CAYMAN_RING_TYPE_CP1_INDEX 1
125 #define CAYMAN_RING_TYPE_CP2_INDEX 2
127 /* R600+ has an async dma ring */
128 #define R600_RING_TYPE_DMA_INDEX 3
129 /* cayman add a second async dma ring */
130 #define CAYMAN_RING_TYPE_DMA1_INDEX 4
133 #define R600_RING_TYPE_UVD_INDEX 5
136 #define TN_RING_TYPE_VCE1_INDEX 6
137 #define TN_RING_TYPE_VCE2_INDEX 7
139 /* max number of rings */
140 #define RADEON_NUM_RINGS 8
142 /* number of hw syncs before falling back on blocking */
143 #define RADEON_NUM_SYNCS 4
145 /* number of hw syncs before falling back on blocking */
146 #define RADEON_NUM_SYNCS 4
148 /* hardcode those limit for now */
149 #define RADEON_VA_IB_OFFSET (1 << 20)
150 #define RADEON_VA_RESERVED_SIZE (8 << 20)
151 #define RADEON_IB_VM_MAX_SIZE (64 << 10)
153 /* hard reset data */
154 #define RADEON_ASIC_RESET_DATA 0x39d5e86b
157 #define RADEON_RESET_GFX (1 << 0)
158 #define RADEON_RESET_COMPUTE (1 << 1)
159 #define RADEON_RESET_DMA (1 << 2)
160 #define RADEON_RESET_CP (1 << 3)
161 #define RADEON_RESET_GRBM (1 << 4)
162 #define RADEON_RESET_DMA1 (1 << 5)
163 #define RADEON_RESET_RLC (1 << 6)
164 #define RADEON_RESET_SEM (1 << 7)
165 #define RADEON_RESET_IH (1 << 8)
166 #define RADEON_RESET_VMC (1 << 9)
167 #define RADEON_RESET_MC (1 << 10)
168 #define RADEON_RESET_DISPLAY (1 << 11)
171 #define RADEON_CG_BLOCK_GFX (1 << 0)
172 #define RADEON_CG_BLOCK_MC (1 << 1)
173 #define RADEON_CG_BLOCK_SDMA (1 << 2)
174 #define RADEON_CG_BLOCK_UVD (1 << 3)
175 #define RADEON_CG_BLOCK_VCE (1 << 4)
176 #define RADEON_CG_BLOCK_HDP (1 << 5)
177 #define RADEON_CG_BLOCK_BIF (1 << 6)
180 #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
181 #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
182 #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
183 #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
184 #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
185 #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
186 #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
187 #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
188 #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
189 #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
190 #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
191 #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
192 #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
193 #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
194 #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
195 #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
196 #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
199 #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
200 #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
201 #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
202 #define RADEON_PG_SUPPORT_UVD (1 << 3)
203 #define RADEON_PG_SUPPORT_VCE (1 << 4)
204 #define RADEON_PG_SUPPORT_CP (1 << 5)
205 #define RADEON_PG_SUPPORT_GDS (1 << 6)
206 #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
207 #define RADEON_PG_SUPPORT_SDMA (1 << 8)
208 #define RADEON_PG_SUPPORT_ACP (1 << 9)
209 #define RADEON_PG_SUPPORT_SAMU (1 << 10)
211 /* max cursor sizes (in pixels) */
212 #define CURSOR_WIDTH 64
213 #define CURSOR_HEIGHT 64
215 #define CIK_CURSOR_WIDTH 128
216 #define CIK_CURSOR_HEIGHT 128
219 * Errata workarounds.
221 enum radeon_pll_errata {
222 CHIP_ERRATA_R300_CG = 0x00000001,
223 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
224 CHIP_ERRATA_PLL_DELAY = 0x00000004
228 struct radeon_device;
234 bool radeon_get_bios(struct radeon_device *rdev);
239 struct radeon_dummy_page {
243 int radeon_dummy_page_init(struct radeon_device *rdev);
244 void radeon_dummy_page_fini(struct radeon_device *rdev);
250 struct radeon_clock {
251 struct radeon_pll p1pll;
252 struct radeon_pll p2pll;
253 struct radeon_pll dcpll;
254 struct radeon_pll spll;
255 struct radeon_pll mpll;
257 uint32_t default_mclk;
258 uint32_t default_sclk;
259 uint32_t default_dispclk;
260 uint32_t current_dispclk;
262 uint32_t max_pixel_clock;
268 int radeon_pm_init(struct radeon_device *rdev);
269 int radeon_pm_late_init(struct radeon_device *rdev);
270 void radeon_pm_fini(struct radeon_device *rdev);
271 void radeon_pm_compute_clocks(struct radeon_device *rdev);
272 void radeon_pm_suspend(struct radeon_device *rdev);
273 void radeon_pm_resume(struct radeon_device *rdev);
274 void radeon_combios_get_power_modes(struct radeon_device *rdev);
275 void radeon_atombios_get_power_modes(struct radeon_device *rdev);
276 int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
280 struct atom_clock_dividers *dividers);
281 int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
284 struct atom_mpll_param *mpll_param);
285 void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
286 int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
287 u16 voltage_level, u8 voltage_type,
288 u32 *gpio_value, u32 *gpio_mask);
289 void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
290 u32 eng_clock, u32 mem_clock);
291 int radeon_atom_get_voltage_step(struct radeon_device *rdev,
292 u8 voltage_type, u16 *voltage_step);
293 int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
294 u16 voltage_id, u16 *voltage);
295 int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
298 int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
300 int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
301 u16 *vddc, u16 *vddci,
302 u16 virtual_voltage_id,
303 u16 vbios_voltage_id);
304 int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
308 int radeon_atom_get_min_voltage(struct radeon_device *rdev,
309 u8 voltage_type, u16 *min_voltage);
310 int radeon_atom_get_max_voltage(struct radeon_device *rdev,
311 u8 voltage_type, u16 *max_voltage);
312 int radeon_atom_get_voltage_table(struct radeon_device *rdev,
313 u8 voltage_type, u8 voltage_mode,
314 struct atom_voltage_table *voltage_table);
315 bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
316 u8 voltage_type, u8 voltage_mode);
317 void radeon_atom_update_memory_dll(struct radeon_device *rdev,
319 void radeon_atom_set_ac_timing(struct radeon_device *rdev,
321 int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
323 struct atom_mc_reg_table *reg_table);
324 int radeon_atom_get_memory_info(struct radeon_device *rdev,
325 u8 module_index, struct atom_memory_info *mem_info);
326 int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
327 bool gddr5, u8 module_index,
328 struct atom_memory_clock_range_table *mclk_range_table);
329 int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
330 u16 voltage_id, u16 *voltage);
331 void rs690_pm_info(struct radeon_device *rdev);
332 extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
333 unsigned *bankh, unsigned *mtaspect,
334 unsigned *tile_split);
339 struct radeon_fence_driver {
340 uint32_t scratch_reg;
342 volatile uint32_t *cpu_addr;
343 /* sync_seq is protected by ring emission lock */
344 uint64_t sync_seq[RADEON_NUM_RINGS];
349 struct radeon_fence {
350 struct radeon_device *rdev;
352 /* protected by radeon_fence.lock */
358 int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
359 int radeon_fence_driver_init(struct radeon_device *rdev);
360 void radeon_fence_driver_fini(struct radeon_device *rdev);
361 void radeon_fence_driver_force_completion(struct radeon_device *rdev);
362 int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
363 void radeon_fence_process(struct radeon_device *rdev, int ring);
364 bool radeon_fence_signaled(struct radeon_fence *fence);
365 int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
366 int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
367 int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
368 int radeon_fence_wait_any(struct radeon_device *rdev,
369 struct radeon_fence **fences,
371 struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
372 void radeon_fence_unref(struct radeon_fence **fence);
373 unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
374 bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
375 void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
376 static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
377 struct radeon_fence *b)
387 BUG_ON(a->ring != b->ring);
389 if (a->seq > b->seq) {
396 static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
397 struct radeon_fence *b)
407 BUG_ON(a->ring != b->ring);
409 return a->seq < b->seq;
415 struct radeon_surface_reg {
416 struct radeon_bo *bo;
419 #define RADEON_GEM_MAX_SURFACES 8
425 struct ttm_bo_global_ref bo_global_ref;
426 struct drm_global_reference mem_global_ref;
427 struct ttm_bo_device bdev;
428 bool mem_global_referenced;
431 #if defined(CONFIG_DEBUG_FS)
437 /* bo virtual address in a specific vm */
438 struct radeon_bo_va {
439 /* protected by bo being reserved */
440 struct list_head bo_list;
447 /* protected by vm mutex */
448 struct list_head vm_list;
450 /* constant after initialization */
451 struct radeon_vm *vm;
452 struct radeon_bo *bo;
456 /* Protected by gem.mutex */
457 struct list_head list;
458 /* Protected by tbo.reserved */
461 struct ttm_placement placement;
462 struct ttm_buffer_object tbo;
463 struct ttm_bo_kmap_obj kmap;
469 /* list of all virtual address to which this bo
473 /* Constant after initialization */
474 struct radeon_device *rdev;
475 struct drm_gem_object gem_base;
477 struct ttm_bo_kmap_obj dma_buf_vmap;
480 #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
482 int radeon_gem_debugfs_init(struct radeon_device *rdev);
484 /* sub-allocation manager, it has to be protected by another lock.
485 * By conception this is an helper for other part of the driver
486 * like the indirect buffer or semaphore, which both have their
489 * Principe is simple, we keep a list of sub allocation in offset
490 * order (first entry has offset == 0, last entry has the highest
493 * When allocating new object we first check if there is room at
494 * the end total_size - (last_object_offset + last_object_size) >=
495 * alloc_size. If so we allocate new object there.
497 * When there is not enough room at the end, we start waiting for
498 * each sub object until we reach object_offset+object_size >=
499 * alloc_size, this object then become the sub object we return.
501 * Alignment can't be bigger than page size.
503 * Hole are not considered for allocation to keep things simple.
504 * Assumption is that there won't be hole (all object on same
507 struct radeon_sa_manager {
508 wait_queue_head_t wq;
509 struct radeon_bo *bo;
510 struct list_head *hole;
511 struct list_head flist[RADEON_NUM_RINGS];
512 struct list_head olist;
522 /* sub-allocation buffer */
523 struct radeon_sa_bo {
524 struct list_head olist;
525 struct list_head flist;
526 struct radeon_sa_manager *manager;
529 struct radeon_fence *fence;
537 struct list_head objects;
540 int radeon_gem_init(struct radeon_device *rdev);
541 void radeon_gem_fini(struct radeon_device *rdev);
542 int radeon_gem_object_create(struct radeon_device *rdev, int size,
543 int alignment, int initial_domain,
544 bool discardable, bool kernel,
545 struct drm_gem_object **obj);
547 int radeon_mode_dumb_create(struct drm_file *file_priv,
548 struct drm_device *dev,
549 struct drm_mode_create_dumb *args);
550 int radeon_mode_dumb_mmap(struct drm_file *filp,
551 struct drm_device *dev,
552 uint32_t handle, uint64_t *offset_p);
557 struct radeon_semaphore {
558 struct radeon_sa_bo *sa_bo;
561 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
564 int radeon_semaphore_create(struct radeon_device *rdev,
565 struct radeon_semaphore **semaphore);
566 bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
567 struct radeon_semaphore *semaphore);
568 bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
569 struct radeon_semaphore *semaphore);
570 void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
571 struct radeon_fence *fence);
572 int radeon_semaphore_sync_rings(struct radeon_device *rdev,
573 struct radeon_semaphore *semaphore,
575 void radeon_semaphore_free(struct radeon_device *rdev,
576 struct radeon_semaphore **semaphore,
577 struct radeon_fence *fence);
580 * GART structures, functions & helpers
584 #define RADEON_GPU_PAGE_SIZE 4096
585 #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
586 #define RADEON_GPU_PAGE_SHIFT 12
587 #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
590 dma_addr_t table_addr;
591 struct radeon_bo *robj;
593 unsigned num_gpu_pages;
594 unsigned num_cpu_pages;
597 dma_addr_t *pages_addr;
601 int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
602 void radeon_gart_table_ram_free(struct radeon_device *rdev);
603 int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
604 void radeon_gart_table_vram_free(struct radeon_device *rdev);
605 int radeon_gart_table_vram_pin(struct radeon_device *rdev);
606 void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
607 int radeon_gart_init(struct radeon_device *rdev);
608 void radeon_gart_fini(struct radeon_device *rdev);
609 void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
611 int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
612 int pages, struct page **pagelist,
613 dma_addr_t *dma_addr);
614 void radeon_gart_restore(struct radeon_device *rdev);
618 * GPU MC structures, functions & helpers
621 resource_size_t aper_size;
622 resource_size_t aper_base;
623 resource_size_t agp_base;
624 /* for some chips with <= 32MB we need to lie
625 * about vram size near mc fb location */
627 u64 visible_vram_size;
637 bool igp_sideport_enabled;
642 bool radeon_combios_sideport_present(struct radeon_device *rdev);
643 bool radeon_atombios_sideport_present(struct radeon_device *rdev);
646 * GPU scratch registers structures, functions & helpers
648 struct radeon_scratch {
655 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
656 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
659 * GPU doorbell structures, functions & helpers
661 #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
663 struct radeon_doorbell {
665 resource_size_t base;
666 resource_size_t size;
668 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
669 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
672 int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
673 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
679 struct radeon_flip_work {
680 struct work_struct flip_work;
681 struct work_struct unpin_work;
682 struct radeon_device *rdev;
684 struct drm_framebuffer *fb;
685 struct drm_pending_vblank_event *event;
686 struct radeon_bo *old_rbo;
687 struct radeon_bo *new_rbo;
688 struct radeon_fence *fence;
691 struct r500_irq_stat_regs {
696 struct r600_irq_stat_regs {
706 struct evergreen_irq_stat_regs {
727 struct cik_irq_stat_regs {
737 union radeon_irq_stat_regs {
738 struct r500_irq_stat_regs r500;
739 struct r600_irq_stat_regs r600;
740 struct evergreen_irq_stat_regs evergreen;
741 struct cik_irq_stat_regs cik;
744 #define RADEON_MAX_HPD_PINS 7
745 #define RADEON_MAX_CRTCS 6
746 #define RADEON_MAX_AFMT_BLOCKS 7
751 atomic_t ring_int[RADEON_NUM_RINGS];
752 bool crtc_vblank_int[RADEON_MAX_CRTCS];
753 atomic_t pflip[RADEON_MAX_CRTCS];
754 wait_queue_head_t vblank_queue;
755 bool hpd[RADEON_MAX_HPD_PINS];
756 bool afmt[RADEON_MAX_AFMT_BLOCKS];
757 union radeon_irq_stat_regs stat_regs;
761 int radeon_irq_kms_init(struct radeon_device *rdev);
762 void radeon_irq_kms_fini(struct radeon_device *rdev);
763 void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
764 void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
765 void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
766 void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
767 void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
768 void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
769 void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
770 void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
777 struct radeon_sa_bo *sa_bo;
782 struct radeon_fence *fence;
783 struct radeon_vm *vm;
785 struct radeon_semaphore *semaphore;
789 struct radeon_bo *ring_obj;
790 volatile uint32_t *ring;
792 unsigned rptr_save_reg;
793 u64 next_rptr_gpu_addr;
794 volatile u32 *next_rptr_cpu_addr;
798 unsigned ring_free_dw;
801 atomic64_t last_activity;
808 u64 last_semaphore_signal_addr;
809 u64 last_semaphore_wait_addr;
814 struct radeon_bo *mqd_obj;
820 struct radeon_bo *hpd_eop_obj;
821 u64 hpd_eop_gpu_addr;
831 /* maximum number of VMIDs */
832 #define RADEON_NUM_VM 16
834 /* defines number of bits in page table versus page directory,
835 * a page is 4KB so we have 12 bits offset, 9 bits in the page
836 * table and the remaining 19 bits are in the page directory */
837 #define RADEON_VM_BLOCK_SIZE 9
839 /* number of entries in page table */
840 #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
842 /* PTBs (Page Table Blocks) need to be aligned to 32K */
843 #define RADEON_VM_PTB_ALIGN_SIZE 32768
844 #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
845 #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
847 #define R600_PTE_VALID (1 << 0)
848 #define R600_PTE_SYSTEM (1 << 1)
849 #define R600_PTE_SNOOPED (1 << 2)
850 #define R600_PTE_READABLE (1 << 5)
851 #define R600_PTE_WRITEABLE (1 << 6)
853 /* PTE (Page Table Entry) fragment field for different page sizes */
854 #define R600_PTE_FRAG_4KB (0 << 7)
855 #define R600_PTE_FRAG_64KB (4 << 7)
856 #define R600_PTE_FRAG_256KB (6 << 7)
858 /* flags used for GART page table entries on R600+ */
859 #define R600_PTE_GART ( R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED \
860 | R600_PTE_READABLE | R600_PTE_WRITEABLE)
862 struct radeon_vm_pt {
863 struct radeon_bo *bo;
871 /* contains the page directory */
872 struct radeon_bo *page_directory;
873 uint64_t pd_gpu_addr;
874 unsigned max_pde_used;
876 /* array of page tables, one for each page directory entry */
877 struct radeon_vm_pt *page_tables;
880 /* last fence for cs using this vm */
881 struct radeon_fence *fence;
882 /* last flush or NULL if we still need to flush */
883 struct radeon_fence *last_flush;
884 /* last use of vmid */
885 struct radeon_fence *last_id_use;
888 struct radeon_vm_manager {
889 struct radeon_fence *active[RADEON_NUM_VM];
891 /* number of VMIDs */
893 /* vram base address for page table entry */
894 u64 vram_base_offset;
900 * file private structure
902 struct radeon_fpriv {
910 struct radeon_bo *ring_obj;
911 volatile uint32_t *ring;
923 #include "clearstate_defs.h"
926 /* for power gating */
927 struct radeon_bo *save_restore_obj;
928 uint64_t save_restore_gpu_addr;
929 volatile uint32_t *sr_ptr;
932 /* for clear state */
933 struct radeon_bo *clear_state_obj;
934 uint64_t clear_state_gpu_addr;
935 volatile uint32_t *cs_ptr;
936 const struct cs_section_def *cs_data;
937 u32 clear_state_size;
939 struct radeon_bo *cp_table_obj;
940 uint64_t cp_table_gpu_addr;
941 volatile uint32_t *cp_table_ptr;
945 int radeon_ib_get(struct radeon_device *rdev, int ring,
946 struct radeon_ib *ib, struct radeon_vm *vm,
948 void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
949 int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
950 struct radeon_ib *const_ib);
951 int radeon_ib_pool_init(struct radeon_device *rdev);
952 void radeon_ib_pool_fini(struct radeon_device *rdev);
953 int radeon_ib_ring_tests(struct radeon_device *rdev);
954 /* Ring access between begin & end cannot sleep */
955 bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
956 struct radeon_ring *ring);
957 void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
958 int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
959 int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
960 void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
961 void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
962 void radeon_ring_undo(struct radeon_ring *ring);
963 void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
964 int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
965 void radeon_ring_lockup_update(struct radeon_device *rdev,
966 struct radeon_ring *ring);
967 bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
968 unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
970 int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
971 unsigned size, uint32_t *data);
972 int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
973 unsigned rptr_offs, u32 nop);
974 void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
978 void r600_dma_stop(struct radeon_device *rdev);
979 int r600_dma_resume(struct radeon_device *rdev);
980 void r600_dma_fini(struct radeon_device *rdev);
982 void cayman_dma_stop(struct radeon_device *rdev);
983 int cayman_dma_resume(struct radeon_device *rdev);
984 void cayman_dma_fini(struct radeon_device *rdev);
989 struct radeon_cs_reloc {
990 struct drm_gem_object *gobj;
991 struct radeon_bo *robj;
992 struct ttm_validate_buffer tv;
996 uint32_t tiling_flags;
1000 struct radeon_cs_chunk {
1004 void __user *user_ptr;
1007 struct radeon_cs_parser {
1009 struct radeon_device *rdev;
1010 struct drm_file *filp;
1013 struct radeon_cs_chunk *chunks;
1014 uint64_t *chunks_array;
1019 struct radeon_cs_reloc *relocs;
1020 struct radeon_cs_reloc **relocs_ptr;
1021 struct radeon_cs_reloc *vm_bos;
1022 struct list_head validated;
1023 unsigned dma_reloc_idx;
1024 /* indices of various chunks */
1026 int chunk_relocs_idx;
1027 int chunk_flags_idx;
1028 int chunk_const_ib_idx;
1029 struct radeon_ib ib;
1030 struct radeon_ib const_ib;
1037 struct ww_acquire_ctx ticket;
1040 static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1042 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1045 return ibc->kdata[idx];
1046 return p->ib.ptr[idx];
1050 struct radeon_cs_packet {
1056 unsigned one_reg_wr;
1059 typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1060 struct radeon_cs_packet *pkt,
1061 unsigned idx, unsigned reg);
1062 typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1063 struct radeon_cs_packet *pkt);
1069 int radeon_agp_init(struct radeon_device *rdev);
1070 void radeon_agp_resume(struct radeon_device *rdev);
1071 void radeon_agp_suspend(struct radeon_device *rdev);
1072 void radeon_agp_fini(struct radeon_device *rdev);
1079 struct radeon_bo *wb_obj;
1080 volatile uint32_t *wb;
1086 #define RADEON_WB_SCRATCH_OFFSET 0
1087 #define RADEON_WB_RING0_NEXT_RPTR 256
1088 #define RADEON_WB_CP_RPTR_OFFSET 1024
1089 #define RADEON_WB_CP1_RPTR_OFFSET 1280
1090 #define RADEON_WB_CP2_RPTR_OFFSET 1536
1091 #define R600_WB_DMA_RPTR_OFFSET 1792
1092 #define R600_WB_IH_WPTR_OFFSET 2048
1093 #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
1094 #define R600_WB_EVENT_OFFSET 3072
1095 #define CIK_WB_CP1_WPTR_OFFSET 3328
1096 #define CIK_WB_CP2_WPTR_OFFSET 3584
1099 * struct radeon_pm - power management datas
1100 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1101 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1102 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1103 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1104 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1105 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1106 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1107 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1108 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
1109 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
1110 * @needed_bandwidth: current bandwidth needs
1112 * It keeps track of various data needed to take powermanagement decision.
1113 * Bandwidth need is used to determine minimun clock of the GPU and memory.
1114 * Equation between gpu/memory clock and available bandwidth is hw dependent
1115 * (type of memory, bus size, efficiency, ...)
1118 enum radeon_pm_method {
1124 enum radeon_dynpm_state {
1125 DYNPM_STATE_DISABLED,
1126 DYNPM_STATE_MINIMUM,
1129 DYNPM_STATE_SUSPENDED,
1131 enum radeon_dynpm_action {
1133 DYNPM_ACTION_MINIMUM,
1134 DYNPM_ACTION_DOWNCLOCK,
1135 DYNPM_ACTION_UPCLOCK,
1136 DYNPM_ACTION_DEFAULT
1139 enum radeon_voltage_type {
1146 enum radeon_pm_state_type {
1147 /* not used for dpm */
1148 POWER_STATE_TYPE_DEFAULT,
1149 POWER_STATE_TYPE_POWERSAVE,
1150 /* user selectable states */
1151 POWER_STATE_TYPE_BATTERY,
1152 POWER_STATE_TYPE_BALANCED,
1153 POWER_STATE_TYPE_PERFORMANCE,
1154 /* internal states */
1155 POWER_STATE_TYPE_INTERNAL_UVD,
1156 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1157 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1158 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1159 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1160 POWER_STATE_TYPE_INTERNAL_BOOT,
1161 POWER_STATE_TYPE_INTERNAL_THERMAL,
1162 POWER_STATE_TYPE_INTERNAL_ACPI,
1163 POWER_STATE_TYPE_INTERNAL_ULV,
1164 POWER_STATE_TYPE_INTERNAL_3DPERF,
1167 enum radeon_pm_profile_type {
1175 #define PM_PROFILE_DEFAULT_IDX 0
1176 #define PM_PROFILE_LOW_SH_IDX 1
1177 #define PM_PROFILE_MID_SH_IDX 2
1178 #define PM_PROFILE_HIGH_SH_IDX 3
1179 #define PM_PROFILE_LOW_MH_IDX 4
1180 #define PM_PROFILE_MID_MH_IDX 5
1181 #define PM_PROFILE_HIGH_MH_IDX 6
1182 #define PM_PROFILE_MAX 7
1184 struct radeon_pm_profile {
1185 int dpms_off_ps_idx;
1187 int dpms_off_cm_idx;
1191 enum radeon_int_thermal_type {
1193 THERMAL_TYPE_EXTERNAL,
1194 THERMAL_TYPE_EXTERNAL_GPIO,
1197 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1198 THERMAL_TYPE_EVERGREEN,
1202 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1207 struct radeon_voltage {
1208 enum radeon_voltage_type type;
1210 struct radeon_gpio_rec gpio;
1211 u32 delay; /* delay in usec from voltage drop to sclk change */
1212 bool active_high; /* voltage drop is active when bit is high */
1214 u8 vddc_id; /* index into vddc voltage table */
1215 u8 vddci_id; /* index into vddci voltage table */
1219 /* evergreen+ vddci */
1223 /* clock mode flags */
1224 #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1226 struct radeon_pm_clock_info {
1232 struct radeon_voltage voltage;
1233 /* standardized clock flags */
1238 #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
1240 struct radeon_power_state {
1241 enum radeon_pm_state_type type;
1242 struct radeon_pm_clock_info *clock_info;
1243 /* number of valid clock modes in this power state */
1244 int num_clock_modes;
1245 struct radeon_pm_clock_info *default_clock_mode;
1246 /* standardized state flags */
1248 u32 misc; /* vbios specific flags */
1249 u32 misc2; /* vbios specific flags */
1250 int pcie_lanes; /* pcie lanes */
1254 * Some modes are overclocked by very low value, accept them
1256 #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1258 enum radeon_dpm_auto_throttle_src {
1259 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1260 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1263 enum radeon_dpm_event_src {
1264 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1265 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1266 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1267 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1268 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1271 #define RADEON_MAX_VCE_LEVELS 6
1273 enum radeon_vce_level {
1274 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1275 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1276 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1277 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1278 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1279 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1283 u32 caps; /* vbios flags */
1284 u32 class; /* vbios flags */
1285 u32 class2; /* vbios flags */
1293 enum radeon_vce_level vce_level;
1298 struct radeon_dpm_thermal {
1299 /* thermal interrupt work */
1300 struct work_struct work;
1301 /* low temperature threshold */
1303 /* high temperature threshold */
1305 /* was interrupt low to high or high to low */
1309 enum radeon_clk_action
1315 struct radeon_blacklist_clocks
1319 enum radeon_clk_action action;
1322 struct radeon_clock_and_voltage_limits {
1329 struct radeon_clock_array {
1334 struct radeon_clock_voltage_dependency_entry {
1339 struct radeon_clock_voltage_dependency_table {
1341 struct radeon_clock_voltage_dependency_entry *entries;
1344 union radeon_cac_leakage_entry {
1356 struct radeon_cac_leakage_table {
1358 union radeon_cac_leakage_entry *entries;
1361 struct radeon_phase_shedding_limits_entry {
1367 struct radeon_phase_shedding_limits_table {
1369 struct radeon_phase_shedding_limits_entry *entries;
1372 struct radeon_uvd_clock_voltage_dependency_entry {
1378 struct radeon_uvd_clock_voltage_dependency_table {
1380 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1383 struct radeon_vce_clock_voltage_dependency_entry {
1389 struct radeon_vce_clock_voltage_dependency_table {
1391 struct radeon_vce_clock_voltage_dependency_entry *entries;
1394 struct radeon_ppm_table {
1396 u16 cpu_core_number;
1398 u32 small_ac_platform_tdp;
1400 u32 small_ac_platform_tdc;
1407 struct radeon_cac_tdp_table {
1409 u16 configurable_tdp;
1411 u16 battery_power_limit;
1412 u16 small_power_limit;
1413 u16 low_cac_leakage;
1414 u16 high_cac_leakage;
1415 u16 maximum_power_delivery_limit;
1418 struct radeon_dpm_dynamic_state {
1419 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1420 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1421 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1422 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1423 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1424 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1425 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1426 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1427 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1428 struct radeon_clock_array valid_sclk_values;
1429 struct radeon_clock_array valid_mclk_values;
1430 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1431 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1432 u32 mclk_sclk_ratio;
1433 u32 sclk_mclk_delta;
1434 u16 vddc_vddci_delta;
1435 u16 min_vddc_for_pcie_gen2;
1436 struct radeon_cac_leakage_table cac_leakage_table;
1437 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
1438 struct radeon_ppm_table *ppm_table;
1439 struct radeon_cac_tdp_table *cac_tdp_table;
1442 struct radeon_dpm_fan {
1452 bool ucode_fan_control;
1455 enum radeon_pcie_gen {
1456 RADEON_PCIE_GEN1 = 0,
1457 RADEON_PCIE_GEN2 = 1,
1458 RADEON_PCIE_GEN3 = 2,
1459 RADEON_PCIE_GEN_INVALID = 0xffff
1462 enum radeon_dpm_forced_level {
1463 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1464 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1465 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1468 struct radeon_vce_state {
1480 struct radeon_ps *ps;
1481 /* number of valid power states */
1483 /* current power state that is active */
1484 struct radeon_ps *current_ps;
1485 /* requested power state */
1486 struct radeon_ps *requested_ps;
1487 /* boot up power state */
1488 struct radeon_ps *boot_ps;
1489 /* default uvd power state */
1490 struct radeon_ps *uvd_ps;
1491 /* vce requirements */
1492 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1493 enum radeon_vce_level vce_level;
1494 enum radeon_pm_state_type state;
1495 enum radeon_pm_state_type user_state;
1497 u32 voltage_response_time;
1498 u32 backbias_response_time;
1500 u32 new_active_crtcs;
1501 int new_active_crtc_count;
1502 u32 current_active_crtcs;
1503 int current_active_crtc_count;
1504 struct radeon_dpm_dynamic_state dyn_state;
1505 struct radeon_dpm_fan fan;
1508 u32 near_tdp_limit_adjusted;
1509 u32 sq_ramping_threshold;
1513 u16 load_line_slope;
1516 /* special states active */
1517 bool thermal_active;
1520 /* thermal handling */
1521 struct radeon_dpm_thermal thermal;
1523 enum radeon_dpm_forced_level forced_level;
1524 /* track UVD streams */
1529 void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
1530 void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
1534 /* write locked while reprogramming mclk */
1535 struct rw_semaphore mclk_lock;
1537 int active_crtc_count;
1540 fixed20_12 max_bandwidth;
1541 fixed20_12 igp_sideport_mclk;
1542 fixed20_12 igp_system_mclk;
1543 fixed20_12 igp_ht_link_clk;
1544 fixed20_12 igp_ht_link_width;
1545 fixed20_12 k8_bandwidth;
1546 fixed20_12 sideport_bandwidth;
1547 fixed20_12 ht_bandwidth;
1548 fixed20_12 core_bandwidth;
1551 fixed20_12 needed_bandwidth;
1552 struct radeon_power_state *power_state;
1553 /* number of valid power states */
1554 int num_power_states;
1555 int current_power_state_index;
1556 int current_clock_mode_index;
1557 int requested_power_state_index;
1558 int requested_clock_mode_index;
1559 int default_power_state_index;
1568 struct radeon_i2c_chan *i2c_bus;
1569 /* selected pm method */
1570 enum radeon_pm_method pm_method;
1571 /* dynpm power management */
1572 struct delayed_work dynpm_idle_work;
1573 enum radeon_dynpm_state dynpm_state;
1574 enum radeon_dynpm_action dynpm_planned_action;
1575 unsigned long dynpm_action_timeout;
1576 bool dynpm_can_upclock;
1577 bool dynpm_can_downclock;
1578 /* profile-based power management */
1579 enum radeon_pm_profile_type profile;
1581 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1582 /* internal thermal controller on rv6xx+ */
1583 enum radeon_int_thermal_type int_thermal_type;
1584 struct device *int_hwmon_dev;
1587 struct radeon_dpm dpm;
1590 int radeon_pm_get_type_index(struct radeon_device *rdev,
1591 enum radeon_pm_state_type ps_type,
1596 #define RADEON_MAX_UVD_HANDLES 10
1597 #define RADEON_UVD_STACK_SIZE (1024*1024)
1598 #define RADEON_UVD_HEAP_SIZE (1024*1024)
1601 struct radeon_bo *vcpu_bo;
1605 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1606 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
1607 unsigned img_size[RADEON_MAX_UVD_HANDLES];
1608 struct delayed_work idle_work;
1611 int radeon_uvd_init(struct radeon_device *rdev);
1612 void radeon_uvd_fini(struct radeon_device *rdev);
1613 int radeon_uvd_suspend(struct radeon_device *rdev);
1614 int radeon_uvd_resume(struct radeon_device *rdev);
1615 int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1616 uint32_t handle, struct radeon_fence **fence);
1617 int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1618 uint32_t handle, struct radeon_fence **fence);
1619 void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1620 void radeon_uvd_free_handles(struct radeon_device *rdev,
1621 struct drm_file *filp);
1622 int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
1623 void radeon_uvd_note_usage(struct radeon_device *rdev);
1624 int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1625 unsigned vclk, unsigned dclk,
1626 unsigned vco_min, unsigned vco_max,
1627 unsigned fb_factor, unsigned fb_mask,
1628 unsigned pd_min, unsigned pd_max,
1630 unsigned *optimal_fb_div,
1631 unsigned *optimal_vclk_div,
1632 unsigned *optimal_dclk_div);
1633 int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1634 unsigned cg_upll_func_cntl);
1639 #define RADEON_MAX_VCE_HANDLES 16
1640 #define RADEON_VCE_STACK_SIZE (1024*1024)
1641 #define RADEON_VCE_HEAP_SIZE (4*1024*1024)
1644 struct radeon_bo *vcpu_bo;
1646 unsigned fw_version;
1647 unsigned fb_version;
1648 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1649 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
1650 struct delayed_work idle_work;
1653 int radeon_vce_init(struct radeon_device *rdev);
1654 void radeon_vce_fini(struct radeon_device *rdev);
1655 int radeon_vce_suspend(struct radeon_device *rdev);
1656 int radeon_vce_resume(struct radeon_device *rdev);
1657 int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1658 uint32_t handle, struct radeon_fence **fence);
1659 int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1660 uint32_t handle, struct radeon_fence **fence);
1661 void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
1662 void radeon_vce_note_usage(struct radeon_device *rdev);
1663 int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi);
1664 int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1665 bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1666 struct radeon_ring *ring,
1667 struct radeon_semaphore *semaphore,
1669 void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1670 void radeon_vce_fence_emit(struct radeon_device *rdev,
1671 struct radeon_fence *fence);
1672 int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1673 int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1675 struct r600_audio_pin {
1678 int bits_per_sample;
1688 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1695 void radeon_benchmark(struct radeon_device *rdev, int test_number);
1701 void radeon_test_moves(struct radeon_device *rdev);
1702 void radeon_test_ring_sync(struct radeon_device *rdev,
1703 struct radeon_ring *cpA,
1704 struct radeon_ring *cpB);
1705 void radeon_test_syncing(struct radeon_device *rdev);
1711 struct radeon_debugfs {
1712 struct drm_info_list *files;
1716 int radeon_debugfs_add_files(struct radeon_device *rdev,
1717 struct drm_info_list *files,
1719 int radeon_debugfs_fence_init(struct radeon_device *rdev);
1722 * ASIC ring specific functions.
1724 struct radeon_asic_ring {
1725 /* ring read/write ptr handling */
1726 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1727 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1728 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1730 /* validating and patching of IBs */
1731 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1732 int (*cs_parse)(struct radeon_cs_parser *p);
1734 /* command emmit functions */
1735 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1736 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1737 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1738 struct radeon_semaphore *semaphore, bool emit_wait);
1739 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1741 /* testing functions */
1742 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1743 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1744 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1747 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1751 * ASIC specific functions.
1753 struct radeon_asic {
1754 int (*init)(struct radeon_device *rdev);
1755 void (*fini)(struct radeon_device *rdev);
1756 int (*resume)(struct radeon_device *rdev);
1757 int (*suspend)(struct radeon_device *rdev);
1758 void (*vga_set_state)(struct radeon_device *rdev, bool state);
1759 int (*asic_reset)(struct radeon_device *rdev);
1760 /* ioctl hw specific callback. Some hw might want to perform special
1761 * operation on specific ioctl. For instance on wait idle some hw
1762 * might want to perform and HDP flush through MMIO as it seems that
1763 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1766 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1767 /* check if 3D engine is idle */
1768 bool (*gui_idle)(struct radeon_device *rdev);
1769 /* wait for mc_idle */
1770 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1771 /* get the reference clock */
1772 u32 (*get_xclk)(struct radeon_device *rdev);
1773 /* get the gpu clock counter */
1774 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
1777 void (*tlb_flush)(struct radeon_device *rdev);
1778 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1781 int (*init)(struct radeon_device *rdev);
1782 void (*fini)(struct radeon_device *rdev);
1783 void (*set_page)(struct radeon_device *rdev,
1784 struct radeon_ib *ib,
1786 uint64_t addr, unsigned count,
1787 uint32_t incr, uint32_t flags);
1789 /* ring specific callbacks */
1790 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
1793 int (*set)(struct radeon_device *rdev);
1794 int (*process)(struct radeon_device *rdev);
1798 /* display watermarks */
1799 void (*bandwidth_update)(struct radeon_device *rdev);
1800 /* get frame count */
1801 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1802 /* wait for vblank */
1803 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1804 /* set backlight level */
1805 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
1806 /* get backlight level */
1807 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
1808 /* audio callbacks */
1809 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1810 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
1812 /* copy functions for bo handling */
1814 int (*blit)(struct radeon_device *rdev,
1815 uint64_t src_offset,
1816 uint64_t dst_offset,
1817 unsigned num_gpu_pages,
1818 struct radeon_fence **fence);
1819 u32 blit_ring_index;
1820 int (*dma)(struct radeon_device *rdev,
1821 uint64_t src_offset,
1822 uint64_t dst_offset,
1823 unsigned num_gpu_pages,
1824 struct radeon_fence **fence);
1826 /* method used for bo copy */
1827 int (*copy)(struct radeon_device *rdev,
1828 uint64_t src_offset,
1829 uint64_t dst_offset,
1830 unsigned num_gpu_pages,
1831 struct radeon_fence **fence);
1832 /* ring used for bo copies */
1833 u32 copy_ring_index;
1837 int (*set_reg)(struct radeon_device *rdev, int reg,
1838 uint32_t tiling_flags, uint32_t pitch,
1839 uint32_t offset, uint32_t obj_size);
1840 void (*clear_reg)(struct radeon_device *rdev, int reg);
1842 /* hotplug detect */
1844 void (*init)(struct radeon_device *rdev);
1845 void (*fini)(struct radeon_device *rdev);
1846 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1847 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1849 /* static power management */
1851 void (*misc)(struct radeon_device *rdev);
1852 void (*prepare)(struct radeon_device *rdev);
1853 void (*finish)(struct radeon_device *rdev);
1854 void (*init_profile)(struct radeon_device *rdev);
1855 void (*get_dynpm_state)(struct radeon_device *rdev);
1856 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1857 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1858 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1859 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1860 int (*get_pcie_lanes)(struct radeon_device *rdev);
1861 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1862 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1863 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
1864 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
1865 int (*get_temperature)(struct radeon_device *rdev);
1867 /* dynamic power management */
1869 int (*init)(struct radeon_device *rdev);
1870 void (*setup_asic)(struct radeon_device *rdev);
1871 int (*enable)(struct radeon_device *rdev);
1872 int (*late_enable)(struct radeon_device *rdev);
1873 void (*disable)(struct radeon_device *rdev);
1874 int (*pre_set_power_state)(struct radeon_device *rdev);
1875 int (*set_power_state)(struct radeon_device *rdev);
1876 void (*post_set_power_state)(struct radeon_device *rdev);
1877 void (*display_configuration_changed)(struct radeon_device *rdev);
1878 void (*fini)(struct radeon_device *rdev);
1879 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1880 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1881 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1882 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
1883 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
1884 bool (*vblank_too_short)(struct radeon_device *rdev);
1885 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
1886 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
1890 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1891 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
1899 const unsigned *reg_safe_bm;
1900 unsigned reg_safe_bm_size;
1905 const unsigned *reg_safe_bm;
1906 unsigned reg_safe_bm_size;
1913 unsigned max_tile_pipes;
1915 unsigned max_backends;
1917 unsigned max_threads;
1918 unsigned max_stack_entries;
1919 unsigned max_hw_contexts;
1920 unsigned max_gs_threads;
1921 unsigned sx_max_export_size;
1922 unsigned sx_max_export_pos_size;
1923 unsigned sx_max_export_smx_size;
1924 unsigned sq_num_cf_insts;
1925 unsigned tiling_nbanks;
1926 unsigned tiling_npipes;
1927 unsigned tiling_group_size;
1928 unsigned tile_config;
1929 unsigned backend_map;
1934 unsigned max_tile_pipes;
1936 unsigned max_backends;
1938 unsigned max_threads;
1939 unsigned max_stack_entries;
1940 unsigned max_hw_contexts;
1941 unsigned max_gs_threads;
1942 unsigned sx_max_export_size;
1943 unsigned sx_max_export_pos_size;
1944 unsigned sx_max_export_smx_size;
1945 unsigned sq_num_cf_insts;
1946 unsigned sx_num_of_sets;
1947 unsigned sc_prim_fifo_size;
1948 unsigned sc_hiz_tile_fifo_size;
1949 unsigned sc_earlyz_tile_fifo_fize;
1950 unsigned tiling_nbanks;
1951 unsigned tiling_npipes;
1952 unsigned tiling_group_size;
1953 unsigned tile_config;
1954 unsigned backend_map;
1957 struct evergreen_asic {
1960 unsigned max_tile_pipes;
1962 unsigned max_backends;
1964 unsigned max_threads;
1965 unsigned max_stack_entries;
1966 unsigned max_hw_contexts;
1967 unsigned max_gs_threads;
1968 unsigned sx_max_export_size;
1969 unsigned sx_max_export_pos_size;
1970 unsigned sx_max_export_smx_size;
1971 unsigned sq_num_cf_insts;
1972 unsigned sx_num_of_sets;
1973 unsigned sc_prim_fifo_size;
1974 unsigned sc_hiz_tile_fifo_size;
1975 unsigned sc_earlyz_tile_fifo_size;
1976 unsigned tiling_nbanks;
1977 unsigned tiling_npipes;
1978 unsigned tiling_group_size;
1979 unsigned tile_config;
1980 unsigned backend_map;
1983 struct cayman_asic {
1984 unsigned max_shader_engines;
1985 unsigned max_pipes_per_simd;
1986 unsigned max_tile_pipes;
1987 unsigned max_simds_per_se;
1988 unsigned max_backends_per_se;
1989 unsigned max_texture_channel_caches;
1991 unsigned max_threads;
1992 unsigned max_gs_threads;
1993 unsigned max_stack_entries;
1994 unsigned sx_num_of_sets;
1995 unsigned sx_max_export_size;
1996 unsigned sx_max_export_pos_size;
1997 unsigned sx_max_export_smx_size;
1998 unsigned max_hw_contexts;
1999 unsigned sq_num_cf_insts;
2000 unsigned sc_prim_fifo_size;
2001 unsigned sc_hiz_tile_fifo_size;
2002 unsigned sc_earlyz_tile_fifo_size;
2004 unsigned num_shader_engines;
2005 unsigned num_shader_pipes_per_simd;
2006 unsigned num_tile_pipes;
2007 unsigned num_simds_per_se;
2008 unsigned num_backends_per_se;
2009 unsigned backend_disable_mask_per_asic;
2010 unsigned backend_map;
2011 unsigned num_texture_channel_caches;
2012 unsigned mem_max_burst_length_bytes;
2013 unsigned mem_row_size_in_kb;
2014 unsigned shader_engine_tile_size;
2016 unsigned multi_gpu_tile_size;
2018 unsigned tile_config;
2022 unsigned max_shader_engines;
2023 unsigned max_tile_pipes;
2024 unsigned max_cu_per_sh;
2025 unsigned max_sh_per_se;
2026 unsigned max_backends_per_se;
2027 unsigned max_texture_channel_caches;
2029 unsigned max_gs_threads;
2030 unsigned max_hw_contexts;
2031 unsigned sc_prim_fifo_size_frontend;
2032 unsigned sc_prim_fifo_size_backend;
2033 unsigned sc_hiz_tile_fifo_size;
2034 unsigned sc_earlyz_tile_fifo_size;
2036 unsigned num_tile_pipes;
2037 unsigned backend_enable_mask;
2038 unsigned backend_disable_mask_per_asic;
2039 unsigned backend_map;
2040 unsigned num_texture_channel_caches;
2041 unsigned mem_max_burst_length_bytes;
2042 unsigned mem_row_size_in_kb;
2043 unsigned shader_engine_tile_size;
2045 unsigned multi_gpu_tile_size;
2047 unsigned tile_config;
2048 uint32_t tile_mode_array[32];
2052 unsigned max_shader_engines;
2053 unsigned max_tile_pipes;
2054 unsigned max_cu_per_sh;
2055 unsigned max_sh_per_se;
2056 unsigned max_backends_per_se;
2057 unsigned max_texture_channel_caches;
2059 unsigned max_gs_threads;
2060 unsigned max_hw_contexts;
2061 unsigned sc_prim_fifo_size_frontend;
2062 unsigned sc_prim_fifo_size_backend;
2063 unsigned sc_hiz_tile_fifo_size;
2064 unsigned sc_earlyz_tile_fifo_size;
2066 unsigned num_tile_pipes;
2067 unsigned backend_enable_mask;
2068 unsigned backend_disable_mask_per_asic;
2069 unsigned backend_map;
2070 unsigned num_texture_channel_caches;
2071 unsigned mem_max_burst_length_bytes;
2072 unsigned mem_row_size_in_kb;
2073 unsigned shader_engine_tile_size;
2075 unsigned multi_gpu_tile_size;
2077 unsigned tile_config;
2078 uint32_t tile_mode_array[32];
2079 uint32_t macrotile_mode_array[16];
2082 union radeon_asic_config {
2083 struct r300_asic r300;
2084 struct r100_asic r100;
2085 struct r600_asic r600;
2086 struct rv770_asic rv770;
2087 struct evergreen_asic evergreen;
2088 struct cayman_asic cayman;
2090 struct cik_asic cik;
2094 * asic initizalization from radeon_asic.c
2096 void radeon_agp_disable(struct radeon_device *rdev);
2097 int radeon_asic_init(struct radeon_device *rdev);
2103 int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2104 struct drm_file *filp);
2105 int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2106 struct drm_file *filp);
2107 int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2108 struct drm_file *file_priv);
2109 int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2110 struct drm_file *file_priv);
2111 int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2112 struct drm_file *file_priv);
2113 int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2114 struct drm_file *file_priv);
2115 int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2116 struct drm_file *filp);
2117 int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2118 struct drm_file *filp);
2119 int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2120 struct drm_file *filp);
2121 int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2122 struct drm_file *filp);
2123 int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2124 struct drm_file *filp);
2125 int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2126 struct drm_file *filp);
2127 int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
2128 int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2129 struct drm_file *filp);
2130 int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2131 struct drm_file *filp);
2133 /* VRAM scratch page for HDP bug, default vram page */
2134 struct r600_vram_scratch {
2135 struct radeon_bo *robj;
2136 volatile uint32_t *ptr;
2143 struct radeon_atif_notification_cfg {
2148 struct radeon_atif_notifications {
2149 bool display_switch;
2150 bool expansion_mode_change;
2152 bool forced_power_state;
2153 bool system_power_state;
2154 bool display_conf_change;
2156 bool brightness_change;
2157 bool dgpu_display_event;
2160 struct radeon_atif_functions {
2162 bool sbios_requests;
2163 bool select_active_disp;
2165 bool get_tv_standard;
2166 bool set_tv_standard;
2167 bool get_panel_expansion_mode;
2168 bool set_panel_expansion_mode;
2169 bool temperature_change;
2170 bool graphics_device_types;
2173 struct radeon_atif {
2174 struct radeon_atif_notifications notifications;
2175 struct radeon_atif_functions functions;
2176 struct radeon_atif_notification_cfg notification_cfg;
2177 struct radeon_encoder *encoder_for_bl;
2180 struct radeon_atcs_functions {
2184 bool pcie_bus_width;
2187 struct radeon_atcs {
2188 struct radeon_atcs_functions functions;
2192 * Core structure, functions and helpers.
2194 typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2195 typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2197 struct radeon_device {
2199 struct drm_device *ddev;
2200 struct pci_dev *pdev;
2201 struct rw_semaphore exclusive_lock;
2203 union radeon_asic_config config;
2204 enum radeon_family family;
2205 unsigned long flags;
2207 enum radeon_pll_errata pll_errata;
2214 uint16_t bios_header_start;
2215 struct radeon_bo *stollen_vga_memory;
2217 resource_size_t rmmio_base;
2218 resource_size_t rmmio_size;
2219 /* protects concurrent MM_INDEX/DATA based register access */
2220 spinlock_t mmio_idx_lock;
2221 /* protects concurrent SMC based register access */
2222 spinlock_t smc_idx_lock;
2223 /* protects concurrent PLL register access */
2224 spinlock_t pll_idx_lock;
2225 /* protects concurrent MC register access */
2226 spinlock_t mc_idx_lock;
2227 /* protects concurrent PCIE register access */
2228 spinlock_t pcie_idx_lock;
2229 /* protects concurrent PCIE_PORT register access */
2230 spinlock_t pciep_idx_lock;
2231 /* protects concurrent PIF register access */
2232 spinlock_t pif_idx_lock;
2233 /* protects concurrent CG register access */
2234 spinlock_t cg_idx_lock;
2235 /* protects concurrent UVD register access */
2236 spinlock_t uvd_idx_lock;
2237 /* protects concurrent RCU register access */
2238 spinlock_t rcu_idx_lock;
2239 /* protects concurrent DIDT register access */
2240 spinlock_t didt_idx_lock;
2241 /* protects concurrent ENDPOINT (audio) register access */
2242 spinlock_t end_idx_lock;
2243 void __iomem *rmmio;
2244 radeon_rreg_t mc_rreg;
2245 radeon_wreg_t mc_wreg;
2246 radeon_rreg_t pll_rreg;
2247 radeon_wreg_t pll_wreg;
2248 uint32_t pcie_reg_mask;
2249 radeon_rreg_t pciep_rreg;
2250 radeon_wreg_t pciep_wreg;
2252 void __iomem *rio_mem;
2253 resource_size_t rio_mem_size;
2254 struct radeon_clock clock;
2255 struct radeon_mc mc;
2256 struct radeon_gart gart;
2257 struct radeon_mode_info mode_info;
2258 struct radeon_scratch scratch;
2259 struct radeon_doorbell doorbell;
2260 struct radeon_mman mman;
2261 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
2262 wait_queue_head_t fence_queue;
2263 struct mutex ring_lock;
2264 struct radeon_ring ring[RADEON_NUM_RINGS];
2266 struct radeon_sa_manager ring_tmp_bo;
2267 struct radeon_irq irq;
2268 struct radeon_asic *asic;
2269 struct radeon_gem gem;
2270 struct radeon_pm pm;
2271 struct radeon_uvd uvd;
2272 struct radeon_vce vce;
2273 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
2274 struct radeon_wb wb;
2275 struct radeon_dummy_page dummy_page;
2280 bool fastfb_working; /* IGP feature*/
2282 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
2283 const struct firmware *me_fw; /* all family ME firmware */
2284 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
2285 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
2286 const struct firmware *mc_fw; /* NI MC firmware */
2287 const struct firmware *ce_fw; /* SI CE firmware */
2288 const struct firmware *mec_fw; /* CIK MEC firmware */
2289 const struct firmware *sdma_fw; /* CIK SDMA firmware */
2290 const struct firmware *smc_fw; /* SMC firmware */
2291 const struct firmware *uvd_fw; /* UVD firmware */
2292 const struct firmware *vce_fw; /* VCE firmware */
2293 struct r600_vram_scratch vram_scratch;
2294 int msi_enabled; /* msi enabled */
2295 struct r600_ih ih; /* r6/700 interrupt ring */
2296 struct radeon_rlc rlc;
2297 struct radeon_mec mec;
2298 struct work_struct hotplug_work;
2299 struct work_struct audio_work;
2300 struct work_struct reset_work;
2301 int num_crtc; /* number of crtcs */
2302 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
2304 struct r600_audio audio; /* audio stuff */
2305 struct notifier_block acpi_nb;
2306 /* only one userspace can use Hyperz features or CMASK at a time */
2307 struct drm_file *hyperz_filp;
2308 struct drm_file *cmask_filp;
2310 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
2312 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2313 unsigned debugfs_count;
2314 /* virtual memory */
2315 struct radeon_vm_manager vm_manager;
2316 struct mutex gpu_clock_mutex;
2318 atomic64_t vram_usage;
2319 atomic64_t gtt_usage;
2320 atomic64_t num_bytes_moved;
2321 /* ACPI interface */
2322 struct radeon_atif atif;
2323 struct radeon_atcs atcs;
2324 /* srbm instance registers */
2325 struct mutex srbm_mutex;
2326 /* clock, powergating flags */
2330 struct dev_pm_domain vga_pm_domain;
2331 bool have_disp_power_ref;
2334 bool radeon_is_px(struct drm_device *dev);
2335 int radeon_device_init(struct radeon_device *rdev,
2336 struct drm_device *ddev,
2337 struct pci_dev *pdev,
2339 void radeon_device_fini(struct radeon_device *rdev);
2340 int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2342 uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2343 bool always_indirect);
2344 void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2345 bool always_indirect);
2346 u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2347 void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2349 u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2350 void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
2355 #define to_radeon_fence(p) ((struct radeon_fence *)(p))
2358 * Registers read & write functions.
2360 #define RREG8(reg) readb((rdev->rmmio) + (reg))
2361 #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2362 #define RREG16(reg) readw((rdev->rmmio) + (reg))
2363 #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2364 #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2365 #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2366 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2367 #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2368 #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
2369 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2370 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2371 #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2372 #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2373 #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2374 #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
2375 #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2376 #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
2377 #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2378 #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
2379 #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2380 #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
2381 #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2382 #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
2383 #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2384 #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
2385 #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2386 #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2387 #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2388 #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
2389 #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2390 #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
2391 #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2392 #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
2393 #define WREG32_P(reg, val, mask) \
2395 uint32_t tmp_ = RREG32(reg); \
2397 tmp_ |= ((val) & ~(mask)); \
2398 WREG32(reg, tmp_); \
2400 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2401 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2402 #define WREG32_PLL_P(reg, val, mask) \
2404 uint32_t tmp_ = RREG32_PLL(reg); \
2406 tmp_ |= ((val) & ~(mask)); \
2407 WREG32_PLL(reg, tmp_); \
2409 #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
2410 #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2411 #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
2413 #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2414 #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
2417 * Indirect registers accessor
2419 static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2421 unsigned long flags;
2424 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2425 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2426 r = RREG32(RADEON_PCIE_DATA);
2427 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2431 static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2433 unsigned long flags;
2435 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2436 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2437 WREG32(RADEON_PCIE_DATA, (v));
2438 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2441 static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2443 unsigned long flags;
2446 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2447 WREG32(TN_SMC_IND_INDEX_0, (reg));
2448 r = RREG32(TN_SMC_IND_DATA_0);
2449 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2453 static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2455 unsigned long flags;
2457 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2458 WREG32(TN_SMC_IND_INDEX_0, (reg));
2459 WREG32(TN_SMC_IND_DATA_0, (v));
2460 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2463 static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2465 unsigned long flags;
2468 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2469 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2470 r = RREG32(R600_RCU_DATA);
2471 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2475 static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2477 unsigned long flags;
2479 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2480 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2481 WREG32(R600_RCU_DATA, (v));
2482 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2485 static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2487 unsigned long flags;
2490 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2491 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2492 r = RREG32(EVERGREEN_CG_IND_DATA);
2493 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2497 static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2499 unsigned long flags;
2501 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2502 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2503 WREG32(EVERGREEN_CG_IND_DATA, (v));
2504 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2507 static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2509 unsigned long flags;
2512 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2513 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2514 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2515 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2519 static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2521 unsigned long flags;
2523 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2524 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2525 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2526 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2529 static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2531 unsigned long flags;
2534 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2535 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2536 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2537 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2541 static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2543 unsigned long flags;
2545 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2546 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2547 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2548 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2551 static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2553 unsigned long flags;
2556 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2557 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2558 r = RREG32(R600_UVD_CTX_DATA);
2559 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2563 static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2565 unsigned long flags;
2567 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2568 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2569 WREG32(R600_UVD_CTX_DATA, (v));
2570 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2574 static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2576 unsigned long flags;
2579 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2580 WREG32(CIK_DIDT_IND_INDEX, (reg));
2581 r = RREG32(CIK_DIDT_IND_DATA);
2582 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2586 static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2588 unsigned long flags;
2590 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2591 WREG32(CIK_DIDT_IND_INDEX, (reg));
2592 WREG32(CIK_DIDT_IND_DATA, (v));
2593 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2596 void r100_pll_errata_after_index(struct radeon_device *rdev);
2602 #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2603 (rdev->pdev->device == 0x5969))
2604 #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2605 (rdev->family == CHIP_RV200) || \
2606 (rdev->family == CHIP_RS100) || \
2607 (rdev->family == CHIP_RS200) || \
2608 (rdev->family == CHIP_RV250) || \
2609 (rdev->family == CHIP_RV280) || \
2610 (rdev->family == CHIP_RS300))
2611 #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2612 (rdev->family == CHIP_RV350) || \
2613 (rdev->family == CHIP_R350) || \
2614 (rdev->family == CHIP_RV380) || \
2615 (rdev->family == CHIP_R420) || \
2616 (rdev->family == CHIP_R423) || \
2617 (rdev->family == CHIP_RV410) || \
2618 (rdev->family == CHIP_RS400) || \
2619 (rdev->family == CHIP_RS480))
2620 #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2621 (rdev->ddev->pdev->device == 0x9443) || \
2622 (rdev->ddev->pdev->device == 0x944B) || \
2623 (rdev->ddev->pdev->device == 0x9506) || \
2624 (rdev->ddev->pdev->device == 0x9509) || \
2625 (rdev->ddev->pdev->device == 0x950F) || \
2626 (rdev->ddev->pdev->device == 0x689C) || \
2627 (rdev->ddev->pdev->device == 0x689D))
2628 #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
2629 #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2630 (rdev->family == CHIP_RS690) || \
2631 (rdev->family == CHIP_RS740) || \
2632 (rdev->family >= CHIP_R600))
2633 #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2634 #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
2635 #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
2636 #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2637 (rdev->flags & RADEON_IS_IGP))
2638 #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
2639 #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2640 #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2641 (rdev->flags & RADEON_IS_IGP))
2642 #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
2643 #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
2644 #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
2645 #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2646 #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
2647 #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI))
2649 #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2650 (rdev->ddev->pdev->device == 0x6850) || \
2651 (rdev->ddev->pdev->device == 0x6858) || \
2652 (rdev->ddev->pdev->device == 0x6859) || \
2653 (rdev->ddev->pdev->device == 0x6840) || \
2654 (rdev->ddev->pdev->device == 0x6841) || \
2655 (rdev->ddev->pdev->device == 0x6842) || \
2656 (rdev->ddev->pdev->device == 0x6843))
2661 #define RBIOS8(i) (rdev->bios[i])
2662 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2663 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2665 int radeon_combios_init(struct radeon_device *rdev);
2666 void radeon_combios_fini(struct radeon_device *rdev);
2667 int radeon_atombios_init(struct radeon_device *rdev);
2668 void radeon_atombios_fini(struct radeon_device *rdev);
2674 #if DRM_DEBUG_CODE == 0
2675 static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
2677 ring->ring[ring->wptr++] = v;
2678 ring->wptr &= ring->ptr_mask;
2680 ring->ring_free_dw--;
2683 /* With debugging this is just too big to inline */
2684 void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
2690 #define radeon_init(rdev) (rdev)->asic->init((rdev))
2691 #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2692 #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2693 #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
2694 #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
2695 #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
2696 #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
2697 #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2698 #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
2699 #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2700 #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
2701 #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2702 #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2703 #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2704 #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2705 #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2706 #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2707 #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2708 #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2709 #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2710 #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2711 #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
2712 #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2713 #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
2714 #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
2715 #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
2716 #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
2717 #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2718 #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
2719 #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2720 #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
2721 #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2722 #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2723 #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2724 #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2725 #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2726 #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
2727 #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2728 #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2729 #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2730 #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2731 #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2732 #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2733 #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
2734 #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
2735 #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
2736 #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
2737 #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2738 #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
2739 #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
2740 #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2741 #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2742 #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2743 #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
2744 #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
2745 #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2746 #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2747 #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2748 #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2749 #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
2750 #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2751 #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
2752 #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2753 #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
2754 #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
2755 #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
2756 #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2757 #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2758 #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2759 #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
2760 #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2761 #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
2762 #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2763 #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
2764 #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2765 #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2766 #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2767 #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2768 #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
2769 #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
2770 #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
2771 #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
2772 #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
2773 #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
2775 /* Common functions */
2777 extern int radeon_gpu_reset(struct radeon_device *rdev);
2778 extern void radeon_pci_config_reset(struct radeon_device *rdev);
2779 extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
2780 extern void radeon_agp_disable(struct radeon_device *rdev);
2781 extern int radeon_modeset_init(struct radeon_device *rdev);
2782 extern void radeon_modeset_fini(struct radeon_device *rdev);
2783 extern bool radeon_card_posted(struct radeon_device *rdev);
2784 extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
2785 extern void radeon_update_display_priority(struct radeon_device *rdev);
2786 extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
2787 extern void radeon_scratch_init(struct radeon_device *rdev);
2788 extern void radeon_wb_fini(struct radeon_device *rdev);
2789 extern int radeon_wb_init(struct radeon_device *rdev);
2790 extern void radeon_wb_disable(struct radeon_device *rdev);
2791 extern void radeon_surface_init(struct radeon_device *rdev);
2792 extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
2793 extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
2794 extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
2795 extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
2796 extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
2797 extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2798 extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
2799 extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2800 extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2801 extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2802 extern void radeon_program_register_sequence(struct radeon_device *rdev,
2803 const u32 *registers,
2804 const u32 array_size);
2809 int radeon_vm_manager_init(struct radeon_device *rdev);
2810 void radeon_vm_manager_fini(struct radeon_device *rdev);
2811 int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
2812 void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
2813 struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
2814 struct radeon_vm *vm,
2815 struct list_head *head);
2816 struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2817 struct radeon_vm *vm, int ring);
2818 void radeon_vm_flush(struct radeon_device *rdev,
2819 struct radeon_vm *vm,
2821 void radeon_vm_fence(struct radeon_device *rdev,
2822 struct radeon_vm *vm,
2823 struct radeon_fence *fence);
2824 uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
2825 int radeon_vm_update_page_directory(struct radeon_device *rdev,
2826 struct radeon_vm *vm);
2827 int radeon_vm_bo_update(struct radeon_device *rdev,
2828 struct radeon_vm *vm,
2829 struct radeon_bo *bo,
2830 struct ttm_mem_reg *mem);
2831 void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2832 struct radeon_bo *bo);
2833 struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2834 struct radeon_bo *bo);
2835 struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2836 struct radeon_vm *vm,
2837 struct radeon_bo *bo);
2838 int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2839 struct radeon_bo_va *bo_va,
2842 int radeon_vm_bo_rmv(struct radeon_device *rdev,
2843 struct radeon_bo_va *bo_va);
2846 void r600_audio_update_hdmi(struct work_struct *work);
2847 struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2848 struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
2849 void r600_audio_enable(struct radeon_device *rdev,
2850 struct r600_audio_pin *pin,
2852 void dce6_audio_enable(struct radeon_device *rdev,
2853 struct r600_audio_pin *pin,
2857 * R600 vram scratch functions
2859 int r600_vram_scratch_init(struct radeon_device *rdev);
2860 void r600_vram_scratch_fini(struct radeon_device *rdev);
2863 * r600 cs checking helper
2865 unsigned r600_mip_minify(unsigned size, unsigned level);
2866 bool r600_fmt_is_valid_color(u32 format);
2867 bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2868 int r600_fmt_get_blocksize(u32 format);
2869 int r600_fmt_get_nblocksx(u32 format, u32 w);
2870 int r600_fmt_get_nblocksy(u32 format, u32 h);
2873 * r600 functions used by radeon_encoder.c
2875 struct radeon_hdmi_acr {
2889 extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2891 extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2892 u32 tiling_pipe_num,
2894 u32 total_max_rb_num,
2895 u32 enabled_rb_mask);
2898 * evergreen functions used by radeon_encoder.c
2901 extern int ni_init_microcode(struct radeon_device *rdev);
2902 extern int ni_mc_load_microcode(struct radeon_device *rdev);
2905 #if defined(CONFIG_ACPI)
2906 extern int radeon_acpi_init(struct radeon_device *rdev);
2907 extern void radeon_acpi_fini(struct radeon_device *rdev);
2908 extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2909 extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
2910 u8 perf_req, bool advertise);
2911 extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
2913 static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2914 static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2917 int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2918 struct radeon_cs_packet *pkt,
2920 bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
2921 void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2922 struct radeon_cs_packet *pkt);
2923 int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2924 struct radeon_cs_reloc **cs_reloc,
2926 int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2927 uint32_t *vline_start_end,
2928 uint32_t *vline_status);
2930 #include "radeon_object.h"