2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/console.h>
30 #include <drm/drm_crtc_helper.h>
31 #include <drm/radeon_drm.h>
32 #include <linux/vgaarb.h>
33 #include "radeon_reg.h"
35 #include "radeon_asic.h"
39 * Clear GPU surface registers.
41 void radeon_surface_init(struct radeon_device *rdev)
43 /* FIXME: check this out */
44 if (rdev->family < CHIP_R600) {
47 for (i = 0; i < 8; i++) {
48 WREG32(RADEON_SURFACE0_INFO +
49 i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
53 WREG32(RADEON_SURFACE_CNTL, 0);
58 * GPU scratch registers helpers function.
60 void radeon_scratch_init(struct radeon_device *rdev)
64 /* FIXME: check this out */
65 if (rdev->family < CHIP_R300) {
66 rdev->scratch.num_reg = 5;
68 rdev->scratch.num_reg = 7;
70 for (i = 0; i < rdev->scratch.num_reg; i++) {
71 rdev->scratch.free[i] = true;
72 rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
76 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
80 for (i = 0; i < rdev->scratch.num_reg; i++) {
81 if (rdev->scratch.free[i]) {
82 rdev->scratch.free[i] = false;
83 *reg = rdev->scratch.reg[i];
90 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
94 for (i = 0; i < rdev->scratch.num_reg; i++) {
95 if (rdev->scratch.reg[i] == reg) {
96 rdev->scratch.free[i] = true;
103 * MC common functions
105 int radeon_mc_setup(struct radeon_device *rdev)
109 /* Some chips have an "issue" with the memory controller, the
110 * location must be aligned to the size. We just align it down,
111 * too bad if we walk over the top of system memory, we don't
112 * use DMA without a remapped anyway.
113 * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
115 /* FGLRX seems to setup like this, VRAM a 0, then GART.
118 * Note: from R6xx the address space is 40bits but here we only
119 * use 32bits (still have to see a card which would exhaust 4G
122 if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
123 /* vram location was already setup try to put gtt after
125 tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
126 tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
127 if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
128 rdev->mc.gtt_location = tmp;
130 if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
131 printk(KERN_ERR "[drm] GTT too big to fit "
132 "before or after vram location.\n");
135 rdev->mc.gtt_location = 0;
137 } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
138 /* gtt location was already setup try to put vram before
140 if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
141 rdev->mc.vram_location = 0;
143 tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
144 tmp += (rdev->mc.mc_vram_size - 1);
145 tmp &= ~(rdev->mc.mc_vram_size - 1);
146 if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
147 rdev->mc.vram_location = tmp;
149 printk(KERN_ERR "[drm] vram too big to fit "
150 "before or after GTT location.\n");
155 rdev->mc.vram_location = 0;
156 tmp = rdev->mc.mc_vram_size;
157 tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
158 rdev->mc.gtt_location = tmp;
160 rdev->mc.vram_start = rdev->mc.vram_location;
161 rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
162 rdev->mc.gtt_start = rdev->mc.gtt_location;
163 rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
164 DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
165 DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
166 (unsigned)rdev->mc.vram_location,
167 (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
168 DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
169 DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
170 (unsigned)rdev->mc.gtt_location,
171 (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
177 * GPU helpers function.
179 bool radeon_card_posted(struct radeon_device *rdev)
183 /* first check CRTCs */
184 if (ASIC_IS_AVIVO(rdev)) {
185 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
186 RREG32(AVIVO_D2CRTC_CONTROL);
187 if (reg & AVIVO_CRTC_EN) {
191 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
192 RREG32(RADEON_CRTC2_GEN_CNTL);
193 if (reg & RADEON_CRTC_EN) {
198 /* then check MEM_SIZE, in case the crtcs are off */
199 if (rdev->family >= CHIP_R600)
200 reg = RREG32(R600_CONFIG_MEMSIZE);
202 reg = RREG32(RADEON_CONFIG_MEMSIZE);
211 int radeon_dummy_page_init(struct radeon_device *rdev)
213 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
214 if (rdev->dummy_page.page == NULL)
216 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
217 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
218 if (!rdev->dummy_page.addr) {
219 __free_page(rdev->dummy_page.page);
220 rdev->dummy_page.page = NULL;
226 void radeon_dummy_page_fini(struct radeon_device *rdev)
228 if (rdev->dummy_page.page == NULL)
230 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
231 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
232 __free_page(rdev->dummy_page.page);
233 rdev->dummy_page.page = NULL;
238 * Registers accessors functions.
240 uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
242 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
247 void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
249 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
254 void radeon_register_accessor_init(struct radeon_device *rdev)
256 rdev->mc_rreg = &radeon_invalid_rreg;
257 rdev->mc_wreg = &radeon_invalid_wreg;
258 rdev->pll_rreg = &radeon_invalid_rreg;
259 rdev->pll_wreg = &radeon_invalid_wreg;
260 rdev->pciep_rreg = &radeon_invalid_rreg;
261 rdev->pciep_wreg = &radeon_invalid_wreg;
263 /* Don't change order as we are overridding accessor. */
264 if (rdev->family < CHIP_RV515) {
265 rdev->pcie_reg_mask = 0xff;
267 rdev->pcie_reg_mask = 0x7ff;
269 /* FIXME: not sure here */
270 if (rdev->family <= CHIP_R580) {
271 rdev->pll_rreg = &r100_pll_rreg;
272 rdev->pll_wreg = &r100_pll_wreg;
274 if (rdev->family >= CHIP_R420) {
275 rdev->mc_rreg = &r420_mc_rreg;
276 rdev->mc_wreg = &r420_mc_wreg;
278 if (rdev->family >= CHIP_RV515) {
279 rdev->mc_rreg = &rv515_mc_rreg;
280 rdev->mc_wreg = &rv515_mc_wreg;
282 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
283 rdev->mc_rreg = &rs400_mc_rreg;
284 rdev->mc_wreg = &rs400_mc_wreg;
286 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
287 rdev->mc_rreg = &rs690_mc_rreg;
288 rdev->mc_wreg = &rs690_mc_wreg;
290 if (rdev->family == CHIP_RS600) {
291 rdev->mc_rreg = &rs600_mc_rreg;
292 rdev->mc_wreg = &rs600_mc_wreg;
294 if (rdev->family >= CHIP_R600) {
295 rdev->pciep_rreg = &r600_pciep_rreg;
296 rdev->pciep_wreg = &r600_pciep_wreg;
304 int radeon_asic_init(struct radeon_device *rdev)
306 radeon_register_accessor_init(rdev);
307 switch (rdev->family) {
317 rdev->asic = &r100_asic;
323 rdev->asic = &r300_asic;
324 if (rdev->flags & RADEON_IS_PCIE) {
325 rdev->asic->gart_init = &rv370_pcie_gart_init;
326 rdev->asic->gart_fini = &rv370_pcie_gart_fini;
327 rdev->asic->gart_enable = &rv370_pcie_gart_enable;
328 rdev->asic->gart_disable = &rv370_pcie_gart_disable;
329 rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
330 rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
336 rdev->asic = &r420_asic;
340 rdev->asic = &rs400_asic;
343 rdev->asic = &rs600_asic;
347 rdev->asic = &rs690_asic;
350 rdev->asic = &rv515_asic;
357 rdev->asic = &r520_asic;
367 rdev->asic = &r600_asic;
373 rdev->asic = &rv770_asic;
376 /* FIXME: not supported yet */
384 * Wrapper around modesetting bits.
386 int radeon_clocks_init(struct radeon_device *rdev)
390 r = radeon_static_clocks_init(rdev->ddev);
394 DRM_INFO("Clocks initialized !\n");
398 void radeon_clocks_fini(struct radeon_device *rdev)
402 /* ATOM accessor methods */
403 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
405 struct radeon_device *rdev = info->dev->dev_private;
408 r = rdev->pll_rreg(rdev, reg);
412 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
414 struct radeon_device *rdev = info->dev->dev_private;
416 rdev->pll_wreg(rdev, reg, val);
419 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
421 struct radeon_device *rdev = info->dev->dev_private;
424 r = rdev->mc_rreg(rdev, reg);
428 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
430 struct radeon_device *rdev = info->dev->dev_private;
432 rdev->mc_wreg(rdev, reg, val);
435 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
437 struct radeon_device *rdev = info->dev->dev_private;
442 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
444 struct radeon_device *rdev = info->dev->dev_private;
451 static struct card_info atom_card_info = {
453 .reg_read = cail_reg_read,
454 .reg_write = cail_reg_write,
455 .mc_read = cail_mc_read,
456 .mc_write = cail_mc_write,
457 .pll_read = cail_pll_read,
458 .pll_write = cail_pll_write,
461 int radeon_atombios_init(struct radeon_device *rdev)
463 atom_card_info.dev = rdev->ddev;
464 rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
465 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
469 void radeon_atombios_fini(struct radeon_device *rdev)
471 kfree(rdev->mode_info.atom_context);
474 int radeon_combios_init(struct radeon_device *rdev)
476 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
480 void radeon_combios_fini(struct radeon_device *rdev)
484 /* if we get transitioned to only one device, tak VGA back */
485 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
487 struct radeon_device *rdev = cookie;
489 radeon_vga_set_state(rdev, state);
491 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
492 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
494 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
499 int radeon_device_init(struct radeon_device *rdev,
500 struct drm_device *ddev,
501 struct pci_dev *pdev,
507 DRM_INFO("radeon: Initializing kernel modesetting.\n");
508 rdev->shutdown = false;
509 rdev->dev = &pdev->dev;
513 rdev->family = flags & RADEON_FAMILY_MASK;
514 rdev->is_atom_bios = false;
515 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
516 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
517 rdev->gpu_lockup = false;
518 rdev->accel_working = false;
519 /* mutex initialization are all done here so we
520 * can recall function without having locking issues */
521 mutex_init(&rdev->cs_mutex);
522 mutex_init(&rdev->ib_pool.mutex);
523 mutex_init(&rdev->cp.mutex);
524 rwlock_init(&rdev->fence_drv.lock);
525 INIT_LIST_HEAD(&rdev->gem.objects);
527 /* Set asic functions */
528 r = radeon_asic_init(rdev);
533 if (radeon_agpmode == -1) {
534 rdev->flags &= ~RADEON_IS_AGP;
535 if (rdev->family >= CHIP_RV515 ||
536 rdev->family == CHIP_RV380 ||
537 rdev->family == CHIP_RV410 ||
538 rdev->family == CHIP_R423) {
539 DRM_INFO("Forcing AGP to PCIE mode\n");
540 rdev->flags |= RADEON_IS_PCIE;
541 rdev->asic->gart_init = &rv370_pcie_gart_init;
542 rdev->asic->gart_fini = &rv370_pcie_gart_fini;
543 rdev->asic->gart_enable = &rv370_pcie_gart_enable;
544 rdev->asic->gart_disable = &rv370_pcie_gart_disable;
545 rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
546 rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
548 DRM_INFO("Forcing AGP to PCI mode\n");
549 rdev->flags |= RADEON_IS_PCI;
550 rdev->asic->gart_init = &r100_pci_gart_init;
551 rdev->asic->gart_fini = &r100_pci_gart_fini;
552 rdev->asic->gart_enable = &r100_pci_gart_enable;
553 rdev->asic->gart_disable = &r100_pci_gart_disable;
554 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
555 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
559 /* set DMA mask + need_dma32 flags.
560 * PCIE - can handle 40-bits.
561 * IGP - can handle 40-bits (in theory)
562 * AGP - generally dma32 is safest
565 rdev->need_dma32 = false;
566 if (rdev->flags & RADEON_IS_AGP)
567 rdev->need_dma32 = true;
568 if (rdev->flags & RADEON_IS_PCI)
569 rdev->need_dma32 = true;
571 dma_bits = rdev->need_dma32 ? 32 : 40;
572 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
574 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
577 /* Registers mapping */
578 /* TODO: block userspace mapping of io register */
579 rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
580 rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
581 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
582 if (rdev->rmmio == NULL) {
585 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
586 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
588 rdev->new_init_path = false;
589 r = radeon_init(rdev);
594 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
595 r = vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
600 if (!rdev->new_init_path) {
601 /* Setup errata flags */
603 /* Initialize scratch registers */
604 radeon_scratch_init(rdev);
605 /* Initialize surface registers */
606 radeon_surface_init(rdev);
609 if (!radeon_get_bios(rdev)) {
610 if (ASIC_IS_AVIVO(rdev))
613 if (rdev->is_atom_bios) {
614 r = radeon_atombios_init(rdev);
619 r = radeon_combios_init(rdev);
624 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
625 if (radeon_gpu_reset(rdev)) {
626 /* FIXME: what do we want to do here ? */
628 /* check if cards are posted or not */
629 if (!radeon_card_posted(rdev) && rdev->bios) {
630 DRM_INFO("GPU not posted. posting now...\n");
631 if (rdev->is_atom_bios) {
632 atom_asic_init(rdev->mode_info.atom_context);
634 radeon_combios_asic_init(rdev->ddev);
637 /* Get clock & vram information */
638 radeon_get_clock_info(rdev->ddev);
639 radeon_vram_info(rdev);
640 /* Initialize clocks */
641 r = radeon_clocks_init(rdev);
646 /* Initialize memory controller (also test AGP) */
647 r = radeon_mc_init(rdev);
652 r = radeon_fence_driver_init(rdev);
656 r = radeon_irq_kms_init(rdev);
661 r = radeon_object_init(rdev);
665 r = radeon_gpu_gart_init(rdev);
668 /* Initialize GART (initialize after TTM so we can allocate
669 * memory through TTM but finalize after TTM) */
670 r = radeon_gart_enable(rdev);
673 r = radeon_gem_init(rdev);
678 r = radeon_cp_init(rdev, 1024 * 1024);
681 r = radeon_wb_init(rdev);
683 DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
684 r = radeon_ib_pool_init(rdev);
687 r = radeon_ib_test(rdev);
690 rdev->accel_working = true;
692 DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
693 if (radeon_testing) {
694 radeon_test_moves(rdev);
696 if (radeon_benchmarking) {
697 radeon_benchmark(rdev);
702 void radeon_device_fini(struct radeon_device *rdev)
704 DRM_INFO("radeon: finishing device.\n");
705 rdev->shutdown = true;
706 /* Order matter so becarefull if you rearrange anythings */
707 if (!rdev->new_init_path) {
708 radeon_ib_pool_fini(rdev);
709 radeon_cp_fini(rdev);
710 radeon_wb_fini(rdev);
711 radeon_gpu_gart_fini(rdev);
712 radeon_gem_fini(rdev);
713 radeon_mc_fini(rdev);
715 radeon_agp_fini(rdev);
717 radeon_irq_kms_fini(rdev);
718 vga_client_register(rdev->pdev, NULL, NULL, NULL);
719 radeon_fence_driver_fini(rdev);
720 radeon_clocks_fini(rdev);
721 radeon_object_fini(rdev);
722 if (rdev->is_atom_bios) {
723 radeon_atombios_fini(rdev);
725 radeon_combios_fini(rdev);
732 iounmap(rdev->rmmio);
740 int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
742 struct radeon_device *rdev = dev->dev_private;
743 struct drm_crtc *crtc;
745 if (dev == NULL || rdev == NULL) {
748 if (state.event == PM_EVENT_PRETHAW) {
751 /* unpin the front buffers */
752 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
753 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
754 struct radeon_object *robj;
756 if (rfb == NULL || rfb->obj == NULL) {
759 robj = rfb->obj->driver_private;
760 if (robj != rdev->fbdev_robj) {
761 radeon_object_unpin(robj);
764 /* evict vram memory */
765 radeon_object_evict_vram(rdev);
766 /* wait for gpu to finish processing current batch */
767 radeon_fence_wait_last(rdev);
769 radeon_save_bios_scratch_regs(rdev);
771 if (!rdev->new_init_path) {
772 radeon_cp_disable(rdev);
773 radeon_gart_disable(rdev);
774 rdev->irq.sw_int = false;
775 radeon_irq_set(rdev);
777 radeon_suspend(rdev);
779 /* evict remaining vram memory */
780 radeon_object_evict_vram(rdev);
782 pci_save_state(dev->pdev);
783 if (state.event == PM_EVENT_SUSPEND) {
784 /* Shut down the device */
785 pci_disable_device(dev->pdev);
786 pci_set_power_state(dev->pdev, PCI_D3hot);
788 acquire_console_sem();
789 fb_set_suspend(rdev->fbdev_info, 1);
790 release_console_sem();
794 int radeon_resume_kms(struct drm_device *dev)
796 struct radeon_device *rdev = dev->dev_private;
799 acquire_console_sem();
800 pci_set_power_state(dev->pdev, PCI_D0);
801 pci_restore_state(dev->pdev);
802 if (pci_enable_device(dev->pdev)) {
803 release_console_sem();
806 pci_set_master(dev->pdev);
807 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
808 if (!rdev->new_init_path) {
809 if (radeon_gpu_reset(rdev)) {
810 /* FIXME: what do we want to do here ? */
813 if (rdev->is_atom_bios) {
814 atom_asic_init(rdev->mode_info.atom_context);
816 radeon_combios_asic_init(rdev->ddev);
818 /* Initialize clocks */
819 r = radeon_clocks_init(rdev);
821 release_console_sem();
825 rdev->irq.sw_int = true;
826 radeon_irq_set(rdev);
827 /* Initialize GPU Memory Controller */
828 r = radeon_mc_init(rdev);
832 r = radeon_gart_enable(rdev);
836 r = radeon_cp_init(rdev, rdev->cp.ring_size);
844 radeon_restore_bios_scratch_regs(rdev);
845 fb_set_suspend(rdev->fbdev_info, 0);
846 release_console_sem();
848 /* blat the mode back in */
849 drm_helper_resume_force_mode(dev);
857 struct radeon_debugfs {
858 struct drm_info_list *files;
861 static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
862 static unsigned _radeon_debugfs_count = 0;
864 int radeon_debugfs_add_files(struct radeon_device *rdev,
865 struct drm_info_list *files,
870 for (i = 0; i < _radeon_debugfs_count; i++) {
871 if (_radeon_debugfs[i].files == files) {
872 /* Already registered */
876 if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
877 DRM_ERROR("Reached maximum number of debugfs files.\n");
878 DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
881 _radeon_debugfs[_radeon_debugfs_count].files = files;
882 _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
883 _radeon_debugfs_count++;
884 #if defined(CONFIG_DEBUG_FS)
885 drm_debugfs_create_files(files, nfiles,
886 rdev->ddev->control->debugfs_root,
887 rdev->ddev->control);
888 drm_debugfs_create_files(files, nfiles,
889 rdev->ddev->primary->debugfs_root,
890 rdev->ddev->primary);
895 #if defined(CONFIG_DEBUG_FS)
896 int radeon_debugfs_init(struct drm_minor *minor)
901 void radeon_debugfs_cleanup(struct drm_minor *minor)
905 for (i = 0; i < _radeon_debugfs_count; i++) {
906 drm_debugfs_remove_files(_radeon_debugfs[i].files,
907 _radeon_debugfs[i].num_files, minor);