2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
27 * Kernel port Author: Dave Airlie
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_edid.h>
35 #include <drm/drm_dp_helper.h>
36 #include <drm/drm_fixed.h>
37 #include <drm/drm_crtc_helper.h>
38 #include <linux/i2c.h>
39 #include <linux/i2c-algo-bit.h>
44 #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45 #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46 #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47 #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
49 enum radeon_rmx_type {
68 enum radeon_underscan_type {
81 RADEON_HPD_NONE = 0xff,
84 #define RADEON_MAX_I2C_BUS 16
86 /* radeon gpio-based i2c
87 * 1. "mask" reg and bits
88 * grabs the gpio pins for software use
93 * 3. "en" reg and bits
94 * sets the pin direction
100 struct radeon_i2c_bus_rec {
102 /* id used by atom */
104 /* id used by atom */
105 enum radeon_hpd_id hpd;
106 /* can be used with hw i2c engine */
108 /* uses multi-media i2c engine */
111 uint32_t mask_clk_reg;
112 uint32_t mask_data_reg;
116 uint32_t en_data_reg;
119 uint32_t mask_clk_mask;
120 uint32_t mask_data_mask;
122 uint32_t a_data_mask;
123 uint32_t en_clk_mask;
124 uint32_t en_data_mask;
126 uint32_t y_data_mask;
129 struct radeon_tmds_pll {
134 #define RADEON_MAX_BIOS_CONNECTOR 16
137 #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
138 #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
139 #define RADEON_PLL_USE_REF_DIV (1 << 2)
140 #define RADEON_PLL_LEGACY (1 << 3)
141 #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
142 #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
143 #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
144 #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
145 #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
146 #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
147 #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
148 #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
149 #define RADEON_PLL_USE_POST_DIV (1 << 12)
150 #define RADEON_PLL_IS_LCD (1 << 13)
151 #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
154 /* reference frequency */
155 uint32_t reference_freq;
158 uint32_t reference_div;
161 /* pll in/out limits */
164 uint32_t pll_out_min;
165 uint32_t pll_out_max;
166 uint32_t lcd_pll_out_min;
167 uint32_t lcd_pll_out_max;
171 uint32_t min_ref_div;
172 uint32_t max_ref_div;
173 uint32_t min_post_div;
174 uint32_t max_post_div;
175 uint32_t min_feedback_div;
176 uint32_t max_feedback_div;
177 uint32_t min_frac_feedback_div;
178 uint32_t max_frac_feedback_div;
180 /* flags for the current clock */
187 struct radeon_i2c_chan {
188 struct i2c_adapter adapter;
189 struct drm_device *dev;
190 struct i2c_algo_bit_data bit;
191 struct radeon_i2c_bus_rec rec;
192 struct drm_dp_aux aux;
196 /* mostly for macs, but really any system without connector tables */
197 enum radeon_connector_table {
201 CT_POWERBOOK_EXTERNAL,
202 CT_POWERBOOK_INTERNAL,
215 enum radeon_dvo_chip {
225 bool last_buffer_filled_status;
227 struct r600_audio_pin *pin;
230 struct radeon_mode_info {
231 struct atom_context *atom_context;
232 struct card_info *atom_card_info;
233 enum radeon_connector_table connector_table;
234 bool mode_config_initialized;
235 struct radeon_crtc *crtcs[6];
236 struct radeon_afmt *afmt[7];
237 /* DVI-I properties */
238 struct drm_property *coherent_mode_property;
239 /* DAC enable load detect */
240 struct drm_property *load_detect_property;
242 struct drm_property *tv_std_property;
243 /* legacy TMDS PLL detect */
244 struct drm_property *tmds_pll_property;
246 struct drm_property *underscan_property;
247 struct drm_property *underscan_hborder_property;
248 struct drm_property *underscan_vborder_property;
250 struct drm_property *audio_property;
252 struct drm_property *dither_property;
253 /* hardcoded DFP edid from BIOS */
254 struct edid *bios_hardcoded_edid;
255 int bios_hardcoded_edid_size;
257 /* pointer to fbdev info structure */
258 struct radeon_fbdev *rfbdev;
261 /* pointer to backlight encoder */
262 struct radeon_encoder *bl_encoder;
265 #define RADEON_MAX_BL_LEVEL 0xFF
267 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
269 struct radeon_backlight_privdata {
270 struct radeon_encoder *encoder;
276 #define MAX_H_CODE_TIMING_LEN 32
277 #define MAX_V_CODE_TIMING_LEN 32
279 /* need to store these as reading
280 back code tables is excessive */
281 struct radeon_tv_regs {
283 uint32_t timing_cntl;
287 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
288 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
291 struct radeon_atom_ss {
293 uint16_t percentage_divider;
305 struct drm_crtc base;
307 u16 lut_r[256], lut_g[256], lut_b[256];
310 uint32_t crtc_offset;
311 struct drm_gem_object *cursor_bo;
312 uint64_t cursor_addr;
315 int max_cursor_width;
316 int max_cursor_height;
317 uint32_t legacy_display_base_addr;
318 uint32_t legacy_cursor_offset;
319 enum radeon_rmx_type rmx_type;
324 struct drm_display_mode native_mode;
327 struct radeon_unpin_work *unpin_work;
328 int deferred_flip_completion;
330 struct radeon_atom_ss ss;
334 u32 pll_reference_div;
337 struct drm_encoder *encoder;
338 struct drm_connector *connector;
343 struct drm_display_mode hw_mode;
346 struct radeon_encoder_primary_dac {
347 /* legacy primary dac */
348 uint32_t ps2_pdac_adj;
351 struct radeon_encoder_lvds {
353 uint16_t panel_vcc_delay;
354 uint8_t panel_pwr_delay;
355 uint8_t panel_digon_delay;
356 uint8_t panel_blon_delay;
357 uint16_t panel_ref_divider;
358 uint8_t panel_post_divider;
359 uint16_t panel_fb_divider;
360 bool use_bios_dividers;
361 uint32_t lvds_gen_cntl;
363 struct drm_display_mode native_mode;
364 struct backlight_device *bl_dev;
366 uint8_t backlight_level;
369 struct radeon_encoder_tv_dac {
371 uint32_t ps2_tvdac_adj;
372 uint32_t ntsc_tvdac_adj;
373 uint32_t pal_tvdac_adj;
378 int supported_tv_stds;
380 enum radeon_tv_std tv_std;
381 struct radeon_tv_regs tv;
384 struct radeon_encoder_int_tmds {
385 /* legacy int tmds */
386 struct radeon_tmds_pll tmds_pll[4];
389 struct radeon_encoder_ext_tmds {
391 struct radeon_i2c_chan *i2c_bus;
393 enum radeon_dvo_chip dvo_chip;
396 /* spread spectrum */
397 struct radeon_encoder_atom_dig {
401 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
404 uint16_t panel_pwr_delay;
407 struct drm_display_mode native_mode;
408 struct backlight_device *bl_dev;
410 uint8_t backlight_level;
412 struct radeon_afmt *afmt;
415 struct radeon_encoder_atom_dac {
416 enum radeon_tv_std tv_std;
419 struct radeon_encoder {
420 struct drm_encoder base;
421 uint32_t encoder_enum;
424 uint32_t active_device;
426 uint32_t pixel_clock;
427 enum radeon_rmx_type rmx_type;
428 enum radeon_underscan_type underscan_type;
429 uint32_t underscan_hborder;
430 uint32_t underscan_vborder;
431 struct drm_display_mode native_mode;
433 int audio_polling_active;
438 struct radeon_connector_atom_dig {
439 uint32_t igp_lane_info;
441 u8 dpcd[DP_RECEIVER_CAP_SIZE];
448 struct radeon_gpio_rec {
456 enum radeon_hpd_id hpd;
458 struct radeon_gpio_rec gpio;
461 struct radeon_router {
463 struct radeon_i2c_bus_rec i2c_info;
468 u8 ddc_mux_control_pin;
473 u8 cd_mux_control_pin;
477 enum radeon_connector_audio {
478 RADEON_AUDIO_DISABLE = 0,
479 RADEON_AUDIO_ENABLE = 1,
480 RADEON_AUDIO_AUTO = 2
483 enum radeon_connector_dither {
484 RADEON_FMT_DITHER_DISABLE = 0,
485 RADEON_FMT_DITHER_ENABLE = 1,
488 struct radeon_connector {
489 struct drm_connector base;
490 uint32_t connector_id;
492 struct radeon_i2c_chan *ddc_bus;
493 /* some systems have an hdmi and vga port with a shared ddc line */
496 /* we need to mind the EDID between detect
497 and get modes due to analog/digital/tvencoder */
500 bool dac_load_detect;
501 bool detected_by_load; /* if the connection status was determined by load */
502 uint16_t connector_object_id;
503 struct radeon_hpd hpd;
504 struct radeon_router router;
505 struct radeon_i2c_chan *router_bus;
506 enum radeon_connector_audio audio;
507 enum radeon_connector_dither dither;
510 struct radeon_framebuffer {
511 struct drm_framebuffer base;
512 struct drm_gem_object *obj;
515 #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
516 ((em) == ATOM_ENCODER_MODE_DP_MST))
518 struct atom_clock_dividers {
524 u32 whole_fb_div : 12;
525 u32 frac_fb_div : 14;
527 u32 frac_fb_div : 14;
528 u32 whole_fb_div : 12;
535 bool enable_post_div;
544 struct atom_mpll_param {
568 #define MEM_TYPE_GDDR5 0x50
569 #define MEM_TYPE_GDDR4 0x40
570 #define MEM_TYPE_GDDR3 0x30
571 #define MEM_TYPE_DDR2 0x20
572 #define MEM_TYPE_GDDR1 0x10
573 #define MEM_TYPE_DDR3 0xb0
574 #define MEM_TYPE_MASK 0xf0
576 struct atom_memory_info {
581 #define MAX_AC_TIMING_ENTRIES 16
583 struct atom_memory_clock_range_table
587 u32 mclk[MAX_AC_TIMING_ENTRIES];
590 #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
591 #define VBIOS_MAX_AC_TIMING_ENTRIES 20
593 struct atom_mc_reg_entry {
595 u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
598 struct atom_mc_register_address {
603 struct atom_mc_reg_table {
606 struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
607 struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
610 #define MAX_VOLTAGE_ENTRIES 32
612 struct atom_voltage_table_entry
618 struct atom_voltage_table
623 struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
628 radeon_add_atom_connector(struct drm_device *dev,
629 uint32_t connector_id,
630 uint32_t supported_device,
632 struct radeon_i2c_bus_rec *i2c_bus,
633 uint32_t igp_lane_info,
634 uint16_t connector_object_id,
635 struct radeon_hpd *hpd,
636 struct radeon_router *router);
638 radeon_add_legacy_connector(struct drm_device *dev,
639 uint32_t connector_id,
640 uint32_t supported_device,
642 struct radeon_i2c_bus_rec *i2c_bus,
643 uint16_t connector_object_id,
644 struct radeon_hpd *hpd);
646 radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
648 extern void radeon_link_encoder_connector(struct drm_device *dev);
650 extern enum radeon_tv_std
651 radeon_combios_get_tv_info(struct radeon_device *rdev);
652 extern enum radeon_tv_std
653 radeon_atombios_get_tv_info(struct radeon_device *rdev);
654 extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
655 u16 *vddc, u16 *vddci, u16 *mvdd);
658 radeon_combios_connected_scratch_regs(struct drm_connector *connector,
659 struct drm_encoder *encoder,
662 radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
663 struct drm_encoder *encoder,
666 extern struct drm_connector *
667 radeon_get_connector_for_encoder(struct drm_encoder *encoder);
668 extern struct drm_connector *
669 radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
670 extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
673 extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
674 extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
675 extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
676 extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
677 extern int radeon_get_monitor_bpc(struct drm_connector *connector);
679 extern void radeon_connector_hotplug(struct drm_connector *connector);
680 extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
681 struct drm_display_mode *mode);
682 extern void radeon_dp_set_link_config(struct drm_connector *connector,
683 const struct drm_display_mode *mode);
684 extern void radeon_dp_link_train(struct drm_encoder *encoder,
685 struct drm_connector *connector);
686 extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
687 extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
688 extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
689 extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
690 struct drm_connector *connector);
691 extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
693 extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
694 extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
695 extern void radeon_atom_encoder_init(struct radeon_device *rdev);
696 extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
697 extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
698 int action, uint8_t lane_num,
700 extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
701 extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
702 void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
704 extern void radeon_i2c_init(struct radeon_device *rdev);
705 extern void radeon_i2c_fini(struct radeon_device *rdev);
706 extern void radeon_combios_i2c_init(struct radeon_device *rdev);
707 extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
708 extern void radeon_i2c_add(struct radeon_device *rdev,
709 struct radeon_i2c_bus_rec *rec,
711 extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
712 struct radeon_i2c_bus_rec *i2c_bus);
713 extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
714 struct radeon_i2c_bus_rec *rec,
716 extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
717 extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
721 extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
725 extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
726 extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
727 extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
728 extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
730 extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
732 extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
733 struct radeon_atom_ss *ss,
735 extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
736 struct radeon_atom_ss *ss,
739 extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
741 uint32_t *dot_clock_p,
743 uint32_t *frac_fb_div_p,
745 uint32_t *post_div_p);
747 extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
755 extern void radeon_setup_encoder_clones(struct drm_device *dev);
757 struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
758 struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
759 struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
760 struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
761 struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
762 extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
763 extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
764 extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
765 extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
766 extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
768 extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
769 extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
770 struct drm_framebuffer *old_fb);
771 extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
772 struct drm_framebuffer *fb,
774 enum mode_set_atomic state);
775 extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
776 struct drm_display_mode *mode,
777 struct drm_display_mode *adjusted_mode,
779 struct drm_framebuffer *old_fb);
780 extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
782 extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
783 struct drm_framebuffer *old_fb);
784 extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
785 struct drm_framebuffer *fb,
787 enum mode_set_atomic state);
788 extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
789 struct drm_framebuffer *fb,
790 int x, int y, int atomic);
791 extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
792 struct drm_file *file_priv,
796 extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
799 extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
801 int *vpos, int *hpos, ktime_t *stime,
804 extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
806 radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
807 extern bool radeon_atom_get_clock_info(struct drm_device *dev);
808 extern bool radeon_combios_get_clock_info(struct drm_device *dev);
809 extern struct radeon_encoder_atom_dig *
810 radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
811 extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
812 struct radeon_encoder_int_tmds *tmds);
813 extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
814 struct radeon_encoder_int_tmds *tmds);
815 extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
816 struct radeon_encoder_int_tmds *tmds);
817 extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
818 struct radeon_encoder_ext_tmds *tmds);
819 extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
820 struct radeon_encoder_ext_tmds *tmds);
821 extern struct radeon_encoder_primary_dac *
822 radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
823 extern struct radeon_encoder_tv_dac *
824 radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
825 extern struct radeon_encoder_lvds *
826 radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
827 extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
828 extern struct radeon_encoder_tv_dac *
829 radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
830 extern struct radeon_encoder_primary_dac *
831 radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
832 extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
833 extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
834 extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
835 extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
836 extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
837 extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
838 extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
839 extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
841 radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
843 radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
845 radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
847 radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
848 extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
849 u16 blue, int regno);
850 extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
851 u16 *blue, int regno);
852 int radeon_framebuffer_init(struct drm_device *dev,
853 struct radeon_framebuffer *rfb,
854 struct drm_mode_fb_cmd2 *mode_cmd,
855 struct drm_gem_object *obj);
857 int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
858 bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
859 bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
860 void radeon_atombios_init_crtc(struct drm_device *dev,
861 struct radeon_crtc *radeon_crtc);
862 void radeon_legacy_init_crtc(struct drm_device *dev,
863 struct radeon_crtc *radeon_crtc);
865 void radeon_get_clock_info(struct drm_device *dev);
867 extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
868 extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
870 void radeon_enc_destroy(struct drm_encoder *encoder);
871 void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
872 void radeon_combios_asic_init(struct drm_device *dev);
873 bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
874 const struct drm_display_mode *mode,
875 struct drm_display_mode *adjusted_mode);
876 void radeon_panel_mode_fixup(struct drm_encoder *encoder,
877 struct drm_display_mode *adjusted_mode);
878 void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
881 void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
882 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
883 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
884 void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
885 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
886 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
887 void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
888 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
889 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
890 void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
891 struct drm_display_mode *mode,
892 struct drm_display_mode *adjusted_mode);
895 void avivo_program_fmt(struct drm_encoder *encoder);
896 void dce3_program_fmt(struct drm_encoder *encoder);
897 void dce4_program_fmt(struct drm_encoder *encoder);
898 void dce8_program_fmt(struct drm_encoder *encoder);
901 int radeon_fbdev_init(struct radeon_device *rdev);
902 void radeon_fbdev_fini(struct radeon_device *rdev);
903 void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
904 int radeon_fbdev_total_size(struct radeon_device *rdev);
905 bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
907 void radeon_fb_output_poll_changed(struct radeon_device *rdev);
909 void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
911 int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);