2 * Copyright 2011 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
27 #define CG_MULT_THERMAL_STATUS 0x714
28 #define ASIC_MAX_TEMP(x) ((x) << 0)
29 #define ASIC_MAX_TEMP_MASK 0x000001ff
30 #define ASIC_MAX_TEMP_SHIFT 0
31 #define CTF_TEMP(x) ((x) << 9)
32 #define CTF_TEMP_MASK 0x0003fe00
33 #define CTF_TEMP_SHIFT 9
35 #define SI_MAX_SH_GPRS 256
36 #define SI_MAX_TEMP_GPRS 16
37 #define SI_MAX_SH_THREADS 256
38 #define SI_MAX_SH_STACK_ENTRIES 4096
39 #define SI_MAX_FRC_EOV_CNT 16384
40 #define SI_MAX_BACKENDS 8
41 #define SI_MAX_BACKENDS_MASK 0xFF
42 #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
43 #define SI_MAX_SIMDS 12
44 #define SI_MAX_SIMDS_MASK 0x0FFF
45 #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
46 #define SI_MAX_PIPES 8
47 #define SI_MAX_PIPES_MASK 0xFF
48 #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
49 #define SI_MAX_LDS_NUM 0xFFFF
51 #define SI_MAX_TCC_MASK 0xFFFF
53 #define VGA_HDP_CONTROL 0x328
54 #define VGA_MEMORY_DISABLE (1 << 4)
56 #define DMIF_ADDR_CONFIG 0xBD4
58 #define SRBM_STATUS 0xE50
60 #define CC_SYS_RB_BACKEND_DISABLE 0xe80
61 #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
63 #define VM_L2_CNTL 0x1400
64 #define ENABLE_L2_CACHE (1 << 0)
65 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
66 #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
67 #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
68 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
69 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
70 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
71 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
72 #define VM_L2_CNTL2 0x1404
73 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
74 #define INVALIDATE_L2_CACHE (1 << 1)
75 #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
76 #define INVALIDATE_PTE_AND_PDE_CACHES 0
77 #define INVALIDATE_ONLY_PTE_CACHES 1
78 #define INVALIDATE_ONLY_PDE_CACHES 2
79 #define VM_L2_CNTL3 0x1408
80 #define BANK_SELECT(x) ((x) << 0)
81 #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
82 #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
83 #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
84 #define VM_L2_STATUS 0x140C
85 #define L2_BUSY (1 << 0)
86 #define VM_CONTEXT0_CNTL 0x1410
87 #define ENABLE_CONTEXT (1 << 0)
88 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
89 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
90 #define VM_CONTEXT1_CNTL 0x1414
91 #define VM_CONTEXT0_CNTL2 0x1430
92 #define VM_CONTEXT1_CNTL2 0x1434
93 #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
94 #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
95 #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
96 #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
97 #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
98 #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
99 #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
100 #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
102 #define VM_INVALIDATE_REQUEST 0x1478
103 #define VM_INVALIDATE_RESPONSE 0x147c
105 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
106 #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
108 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
109 #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
110 #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
111 #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
112 #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
113 #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
114 #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
115 #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
116 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
117 #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
119 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
120 #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
122 #define MC_SHARED_CHMAP 0x2004
123 #define NOOFCHAN_SHIFT 12
124 #define NOOFCHAN_MASK 0x0000f000
125 #define MC_SHARED_CHREMAP 0x2008
127 #define MC_VM_FB_LOCATION 0x2024
128 #define MC_VM_AGP_TOP 0x2028
129 #define MC_VM_AGP_BOT 0x202C
130 #define MC_VM_AGP_BASE 0x2030
131 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
132 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
133 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
135 #define MC_VM_MX_L1_TLB_CNTL 0x2064
136 #define ENABLE_L1_TLB (1 << 0)
137 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
138 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
139 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
140 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
141 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
142 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
143 #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
145 #define MC_SHARED_BLACKOUT_CNTL 0x20ac
147 #define MC_ARB_RAMCFG 0x2760
148 #define NOOFBANK_SHIFT 0
149 #define NOOFBANK_MASK 0x00000003
150 #define NOOFRANK_SHIFT 2
151 #define NOOFRANK_MASK 0x00000004
152 #define NOOFROWS_SHIFT 3
153 #define NOOFROWS_MASK 0x00000038
154 #define NOOFCOLS_SHIFT 6
155 #define NOOFCOLS_MASK 0x000000C0
156 #define CHANSIZE_SHIFT 8
157 #define CHANSIZE_MASK 0x00000100
158 #define CHANSIZE_OVERRIDE (1 << 11)
159 #define NOOFGROUPS_SHIFT 12
160 #define NOOFGROUPS_MASK 0x00001000
162 #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
163 #define TRAIN_DONE_D0 (1 << 30)
164 #define TRAIN_DONE_D1 (1 << 31)
166 #define MC_SEQ_SUP_CNTL 0x28c8
167 #define RUN_MASK (1 << 0)
168 #define MC_SEQ_SUP_PGM 0x28cc
170 #define MC_IO_PAD_CNTL_D0 0x29d0
171 #define MEM_FALL_OUT_CMD (1 << 8)
173 #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
174 #define MC_SEQ_IO_DEBUG_DATA 0x2a48
176 #define HDP_HOST_PATH_CNTL 0x2C00
177 #define HDP_NONSURFACE_BASE 0x2C04
178 #define HDP_NONSURFACE_INFO 0x2C08
179 #define HDP_NONSURFACE_SIZE 0x2C0C
181 #define HDP_ADDR_CONFIG 0x2F48
182 #define HDP_MISC_CNTL 0x2F4C
183 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
185 #define CONFIG_MEMSIZE 0x5428
187 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
189 #define BIF_FB_EN 0x5490
190 #define FB_READ_EN (1 << 0)
191 #define FB_WRITE_EN (1 << 1)
193 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
195 #define DC_LB_MEMORY_SPLIT 0x6b0c
196 #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
198 #define PRIORITY_A_CNT 0x6b18
199 #define PRIORITY_MARK_MASK 0x7fff
200 #define PRIORITY_OFF (1 << 16)
201 #define PRIORITY_ALWAYS_ON (1 << 20)
202 #define PRIORITY_B_CNT 0x6b1c
204 #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
205 # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
206 #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
207 # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
208 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
210 #define GRBM_CNTL 0x8000
211 #define GRBM_READ_TIMEOUT(x) ((x) << 0)
213 #define GRBM_STATUS2 0x8008
214 #define RLC_RQ_PENDING (1 << 0)
215 #define RLC_BUSY (1 << 8)
216 #define TC_BUSY (1 << 9)
218 #define GRBM_STATUS 0x8010
219 #define CMDFIFO_AVAIL_MASK 0x0000000F
220 #define RING2_RQ_PENDING (1 << 4)
221 #define SRBM_RQ_PENDING (1 << 5)
222 #define RING1_RQ_PENDING (1 << 6)
223 #define CF_RQ_PENDING (1 << 7)
224 #define PF_RQ_PENDING (1 << 8)
225 #define GDS_DMA_RQ_PENDING (1 << 9)
226 #define GRBM_EE_BUSY (1 << 10)
227 #define DB_CLEAN (1 << 12)
228 #define CB_CLEAN (1 << 13)
229 #define TA_BUSY (1 << 14)
230 #define GDS_BUSY (1 << 15)
231 #define VGT_BUSY (1 << 17)
232 #define IA_BUSY_NO_DMA (1 << 18)
233 #define IA_BUSY (1 << 19)
234 #define SX_BUSY (1 << 20)
235 #define SPI_BUSY (1 << 22)
236 #define BCI_BUSY (1 << 23)
237 #define SC_BUSY (1 << 24)
238 #define PA_BUSY (1 << 25)
239 #define DB_BUSY (1 << 26)
240 #define CP_COHERENCY_BUSY (1 << 28)
241 #define CP_BUSY (1 << 29)
242 #define CB_BUSY (1 << 30)
243 #define GUI_ACTIVE (1 << 31)
244 #define GRBM_STATUS_SE0 0x8014
245 #define GRBM_STATUS_SE1 0x8018
246 #define SE_DB_CLEAN (1 << 1)
247 #define SE_CB_CLEAN (1 << 2)
248 #define SE_BCI_BUSY (1 << 22)
249 #define SE_VGT_BUSY (1 << 23)
250 #define SE_PA_BUSY (1 << 24)
251 #define SE_TA_BUSY (1 << 25)
252 #define SE_SX_BUSY (1 << 26)
253 #define SE_SPI_BUSY (1 << 27)
254 #define SE_SC_BUSY (1 << 29)
255 #define SE_DB_BUSY (1 << 30)
256 #define SE_CB_BUSY (1 << 31)
258 #define GRBM_SOFT_RESET 0x8020
259 #define SOFT_RESET_CP (1 << 0)
260 #define SOFT_RESET_CB (1 << 1)
261 #define SOFT_RESET_RLC (1 << 2)
262 #define SOFT_RESET_DB (1 << 3)
263 #define SOFT_RESET_GDS (1 << 4)
264 #define SOFT_RESET_PA (1 << 5)
265 #define SOFT_RESET_SC (1 << 6)
266 #define SOFT_RESET_BCI (1 << 7)
267 #define SOFT_RESET_SPI (1 << 8)
268 #define SOFT_RESET_SX (1 << 10)
269 #define SOFT_RESET_TC (1 << 11)
270 #define SOFT_RESET_TA (1 << 12)
271 #define SOFT_RESET_VGT (1 << 14)
272 #define SOFT_RESET_IA (1 << 15)
274 #define GRBM_GFX_INDEX 0x802C
276 #define CP_ME_CNTL 0x86D8
277 #define CP_CE_HALT (1 << 24)
278 #define CP_PFP_HALT (1 << 26)
279 #define CP_ME_HALT (1 << 28)
281 #define CP_RB0_RPTR 0x8700
283 #define CP_QUEUE_THRESHOLDS 0x8760
284 #define ROQ_IB1_START(x) ((x) << 0)
285 #define ROQ_IB2_START(x) ((x) << 8)
286 #define CP_MEQ_THRESHOLDS 0x8764
287 #define MEQ1_START(x) ((x) << 0)
288 #define MEQ2_START(x) ((x) << 8)
290 #define CP_PERFMON_CNTL 0x87FC
292 #define VGT_VTX_VECT_EJECT_REG 0x88B0
294 #define VGT_CACHE_INVALIDATION 0x88C4
295 #define CACHE_INVALIDATION(x) ((x) << 0)
299 #define AUTO_INVLD_EN(x) ((x) << 6)
303 #define ES_AND_GS_AUTO 3
304 #define VGT_ESGS_RING_SIZE 0x88C8
305 #define VGT_GSVS_RING_SIZE 0x88CC
307 #define VGT_GS_VERTEX_REUSE 0x88D4
309 #define VGT_PRIMITIVE_TYPE 0x8958
310 #define VGT_INDEX_TYPE 0x895C
312 #define VGT_NUM_INDICES 0x8970
313 #define VGT_NUM_INSTANCES 0x8974
315 #define VGT_TF_RING_SIZE 0x8988
317 #define VGT_HS_OFFCHIP_PARAM 0x89B0
319 #define VGT_TF_MEMORY_BASE 0x89B8
321 #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
322 #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
324 #define PA_CL_ENHANCE 0x8A14
325 #define CLIP_VTX_REORDER_ENA (1 << 0)
326 #define NUM_CLIP_SEQ(x) ((x) << 1)
328 #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
330 #define PA_SC_LINE_STIPPLE_STATE 0x8B10
332 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
333 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
334 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
336 #define PA_SC_FIFO_SIZE 0x8BCC
337 #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
338 #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
339 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
340 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
342 #define PA_SC_ENHANCE 0x8BF0
344 #define SQ_CONFIG 0x8C00
346 #define SQC_CACHES 0x8C08
348 #define SX_DEBUG_1 0x9060
350 #define SPI_STATIC_THREAD_MGMT_1 0x90E0
351 #define SPI_STATIC_THREAD_MGMT_2 0x90E4
352 #define SPI_STATIC_THREAD_MGMT_3 0x90E8
353 #define SPI_PS_MAX_WAVE_ID 0x90EC
355 #define SPI_CONFIG_CNTL 0x9100
357 #define SPI_CONFIG_CNTL_1 0x913C
358 #define VTX_DONE_DELAY(x) ((x) << 0)
359 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
361 #define CGTS_TCC_DISABLE 0x9148
362 #define CGTS_USER_TCC_DISABLE 0x914C
363 #define TCC_DISABLE_MASK 0xFFFF0000
364 #define TCC_DISABLE_SHIFT 16
366 #define TA_CNTL_AUX 0x9508
368 #define CC_RB_BACKEND_DISABLE 0x98F4
369 #define BACKEND_DISABLE(x) ((x) << 16)
370 #define GB_ADDR_CONFIG 0x98F8
371 #define NUM_PIPES(x) ((x) << 0)
372 #define NUM_PIPES_MASK 0x00000007
373 #define NUM_PIPES_SHIFT 0
374 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
375 #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
376 #define PIPE_INTERLEAVE_SIZE_SHIFT 4
377 #define NUM_SHADER_ENGINES(x) ((x) << 12)
378 #define NUM_SHADER_ENGINES_MASK 0x00003000
379 #define NUM_SHADER_ENGINES_SHIFT 12
380 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
381 #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
382 #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
383 #define NUM_GPUS(x) ((x) << 20)
384 #define NUM_GPUS_MASK 0x00700000
385 #define NUM_GPUS_SHIFT 20
386 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
387 #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
388 #define MULTI_GPU_TILE_SIZE_SHIFT 24
389 #define ROW_SIZE(x) ((x) << 28)
390 #define ROW_SIZE_MASK 0x30000000
391 #define ROW_SIZE_SHIFT 28
393 #define GB_TILE_MODE0 0x9910
394 # define MICRO_TILE_MODE(x) ((x) << 0)
395 # define ADDR_SURF_DISPLAY_MICRO_TILING 0
396 # define ADDR_SURF_THIN_MICRO_TILING 1
397 # define ADDR_SURF_DEPTH_MICRO_TILING 2
398 # define ARRAY_MODE(x) ((x) << 2)
399 # define ARRAY_LINEAR_GENERAL 0
400 # define ARRAY_LINEAR_ALIGNED 1
401 # define ARRAY_1D_TILED_THIN1 2
402 # define ARRAY_2D_TILED_THIN1 4
403 # define PIPE_CONFIG(x) ((x) << 6)
404 # define ADDR_SURF_P2 0
405 # define ADDR_SURF_P4_8x16 4
406 # define ADDR_SURF_P4_16x16 5
407 # define ADDR_SURF_P4_16x32 6
408 # define ADDR_SURF_P4_32x32 7
409 # define ADDR_SURF_P8_16x16_8x16 8
410 # define ADDR_SURF_P8_16x32_8x16 9
411 # define ADDR_SURF_P8_32x32_8x16 10
412 # define ADDR_SURF_P8_16x32_16x16 11
413 # define ADDR_SURF_P8_32x32_16x16 12
414 # define ADDR_SURF_P8_32x32_16x32 13
415 # define ADDR_SURF_P8_32x64_32x32 14
416 # define TILE_SPLIT(x) ((x) << 11)
417 # define ADDR_SURF_TILE_SPLIT_64B 0
418 # define ADDR_SURF_TILE_SPLIT_128B 1
419 # define ADDR_SURF_TILE_SPLIT_256B 2
420 # define ADDR_SURF_TILE_SPLIT_512B 3
421 # define ADDR_SURF_TILE_SPLIT_1KB 4
422 # define ADDR_SURF_TILE_SPLIT_2KB 5
423 # define ADDR_SURF_TILE_SPLIT_4KB 6
424 # define BANK_WIDTH(x) ((x) << 14)
425 # define ADDR_SURF_BANK_WIDTH_1 0
426 # define ADDR_SURF_BANK_WIDTH_2 1
427 # define ADDR_SURF_BANK_WIDTH_4 2
428 # define ADDR_SURF_BANK_WIDTH_8 3
429 # define BANK_HEIGHT(x) ((x) << 16)
430 # define ADDR_SURF_BANK_HEIGHT_1 0
431 # define ADDR_SURF_BANK_HEIGHT_2 1
432 # define ADDR_SURF_BANK_HEIGHT_4 2
433 # define ADDR_SURF_BANK_HEIGHT_8 3
434 # define MACRO_TILE_ASPECT(x) ((x) << 18)
435 # define ADDR_SURF_MACRO_ASPECT_1 0
436 # define ADDR_SURF_MACRO_ASPECT_2 1
437 # define ADDR_SURF_MACRO_ASPECT_4 2
438 # define ADDR_SURF_MACRO_ASPECT_8 3
439 # define NUM_BANKS(x) ((x) << 20)
440 # define ADDR_SURF_2_BANK 0
441 # define ADDR_SURF_4_BANK 1
442 # define ADDR_SURF_8_BANK 2
443 # define ADDR_SURF_16_BANK 3
445 #define CB_PERFCOUNTER0_SELECT0 0x9a20
446 #define CB_PERFCOUNTER0_SELECT1 0x9a24
447 #define CB_PERFCOUNTER1_SELECT0 0x9a28
448 #define CB_PERFCOUNTER1_SELECT1 0x9a2c
449 #define CB_PERFCOUNTER2_SELECT0 0x9a30
450 #define CB_PERFCOUNTER2_SELECT1 0x9a34
451 #define CB_PERFCOUNTER3_SELECT0 0x9a38
452 #define CB_PERFCOUNTER3_SELECT1 0x9a3c
454 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
455 #define BACKEND_DISABLE_MASK 0x00FF0000
456 #define BACKEND_DISABLE_SHIFT 16
458 #define TCP_CHAN_STEER_LO 0xac0c
459 #define TCP_CHAN_STEER_HI 0xac10
464 #define PACKET_TYPE0 0
465 #define PACKET_TYPE1 1
466 #define PACKET_TYPE2 2
467 #define PACKET_TYPE3 3
469 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
470 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
471 #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
472 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
473 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
474 (((reg) >> 2) & 0xFFFF) | \
475 ((n) & 0x3FFF) << 16)
476 #define CP_PACKET2 0x80000000
477 #define PACKET2_PAD_SHIFT 0
478 #define PACKET2_PAD_MASK (0x3fffffff << 0)
480 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
482 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
483 (((op) & 0xFF) << 8) | \
484 ((n) & 0x3FFF) << 16)
487 #define PACKET3_NOP 0x10
488 #define PACKET3_SET_BASE 0x11
489 #define PACKET3_BASE_INDEX(x) ((x) << 0)
490 #define GDS_PARTITION_BASE 2
491 #define CE_PARTITION_BASE 3
492 #define PACKET3_CLEAR_STATE 0x12
493 #define PACKET3_INDEX_BUFFER_SIZE 0x13
494 #define PACKET3_DISPATCH_DIRECT 0x15
495 #define PACKET3_DISPATCH_INDIRECT 0x16
496 #define PACKET3_ALLOC_GDS 0x1B
497 #define PACKET3_WRITE_GDS_RAM 0x1C
498 #define PACKET3_ATOMIC_GDS 0x1D
499 #define PACKET3_ATOMIC 0x1E
500 #define PACKET3_OCCLUSION_QUERY 0x1F
501 #define PACKET3_SET_PREDICATION 0x20
502 #define PACKET3_REG_RMW 0x21
503 #define PACKET3_COND_EXEC 0x22
504 #define PACKET3_PRED_EXEC 0x23
505 #define PACKET3_DRAW_INDIRECT 0x24
506 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
507 #define PACKET3_INDEX_BASE 0x26
508 #define PACKET3_DRAW_INDEX_2 0x27
509 #define PACKET3_CONTEXT_CONTROL 0x28
510 #define PACKET3_INDEX_TYPE 0x2A
511 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
512 #define PACKET3_DRAW_INDEX_AUTO 0x2D
513 #define PACKET3_DRAW_INDEX_IMMD 0x2E
514 #define PACKET3_NUM_INSTANCES 0x2F
515 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
516 #define PACKET3_INDIRECT_BUFFER_CONST 0x31
517 #define PACKET3_INDIRECT_BUFFER 0x32
518 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
519 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
520 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
521 #define PACKET3_WRITE_DATA 0x37
522 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
523 #define PACKET3_MEM_SEMAPHORE 0x39
524 #define PACKET3_MPEG_INDEX 0x3A
525 #define PACKET3_COPY_DW 0x3B
526 #define PACKET3_WAIT_REG_MEM 0x3C
527 #define PACKET3_MEM_WRITE 0x3D
528 #define PACKET3_COPY_DATA 0x40
529 #define PACKET3_PFP_SYNC_ME 0x42
530 #define PACKET3_SURFACE_SYNC 0x43
531 # define PACKET3_DEST_BASE_0_ENA (1 << 0)
532 # define PACKET3_DEST_BASE_1_ENA (1 << 1)
533 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
534 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
535 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
536 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
537 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
538 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
539 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
540 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
541 # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
542 # define PACKET3_DEST_BASE_2_ENA (1 << 19)
543 # define PACKET3_DEST_BASE_3_ENA (1 << 21)
544 # define PACKET3_TCL1_ACTION_ENA (1 << 22)
545 # define PACKET3_TC_ACTION_ENA (1 << 23)
546 # define PACKET3_CB_ACTION_ENA (1 << 25)
547 # define PACKET3_DB_ACTION_ENA (1 << 26)
548 # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
549 # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
550 #define PACKET3_ME_INITIALIZE 0x44
551 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
552 #define PACKET3_COND_WRITE 0x45
553 #define PACKET3_EVENT_WRITE 0x46
554 #define PACKET3_EVENT_WRITE_EOP 0x47
555 #define PACKET3_EVENT_WRITE_EOS 0x48
556 #define PACKET3_PREAMBLE_CNTL 0x4A
557 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
558 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
559 #define PACKET3_ONE_REG_WRITE 0x57
560 #define PACKET3_LOAD_CONFIG_REG 0x5F
561 #define PACKET3_LOAD_CONTEXT_REG 0x60
562 #define PACKET3_LOAD_SH_REG 0x61
563 #define PACKET3_SET_CONFIG_REG 0x68
564 #define PACKET3_SET_CONFIG_REG_START 0x00008000
565 #define PACKET3_SET_CONFIG_REG_END 0x0000b000
566 #define PACKET3_SET_CONTEXT_REG 0x69
567 #define PACKET3_SET_CONTEXT_REG_START 0x00028000
568 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
569 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
570 #define PACKET3_SET_RESOURCE_INDIRECT 0x74
571 #define PACKET3_SET_SH_REG 0x76
572 #define PACKET3_SET_SH_REG_START 0x0000b000
573 #define PACKET3_SET_SH_REG_END 0x0000c000
574 #define PACKET3_SET_SH_REG_OFFSET 0x77
575 #define PACKET3_ME_WRITE 0x7A
576 #define PACKET3_SCRATCH_RAM_WRITE 0x7D
577 #define PACKET3_SCRATCH_RAM_READ 0x7E
578 #define PACKET3_CE_WRITE 0x7F
579 #define PACKET3_LOAD_CONST_RAM 0x80
580 #define PACKET3_WRITE_CONST_RAM 0x81
581 #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
582 #define PACKET3_DUMP_CONST_RAM 0x83
583 #define PACKET3_INCREMENT_CE_COUNTER 0x84
584 #define PACKET3_INCREMENT_DE_COUNTER 0x85
585 #define PACKET3_WAIT_ON_CE_COUNTER 0x86
586 #define PACKET3_WAIT_ON_DE_COUNTER 0x87
587 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
588 #define PACKET3_SET_CE_DE_COUNTERS 0x89
589 #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A