drm/rockchip: dw-mipi-dsi: organize dw_mipi_dsi_set_mode function
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / rockchip / dw-mipi-dsi.c
1 /*
2  * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License as published by
6  * the Free Software Foundation; either version 2 of the License, or
7  * (at your option) any later version.
8  */
9 #include <linux/clk.h>
10 #include <linux/component.h>
11 #include <linux/iopoll.h>
12 #include <linux/math64.h>
13 #include <linux/module.h>
14 #include <linux/of_device.h>
15 #include <linux/phy/phy.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/regmap.h>
18 #include <linux/reset.h>
19 #include <linux/mfd/syscon.h>
20 #include <drm/drm_atomic_helper.h>
21 #include <drm/drm_crtc.h>
22 #include <drm/drm_crtc_helper.h>
23 #include <drm/drm_mipi_dsi.h>
24 #include <drm/drm_of.h>
25 #include <drm/drm_panel.h>
26 #include <drm/drmP.h>
27 #include <video/mipi_display.h>
28 #include <asm/unaligned.h>
29
30 #include "rockchip_drm_drv.h"
31 #include "rockchip_drm_vop.h"
32
33 #define DRIVER_NAME    "dw-mipi-dsi"
34
35 #define RK3288_GRF_SOC_CON6             0x025c
36 #define RK3288_DSI0_SEL_VOP_LIT         BIT(6)
37 #define RK3288_DSI1_SEL_VOP_LIT         BIT(9)
38
39 #define RK3366_GRF_SOC_CON0             0x0400
40 #define RK3366_DSI_SEL_VOP_LIT          BIT(2)
41
42 #define RK3399_GRF_SOC_CON19            0x6250
43 #define RK3399_DSI0_SEL_VOP_LIT         BIT(0)
44 #define RK3399_DSI1_SEL_VOP_LIT         BIT(4)
45
46 /* disable turnrequest, turndisable, forcetxstopmode, forcerxmode */
47 #define RK3399_GRF_SOC_CON22            0x6258
48 #define RK3399_GRF_DSI_MODE             0xffff0000
49
50 #define DSI_VERSION                     0x00
51 #define DSI_PWR_UP                      0x04
52 #define RESET                           0
53 #define POWERUP                         BIT(0)
54
55 #define DSI_CLKMGR_CFG                  0x08
56 #define TO_CLK_DIVIDSION(div)           (((div) & 0xff) << 8)
57 #define TX_ESC_CLK_DIVIDSION(div)       (((div) & 0xff) << 0)
58
59 #define DSI_DPI_VCID                    0x0c
60 #define DPI_VID(vid)                    (((vid) & 0x3) << 0)
61
62 #define DSI_DPI_COLOR_CODING            0x10
63 #define EN18_LOOSELY                    BIT(8)
64 #define DPI_COLOR_CODING_16BIT_1        0x0
65 #define DPI_COLOR_CODING_16BIT_2        0x1
66 #define DPI_COLOR_CODING_16BIT_3        0x2
67 #define DPI_COLOR_CODING_18BIT_1        0x3
68 #define DPI_COLOR_CODING_18BIT_2        0x4
69 #define DPI_COLOR_CODING_24BIT          0x5
70
71 #define DSI_DPI_CFG_POL                 0x14
72 #define COLORM_ACTIVE_LOW               BIT(4)
73 #define SHUTD_ACTIVE_LOW                BIT(3)
74 #define HSYNC_ACTIVE_LOW                BIT(2)
75 #define VSYNC_ACTIVE_LOW                BIT(1)
76 #define DATAEN_ACTIVE_LOW               BIT(0)
77
78 #define DSI_DPI_LP_CMD_TIM              0x18
79 #define OUTVACT_LPCMD_TIME(p)           (((p) & 0xff) << 16)
80 #define INVACT_LPCMD_TIME(p)            ((p) & 0xff)
81
82 #define DSI_DBI_CFG                     0x20
83 #define DSI_DBI_CMDSIZE                 0x28
84
85 #define DSI_PCKHDL_CFG                  0x2c
86 #define EN_CRC_RX                       BIT(4)
87 #define EN_ECC_RX                       BIT(3)
88 #define EN_BTA                          BIT(2)
89 #define EN_EOTP_RX                      BIT(1)
90 #define EN_EOTP_TX                      BIT(0)
91
92 #define DSI_MODE_CFG                    0x34
93 #define ENABLE_VIDEO_MODE               0
94 #define ENABLE_CMD_MODE                 BIT(0)
95
96 #define DSI_VID_MODE_CFG                0x38
97 #define FRAME_BTA_ACK                   BIT(14)
98 #define ENABLE_LOW_POWER                (0x3f << 8)
99 #define ENABLE_LOW_POWER_MASK           (0x3f << 8)
100 #define VID_MODE_TYPE_BURST_SYNC_PULSES 0x0
101 #define VID_MODE_TYPE_BURST_SYNC_EVENTS 0x1
102 #define VID_MODE_TYPE_BURST             0x2
103
104 #define DSI_VID_PKT_SIZE                0x3c
105 #define VID_PKT_SIZE(p)                 (((p) & 0x3fff) << 0)
106 #define VID_PKT_MAX_SIZE                0x3fff
107
108 #define DSI_VID_NUM_CHUMKS              0x40
109 #define DSI_VID_NULL_PKT_SIZE           0x44
110 #define DSI_VID_HSA_TIME                0x48
111 #define DSI_VID_HBP_TIME                0x4c
112 #define DSI_VID_HLINE_TIME              0x50
113 #define DSI_VID_VSA_LINES               0x54
114 #define DSI_VID_VBP_LINES               0x58
115 #define DSI_VID_VFP_LINES               0x5c
116 #define DSI_VID_VACTIVE_LINES           0x60
117 #define DSI_CMD_MODE_CFG                0x68
118 #define MAX_RD_PKT_SIZE_LP              BIT(24)
119 #define DCS_LW_TX_LP                    BIT(19)
120 #define DCS_SR_0P_TX_LP                 BIT(18)
121 #define DCS_SW_1P_TX_LP                 BIT(17)
122 #define DCS_SW_0P_TX_LP                 BIT(16)
123 #define GEN_LW_TX_LP                    BIT(14)
124 #define GEN_SR_2P_TX_LP                 BIT(13)
125 #define GEN_SR_1P_TX_LP                 BIT(12)
126 #define GEN_SR_0P_TX_LP                 BIT(11)
127 #define GEN_SW_2P_TX_LP                 BIT(10)
128 #define GEN_SW_1P_TX_LP                 BIT(9)
129 #define GEN_SW_0P_TX_LP                 BIT(8)
130 #define EN_ACK_RQST                     BIT(1)
131 #define EN_TEAR_FX                      BIT(0)
132
133 #define CMD_MODE_ALL_LP                 (MAX_RD_PKT_SIZE_LP | \
134                                          DCS_LW_TX_LP | \
135                                          DCS_SR_0P_TX_LP | \
136                                          DCS_SW_1P_TX_LP | \
137                                          DCS_SW_0P_TX_LP | \
138                                          GEN_LW_TX_LP | \
139                                          GEN_SR_2P_TX_LP | \
140                                          GEN_SR_1P_TX_LP | \
141                                          GEN_SR_0P_TX_LP | \
142                                          GEN_SW_2P_TX_LP | \
143                                          GEN_SW_1P_TX_LP | \
144                                          GEN_SW_0P_TX_LP)
145
146 #define DSI_GEN_HDR                     0x6c
147 #define GEN_HDATA(data)                 (((data) & 0xffff) << 8)
148 #define GEN_HDATA_MASK                  (0xffff << 8)
149 #define GEN_HTYPE(type)                 (((type) & 0xff) << 0)
150 #define GEN_HTYPE_MASK                  0xff
151
152 #define DSI_GEN_PLD_DATA                0x70
153
154 #define DSI_CMD_PKT_STATUS              0x74
155 #define GEN_CMD_EMPTY                   BIT(0)
156 #define GEN_CMD_FULL                    BIT(1)
157 #define GEN_PLD_W_EMPTY                 BIT(2)
158 #define GEN_PLD_W_FULL                  BIT(3)
159 #define GEN_PLD_R_EMPTY                 BIT(4)
160 #define GEN_PLD_R_FULL                  BIT(5)
161 #define GEN_RD_CMD_BUSY                 BIT(6)
162
163 #define DSI_TO_CNT_CFG                  0x78
164 #define HSTX_TO_CNT(p)                  (((p) & 0xffff) << 16)
165 #define LPRX_TO_CNT(p)                  ((p) & 0xffff)
166
167 #define DSI_BTA_TO_CNT                  0x8c
168 #define DSI_LPCLK_CTRL                  0x94
169 #define AUTO_CLKLANE_CTRL               BIT(1)
170 #define PHY_TXREQUESTCLKHS              BIT(0)
171
172 #define DSI_PHY_TMR_LPCLK_CFG           0x98
173 #define PHY_CLKHS2LP_TIME(lbcc)         (((lbcc) & 0x3ff) << 16)
174 #define PHY_CLKLP2HS_TIME(lbcc)         ((lbcc) & 0x3ff)
175
176 #define DSI_PHY_TMR_CFG                 0x9c
177 #define PHY_HS2LP_TIME(lbcc)            (((lbcc) & 0xff) << 24)
178 #define PHY_LP2HS_TIME(lbcc)            (((lbcc) & 0xff) << 16)
179 #define MAX_RD_TIME(lbcc)               ((lbcc) & 0x7fff)
180
181 #define DSI_PHY_RSTZ                    0xa0
182 #define PHY_DISFORCEPLL                 0
183 #define PHY_ENFORCEPLL                  BIT(3)
184 #define PHY_DISABLECLK                  0
185 #define PHY_ENABLECLK                   BIT(2)
186 #define PHY_RSTZ                        0
187 #define PHY_UNRSTZ                      BIT(1)
188 #define PHY_SHUTDOWNZ                   0
189 #define PHY_UNSHUTDOWNZ                 BIT(0)
190
191 #define DSI_PHY_IF_CFG                  0xa4
192 #define N_LANES(n)                      ((((n) - 1) & 0x3) << 0)
193 #define PHY_STOP_WAIT_TIME(cycle)       (((cycle) & 0xff) << 8)
194
195 #define DSI_PHY_STATUS                  0xb0
196 #define LOCK                            BIT(0)
197 #define STOP_STATE_CLK_LANE             BIT(2)
198
199 #define DSI_PHY_TST_CTRL0               0xb4
200 #define PHY_TESTCLK                     BIT(1)
201 #define PHY_UNTESTCLK                   0
202 #define PHY_TESTCLR                     BIT(0)
203 #define PHY_UNTESTCLR                   0
204
205 #define DSI_PHY_TST_CTRL1               0xb8
206 #define PHY_TESTEN                      BIT(16)
207 #define PHY_UNTESTEN                    0
208 #define PHY_TESTDOUT(n)                 (((n) & 0xff) << 8)
209 #define PHY_TESTDIN(n)                  (((n) & 0xff) << 0)
210
211 #define DSI_INT_ST0                     0xbc
212 #define DSI_INT_ST1                     0xc0
213 #define DSI_INT_MSK0                    0xc4
214 #define DSI_INT_MSK1                    0xc8
215
216 #define PHY_STATUS_TIMEOUT_US           10000
217 #define CMD_PKT_STATUS_TIMEOUT_US       20000
218
219 #define BYPASS_VCO_RANGE        BIT(7)
220 #define VCO_RANGE_CON_SEL(val)  (((val) & 0x7) << 3)
221 #define VCO_IN_CAP_CON_DEFAULT  (0x0 << 1)
222 #define VCO_IN_CAP_CON_LOW      (0x1 << 1)
223 #define VCO_IN_CAP_CON_HIGH     (0x2 << 1)
224 #define REF_BIAS_CUR_SEL        BIT(0)
225
226 #define CP_CURRENT_3MA          BIT(3)
227 #define CP_PROGRAM_EN           BIT(7)
228 #define LPF_PROGRAM_EN          BIT(6)
229 #define LPF_RESISTORS_20_KOHM   0
230
231 #define HSFREQRANGE_SEL(val)    (((val) & 0x3f) << 1)
232
233 #define INPUT_DIVIDER(val)      ((val - 1) & 0x7f)
234 #define LOW_PROGRAM_EN          0
235 #define HIGH_PROGRAM_EN         BIT(7)
236 #define LOOP_DIV_LOW_SEL(val)   ((val - 1) & 0x1f)
237 #define LOOP_DIV_HIGH_SEL(val)  (((val - 1) >> 5) & 0x1f)
238 #define PLL_LOOP_DIV_EN         BIT(5)
239 #define PLL_INPUT_DIV_EN        BIT(4)
240
241 #define POWER_CONTROL           BIT(6)
242 #define INTERNAL_REG_CURRENT    BIT(3)
243 #define BIAS_BLOCK_ON           BIT(2)
244 #define BANDGAP_ON              BIT(0)
245
246 #define TER_RESISTOR_HIGH       BIT(7)
247 #define TER_RESISTOR_LOW        0
248 #define LEVEL_SHIFTERS_ON       BIT(6)
249 #define TER_CAL_DONE            BIT(5)
250 #define SETRD_MAX               (0x7 << 2)
251 #define POWER_MANAGE            BIT(1)
252 #define TER_RESISTORS_ON        BIT(0)
253
254 #define BIASEXTR_SEL(val)       ((val) & 0x7)
255 #define BANDGAP_SEL(val)        ((val) & 0x7)
256 #define TLP_PROGRAM_EN          BIT(7)
257 #define THS_PRE_PROGRAM_EN      BIT(7)
258 #define THS_ZERO_PROGRAM_EN     BIT(6)
259
260 enum {
261         BANDGAP_97_07,
262         BANDGAP_98_05,
263         BANDGAP_99_02,
264         BANDGAP_100_00,
265         BANDGAP_93_17,
266         BANDGAP_94_15,
267         BANDGAP_95_12,
268         BANDGAP_96_10,
269 };
270
271 enum {
272         BIASEXTR_87_1,
273         BIASEXTR_91_5,
274         BIASEXTR_95_9,
275         BIASEXTR_100,
276         BIASEXTR_105_94,
277         BIASEXTR_111_88,
278         BIASEXTR_118_8,
279         BIASEXTR_127_7,
280 };
281
282 struct dw_mipi_dsi_plat_data {
283         u32 dsi0_en_bit;
284         u32 dsi1_en_bit;
285         u32 grf_switch_reg;
286         u32 grf_dsi0_mode;
287         u32 grf_dsi0_mode_reg;
288         unsigned int max_data_lanes;
289         u32 max_bit_rate_per_lane;
290         bool has_vop_sel;
291         enum drm_mode_status (*mode_valid)(struct drm_connector *connector,
292                                            struct drm_display_mode *mode);
293 };
294
295 struct dw_mipi_dsi {
296         struct drm_encoder encoder;
297         struct drm_connector connector;
298         struct mipi_dsi_host dsi_host;
299         struct phy *phy;
300         struct drm_panel *panel;
301         struct device *dev;
302         struct regmap *grf_regmap;
303         struct reset_control *rst;
304         void __iomem *base;
305
306         struct clk *pllref_clk;
307         struct clk *pclk;
308         struct clk *phy_cfg_clk;
309
310         unsigned int lane_mbps; /* per lane */
311         u32 channel;
312         u32 lanes;
313         u32 format;
314         u16 input_div;
315         u16 feedback_div;
316         struct drm_display_mode mode;
317
318         const struct dw_mipi_dsi_plat_data *pdata;
319 };
320
321 enum dw_mipi_dsi_mode {
322         DSI_COMMAND_MODE,
323         DSI_VIDEO_MODE,
324 };
325
326 struct dphy_pll_testdin_map {
327         unsigned int max_mbps;
328         u8 testdin;
329 };
330
331 /* The table is based on 27MHz DPHY pll reference clock. */
332 static const struct dphy_pll_testdin_map dptdin_map[] = {
333         {  90, 0x00}, { 100, 0x10}, { 110, 0x20}, { 130, 0x01},
334         { 140, 0x11}, { 150, 0x21}, { 170, 0x02}, { 180, 0x12},
335         { 200, 0x22}, { 220, 0x03}, { 240, 0x13}, { 250, 0x23},
336         { 270, 0x04}, { 300, 0x14}, { 330, 0x05}, { 360, 0x15},
337         { 400, 0x25}, { 450, 0x06}, { 500, 0x16}, { 550, 0x07},
338         { 600, 0x17}, { 650, 0x08}, { 700, 0x18}, { 750, 0x09},
339         { 800, 0x19}, { 850, 0x29}, { 900, 0x39}, { 950, 0x0a},
340         {1000, 0x1a}, {1050, 0x2a}, {1100, 0x3a}, {1150, 0x0b},
341         {1200, 0x1b}, {1250, 0x2b}, {1300, 0x3b}, {1350, 0x0c},
342         {1400, 0x1c}, {1450, 0x2c}, {1500, 0x3c}
343 };
344
345 static int max_mbps_to_testdin(unsigned int max_mbps)
346 {
347         int i;
348
349         for (i = 0; i < ARRAY_SIZE(dptdin_map); i++)
350                 if (dptdin_map[i].max_mbps > max_mbps)
351                         return dptdin_map[i].testdin;
352
353         return -EINVAL;
354 }
355
356 static inline struct dw_mipi_dsi *host_to_dsi(struct mipi_dsi_host *host)
357 {
358         return container_of(host, struct dw_mipi_dsi, dsi_host);
359 }
360
361 static inline struct dw_mipi_dsi *con_to_dsi(struct drm_connector *con)
362 {
363         return container_of(con, struct dw_mipi_dsi, connector);
364 }
365
366 static inline struct dw_mipi_dsi *encoder_to_dsi(struct drm_encoder *encoder)
367 {
368         return container_of(encoder, struct dw_mipi_dsi, encoder);
369 }
370 static inline void dsi_write(struct dw_mipi_dsi *dsi, u32 reg, u32 val)
371 {
372         writel(val, dsi->base + reg);
373 }
374
375 static inline u32 dsi_read(struct dw_mipi_dsi *dsi, u32 reg)
376 {
377         return readl(dsi->base + reg);
378 }
379
380 static int rockchip_wait_w_pld_fifo_not_full(struct dw_mipi_dsi *dsi)
381 {
382         u32 sts;
383         int ret;
384
385         ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
386                                  sts, !(sts & GEN_PLD_W_FULL), 10,
387                                  CMD_PKT_STATUS_TIMEOUT_US);
388         if (ret < 0) {
389                 dev_err(dsi->dev, "generic write payload fifo is full\n");
390                 return ret;
391         }
392
393         return 0;
394 }
395
396 static int rockchip_wait_cmd_fifo_not_full(struct dw_mipi_dsi *dsi)
397 {
398         u32 sts;
399         int ret;
400
401         ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
402                                  sts, !(sts & GEN_CMD_FULL), 10,
403                                  CMD_PKT_STATUS_TIMEOUT_US);
404         if (ret < 0) {
405                 dev_err(dsi->dev, "generic write cmd fifo is full\n");
406                 return ret;
407         }
408
409         return 0;
410 }
411
412 static int rockchip_wait_write_fifo_empty(struct dw_mipi_dsi *dsi)
413 {
414         u32 sts;
415         u32 mask;
416         int ret;
417
418         mask = GEN_CMD_EMPTY | GEN_PLD_W_EMPTY;
419         ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
420                                  sts, (sts & mask) == mask, 10,
421                                  CMD_PKT_STATUS_TIMEOUT_US);
422         if (ret < 0) {
423                 dev_err(dsi->dev, "generic write fifo is full\n");
424                 return ret;
425         }
426
427         return 0;
428 }
429
430 static void dw_mipi_dsi_phy_write(struct dw_mipi_dsi *dsi, u8 test_code,
431                                  u8 test_data)
432 {
433         /*
434          * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
435          * is latched internally as the current test code. Test data is
436          * programmed internally by rising edge on TESTCLK.
437          */
438         dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
439
440         dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_TESTEN | PHY_TESTDOUT(0) |
441                                           PHY_TESTDIN(test_code));
442
443         dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLK | PHY_UNTESTCLR);
444
445         dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_UNTESTEN | PHY_TESTDOUT(0) |
446                                           PHY_TESTDIN(test_data));
447
448         dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
449 }
450
451 static int dw_mipi_dsi_phy_init(struct dw_mipi_dsi *dsi)
452 {
453         int ret, testdin, vco, val;
454
455         vco = (dsi->lane_mbps < 200) ? 0 : (dsi->lane_mbps + 100) / 200;
456
457         testdin = max_mbps_to_testdin(dsi->lane_mbps);
458         if (testdin < 0) {
459                 dev_err(dsi->dev,
460                         "failed to get testdin for %dmbps lane clock\n",
461                         dsi->lane_mbps);
462                 return testdin;
463         }
464
465         dsi_write(dsi, DSI_PWR_UP, POWERUP);
466
467         if (!IS_ERR(dsi->phy_cfg_clk)) {
468                 ret = clk_prepare_enable(dsi->phy_cfg_clk);
469                 if (ret) {
470                         dev_err(dsi->dev, "Failed to enable phy_cfg_clk\n");
471                         return ret;
472                 }
473         }
474
475         dw_mipi_dsi_phy_write(dsi, 0x10, BYPASS_VCO_RANGE |
476                                          VCO_RANGE_CON_SEL(vco) |
477                                          VCO_IN_CAP_CON_LOW |
478                                          REF_BIAS_CUR_SEL);
479
480         dw_mipi_dsi_phy_write(dsi, 0x11, CP_CURRENT_3MA);
481         dw_mipi_dsi_phy_write(dsi, 0x12, CP_PROGRAM_EN | LPF_PROGRAM_EN |
482                                          LPF_RESISTORS_20_KOHM);
483
484         dw_mipi_dsi_phy_write(dsi, 0x44, HSFREQRANGE_SEL(testdin));
485
486         dw_mipi_dsi_phy_write(dsi, 0x19, PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
487         dw_mipi_dsi_phy_write(dsi, 0x17, INPUT_DIVIDER(dsi->input_div));
488         dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_LOW_SEL(dsi->feedback_div) |
489                                          LOW_PROGRAM_EN);
490         dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_HIGH_SEL(dsi->feedback_div) |
491                                          HIGH_PROGRAM_EN);
492
493         dw_mipi_dsi_phy_write(dsi, 0x20, POWER_CONTROL | INTERNAL_REG_CURRENT |
494                                          BIAS_BLOCK_ON | BANDGAP_ON);
495
496         dw_mipi_dsi_phy_write(dsi, 0x21, TER_RESISTOR_LOW | TER_CAL_DONE |
497                                          SETRD_MAX | TER_RESISTORS_ON);
498         dw_mipi_dsi_phy_write(dsi, 0x21, TER_RESISTOR_HIGH | LEVEL_SHIFTERS_ON |
499                                          SETRD_MAX | POWER_MANAGE |
500                                          TER_RESISTORS_ON);
501
502         dw_mipi_dsi_phy_write(dsi, 0x22, LOW_PROGRAM_EN |
503                                          BIASEXTR_SEL(BIASEXTR_127_7));
504         dw_mipi_dsi_phy_write(dsi, 0x22, HIGH_PROGRAM_EN |
505                                          BANDGAP_SEL(BANDGAP_96_10));
506
507         dw_mipi_dsi_phy_write(dsi, 0x70, TLP_PROGRAM_EN | 0xf);
508         dw_mipi_dsi_phy_write(dsi, 0x71, THS_PRE_PROGRAM_EN | 0x2d);
509         dw_mipi_dsi_phy_write(dsi, 0x72, THS_ZERO_PROGRAM_EN | 0xa);
510
511         dsi_write(dsi, DSI_PHY_RSTZ, PHY_ENFORCEPLL | PHY_ENABLECLK |
512                                      PHY_UNRSTZ | PHY_UNSHUTDOWNZ);
513
514
515         ret = readx_poll_timeout(readl, dsi->base + DSI_PHY_STATUS,
516                                  val, val & LOCK, 1000, PHY_STATUS_TIMEOUT_US);
517         if (ret < 0) {
518                 dev_err(dsi->dev, "failed to wait for phy lock state\n");
519                 goto phy_init_end;
520         }
521
522         ret = readx_poll_timeout(readl, dsi->base + DSI_PHY_STATUS,
523                                  val, val & STOP_STATE_CLK_LANE, 1000,
524                                  PHY_STATUS_TIMEOUT_US);
525         if (ret < 0)
526                 dev_err(dsi->dev,
527                         "failed to wait for phy clk lane stop state\n");
528
529 phy_init_end:
530         if (!IS_ERR(dsi->phy_cfg_clk))
531                 clk_disable_unprepare(dsi->phy_cfg_clk);
532
533         return ret;
534 }
535
536 static int dw_mipi_dsi_get_lane_bps(struct dw_mipi_dsi *dsi)
537 {
538         unsigned int i, pre;
539         unsigned long mpclk, pllref, tmp;
540         unsigned int m = 1, n = 1, target_mbps = 1000;
541         unsigned int max_mbps = dptdin_map[ARRAY_SIZE(dptdin_map) - 1].max_mbps;
542         int bpp;
543
544         bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
545         if (bpp < 0) {
546                 dev_err(dsi->dev, "failed to get bpp for pixel format %d\n",
547                         dsi->format);
548                 return bpp;
549         }
550
551         mpclk = DIV_ROUND_UP(dsi->mode.clock, MSEC_PER_SEC);
552         if (mpclk) {
553                 /* take 1 / 0.9, since mbps must big than bandwidth of RGB */
554                 tmp = mpclk * (bpp / dsi->lanes) * 10 / 9;
555                 if (tmp < max_mbps)
556                         target_mbps = tmp;
557                 else
558                         dev_err(dsi->dev, "DPHY clock frequency is out of range\n");
559         }
560
561         pllref = DIV_ROUND_UP(clk_get_rate(dsi->pllref_clk), USEC_PER_SEC);
562         tmp = pllref;
563
564         for (i = 1; i < 6; i++) {
565                 pre = pllref / i;
566                 if ((tmp > (target_mbps % pre)) && (target_mbps / pre < 512)) {
567                         tmp = target_mbps % pre;
568                         n = i;
569                         m = target_mbps / pre;
570                 }
571                 if (tmp == 0)
572                         break;
573         }
574
575         dsi->lane_mbps = pllref / n * m;
576         dsi->input_div = n;
577         dsi->feedback_div = m;
578
579         return 0;
580 }
581
582 static int dw_mipi_dsi_host_attach(struct mipi_dsi_host *host,
583                                    struct mipi_dsi_device *device)
584 {
585         struct dw_mipi_dsi *dsi = host_to_dsi(host);
586
587         if (device->lanes > dsi->pdata->max_data_lanes) {
588                 dev_err(dsi->dev, "the number of data lanes(%u) is too many\n",
589                                 device->lanes);
590                 return -EINVAL;
591         }
592
593         if (!(device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)) {
594                 dev_err(dsi->dev, "device mode is unsupported\n");
595                 return -EINVAL;
596         }
597
598         dsi->lanes = device->lanes;
599         dsi->channel = device->channel;
600         dsi->format = device->format;
601         dsi->panel = of_drm_find_panel(device->dev.of_node);
602         if (!dsi->panel) {
603                 DRM_ERROR("failed to find panel\n");
604                 return -ENODEV;
605         }
606
607         return 0;
608 }
609
610 static int dw_mipi_dsi_host_detach(struct mipi_dsi_host *host,
611                                    struct mipi_dsi_device *device)
612 {
613         struct dw_mipi_dsi *dsi = host_to_dsi(host);
614
615         if (dsi->panel)
616                 drm_panel_detach(dsi->panel);
617
618         dsi->panel = NULL;
619         return 0;
620 }
621
622 static void rockchip_set_transfer_mode(struct dw_mipi_dsi *dsi, int flags)
623 {
624         if (flags & MIPI_DSI_MSG_USE_LPM)
625                 dsi_write(dsi, DSI_CMD_MODE_CFG, CMD_MODE_ALL_LP);
626         else
627                 dsi_write(dsi, DSI_CMD_MODE_CFG, 0);
628 }
629
630 static ssize_t dw_mipi_dsi_host_transfer(struct mipi_dsi_host *host,
631                                          const struct mipi_dsi_msg *msg)
632 {
633         struct dw_mipi_dsi *dsi = host_to_dsi(host);
634         struct mipi_dsi_packet packet;
635         int ret;
636         int val;
637         int len = msg->tx_len;
638
639         /* create a packet to the DSI protocol */
640         ret = mipi_dsi_create_packet(&packet, msg);
641         if (ret) {
642                 dev_err(dsi->dev, "failed to create packet: %d\n", ret);
643                 return ret;
644         }
645
646         rockchip_set_transfer_mode(dsi, msg->flags);
647
648         /* Send payload,  */
649         while (DIV_ROUND_UP(packet.payload_length, 4)) {
650                 /*
651                  * Alternatively, you can always keep the FIFO
652                  * nearly full by monitoring the FIFO state until
653                  * it is not full, and then writea single word of data.
654                  * This solution is more resource consuming
655                  * but it simultaneously avoids FIFO starvation,
656                  * making it possible to use FIFO sizes smaller than
657                  * the amount of data of the longest packet to be written.
658                  */
659                 ret = rockchip_wait_w_pld_fifo_not_full(dsi);
660                 if (ret)
661                         return ret;
662
663                 if (packet.payload_length < 4) {
664                         /* send residu payload */
665                         val = 0;
666                         memcpy(&val, packet.payload, packet.payload_length);
667                         dsi_write(dsi, DSI_GEN_PLD_DATA, val);
668                         packet.payload_length = 0;
669                 } else {
670                         val = get_unaligned_le32(packet.payload);
671                         dsi_write(dsi, DSI_GEN_PLD_DATA, val);
672                         packet.payload += 4;
673                         packet.payload_length -= 4;
674                 }
675         }
676
677         ret = rockchip_wait_cmd_fifo_not_full(dsi);
678         if (ret)
679                 return ret;
680
681         /* Send packet header */
682         val = get_unaligned_le32(packet.header);
683         dsi_write(dsi, DSI_GEN_HDR, val);
684
685         ret = rockchip_wait_write_fifo_empty(dsi);
686         if (ret)
687                 return ret;
688
689         return len;
690 }
691
692 static const struct mipi_dsi_host_ops dw_mipi_dsi_host_ops = {
693         .attach = dw_mipi_dsi_host_attach,
694         .detach = dw_mipi_dsi_host_detach,
695         .transfer = dw_mipi_dsi_host_transfer,
696 };
697
698 static void dw_mipi_dsi_video_mode_config(struct dw_mipi_dsi *dsi)
699 {
700         u32 val;
701
702         val = VID_MODE_TYPE_BURST | ENABLE_LOW_POWER;
703
704         dsi_write(dsi, DSI_VID_MODE_CFG, val);
705 }
706
707 static void dw_mipi_dsi_set_mode(struct dw_mipi_dsi *dsi,
708                                  enum dw_mipi_dsi_mode mode)
709 {
710         if (mode == DSI_COMMAND_MODE)
711                 dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
712         else
713                 dsi_write(dsi, DSI_MODE_CFG, ENABLE_VIDEO_MODE);
714 }
715
716 static void dw_mipi_dsi_init(struct dw_mipi_dsi *dsi)
717 {
718         dsi_write(dsi, DSI_PWR_UP, RESET);
719         dsi_write(dsi, DSI_PHY_RSTZ, PHY_DISFORCEPLL | PHY_DISABLECLK
720                   | PHY_RSTZ | PHY_SHUTDOWNZ);
721         dsi_write(dsi, DSI_CLKMGR_CFG, TO_CLK_DIVIDSION(10) |
722                   TX_ESC_CLK_DIVIDSION(7));
723         dsi_write(dsi, DSI_LPCLK_CTRL, PHY_TXREQUESTCLKHS);
724 }
725
726 static void dw_mipi_dsi_dpi_config(struct dw_mipi_dsi *dsi,
727                                    struct drm_display_mode *mode)
728 {
729         u32 val = 0, color = 0;
730
731         switch (dsi->format) {
732         case MIPI_DSI_FMT_RGB888:
733                 color = DPI_COLOR_CODING_24BIT;
734                 break;
735         case MIPI_DSI_FMT_RGB666:
736                 color = DPI_COLOR_CODING_18BIT_2 | EN18_LOOSELY;
737                 break;
738         case MIPI_DSI_FMT_RGB666_PACKED:
739                 color = DPI_COLOR_CODING_18BIT_1;
740                 break;
741         case MIPI_DSI_FMT_RGB565:
742                 color = DPI_COLOR_CODING_16BIT_1;
743                 break;
744         }
745
746         if (!(mode->flags & DRM_MODE_FLAG_PVSYNC))
747                 val |= VSYNC_ACTIVE_LOW;
748         if (!(mode->flags & DRM_MODE_FLAG_PHSYNC))
749                 val |= HSYNC_ACTIVE_LOW;
750
751         dsi_write(dsi, DSI_DPI_VCID, DPI_VID(dsi->channel));
752         dsi_write(dsi, DSI_DPI_COLOR_CODING, color);
753         dsi_write(dsi, DSI_DPI_CFG_POL, val);
754         dsi_write(dsi, DSI_DPI_LP_CMD_TIM, OUTVACT_LPCMD_TIME(4)
755                   | INVACT_LPCMD_TIME(4));
756 }
757
758 static void dw_mipi_dsi_packet_handler_config(struct dw_mipi_dsi *dsi)
759 {
760         dsi_write(dsi, DSI_PCKHDL_CFG, EN_CRC_RX | EN_ECC_RX | EN_BTA);
761 }
762
763 static void dw_mipi_dsi_video_packet_config(struct dw_mipi_dsi *dsi,
764                                             struct drm_display_mode *mode)
765 {
766         dsi_write(dsi, DSI_VID_PKT_SIZE, VID_PKT_SIZE(mode->hdisplay));
767 }
768
769 static void dw_mipi_dsi_command_mode_config(struct dw_mipi_dsi *dsi)
770 {
771         dsi_write(dsi, DSI_TO_CNT_CFG, HSTX_TO_CNT(1000) | LPRX_TO_CNT(1000));
772         dsi_write(dsi, DSI_BTA_TO_CNT, 0xd00);
773 }
774
775 /* Get lane byte clock cycles. */
776 static u32 dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi *dsi,
777                                            u32 hcomponent)
778 {
779         u32 frac, lbcc;
780
781         lbcc = hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8;
782
783         frac = lbcc % dsi->mode.clock;
784         lbcc = lbcc / dsi->mode.clock;
785         if (frac)
786                 lbcc++;
787
788         return lbcc;
789 }
790
791 static void dw_mipi_dsi_line_timer_config(struct dw_mipi_dsi *dsi)
792 {
793         u32 htotal, hsa, hbp, lbcc;
794         struct drm_display_mode *mode = &dsi->mode;
795
796         htotal = mode->htotal;
797         hsa = mode->hsync_end - mode->hsync_start;
798         hbp = mode->htotal - mode->hsync_end;
799
800         lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, htotal);
801         dsi_write(dsi, DSI_VID_HLINE_TIME, lbcc);
802
803         lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, hsa);
804         dsi_write(dsi, DSI_VID_HSA_TIME, lbcc);
805
806         lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, hbp);
807         dsi_write(dsi, DSI_VID_HBP_TIME, lbcc);
808 }
809
810 static void dw_mipi_dsi_vertical_timing_config(struct dw_mipi_dsi *dsi)
811 {
812         u32 vactive, vsa, vfp, vbp;
813         struct drm_display_mode *mode = &dsi->mode;
814
815         vactive = mode->vdisplay;
816         vsa = mode->vsync_end - mode->vsync_start;
817         vfp = mode->vsync_start - mode->vdisplay;
818         vbp = mode->vtotal - mode->vsync_end;
819
820         dsi_write(dsi, DSI_VID_VACTIVE_LINES, vactive);
821         dsi_write(dsi, DSI_VID_VSA_LINES, vsa);
822         dsi_write(dsi, DSI_VID_VFP_LINES, vfp);
823         dsi_write(dsi, DSI_VID_VBP_LINES, vbp);
824 }
825
826 static void dw_mipi_dsi_dphy_timing_config(struct dw_mipi_dsi *dsi)
827 {
828         dsi_write(dsi, DSI_PHY_TMR_CFG, PHY_HS2LP_TIME(0x14)
829                   | PHY_LP2HS_TIME(0x10) | MAX_RD_TIME(10000));
830
831         dsi_write(dsi, DSI_PHY_TMR_LPCLK_CFG, PHY_CLKHS2LP_TIME(0x40)
832                   | PHY_CLKLP2HS_TIME(0x40));
833 }
834
835 static void dw_mipi_dsi_dphy_interface_config(struct dw_mipi_dsi *dsi)
836 {
837         dsi_write(dsi, DSI_PHY_IF_CFG, PHY_STOP_WAIT_TIME(0x20) |
838                   N_LANES(dsi->lanes));
839 }
840
841 static void dw_mipi_dsi_clear_err(struct dw_mipi_dsi *dsi)
842 {
843         dsi_read(dsi, DSI_INT_ST0);
844         dsi_read(dsi, DSI_INT_ST1);
845         dsi_write(dsi, DSI_INT_MSK0, 0);
846         dsi_write(dsi, DSI_INT_MSK1, 0);
847 }
848
849 static void dw_mipi_dsi_encoder_mode_set(struct drm_encoder *encoder,
850                                         struct drm_display_mode *mode,
851                                         struct drm_display_mode *adjusted_mode)
852 {
853         struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
854
855         drm_mode_copy(&dsi->mode, adjusted_mode);
856 }
857
858 static void rockchip_dsi_pre_disable(struct dw_mipi_dsi *dsi)
859 {
860         if (clk_prepare_enable(dsi->pclk)) {
861                 dev_err(dsi->dev, "%s: Failed to enable pclk\n", __func__);
862                 return;
863         }
864
865         dw_mipi_dsi_set_mode(dsi, DSI_COMMAND_MODE);
866 }
867
868 static void rockchip_dsi_disable(struct dw_mipi_dsi *dsi)
869 {
870         /* host */
871         dsi_write(dsi, DSI_LPCLK_CTRL, 0);
872         dsi_write(dsi, DSI_PWR_UP, RESET);
873
874         /* phy */
875         dsi_write(dsi, DSI_PHY_RSTZ, PHY_RSTZ);
876         if (dsi->phy)
877                 phy_power_off(dsi->phy);
878
879         pm_runtime_put(dsi->dev);
880         clk_disable_unprepare(dsi->pclk);
881 }
882
883 static void dw_mipi_dsi_encoder_disable(struct drm_encoder *encoder)
884 {
885         struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
886
887         if (dsi->panel)
888                 drm_panel_disable(dsi->panel);
889
890         rockchip_dsi_pre_disable(dsi);
891
892         if (dsi->panel)
893                 drm_panel_unprepare(dsi->panel);
894
895         rockchip_dsi_disable(dsi);
896 }
897
898 static bool dw_mipi_dsi_encoder_mode_fixup(struct drm_encoder *encoder,
899                                         const struct drm_display_mode *mode,
900                                         struct drm_display_mode *adjusted_mode)
901 {
902         return true;
903 }
904
905 static void rockchip_dsi_grf_config(struct dw_mipi_dsi *dsi, int vop_id)
906 {
907         const struct dw_mipi_dsi_plat_data *pdata = dsi->pdata;
908         int val = 0;
909
910         if (vop_id)
911                 val = pdata->dsi0_en_bit | (pdata->dsi0_en_bit << 16);
912         else
913                 val = pdata->dsi0_en_bit << 16;
914
915         regmap_write(dsi->grf_regmap, pdata->grf_switch_reg, val);
916
917         dev_dbg(dsi->dev, "vop %s output to dsi0\n", (vop_id) ? "LIT" : "BIG");
918 }
919
920 static void rockchip_dsi_pre_init(struct dw_mipi_dsi *dsi)
921 {
922         if (clk_prepare_enable(dsi->pclk)) {
923                 dev_err(dsi->dev, "%s: Failed to enable pclk\n", __func__);
924                 return;
925         }
926
927         pm_runtime_get_sync(dsi->dev);
928
929         if (dsi->rst) {
930                 /* MIPI DSI APB software reset request. */
931                 reset_control_assert(dsi->rst);
932                 udelay(10);
933                 reset_control_deassert(dsi->rst);
934                 udelay(10);
935         }
936
937         if (dsi->phy) {
938                 phy_power_on(dsi->phy);
939
940                 /*
941                  * If using the third party PHY, we get the lane
942                  * rate information from PHY.
943                  */
944                 dsi->lane_mbps = phy_get_bus_width(dsi->phy);
945         } else {
946                 dw_mipi_dsi_get_lane_bps(dsi);
947         }
948 }
949
950 static void rockchip_dsi_host_init(struct dw_mipi_dsi *dsi)
951 {
952         dw_mipi_dsi_init(dsi);
953         dw_mipi_dsi_dpi_config(dsi, &dsi->mode);
954         dw_mipi_dsi_packet_handler_config(dsi);
955         dw_mipi_dsi_video_mode_config(dsi);
956         dw_mipi_dsi_video_packet_config(dsi, &dsi->mode);
957         dw_mipi_dsi_command_mode_config(dsi);
958         dw_mipi_dsi_set_mode(dsi, DSI_COMMAND_MODE);
959         dw_mipi_dsi_line_timer_config(dsi);
960         dw_mipi_dsi_vertical_timing_config(dsi);
961         dw_mipi_dsi_dphy_timing_config(dsi);
962         dw_mipi_dsi_dphy_interface_config(dsi);
963         dw_mipi_dsi_clear_err(dsi);
964 }
965
966 static void rockchip_dsi_init(struct dw_mipi_dsi *dsi)
967 {
968         rockchip_dsi_pre_init(dsi);
969         rockchip_dsi_host_init(dsi);
970         dw_mipi_dsi_phy_init(dsi);
971 }
972
973 static void rockchip_dsi_enable(struct dw_mipi_dsi *dsi)
974 {
975         dw_mipi_dsi_set_mode(dsi, DSI_VIDEO_MODE);
976         clk_disable_unprepare(dsi->pclk);
977 }
978
979 static void dw_mipi_dsi_encoder_enable(struct drm_encoder *encoder)
980 {
981         struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
982         int vop_id;
983
984         vop_id = drm_of_encoder_active_endpoint_id(dsi->dev->of_node, encoder);
985
986         rockchip_dsi_grf_config(dsi, vop_id);
987         rockchip_dsi_init(dsi);
988
989         if (dsi->panel)
990                 drm_panel_prepare(dsi->panel);
991
992         rockchip_dsi_enable(dsi);
993
994         if (dsi->panel)
995                 drm_panel_enable(dsi->panel);
996 }
997
998 static int
999 dw_mipi_dsi_encoder_atomic_check(struct drm_encoder *encoder,
1000                                  struct drm_crtc_state *crtc_state,
1001                                  struct drm_connector_state *conn_state)
1002 {
1003         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
1004         struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
1005         struct drm_connector *connector = conn_state->connector;
1006         struct drm_display_info *info = &connector->display_info;
1007
1008         switch (dsi->format) {
1009         case MIPI_DSI_FMT_RGB888:
1010                 s->output_mode = ROCKCHIP_OUT_MODE_P888;
1011                 break;
1012         case MIPI_DSI_FMT_RGB666:
1013                 s->output_mode = ROCKCHIP_OUT_MODE_P666;
1014                 break;
1015         case MIPI_DSI_FMT_RGB565:
1016                 s->output_mode = ROCKCHIP_OUT_MODE_P565;
1017                 break;
1018         default:
1019                 WARN_ON(1);
1020                 return -EINVAL;
1021         }
1022
1023         s->output_type = DRM_MODE_CONNECTOR_DSI;
1024         if (info->num_bus_formats)
1025                 s->bus_format = info->bus_formats[0];
1026
1027         return 0;
1028 }
1029
1030 static struct drm_encoder_helper_funcs
1031 dw_mipi_dsi_encoder_helper_funcs = {
1032         .mode_fixup = dw_mipi_dsi_encoder_mode_fixup,
1033         .mode_set = dw_mipi_dsi_encoder_mode_set,
1034         .enable = dw_mipi_dsi_encoder_enable,
1035         .disable = dw_mipi_dsi_encoder_disable,
1036         .atomic_check = dw_mipi_dsi_encoder_atomic_check,
1037 };
1038
1039 static struct drm_encoder_funcs dw_mipi_dsi_encoder_funcs = {
1040         .destroy = drm_encoder_cleanup,
1041 };
1042
1043 static int dw_mipi_dsi_connector_get_modes(struct drm_connector *connector)
1044 {
1045         struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1046
1047         return drm_panel_get_modes(dsi->panel);
1048 }
1049
1050 static enum drm_mode_status dw_mipi_dsi_mode_valid(
1051                                         struct drm_connector *connector,
1052                                         struct drm_display_mode *mode)
1053 {
1054         struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1055
1056         enum drm_mode_status mode_status = MODE_OK;
1057
1058         if (dsi->pdata->mode_valid)
1059                 mode_status = dsi->pdata->mode_valid(connector, mode);
1060
1061         return mode_status;
1062 }
1063
1064 static struct drm_encoder *dw_mipi_dsi_connector_best_encoder(
1065                                         struct drm_connector *connector)
1066 {
1067         struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1068
1069         return &dsi->encoder;
1070 }
1071
1072 static int dw_mipi_loader_protect(struct drm_connector *connector, bool on)
1073 {
1074         struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1075
1076         if (dsi->panel)
1077                 drm_panel_loader_protect(dsi->panel, on);
1078         if (on)
1079                 pm_runtime_get_sync(dsi->dev);
1080         else
1081                 pm_runtime_put(dsi->dev);
1082
1083         return 0;
1084 }
1085
1086 static struct drm_connector_helper_funcs dw_mipi_dsi_connector_helper_funcs = {
1087         .loader_protect = dw_mipi_loader_protect,
1088         .get_modes = dw_mipi_dsi_connector_get_modes,
1089         .mode_valid = dw_mipi_dsi_mode_valid,
1090         .best_encoder = dw_mipi_dsi_connector_best_encoder,
1091 };
1092
1093 static enum drm_connector_status
1094 dw_mipi_dsi_detect(struct drm_connector *connector, bool force)
1095 {
1096         return connector_status_connected;
1097 }
1098
1099 static void dw_mipi_dsi_drm_connector_destroy(struct drm_connector *connector)
1100 {
1101         drm_connector_unregister(connector);
1102         drm_connector_cleanup(connector);
1103 }
1104
1105 static struct drm_connector_funcs dw_mipi_dsi_atomic_connector_funcs = {
1106         .dpms = drm_atomic_helper_connector_dpms,
1107         .fill_modes = drm_helper_probe_single_connector_modes,
1108         .detect = dw_mipi_dsi_detect,
1109         .destroy = dw_mipi_dsi_drm_connector_destroy,
1110         .reset = drm_atomic_helper_connector_reset,
1111         .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1112         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1113 };
1114
1115 static int dw_mipi_dsi_register(struct drm_device *drm,
1116                                       struct dw_mipi_dsi *dsi)
1117 {
1118         struct drm_encoder *encoder = &dsi->encoder;
1119         struct drm_connector *connector = &dsi->connector;
1120         struct device *dev = dsi->dev;
1121         int ret;
1122
1123         encoder->possible_crtcs = drm_of_find_possible_crtcs(drm,
1124                                                              dev->of_node);
1125         /*
1126          * If we failed to find the CRTC(s) which this encoder is
1127          * supposed to be connected to, it's because the CRTC has
1128          * not been registered yet.  Defer probing, and hope that
1129          * the required CRTC is added later.
1130          */
1131         if (encoder->possible_crtcs == 0)
1132                 return -EPROBE_DEFER;
1133
1134         drm_encoder_helper_add(&dsi->encoder,
1135                                &dw_mipi_dsi_encoder_helper_funcs);
1136         ret = drm_encoder_init(drm, &dsi->encoder, &dw_mipi_dsi_encoder_funcs,
1137                          DRM_MODE_ENCODER_DSI, NULL);
1138         if (ret) {
1139                 dev_err(dev, "Failed to initialize encoder with drm\n");
1140                 return ret;
1141         }
1142
1143         drm_connector_helper_add(connector,
1144                         &dw_mipi_dsi_connector_helper_funcs);
1145
1146         drm_connector_init(drm, &dsi->connector,
1147                            &dw_mipi_dsi_atomic_connector_funcs,
1148                            DRM_MODE_CONNECTOR_DSI);
1149
1150         drm_panel_attach(dsi->panel, &dsi->connector);
1151
1152         dsi->connector.port = dev->of_node;
1153
1154         drm_mode_connector_attach_encoder(connector, encoder);
1155
1156         return 0;
1157 }
1158
1159 static int rockchip_mipi_parse_dt(struct dw_mipi_dsi *dsi)
1160 {
1161         struct device_node *np = dsi->dev->of_node;
1162
1163         dsi->grf_regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
1164         if (IS_ERR(dsi->grf_regmap)) {
1165                 dev_err(dsi->dev, "Unable to get rockchip,grf\n");
1166                 return PTR_ERR(dsi->grf_regmap);
1167         }
1168
1169         return 0;
1170 }
1171
1172 static struct dw_mipi_dsi_plat_data rk3288_mipi_dsi_drv_data = {
1173         .dsi0_en_bit = RK3288_DSI0_SEL_VOP_LIT,
1174         .dsi1_en_bit = RK3288_DSI1_SEL_VOP_LIT,
1175         .grf_switch_reg = RK3288_GRF_SOC_CON6,
1176         .max_data_lanes = 4,
1177         .max_bit_rate_per_lane = 1500000000,
1178         .has_vop_sel = true,
1179 };
1180
1181 static struct dw_mipi_dsi_plat_data rk3366_mipi_dsi_drv_data = {
1182         .dsi0_en_bit = RK3366_DSI_SEL_VOP_LIT,
1183         .grf_switch_reg = RK3366_GRF_SOC_CON0,
1184         .max_data_lanes = 4,
1185         .max_bit_rate_per_lane = 1000000000,
1186         .has_vop_sel = true,
1187 };
1188
1189 static struct dw_mipi_dsi_plat_data rk3368_mipi_dsi_drv_data = {
1190         .max_data_lanes = 4,
1191         .max_bit_rate_per_lane = 1000000000,
1192 };
1193
1194 static struct dw_mipi_dsi_plat_data rk3399_mipi_dsi_drv_data = {
1195         .dsi0_en_bit = RK3399_DSI0_SEL_VOP_LIT,
1196         .dsi1_en_bit = RK3399_DSI1_SEL_VOP_LIT,
1197         .grf_switch_reg = RK3399_GRF_SOC_CON19,
1198         .grf_dsi0_mode = RK3399_GRF_DSI_MODE,
1199         .grf_dsi0_mode_reg = RK3399_GRF_SOC_CON22,
1200         .max_data_lanes = 4,
1201         .max_bit_rate_per_lane = 1500000000,
1202         .has_vop_sel = true,
1203 };
1204
1205 static const struct of_device_id dw_mipi_dsi_dt_ids[] = {
1206         {
1207          .compatible = "rockchip,rk3288-mipi-dsi",
1208          .data = &rk3288_mipi_dsi_drv_data,
1209         }, {
1210          .compatible = "rockchip,rk3366-mipi-dsi",
1211          .data = &rk3366_mipi_dsi_drv_data,
1212         }, {
1213          .compatible = "rockchip,rk3368-mipi-dsi",
1214          .data = &rk3368_mipi_dsi_drv_data,
1215         }, {
1216          .compatible = "rockchip,rk3399-mipi-dsi",
1217          .data = &rk3399_mipi_dsi_drv_data,
1218         },
1219         { /* sentinel */ }
1220 };
1221 MODULE_DEVICE_TABLE(of, dw_mipi_dsi_dt_ids);
1222
1223 static int dw_mipi_dsi_bind(struct device *dev, struct device *master,
1224                              void *data)
1225 {
1226         struct platform_device *pdev = to_platform_device(dev);
1227         struct drm_device *drm = data;
1228         struct dw_mipi_dsi *dsi = dev_get_drvdata(dev);
1229         struct resource *res;
1230         int ret;
1231
1232         if (!dsi->panel)
1233                 return -EPROBE_DEFER;
1234
1235         ret = rockchip_mipi_parse_dt(dsi);
1236         if (ret)
1237                 return ret;
1238
1239         dsi->phy = devm_phy_optional_get(dev, "mipi_dphy");
1240         if (IS_ERR(dsi->phy)) {
1241                 ret = PTR_ERR(dsi->phy);
1242                 dev_err(dev, "failed to get mipi dphy: %d\n", ret);
1243                 return ret;
1244         }
1245
1246         res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1247         if (!res)
1248                 return -ENODEV;
1249
1250         dsi->base = devm_ioremap_resource(dev, res);
1251         if (IS_ERR(dsi->base))
1252                 return PTR_ERR(dsi->base);
1253
1254         dsi->pclk = devm_clk_get(dev, "pclk");
1255         if (IS_ERR(dsi->pclk)) {
1256                 ret = PTR_ERR(dsi->pclk);
1257                 dev_err(dev, "Unable to get pclk: %d\n", ret);
1258                 return ret;
1259         }
1260
1261         /* optional */
1262         dsi->pllref_clk = devm_clk_get(dev, "ref");
1263         if (IS_ERR(dsi->pllref_clk)) {
1264                 dev_info(dev, "No PHY reference clock specified\n");
1265                 dsi->pllref_clk = NULL;
1266         }
1267
1268         /* optional */
1269         dsi->phy_cfg_clk = devm_clk_get(dev, "phy_cfg");
1270         if (IS_ERR(dsi->phy_cfg_clk)) {
1271                 dev_info(dev, "No PHY APB clock specified\n");
1272                 dsi->phy_cfg_clk = NULL;
1273         }
1274
1275         ret = clk_prepare_enable(dsi->pllref_clk);
1276         if (ret) {
1277                 dev_err(dev, "%s: Failed to enable pllref_clk\n", __func__);
1278                 return ret;
1279         }
1280
1281         dsi->rst = devm_reset_control_get_optional(dev, "apb");
1282         if (IS_ERR(dsi->rst)) {
1283                 dev_info(dev, "no reset control specified\n");
1284                 dsi->rst = NULL;
1285         }
1286
1287         ret = dw_mipi_dsi_register(drm, dsi);
1288         if (ret) {
1289                 dev_err(dev, "Failed to register mipi_dsi: %d\n", ret);
1290                 goto err_pllref;
1291         }
1292
1293         dev_set_drvdata(dev, dsi);
1294
1295         pm_runtime_enable(dev);
1296
1297         return 0;
1298
1299 err_pllref:
1300         clk_disable_unprepare(dsi->pllref_clk);
1301         return ret;
1302 }
1303
1304 static void dw_mipi_dsi_unbind(struct device *dev, struct device *master,
1305         void *data)
1306 {
1307         struct dw_mipi_dsi *dsi = dev_get_drvdata(dev);
1308
1309         pm_runtime_disable(dev);
1310         clk_disable_unprepare(dsi->pllref_clk);
1311 }
1312
1313 static const struct component_ops dw_mipi_dsi_ops = {
1314         .bind   = dw_mipi_dsi_bind,
1315         .unbind = dw_mipi_dsi_unbind,
1316 };
1317
1318 static int dw_mipi_dsi_probe(struct platform_device *pdev)
1319 {
1320         struct device *dev = &pdev->dev;
1321         const struct of_device_id *of_id =
1322                         of_match_device(dw_mipi_dsi_dt_ids, dev);
1323         const struct dw_mipi_dsi_plat_data *pdata = of_id->data;
1324         struct dw_mipi_dsi *dsi;
1325         int ret;
1326
1327         dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
1328         if (!dsi)
1329                 return -ENOMEM;
1330
1331         dsi->dev = dev;
1332         dsi->pdata = pdata;
1333         dsi->dsi_host.ops = &dw_mipi_dsi_host_ops;
1334         dsi->dsi_host.dev = &pdev->dev;
1335
1336         ret = mipi_dsi_host_register(&dsi->dsi_host);
1337         if (ret)
1338                 return ret;
1339
1340         platform_set_drvdata(pdev, dsi);
1341         ret = component_add(&pdev->dev, &dw_mipi_dsi_ops);
1342         if (ret)
1343                 mipi_dsi_host_unregister(&dsi->dsi_host);
1344
1345         return ret;
1346 }
1347
1348 static int dw_mipi_dsi_remove(struct platform_device *pdev)
1349 {
1350         struct dw_mipi_dsi *dsi = dev_get_drvdata(&pdev->dev);
1351
1352         if (dsi)
1353                 mipi_dsi_host_unregister(&dsi->dsi_host);
1354         component_del(&pdev->dev, &dw_mipi_dsi_ops);
1355         return 0;
1356 }
1357
1358 static struct platform_driver dw_mipi_dsi_driver = {
1359         .probe          = dw_mipi_dsi_probe,
1360         .remove         = dw_mipi_dsi_remove,
1361         .driver         = {
1362                 .of_match_table = dw_mipi_dsi_dt_ids,
1363                 .name   = DRIVER_NAME,
1364         },
1365 };
1366 module_platform_driver(dw_mipi_dsi_driver);
1367
1368 MODULE_DESCRIPTION("ROCKCHIP MIPI DSI host controller driver");
1369 MODULE_AUTHOR("Chris Zhong <zyw@rock-chips.com>");
1370 MODULE_LICENSE("GPL");
1371 MODULE_ALIAS("platform:" DRIVER_NAME);