2 * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
10 #include <linux/component.h>
11 #include <linux/iopoll.h>
12 #include <linux/math64.h>
13 #include <linux/module.h>
14 #include <linux/of_device.h>
15 #include <linux/phy/phy.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/regmap.h>
18 #include <linux/reset.h>
19 #include <linux/mfd/syscon.h>
20 #include <drm/drm_atomic_helper.h>
21 #include <drm/drm_crtc.h>
22 #include <drm/drm_crtc_helper.h>
23 #include <drm/drm_mipi_dsi.h>
24 #include <drm/drm_of.h>
25 #include <drm/drm_panel.h>
27 #include <video/mipi_display.h>
28 #include <asm/unaligned.h>
30 #include "rockchip_drm_drv.h"
31 #include "rockchip_drm_vop.h"
33 #define DRIVER_NAME "dw-mipi-dsi"
35 #define RK3288_GRF_SOC_CON6 0x025c
36 #define RK3288_DSI0_SEL_VOP_LIT BIT(6)
37 #define RK3288_DSI1_SEL_VOP_LIT BIT(9)
39 #define RK3366_GRF_SOC_CON0 0x0400
40 #define RK3366_DSI_SEL_VOP_LIT BIT(2)
42 #define RK3399_GRF_SOC_CON19 0x6250
43 #define RK3399_DSI0_SEL_VOP_LIT BIT(0)
44 #define RK3399_DSI1_SEL_VOP_LIT BIT(4)
46 /* disable turnrequest, turndisable, forcetxstopmode, forcerxmode */
47 #define RK3399_GRF_SOC_CON22 0x6258
48 #define RK3399_GRF_DSI_MODE 0xffff0000
50 #define DSI_VERSION 0x00
51 #define DSI_PWR_UP 0x04
53 #define POWERUP BIT(0)
55 #define DSI_CLKMGR_CFG 0x08
56 #define TO_CLK_DIVIDSION(div) (((div) & 0xff) << 8)
57 #define TX_ESC_CLK_DIVIDSION(div) (((div) & 0xff) << 0)
59 #define DSI_DPI_VCID 0x0c
60 #define DPI_VID(vid) (((vid) & 0x3) << 0)
62 #define DSI_DPI_COLOR_CODING 0x10
63 #define EN18_LOOSELY BIT(8)
64 #define DPI_COLOR_CODING_16BIT_1 0x0
65 #define DPI_COLOR_CODING_16BIT_2 0x1
66 #define DPI_COLOR_CODING_16BIT_3 0x2
67 #define DPI_COLOR_CODING_18BIT_1 0x3
68 #define DPI_COLOR_CODING_18BIT_2 0x4
69 #define DPI_COLOR_CODING_24BIT 0x5
71 #define DSI_DPI_CFG_POL 0x14
72 #define COLORM_ACTIVE_LOW BIT(4)
73 #define SHUTD_ACTIVE_LOW BIT(3)
74 #define HSYNC_ACTIVE_LOW BIT(2)
75 #define VSYNC_ACTIVE_LOW BIT(1)
76 #define DATAEN_ACTIVE_LOW BIT(0)
78 #define DSI_DPI_LP_CMD_TIM 0x18
79 #define OUTVACT_LPCMD_TIME(p) (((p) & 0xff) << 16)
80 #define INVACT_LPCMD_TIME(p) ((p) & 0xff)
82 #define DSI_DBI_CFG 0x20
83 #define DSI_DBI_CMDSIZE 0x28
85 #define DSI_PCKHDL_CFG 0x2c
86 #define EN_CRC_RX BIT(4)
87 #define EN_ECC_RX BIT(3)
89 #define EN_EOTP_RX BIT(1)
90 #define EN_EOTP_TX BIT(0)
92 #define DSI_MODE_CFG 0x34
93 #define ENABLE_VIDEO_MODE 0
94 #define ENABLE_CMD_MODE BIT(0)
96 #define DSI_VID_MODE_CFG 0x38
97 #define VPG_EN BIT(16)
98 #define FRAME_BTA_ACK BIT(14)
99 #define LP_HFP_EN BIT(13)
100 #define LP_HBP_EN BIT(12)
101 #define ENABLE_LOW_POWER (0xf << 8)
102 #define ENABLE_LOW_POWER_MASK (0xf << 8)
103 #define VID_MODE_TYPE_BURST_SYNC_PULSES 0x0
104 #define VID_MODE_TYPE_BURST_SYNC_EVENTS 0x1
105 #define VID_MODE_TYPE_BURST 0x2
107 #define DSI_VID_PKT_SIZE 0x3c
108 #define VID_PKT_SIZE(p) (((p) & 0x3fff) << 0)
109 #define VID_PKT_MAX_SIZE 0x3fff
111 #define DSI_VID_NUM_CHUMKS 0x40
112 #define DSI_VID_NULL_PKT_SIZE 0x44
113 #define DSI_VID_HSA_TIME 0x48
114 #define DSI_VID_HBP_TIME 0x4c
115 #define DSI_VID_HLINE_TIME 0x50
116 #define DSI_VID_VSA_LINES 0x54
117 #define DSI_VID_VBP_LINES 0x58
118 #define DSI_VID_VFP_LINES 0x5c
119 #define DSI_VID_VACTIVE_LINES 0x60
120 #define DSI_CMD_MODE_CFG 0x68
121 #define MAX_RD_PKT_SIZE_LP BIT(24)
122 #define DCS_LW_TX_LP BIT(19)
123 #define DCS_SR_0P_TX_LP BIT(18)
124 #define DCS_SW_1P_TX_LP BIT(17)
125 #define DCS_SW_0P_TX_LP BIT(16)
126 #define GEN_LW_TX_LP BIT(14)
127 #define GEN_SR_2P_TX_LP BIT(13)
128 #define GEN_SR_1P_TX_LP BIT(12)
129 #define GEN_SR_0P_TX_LP BIT(11)
130 #define GEN_SW_2P_TX_LP BIT(10)
131 #define GEN_SW_1P_TX_LP BIT(9)
132 #define GEN_SW_0P_TX_LP BIT(8)
133 #define EN_ACK_RQST BIT(1)
134 #define EN_TEAR_FX BIT(0)
136 #define CMD_MODE_ALL_LP (MAX_RD_PKT_SIZE_LP | \
149 #define DSI_GEN_HDR 0x6c
150 #define GEN_HDATA(data) (((data) & 0xffff) << 8)
151 #define GEN_HDATA_MASK (0xffff << 8)
152 #define GEN_HTYPE(type) (((type) & 0xff) << 0)
153 #define GEN_HTYPE_MASK 0xff
155 #define DSI_GEN_PLD_DATA 0x70
157 #define DSI_CMD_PKT_STATUS 0x74
158 #define GEN_CMD_EMPTY BIT(0)
159 #define GEN_CMD_FULL BIT(1)
160 #define GEN_PLD_W_EMPTY BIT(2)
161 #define GEN_PLD_W_FULL BIT(3)
162 #define GEN_PLD_R_EMPTY BIT(4)
163 #define GEN_PLD_R_FULL BIT(5)
164 #define GEN_RD_CMD_BUSY BIT(6)
166 #define DSI_TO_CNT_CFG 0x78
167 #define HSTX_TO_CNT(p) (((p) & 0xffff) << 16)
168 #define LPRX_TO_CNT(p) ((p) & 0xffff)
170 #define DSI_BTA_TO_CNT 0x8c
171 #define DSI_LPCLK_CTRL 0x94
172 #define AUTO_CLKLANE_CTRL BIT(1)
173 #define PHY_TXREQUESTCLKHS BIT(0)
175 #define DSI_PHY_TMR_LPCLK_CFG 0x98
176 #define PHY_CLKHS2LP_TIME(lbcc) (((lbcc) & 0x3ff) << 16)
177 #define PHY_CLKLP2HS_TIME(lbcc) ((lbcc) & 0x3ff)
179 #define DSI_PHY_TMR_CFG 0x9c
180 #define PHY_HS2LP_TIME(lbcc) (((lbcc) & 0xff) << 24)
181 #define PHY_LP2HS_TIME(lbcc) (((lbcc) & 0xff) << 16)
182 #define MAX_RD_TIME(lbcc) ((lbcc) & 0x7fff)
184 #define DSI_PHY_RSTZ 0xa0
185 #define PHY_DISFORCEPLL 0
186 #define PHY_ENFORCEPLL BIT(3)
187 #define PHY_DISABLECLK 0
188 #define PHY_ENABLECLK BIT(2)
190 #define PHY_UNRSTZ BIT(1)
191 #define PHY_SHUTDOWNZ 0
192 #define PHY_UNSHUTDOWNZ BIT(0)
194 #define DSI_PHY_IF_CFG 0xa4
195 #define N_LANES(n) ((((n) - 1) & 0x3) << 0)
196 #define PHY_STOP_WAIT_TIME(cycle) (((cycle) & 0xff) << 8)
198 #define DSI_PHY_STATUS 0xb0
200 #define STOP_STATE_CLK_LANE BIT(2)
202 #define DSI_PHY_TST_CTRL0 0xb4
203 #define PHY_TESTCLK BIT(1)
204 #define PHY_UNTESTCLK 0
205 #define PHY_TESTCLR BIT(0)
206 #define PHY_UNTESTCLR 0
208 #define DSI_PHY_TST_CTRL1 0xb8
209 #define PHY_TESTEN BIT(16)
210 #define PHY_UNTESTEN 0
211 #define PHY_TESTDOUT(n) (((n) & 0xff) << 8)
212 #define PHY_TESTDIN(n) (((n) & 0xff) << 0)
214 #define DSI_INT_ST0 0xbc
215 #define DSI_INT_ST1 0xc0
216 #define DSI_INT_MSK0 0xc4
217 #define DSI_INT_MSK1 0xc8
219 #define PHY_STATUS_TIMEOUT_US 10000
220 #define CMD_PKT_STATUS_TIMEOUT_US 20000
222 #define BYPASS_VCO_RANGE BIT(7)
223 #define VCO_RANGE_CON_SEL(val) (((val) & 0x7) << 3)
224 #define VCO_IN_CAP_CON_DEFAULT (0x0 << 1)
225 #define VCO_IN_CAP_CON_LOW (0x1 << 1)
226 #define VCO_IN_CAP_CON_HIGH (0x2 << 1)
227 #define REF_BIAS_CUR_SEL BIT(0)
229 #define CP_CURRENT_3MA BIT(3)
230 #define CP_PROGRAM_EN BIT(7)
231 #define LPF_PROGRAM_EN BIT(6)
232 #define LPF_RESISTORS_20_KOHM 0
234 #define HSFREQRANGE_SEL(val) (((val) & 0x3f) << 1)
236 #define INPUT_DIVIDER(val) ((val - 1) & 0x7f)
237 #define LOW_PROGRAM_EN 0
238 #define HIGH_PROGRAM_EN BIT(7)
239 #define LOOP_DIV_LOW_SEL(val) ((val - 1) & 0x1f)
240 #define LOOP_DIV_HIGH_SEL(val) (((val - 1) >> 5) & 0x1f)
241 #define PLL_LOOP_DIV_EN BIT(5)
242 #define PLL_INPUT_DIV_EN BIT(4)
244 #define POWER_CONTROL BIT(6)
245 #define INTERNAL_REG_CURRENT BIT(3)
246 #define BIAS_BLOCK_ON BIT(2)
247 #define BANDGAP_ON BIT(0)
249 #define TER_RESISTOR_HIGH BIT(7)
250 #define TER_RESISTOR_LOW 0
251 #define LEVEL_SHIFTERS_ON BIT(6)
252 #define TER_CAL_DONE BIT(5)
253 #define SETRD_MAX (0x7 << 2)
254 #define POWER_MANAGE BIT(1)
255 #define TER_RESISTORS_ON BIT(0)
257 #define BIASEXTR_SEL(val) ((val) & 0x7)
258 #define BANDGAP_SEL(val) ((val) & 0x7)
259 #define TLP_PROGRAM_EN BIT(7)
260 #define THS_PRE_PROGRAM_EN BIT(7)
261 #define THS_ZERO_PROGRAM_EN BIT(6)
285 struct dw_mipi_dsi_plat_data {
290 u32 grf_dsi0_mode_reg;
291 unsigned int max_data_lanes;
292 u32 max_bit_rate_per_lane;
294 enum drm_mode_status (*mode_valid)(struct drm_connector *connector,
295 struct drm_display_mode *mode);
299 struct drm_encoder encoder;
300 struct drm_connector connector;
301 struct mipi_dsi_host dsi_host;
303 struct drm_panel *panel;
305 struct regmap *grf_regmap;
306 struct reset_control *rst;
309 struct clk *pllref_clk;
311 struct clk *phy_cfg_clk;
313 unsigned long mode_flags;
314 unsigned int lane_mbps; /* per lane */
320 struct drm_display_mode mode;
322 const struct dw_mipi_dsi_plat_data *pdata;
325 enum dw_mipi_dsi_mode {
330 struct dphy_pll_testdin_map {
331 unsigned int max_mbps;
335 /* The table is based on 27MHz DPHY pll reference clock. */
336 static const struct dphy_pll_testdin_map dptdin_map[] = {
337 { 90, 0x00}, { 100, 0x10}, { 110, 0x20}, { 130, 0x01},
338 { 140, 0x11}, { 150, 0x21}, { 170, 0x02}, { 180, 0x12},
339 { 200, 0x22}, { 220, 0x03}, { 240, 0x13}, { 250, 0x23},
340 { 270, 0x04}, { 300, 0x14}, { 330, 0x05}, { 360, 0x15},
341 { 400, 0x25}, { 450, 0x06}, { 500, 0x16}, { 550, 0x07},
342 { 600, 0x17}, { 650, 0x08}, { 700, 0x18}, { 750, 0x09},
343 { 800, 0x19}, { 850, 0x29}, { 900, 0x39}, { 950, 0x0a},
344 {1000, 0x1a}, {1050, 0x2a}, {1100, 0x3a}, {1150, 0x0b},
345 {1200, 0x1b}, {1250, 0x2b}, {1300, 0x3b}, {1350, 0x0c},
346 {1400, 0x1c}, {1450, 0x2c}, {1500, 0x3c}
349 static int max_mbps_to_testdin(unsigned int max_mbps)
353 for (i = 0; i < ARRAY_SIZE(dptdin_map); i++)
354 if (dptdin_map[i].max_mbps > max_mbps)
355 return dptdin_map[i].testdin;
360 static inline struct dw_mipi_dsi *host_to_dsi(struct mipi_dsi_host *host)
362 return container_of(host, struct dw_mipi_dsi, dsi_host);
365 static inline struct dw_mipi_dsi *con_to_dsi(struct drm_connector *con)
367 return container_of(con, struct dw_mipi_dsi, connector);
370 static inline struct dw_mipi_dsi *encoder_to_dsi(struct drm_encoder *encoder)
372 return container_of(encoder, struct dw_mipi_dsi, encoder);
374 static inline void dsi_write(struct dw_mipi_dsi *dsi, u32 reg, u32 val)
376 writel(val, dsi->base + reg);
379 static inline u32 dsi_read(struct dw_mipi_dsi *dsi, u32 reg)
381 return readl(dsi->base + reg);
384 static int rockchip_wait_w_pld_fifo_not_full(struct dw_mipi_dsi *dsi)
389 ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
390 sts, !(sts & GEN_PLD_W_FULL), 10,
391 CMD_PKT_STATUS_TIMEOUT_US);
393 dev_err(dsi->dev, "generic write payload fifo is full\n");
400 static int rockchip_wait_cmd_fifo_not_full(struct dw_mipi_dsi *dsi)
405 ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
406 sts, !(sts & GEN_CMD_FULL), 10,
407 CMD_PKT_STATUS_TIMEOUT_US);
409 dev_err(dsi->dev, "generic write cmd fifo is full\n");
416 static int rockchip_wait_write_fifo_empty(struct dw_mipi_dsi *dsi)
422 mask = GEN_CMD_EMPTY | GEN_PLD_W_EMPTY;
423 ret = readx_poll_timeout(readl, dsi->base + DSI_CMD_PKT_STATUS,
424 sts, (sts & mask) == mask, 10,
425 CMD_PKT_STATUS_TIMEOUT_US);
427 dev_err(dsi->dev, "generic write fifo is full\n");
434 static void dw_mipi_dsi_phy_write(struct dw_mipi_dsi *dsi, u8 test_code,
438 * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
439 * is latched internally as the current test code. Test data is
440 * programmed internally by rising edge on TESTCLK.
442 dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
444 dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_TESTEN | PHY_TESTDOUT(0) |
445 PHY_TESTDIN(test_code));
447 dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLK | PHY_UNTESTCLR);
449 dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_UNTESTEN | PHY_TESTDOUT(0) |
450 PHY_TESTDIN(test_data));
452 dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
455 static int dw_mipi_dsi_phy_init(struct dw_mipi_dsi *dsi)
457 int ret, testdin, vco, val;
459 vco = (dsi->lane_mbps < 200) ? 0 : (dsi->lane_mbps + 100) / 200;
461 testdin = max_mbps_to_testdin(dsi->lane_mbps);
464 "failed to get testdin for %dmbps lane clock\n",
469 dsi_write(dsi, DSI_PWR_UP, POWERUP);
471 if (!IS_ERR(dsi->phy_cfg_clk)) {
472 ret = clk_prepare_enable(dsi->phy_cfg_clk);
474 dev_err(dsi->dev, "Failed to enable phy_cfg_clk\n");
479 dw_mipi_dsi_phy_write(dsi, 0x10, BYPASS_VCO_RANGE |
480 VCO_RANGE_CON_SEL(vco) |
484 dw_mipi_dsi_phy_write(dsi, 0x11, CP_CURRENT_3MA);
485 dw_mipi_dsi_phy_write(dsi, 0x12, CP_PROGRAM_EN | LPF_PROGRAM_EN |
486 LPF_RESISTORS_20_KOHM);
488 dw_mipi_dsi_phy_write(dsi, 0x44, HSFREQRANGE_SEL(testdin));
490 dw_mipi_dsi_phy_write(dsi, 0x19, PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
491 dw_mipi_dsi_phy_write(dsi, 0x17, INPUT_DIVIDER(dsi->input_div));
492 dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_LOW_SEL(dsi->feedback_div) |
494 dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_HIGH_SEL(dsi->feedback_div) |
497 dw_mipi_dsi_phy_write(dsi, 0x20, POWER_CONTROL | INTERNAL_REG_CURRENT |
498 BIAS_BLOCK_ON | BANDGAP_ON);
500 dw_mipi_dsi_phy_write(dsi, 0x21, TER_RESISTOR_LOW | TER_CAL_DONE |
501 SETRD_MAX | TER_RESISTORS_ON);
502 dw_mipi_dsi_phy_write(dsi, 0x21, TER_RESISTOR_HIGH | LEVEL_SHIFTERS_ON |
503 SETRD_MAX | POWER_MANAGE |
506 dw_mipi_dsi_phy_write(dsi, 0x22, LOW_PROGRAM_EN |
507 BIASEXTR_SEL(BIASEXTR_127_7));
508 dw_mipi_dsi_phy_write(dsi, 0x22, HIGH_PROGRAM_EN |
509 BANDGAP_SEL(BANDGAP_96_10));
511 dw_mipi_dsi_phy_write(dsi, 0x70, TLP_PROGRAM_EN | 0xf);
512 dw_mipi_dsi_phy_write(dsi, 0x71, THS_PRE_PROGRAM_EN | 0x2d);
513 dw_mipi_dsi_phy_write(dsi, 0x72, THS_ZERO_PROGRAM_EN | 0xa);
515 dsi_write(dsi, DSI_PHY_RSTZ, PHY_ENFORCEPLL | PHY_ENABLECLK |
516 PHY_UNRSTZ | PHY_UNSHUTDOWNZ);
518 ret = readx_poll_timeout(readl, dsi->base + DSI_PHY_STATUS,
519 val, val & LOCK, 1000, PHY_STATUS_TIMEOUT_US);
521 dev_err(dsi->dev, "failed to wait for phy lock state\n");
525 ret = readx_poll_timeout(readl, dsi->base + DSI_PHY_STATUS,
526 val, val & STOP_STATE_CLK_LANE, 1000,
527 PHY_STATUS_TIMEOUT_US);
530 "failed to wait for phy clk lane stop state\n");
533 if (!IS_ERR(dsi->phy_cfg_clk))
534 clk_disable_unprepare(dsi->phy_cfg_clk);
539 static int rockchip_dsi_calc_bandwidth(struct dw_mipi_dsi *dsi)
542 unsigned long mpclk, tmp;
543 unsigned int target_mbps = 1000;
545 struct device_node *np = dsi->dev->of_node;
546 unsigned int max_mbps = dptdin_map[ARRAY_SIZE(dptdin_map) - 1].max_mbps;
549 /* optional override of the desired bandwidth */
550 if (!of_property_read_u32(np, "rockchip,lane-rate", &value))
553 bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
555 dev_err(dsi->dev, "failed to get bpp for pixel format %d\n",
562 mpclk = DIV_ROUND_UP(dsi->mode.clock, MSEC_PER_SEC);
564 /* take 1 / 0.9, since mbps must big than bandwidth of RGB */
565 tmp = mpclk * (bpp / lanes) * 10 / 9;
569 dev_err(dsi->dev, "DPHY clock frequency is out of range\n");
575 static int dw_mipi_dsi_get_lane_bps(struct dw_mipi_dsi *dsi)
578 unsigned long pllref, tmp;
579 unsigned int m = 1, n = 1, target_mbps;
581 target_mbps = rockchip_dsi_calc_bandwidth(dsi);
583 pllref = DIV_ROUND_UP(clk_get_rate(dsi->pllref_clk), USEC_PER_SEC);
586 for (i = 1; i < 6; i++) {
588 if ((tmp > (target_mbps % pre)) && (target_mbps / pre < 512)) {
589 tmp = target_mbps % pre;
591 m = target_mbps / pre;
597 dsi->lane_mbps = pllref / n * m;
599 dsi->feedback_div = m;
604 static int dw_mipi_dsi_host_attach(struct mipi_dsi_host *host,
605 struct mipi_dsi_device *device)
607 struct dw_mipi_dsi *dsi = host_to_dsi(host);
609 if (device->lanes > dsi->pdata->max_data_lanes) {
610 dev_err(dsi->dev, "the number of data lanes(%u) is too many\n",
615 if (!(device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)) {
616 dev_err(dsi->dev, "device mode is unsupported\n");
620 dsi->lanes = device->lanes;
621 dsi->channel = device->channel;
622 dsi->format = device->format;
623 dsi->mode_flags = device->mode_flags;
625 dsi->panel = of_drm_find_panel(device->dev.of_node);
627 DRM_ERROR("failed to find panel\n");
634 static int dw_mipi_dsi_host_detach(struct mipi_dsi_host *host,
635 struct mipi_dsi_device *device)
637 struct dw_mipi_dsi *dsi = host_to_dsi(host);
640 drm_panel_detach(dsi->panel);
646 static void rockchip_set_transfer_mode(struct dw_mipi_dsi *dsi, int flags)
648 if (flags & MIPI_DSI_MSG_USE_LPM) {
649 dsi_write(dsi, DSI_CMD_MODE_CFG, CMD_MODE_ALL_LP);
650 dsi_write(dsi, DSI_LPCLK_CTRL, 0);
652 dsi_write(dsi, DSI_CMD_MODE_CFG, 0);
653 dsi_write(dsi, DSI_LPCLK_CTRL, PHY_TXREQUESTCLKHS);
657 static ssize_t dw_mipi_dsi_host_transfer(struct mipi_dsi_host *host,
658 const struct mipi_dsi_msg *msg)
660 struct dw_mipi_dsi *dsi = host_to_dsi(host);
661 struct mipi_dsi_packet packet;
664 int len = msg->tx_len;
666 /* create a packet to the DSI protocol */
667 ret = mipi_dsi_create_packet(&packet, msg);
669 dev_err(dsi->dev, "failed to create packet: %d\n", ret);
673 rockchip_set_transfer_mode(dsi, msg->flags);
676 while (DIV_ROUND_UP(packet.payload_length, 4)) {
678 * Alternatively, you can always keep the FIFO
679 * nearly full by monitoring the FIFO state until
680 * it is not full, and then writea single word of data.
681 * This solution is more resource consuming
682 * but it simultaneously avoids FIFO starvation,
683 * making it possible to use FIFO sizes smaller than
684 * the amount of data of the longest packet to be written.
686 ret = rockchip_wait_w_pld_fifo_not_full(dsi);
690 if (packet.payload_length < 4) {
691 /* send residu payload */
693 memcpy(&val, packet.payload, packet.payload_length);
694 dsi_write(dsi, DSI_GEN_PLD_DATA, val);
695 packet.payload_length = 0;
697 val = get_unaligned_le32(packet.payload);
698 dsi_write(dsi, DSI_GEN_PLD_DATA, val);
700 packet.payload_length -= 4;
704 ret = rockchip_wait_cmd_fifo_not_full(dsi);
708 /* Send packet header */
709 val = get_unaligned_le32(packet.header);
710 dsi_write(dsi, DSI_GEN_HDR, val);
712 ret = rockchip_wait_write_fifo_empty(dsi);
719 static const struct mipi_dsi_host_ops dw_mipi_dsi_host_ops = {
720 .attach = dw_mipi_dsi_host_attach,
721 .detach = dw_mipi_dsi_host_detach,
722 .transfer = dw_mipi_dsi_host_transfer,
725 static void dw_mipi_dsi_video_mode_config(struct dw_mipi_dsi *dsi)
729 val = LP_HFP_EN | ENABLE_LOW_POWER;
731 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
732 val |= VID_MODE_TYPE_BURST;
733 else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
734 val |= VID_MODE_TYPE_BURST_SYNC_PULSES;
736 val |= VID_MODE_TYPE_BURST_SYNC_EVENTS;
738 dsi_write(dsi, DSI_VID_MODE_CFG, val);
741 static void dw_mipi_dsi_set_mode(struct dw_mipi_dsi *dsi,
742 enum dw_mipi_dsi_mode mode)
744 if (mode == DSI_COMMAND_MODE)
745 dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
747 dsi_write(dsi, DSI_MODE_CFG, ENABLE_VIDEO_MODE);
750 static void dw_mipi_dsi_init(struct dw_mipi_dsi *dsi)
754 dsi_write(dsi, DSI_PWR_UP, RESET);
755 dsi_write(dsi, DSI_PHY_RSTZ, PHY_DISFORCEPLL | PHY_DISABLECLK
756 | PHY_RSTZ | PHY_SHUTDOWNZ);
758 /* The maximum value of the escape clock frequency is 20MHz */
759 esc_clk_div = DIV_ROUND_UP(dsi->lane_mbps >> 3, 20);
760 dsi_write(dsi, DSI_CLKMGR_CFG, TO_CLK_DIVIDSION(10) |
761 TX_ESC_CLK_DIVIDSION(esc_clk_div));
764 static void dw_mipi_dsi_dpi_config(struct dw_mipi_dsi *dsi,
765 struct drm_display_mode *mode)
767 u32 val = 0, color = 0;
769 switch (dsi->format) {
770 case MIPI_DSI_FMT_RGB888:
771 color = DPI_COLOR_CODING_24BIT;
773 case MIPI_DSI_FMT_RGB666:
774 color = DPI_COLOR_CODING_18BIT_2 | EN18_LOOSELY;
776 case MIPI_DSI_FMT_RGB666_PACKED:
777 color = DPI_COLOR_CODING_18BIT_1;
779 case MIPI_DSI_FMT_RGB565:
780 color = DPI_COLOR_CODING_16BIT_1;
784 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
785 val |= VSYNC_ACTIVE_LOW;
786 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
787 val |= HSYNC_ACTIVE_LOW;
789 dsi_write(dsi, DSI_DPI_VCID, DPI_VID(dsi->channel));
790 dsi_write(dsi, DSI_DPI_COLOR_CODING, color);
791 dsi_write(dsi, DSI_DPI_CFG_POL, val);
792 dsi_write(dsi, DSI_DPI_LP_CMD_TIM, OUTVACT_LPCMD_TIME(4)
793 | INVACT_LPCMD_TIME(4));
796 static void dw_mipi_dsi_packet_handler_config(struct dw_mipi_dsi *dsi)
798 dsi_write(dsi, DSI_PCKHDL_CFG, EN_CRC_RX | EN_ECC_RX | EN_BTA);
801 static void dw_mipi_dsi_video_packet_config(struct dw_mipi_dsi *dsi,
802 struct drm_display_mode *mode)
804 dsi_write(dsi, DSI_VID_PKT_SIZE, VID_PKT_SIZE(mode->hdisplay));
807 static void dw_mipi_dsi_command_mode_config(struct dw_mipi_dsi *dsi)
809 dsi_write(dsi, DSI_TO_CNT_CFG, HSTX_TO_CNT(1000) | LPRX_TO_CNT(1000));
810 dsi_write(dsi, DSI_BTA_TO_CNT, 0xd00);
813 /* Get lane byte clock cycles. */
814 static u32 dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi *dsi,
819 lbcc = hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8;
821 if (dsi->mode.clock == 0) {
822 dev_err(dsi->dev, "dsi mode clock is 0!\n");
826 return DIV_ROUND_CLOSEST_ULL(lbcc, dsi->mode.clock);
829 static void dw_mipi_dsi_line_timer_config(struct dw_mipi_dsi *dsi)
831 u32 htotal, hsa, hbp, lbcc;
832 struct drm_display_mode *mode = &dsi->mode;
834 htotal = mode->htotal;
835 hsa = mode->hsync_end - mode->hsync_start;
836 hbp = mode->htotal - mode->hsync_end;
838 lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, htotal);
839 dsi_write(dsi, DSI_VID_HLINE_TIME, lbcc);
841 lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, hsa);
842 dsi_write(dsi, DSI_VID_HSA_TIME, lbcc);
844 lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, hbp);
845 dsi_write(dsi, DSI_VID_HBP_TIME, lbcc);
848 static void dw_mipi_dsi_vertical_timing_config(struct dw_mipi_dsi *dsi)
850 u32 vactive, vsa, vfp, vbp;
851 struct drm_display_mode *mode = &dsi->mode;
853 vactive = mode->vdisplay;
854 vsa = mode->vsync_end - mode->vsync_start;
855 vfp = mode->vsync_start - mode->vdisplay;
856 vbp = mode->vtotal - mode->vsync_end;
858 dsi_write(dsi, DSI_VID_VACTIVE_LINES, vactive);
859 dsi_write(dsi, DSI_VID_VSA_LINES, vsa);
860 dsi_write(dsi, DSI_VID_VFP_LINES, vfp);
861 dsi_write(dsi, DSI_VID_VBP_LINES, vbp);
864 static void dw_mipi_dsi_dphy_timing_config(struct dw_mipi_dsi *dsi)
866 dsi_write(dsi, DSI_PHY_TMR_CFG, PHY_HS2LP_TIME(0x14)
867 | PHY_LP2HS_TIME(0x10) | MAX_RD_TIME(10000));
869 dsi_write(dsi, DSI_PHY_TMR_LPCLK_CFG, PHY_CLKHS2LP_TIME(0x40)
870 | PHY_CLKLP2HS_TIME(0x40));
873 static void dw_mipi_dsi_dphy_interface_config(struct dw_mipi_dsi *dsi)
875 dsi_write(dsi, DSI_PHY_IF_CFG, PHY_STOP_WAIT_TIME(0x20) |
876 N_LANES(dsi->lanes));
879 static void dw_mipi_dsi_clear_err(struct dw_mipi_dsi *dsi)
881 dsi_read(dsi, DSI_INT_ST0);
882 dsi_read(dsi, DSI_INT_ST1);
883 dsi_write(dsi, DSI_INT_MSK0, 0);
884 dsi_write(dsi, DSI_INT_MSK1, 0);
887 static void dw_mipi_dsi_encoder_mode_set(struct drm_encoder *encoder,
888 struct drm_display_mode *mode,
889 struct drm_display_mode *adjusted_mode)
891 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
893 drm_mode_copy(&dsi->mode, adjusted_mode);
896 static void rockchip_dsi_pre_disable(struct dw_mipi_dsi *dsi)
898 if (clk_prepare_enable(dsi->pclk)) {
899 dev_err(dsi->dev, "%s: Failed to enable pclk\n", __func__);
903 dw_mipi_dsi_set_mode(dsi, DSI_COMMAND_MODE);
906 static void rockchip_dsi_disable(struct dw_mipi_dsi *dsi)
909 dsi_write(dsi, DSI_LPCLK_CTRL, 0);
910 dsi_write(dsi, DSI_PWR_UP, RESET);
913 dsi_write(dsi, DSI_PHY_RSTZ, PHY_RSTZ);
915 phy_power_off(dsi->phy);
917 pm_runtime_put(dsi->dev);
918 clk_disable_unprepare(dsi->pclk);
921 static void dw_mipi_dsi_encoder_disable(struct drm_encoder *encoder)
923 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
926 drm_panel_disable(dsi->panel);
928 rockchip_dsi_pre_disable(dsi);
931 drm_panel_unprepare(dsi->panel);
933 rockchip_dsi_disable(dsi);
936 static bool dw_mipi_dsi_encoder_mode_fixup(struct drm_encoder *encoder,
937 const struct drm_display_mode *mode,
938 struct drm_display_mode *adjusted_mode)
943 static void rockchip_dsi_grf_config(struct dw_mipi_dsi *dsi, int vop_id)
945 const struct dw_mipi_dsi_plat_data *pdata = dsi->pdata;
949 val = pdata->dsi0_en_bit | (pdata->dsi0_en_bit << 16);
951 val = pdata->dsi0_en_bit << 16;
953 regmap_write(dsi->grf_regmap, pdata->grf_switch_reg, val);
955 dev_dbg(dsi->dev, "vop %s output to dsi0\n", (vop_id) ? "LIT" : "BIG");
958 static void rockchip_dsi_pre_init(struct dw_mipi_dsi *dsi)
960 if (clk_prepare_enable(dsi->pclk)) {
961 dev_err(dsi->dev, "%s: Failed to enable pclk\n", __func__);
965 if (clk_prepare_enable(dsi->pllref_clk)) {
966 dev_err(dsi->dev, "Failed to enable pllref_clk\n");
970 pm_runtime_get_sync(dsi->dev);
973 /* MIPI DSI APB software reset request. */
974 reset_control_assert(dsi->rst);
976 reset_control_deassert(dsi->rst);
981 phy_power_on(dsi->phy);
984 * If using the third party PHY, we get the lane
985 * rate information from PHY.
987 dsi->lane_mbps = phy_get_bus_width(dsi->phy);
989 dw_mipi_dsi_get_lane_bps(dsi);
993 static void rockchip_dsi_host_init(struct dw_mipi_dsi *dsi)
995 dw_mipi_dsi_init(dsi);
996 dw_mipi_dsi_dpi_config(dsi, &dsi->mode);
997 dw_mipi_dsi_packet_handler_config(dsi);
998 dw_mipi_dsi_video_mode_config(dsi);
999 dw_mipi_dsi_video_packet_config(dsi, &dsi->mode);
1000 dw_mipi_dsi_command_mode_config(dsi);
1001 dw_mipi_dsi_set_mode(dsi, DSI_COMMAND_MODE);
1002 dw_mipi_dsi_line_timer_config(dsi);
1003 dw_mipi_dsi_vertical_timing_config(dsi);
1004 dw_mipi_dsi_dphy_timing_config(dsi);
1005 dw_mipi_dsi_dphy_interface_config(dsi);
1006 dw_mipi_dsi_clear_err(dsi);
1009 static void rockchip_dsi_init(struct dw_mipi_dsi *dsi)
1011 rockchip_dsi_pre_init(dsi);
1012 rockchip_dsi_host_init(dsi);
1013 dw_mipi_dsi_phy_init(dsi);
1016 static void rockchip_dsi_enable(struct dw_mipi_dsi *dsi)
1018 dsi_write(dsi, DSI_LPCLK_CTRL, PHY_TXREQUESTCLKHS);
1019 dw_mipi_dsi_set_mode(dsi, DSI_VIDEO_MODE);
1020 clk_disable_unprepare(dsi->pllref_clk);
1021 clk_disable_unprepare(dsi->pclk);
1024 static void dw_mipi_dsi_encoder_enable(struct drm_encoder *encoder)
1026 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
1029 vop_id = drm_of_encoder_active_endpoint_id(dsi->dev->of_node, encoder);
1031 rockchip_dsi_grf_config(dsi, vop_id);
1032 rockchip_dsi_init(dsi);
1035 drm_panel_prepare(dsi->panel);
1037 rockchip_dsi_enable(dsi);
1040 drm_panel_enable(dsi->panel);
1044 dw_mipi_dsi_encoder_atomic_check(struct drm_encoder *encoder,
1045 struct drm_crtc_state *crtc_state,
1046 struct drm_connector_state *conn_state)
1048 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
1049 struct dw_mipi_dsi *dsi = encoder_to_dsi(encoder);
1050 struct drm_connector *connector = conn_state->connector;
1051 struct drm_display_info *info = &connector->display_info;
1053 switch (dsi->format) {
1054 case MIPI_DSI_FMT_RGB888:
1055 s->output_mode = ROCKCHIP_OUT_MODE_P888;
1057 case MIPI_DSI_FMT_RGB666:
1058 s->output_mode = ROCKCHIP_OUT_MODE_P666;
1060 case MIPI_DSI_FMT_RGB565:
1061 s->output_mode = ROCKCHIP_OUT_MODE_P565;
1068 s->output_type = DRM_MODE_CONNECTOR_DSI;
1069 if (info->num_bus_formats)
1070 s->bus_format = info->bus_formats[0];
1075 static struct drm_encoder_helper_funcs
1076 dw_mipi_dsi_encoder_helper_funcs = {
1077 .mode_fixup = dw_mipi_dsi_encoder_mode_fixup,
1078 .mode_set = dw_mipi_dsi_encoder_mode_set,
1079 .enable = dw_mipi_dsi_encoder_enable,
1080 .disable = dw_mipi_dsi_encoder_disable,
1081 .atomic_check = dw_mipi_dsi_encoder_atomic_check,
1084 static struct drm_encoder_funcs dw_mipi_dsi_encoder_funcs = {
1085 .destroy = drm_encoder_cleanup,
1088 static int dw_mipi_dsi_connector_get_modes(struct drm_connector *connector)
1090 struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1092 return drm_panel_get_modes(dsi->panel);
1095 static enum drm_mode_status dw_mipi_dsi_mode_valid(
1096 struct drm_connector *connector,
1097 struct drm_display_mode *mode)
1099 struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1101 enum drm_mode_status mode_status = MODE_OK;
1103 if (dsi->pdata->mode_valid)
1104 mode_status = dsi->pdata->mode_valid(connector, mode);
1109 static struct drm_encoder *dw_mipi_dsi_connector_best_encoder(
1110 struct drm_connector *connector)
1112 struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1114 return &dsi->encoder;
1117 static int dw_mipi_loader_protect(struct drm_connector *connector, bool on)
1119 struct dw_mipi_dsi *dsi = con_to_dsi(connector);
1122 drm_panel_loader_protect(dsi->panel, on);
1124 pm_runtime_get_sync(dsi->dev);
1126 pm_runtime_put(dsi->dev);
1131 static struct drm_connector_helper_funcs dw_mipi_dsi_connector_helper_funcs = {
1132 .loader_protect = dw_mipi_loader_protect,
1133 .get_modes = dw_mipi_dsi_connector_get_modes,
1134 .mode_valid = dw_mipi_dsi_mode_valid,
1135 .best_encoder = dw_mipi_dsi_connector_best_encoder,
1138 static enum drm_connector_status
1139 dw_mipi_dsi_detect(struct drm_connector *connector, bool force)
1141 return connector_status_connected;
1144 static void dw_mipi_dsi_drm_connector_destroy(struct drm_connector *connector)
1146 drm_connector_unregister(connector);
1147 drm_connector_cleanup(connector);
1150 static struct drm_connector_funcs dw_mipi_dsi_atomic_connector_funcs = {
1151 .dpms = drm_atomic_helper_connector_dpms,
1152 .fill_modes = drm_helper_probe_single_connector_modes,
1153 .detect = dw_mipi_dsi_detect,
1154 .destroy = dw_mipi_dsi_drm_connector_destroy,
1155 .reset = drm_atomic_helper_connector_reset,
1156 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1157 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1160 static int dw_mipi_dsi_register(struct drm_device *drm,
1161 struct dw_mipi_dsi *dsi)
1163 struct drm_encoder *encoder = &dsi->encoder;
1164 struct drm_connector *connector = &dsi->connector;
1165 struct device *dev = dsi->dev;
1168 encoder->possible_crtcs = drm_of_find_possible_crtcs(drm,
1171 * If we failed to find the CRTC(s) which this encoder is
1172 * supposed to be connected to, it's because the CRTC has
1173 * not been registered yet. Defer probing, and hope that
1174 * the required CRTC is added later.
1176 if (encoder->possible_crtcs == 0)
1177 return -EPROBE_DEFER;
1179 drm_encoder_helper_add(&dsi->encoder,
1180 &dw_mipi_dsi_encoder_helper_funcs);
1181 ret = drm_encoder_init(drm, &dsi->encoder, &dw_mipi_dsi_encoder_funcs,
1182 DRM_MODE_ENCODER_DSI, NULL);
1184 dev_err(dev, "Failed to initialize encoder with drm\n");
1188 drm_connector_helper_add(connector,
1189 &dw_mipi_dsi_connector_helper_funcs);
1191 drm_connector_init(drm, &dsi->connector,
1192 &dw_mipi_dsi_atomic_connector_funcs,
1193 DRM_MODE_CONNECTOR_DSI);
1195 drm_panel_attach(dsi->panel, &dsi->connector);
1197 dsi->connector.port = dev->of_node;
1199 drm_mode_connector_attach_encoder(connector, encoder);
1204 static struct dw_mipi_dsi_plat_data rk3288_mipi_dsi_drv_data = {
1205 .dsi0_en_bit = RK3288_DSI0_SEL_VOP_LIT,
1206 .dsi1_en_bit = RK3288_DSI1_SEL_VOP_LIT,
1207 .grf_switch_reg = RK3288_GRF_SOC_CON6,
1208 .max_data_lanes = 4,
1209 .max_bit_rate_per_lane = 1500000000,
1210 .has_vop_sel = true,
1213 static struct dw_mipi_dsi_plat_data rk3366_mipi_dsi_drv_data = {
1214 .dsi0_en_bit = RK3366_DSI_SEL_VOP_LIT,
1215 .grf_switch_reg = RK3366_GRF_SOC_CON0,
1216 .max_data_lanes = 4,
1217 .max_bit_rate_per_lane = 1000000000,
1218 .has_vop_sel = true,
1221 static struct dw_mipi_dsi_plat_data rk3368_mipi_dsi_drv_data = {
1222 .max_data_lanes = 4,
1223 .max_bit_rate_per_lane = 1000000000,
1226 static struct dw_mipi_dsi_plat_data rk3399_mipi_dsi_drv_data = {
1227 .dsi0_en_bit = RK3399_DSI0_SEL_VOP_LIT,
1228 .dsi1_en_bit = RK3399_DSI1_SEL_VOP_LIT,
1229 .grf_switch_reg = RK3399_GRF_SOC_CON19,
1230 .grf_dsi0_mode = RK3399_GRF_DSI_MODE,
1231 .grf_dsi0_mode_reg = RK3399_GRF_SOC_CON22,
1232 .max_data_lanes = 4,
1233 .max_bit_rate_per_lane = 1500000000,
1234 .has_vop_sel = true,
1237 static const struct of_device_id dw_mipi_dsi_dt_ids[] = {
1239 .compatible = "rockchip,rk3288-mipi-dsi",
1240 .data = &rk3288_mipi_dsi_drv_data,
1242 .compatible = "rockchip,rk3366-mipi-dsi",
1243 .data = &rk3366_mipi_dsi_drv_data,
1245 .compatible = "rockchip,rk3368-mipi-dsi",
1246 .data = &rk3368_mipi_dsi_drv_data,
1248 .compatible = "rockchip,rk3399-mipi-dsi",
1249 .data = &rk3399_mipi_dsi_drv_data,
1253 MODULE_DEVICE_TABLE(of, dw_mipi_dsi_dt_ids);
1255 static int dw_mipi_dsi_bind(struct device *dev, struct device *master,
1258 struct drm_device *drm = data;
1259 struct dw_mipi_dsi *dsi = dev_get_drvdata(dev);
1263 return -EPROBE_DEFER;
1265 ret = dw_mipi_dsi_register(drm, dsi);
1267 dev_err(dev, "Failed to register mipi_dsi: %d\n", ret);
1271 dev_set_drvdata(dev, dsi);
1273 pm_runtime_enable(dev);
1278 static void dw_mipi_dsi_unbind(struct device *dev, struct device *master,
1281 pm_runtime_disable(dev);
1284 static const struct component_ops dw_mipi_dsi_ops = {
1285 .bind = dw_mipi_dsi_bind,
1286 .unbind = dw_mipi_dsi_unbind,
1289 static int rockchip_dsi_get_reset_handle(struct dw_mipi_dsi *dsi)
1291 struct device *dev = dsi->dev;
1293 dsi->rst = devm_reset_control_get_optional(dev, "apb");
1294 if (IS_ERR(dsi->rst)) {
1295 dev_info(dev, "no reset control specified\n");
1302 static int rockchip_dsi_grf_regmap(struct dw_mipi_dsi *dsi)
1304 struct device_node *np = dsi->dev->of_node;
1306 dsi->grf_regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
1307 if (IS_ERR(dsi->grf_regmap)) {
1308 dev_err(dsi->dev, "Unable to get rockchip,grf\n");
1309 return PTR_ERR(dsi->grf_regmap);
1315 static int rockchip_dsi_clk_get(struct dw_mipi_dsi *dsi)
1317 struct device *dev = dsi->dev;
1320 dsi->pclk = devm_clk_get(dev, "pclk");
1321 if (IS_ERR(dsi->pclk)) {
1322 ret = PTR_ERR(dsi->pclk);
1323 dev_err(dev, "Unable to get pclk: %d\n", ret);
1327 dsi->pllref_clk = devm_clk_get(dev, "ref");
1328 if (IS_ERR(dsi->pllref_clk)) {
1329 dev_info(dev, "No PHY reference clock specified\n");
1330 dsi->pllref_clk = NULL;
1333 dsi->phy_cfg_clk = devm_clk_get(dev, "phy_cfg");
1334 if (IS_ERR(dsi->phy_cfg_clk)) {
1335 dev_info(dev, "No PHY APB clock specified\n");
1336 dsi->phy_cfg_clk = NULL;
1342 static int rockchip_dsi_dphy_parse(struct dw_mipi_dsi *dsi)
1344 struct device *dev = dsi->dev;
1347 dsi->phy = devm_phy_optional_get(dev, "mipi_dphy");
1348 if (IS_ERR(dsi->phy)) {
1349 ret = PTR_ERR(dsi->phy);
1350 dev_err(dev, "failed to get mipi dphy: %d\n", ret);
1357 static int rockchip_dsi_ioremap_resource(struct platform_device *pdev,
1358 struct dw_mipi_dsi *dsi)
1360 struct device *dev = &pdev->dev;
1361 struct resource *res;
1363 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1367 dsi->base = devm_ioremap_resource(dev, res);
1368 if (IS_ERR(dsi->base))
1369 return PTR_ERR(dsi->base);
1374 static int dw_mipi_dsi_probe(struct platform_device *pdev)
1376 struct device *dev = &pdev->dev;
1377 const struct of_device_id *of_id =
1378 of_match_device(dw_mipi_dsi_dt_ids, dev);
1379 const struct dw_mipi_dsi_plat_data *pdata = of_id->data;
1380 struct dw_mipi_dsi *dsi;
1383 dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
1390 rockchip_dsi_ioremap_resource(pdev, dsi);
1391 rockchip_dsi_clk_get(dsi);
1392 rockchip_dsi_dphy_parse(dsi);
1393 rockchip_dsi_grf_regmap(dsi);
1394 rockchip_dsi_get_reset_handle(dsi);
1396 dsi->dsi_host.ops = &dw_mipi_dsi_host_ops;
1397 dsi->dsi_host.dev = &pdev->dev;
1399 ret = mipi_dsi_host_register(&dsi->dsi_host);
1403 platform_set_drvdata(pdev, dsi);
1404 ret = component_add(&pdev->dev, &dw_mipi_dsi_ops);
1406 mipi_dsi_host_unregister(&dsi->dsi_host);
1411 static int dw_mipi_dsi_remove(struct platform_device *pdev)
1413 struct dw_mipi_dsi *dsi = dev_get_drvdata(&pdev->dev);
1416 mipi_dsi_host_unregister(&dsi->dsi_host);
1417 component_del(&pdev->dev, &dw_mipi_dsi_ops);
1421 static struct platform_driver dw_mipi_dsi_driver = {
1422 .probe = dw_mipi_dsi_probe,
1423 .remove = dw_mipi_dsi_remove,
1425 .of_match_table = dw_mipi_dsi_dt_ids,
1426 .name = DRIVER_NAME,
1429 module_platform_driver(dw_mipi_dsi_driver);
1431 MODULE_DESCRIPTION("ROCKCHIP MIPI DSI host controller driver");
1432 MODULE_AUTHOR("Chris Zhong <zyw@rock-chips.com>");
1433 MODULE_LICENSE("GPL");
1434 MODULE_ALIAS("platform:" DRIVER_NAME);