drm/rockchip: vop: get rid of max_output_fb
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / rockchip / rockchip_drm_vop.c
1 /*
2  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3  * Author:Mark Yao <mark.yao@rock-chips.com>
4  *
5  * This software is licensed under the terms of the GNU General Public
6  * License version 2, as published by the Free Software Foundation, and
7  * may be copied, distributed, and modified under those terms.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  */
14
15 #include <drm/drm.h>
16 #include <drm/drmP.h>
17 #include <drm/drm_atomic.h>
18 #include <drm/drm_crtc.h>
19 #include <drm/drm_crtc_helper.h>
20 #include <drm/drm_plane_helper.h>
21
22 #include <linux/iopoll.h>
23 #include <linux/kernel.h>
24 #include <linux/module.h>
25 #include <linux/platform_device.h>
26 #include <linux/clk.h>
27 #include <linux/of.h>
28 #include <linux/of_device.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/component.h>
31
32 #include <linux/reset.h>
33 #include <linux/delay.h>
34 #include <linux/sort.h>
35 #include <uapi/drm/rockchip_drm.h>
36
37 #include "rockchip_drm_drv.h"
38 #include "rockchip_drm_gem.h"
39 #include "rockchip_drm_fb.h"
40 #include "rockchip_drm_vop.h"
41
42 #define VOP_REG_SUPPORT(vop, reg) \
43                 (!reg.major || (reg.major == VOP_MAJOR(vop->data->version) && \
44                 reg.begin_minor <= VOP_MINOR(vop->data->version) && \
45                 reg.end_minor >= VOP_MINOR(vop->data->version) && \
46                 reg.mask))
47
48 #define VOP_WIN_SUPPORT(vop, win, name) \
49                 VOP_REG_SUPPORT(vop, win->phy->name)
50
51 #define VOP_CTRL_SUPPORT(vop, name) \
52                 VOP_REG_SUPPORT(vop, vop->data->ctrl->name)
53
54 #define VOP_INTR_SUPPORT(vop, name) \
55                 VOP_REG_SUPPORT(vop, vop->data->intr->name)
56
57 #define __REG_SET(x, off, mask, shift, v, write_mask, relaxed) \
58                 vop_mask_write(x, off, mask, shift, v, write_mask, relaxed)
59
60 #define _REG_SET(vop, name, off, reg, mask, v, relaxed) \
61         do { \
62                 if (VOP_REG_SUPPORT(vop, reg)) \
63                         __REG_SET(vop, off + reg.offset, mask, reg.shift, \
64                                   v, reg.write_mask, relaxed); \
65                 else \
66                         dev_dbg(vop->dev, "Warning: not support "#name"\n"); \
67         } while(0)
68
69 #define REG_SET(x, name, off, reg, v, relaxed) \
70                 _REG_SET(x, name, off, reg, reg.mask, v, relaxed)
71 #define REG_SET_MASK(x, name, off, reg, mask, v, relaxed) \
72                 _REG_SET(x, name, off, reg, reg.mask & mask, v, relaxed)
73
74 #define VOP_WIN_SET(x, win, name, v) \
75                 REG_SET(x, name, win->offset, VOP_WIN_NAME(win, name), v, true)
76 #define VOP_WIN_SET_EXT(x, win, ext, name, v) \
77                 REG_SET(x, name, 0, win->ext->name, v, true)
78 #define VOP_SCL_SET(x, win, name, v) \
79                 REG_SET(x, name, win->offset, win->phy->scl->name, v, true)
80 #define VOP_SCL_SET_EXT(x, win, name, v) \
81                 REG_SET(x, name, win->offset, win->phy->scl->ext->name, v, true)
82
83 #define VOP_CTRL_SET(x, name, v) \
84                 REG_SET(x, name, 0, (x)->data->ctrl->name, v, false)
85
86 #define VOP_INTR_GET(vop, name) \
87                 vop_read_reg(vop, 0, &vop->data->ctrl->name)
88
89 #define VOP_INTR_SET(vop, name, v) \
90                 REG_SET(vop, name, 0, vop->data->intr->name, \
91                         v, false)
92 #define VOP_INTR_SET_MASK(vop, name, mask, v) \
93                 REG_SET_MASK(vop, name, 0, vop->data->intr->name, \
94                              mask, v, false)
95
96 #define VOP_INTR_SET_TYPE(vop, name, type, v) \
97         do { \
98                 int i, reg = 0, mask = 0; \
99                 for (i = 0; i < vop->data->intr->nintrs; i++) { \
100                         if (vop->data->intr->intrs[i] & type) { \
101                                 reg |= (v) << i; \
102                                 mask |= 1 << i; \
103                         } \
104                 } \
105                 VOP_INTR_SET_MASK(vop, name, mask, reg); \
106         } while (0)
107 #define VOP_INTR_GET_TYPE(vop, name, type) \
108                 vop_get_intr_type(vop, &vop->data->intr->name, type)
109
110 #define VOP_CTRL_GET(x, name) \
111                 vop_read_reg(x, 0, &vop->data->ctrl->name)
112
113 #define VOP_WIN_GET(x, win, name) \
114                 vop_read_reg(x, win->offset, &VOP_WIN_NAME(win, name))
115
116 #define VOP_WIN_NAME(win, name) \
117                 (vop_get_win_phy(win, &win->phy->name)->name)
118
119 #define VOP_WIN_GET_YRGBADDR(vop, win) \
120                 vop_readl(vop, win->offset + VOP_WIN_NAME(win, yrgb_mst).offset)
121
122 #define to_vop(x) container_of(x, struct vop, crtc)
123 #define to_vop_win(x) container_of(x, struct vop_win, base)
124 #define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
125
126 struct vop_zpos {
127         int win_id;
128         int zpos;
129 };
130
131 struct vop_plane_state {
132         struct drm_plane_state base;
133         int format;
134         int zpos;
135         struct drm_rect src;
136         struct drm_rect dest;
137         dma_addr_t yrgb_mst;
138         dma_addr_t uv_mst;
139         const uint32_t *y2r_table;
140         const uint32_t *r2r_table;
141         const uint32_t *r2y_table;
142         bool enable;
143 };
144
145 struct vop_win {
146         struct vop_win *parent;
147         struct drm_plane base;
148
149         int win_id;
150         int area_id;
151         uint32_t offset;
152         enum drm_plane_type type;
153         const struct vop_win_phy *phy;
154         const struct vop_csc *csc;
155         const uint32_t *data_formats;
156         uint32_t nformats;
157         struct vop *vop;
158
159         struct drm_property *rotation_prop;
160         struct vop_plane_state state;
161 };
162
163 struct vop {
164         struct drm_crtc crtc;
165         struct device *dev;
166         struct drm_device *drm_dev;
167         struct drm_property *plane_zpos_prop;
168         struct drm_property *plane_feature_prop;
169         struct drm_property *feature_prop;
170         bool is_iommu_enabled;
171         bool is_iommu_needed;
172         bool is_enabled;
173
174         /* mutex vsync_ work */
175         struct mutex vsync_mutex;
176         bool vsync_work_pending;
177         bool loader_protect;
178         struct completion dsp_hold_completion;
179         struct completion wait_update_complete;
180         struct drm_pending_vblank_event *event;
181
182         struct completion line_flag_completion;
183
184         const struct vop_data *data;
185         int num_wins;
186
187         uint32_t *regsbak;
188         void __iomem *regs;
189
190         /* physical map length of vop register */
191         uint32_t len;
192
193         /* one time only one process allowed to config the register */
194         spinlock_t reg_lock;
195         /* lock vop irq reg */
196         spinlock_t irq_lock;
197
198         unsigned int irq;
199
200         /* vop AHP clk */
201         struct clk *hclk;
202         /* vop dclk */
203         struct clk *dclk;
204         /* vop share memory frequency */
205         struct clk *aclk;
206
207         /* vop dclk reset */
208         struct reset_control *dclk_rst;
209
210         struct vop_win win[];
211 };
212
213 static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
214 {
215         writel(v, vop->regs + offset);
216         vop->regsbak[offset >> 2] = v;
217 }
218
219 static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
220 {
221         return readl(vop->regs + offset);
222 }
223
224 static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
225                                     const struct vop_reg *reg)
226 {
227         return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
228 }
229
230 static inline void vop_mask_write(struct vop *vop, uint32_t offset,
231                                   uint32_t mask, uint32_t shift, uint32_t v,
232                                   bool write_mask, bool relaxed)
233 {
234         if (!mask)
235                 return;
236
237         if (write_mask) {
238                 v = ((v & mask) << shift) | (mask << (shift + 16));
239         } else {
240                 uint32_t cached_val = vop->regsbak[offset >> 2];
241
242                 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
243                 vop->regsbak[offset >> 2] = v;
244         }
245
246         if (relaxed)
247                 writel_relaxed(v, vop->regs + offset);
248         else
249                 writel(v, vop->regs + offset);
250 }
251
252 static inline const struct vop_win_phy *
253 vop_get_win_phy(struct vop_win *win, const struct vop_reg *reg)
254 {
255         if (!reg->mask && win->parent)
256                 return win->parent->phy;
257
258         return win->phy;
259 }
260
261 static inline uint32_t vop_get_intr_type(struct vop *vop,
262                                          const struct vop_reg *reg, int type)
263 {
264         uint32_t i, ret = 0;
265         uint32_t regs = vop_read_reg(vop, 0, reg);
266
267         for (i = 0; i < vop->data->intr->nintrs; i++) {
268                 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
269                         ret |= vop->data->intr->intrs[i];
270         }
271
272         return ret;
273 }
274
275 static void vop_load_csc_table(struct vop *vop, u32 offset, const u32 *table)
276 {
277         int i;
278
279         if (!table)
280                 return;
281
282         for (i = 0; i < 8; i++)
283                 vop_writel(vop, offset + i * 4, table[i]);
284 }
285
286 static inline void vop_cfg_done(struct vop *vop)
287 {
288         VOP_CTRL_SET(vop, cfg_done, 1);
289 }
290
291 static bool vop_is_allwin_disabled(struct vop *vop)
292 {
293         int i;
294
295         for (i = 0; i < vop->num_wins; i++) {
296                 struct vop_win *win = &vop->win[i];
297
298                 if (VOP_WIN_GET(vop, win, enable) != 0)
299                         return false;
300         }
301
302         return true;
303 }
304
305 static bool vop_is_cfg_done_complete(struct vop *vop)
306 {
307         return VOP_CTRL_GET(vop, cfg_done) ? false : true;
308 }
309
310 static bool vop_fs_irq_is_active(struct vop *vop)
311 {
312         return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
313 }
314
315 static bool vop_line_flag_is_active(struct vop *vop)
316 {
317         return VOP_INTR_GET_TYPE(vop, status, LINE_FLAG_INTR);
318 }
319
320 static bool has_rb_swapped(uint32_t format)
321 {
322         switch (format) {
323         case DRM_FORMAT_XBGR8888:
324         case DRM_FORMAT_ABGR8888:
325         case DRM_FORMAT_BGR888:
326         case DRM_FORMAT_BGR565:
327                 return true;
328         default:
329                 return false;
330         }
331 }
332
333 static enum vop_data_format vop_convert_format(uint32_t format)
334 {
335         switch (format) {
336         case DRM_FORMAT_XRGB8888:
337         case DRM_FORMAT_ARGB8888:
338         case DRM_FORMAT_XBGR8888:
339         case DRM_FORMAT_ABGR8888:
340                 return VOP_FMT_ARGB8888;
341         case DRM_FORMAT_RGB888:
342         case DRM_FORMAT_BGR888:
343                 return VOP_FMT_RGB888;
344         case DRM_FORMAT_RGB565:
345         case DRM_FORMAT_BGR565:
346                 return VOP_FMT_RGB565;
347         case DRM_FORMAT_NV12:
348         case DRM_FORMAT_NV12_10:
349                 return VOP_FMT_YUV420SP;
350         case DRM_FORMAT_NV16:
351         case DRM_FORMAT_NV16_10:
352                 return VOP_FMT_YUV422SP;
353         case DRM_FORMAT_NV24:
354         case DRM_FORMAT_NV24_10:
355                 return VOP_FMT_YUV444SP;
356         default:
357                 DRM_ERROR("unsupport format[%08x]\n", format);
358                 return -EINVAL;
359         }
360 }
361
362 static bool is_yuv_support(uint32_t format)
363 {
364         switch (format) {
365         case DRM_FORMAT_NV12:
366         case DRM_FORMAT_NV12_10:
367         case DRM_FORMAT_NV16:
368         case DRM_FORMAT_NV16_10:
369         case DRM_FORMAT_NV24:
370         case DRM_FORMAT_NV24_10:
371                 return true;
372         default:
373                 return false;
374         }
375 }
376
377 static bool is_yuv_10bit(uint32_t format)
378 {
379         switch (format) {
380         case DRM_FORMAT_NV12_10:
381         case DRM_FORMAT_NV16_10:
382         case DRM_FORMAT_NV24_10:
383                 return true;
384         default:
385                 return false;
386         }
387 }
388
389 static bool is_alpha_support(uint32_t format)
390 {
391         switch (format) {
392         case DRM_FORMAT_ARGB8888:
393         case DRM_FORMAT_ABGR8888:
394                 return true;
395         default:
396                 return false;
397         }
398 }
399
400 static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
401                                   uint32_t dst, bool is_horizontal,
402                                   int vsu_mode, int *vskiplines)
403 {
404         uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
405
406         if (is_horizontal) {
407                 if (mode == SCALE_UP)
408                         val = GET_SCL_FT_BIC(src, dst);
409                 else if (mode == SCALE_DOWN)
410                         val = GET_SCL_FT_BILI_DN(src, dst);
411         } else {
412                 if (mode == SCALE_UP) {
413                         if (vsu_mode == SCALE_UP_BIL)
414                                 val = GET_SCL_FT_BILI_UP(src, dst);
415                         else
416                                 val = GET_SCL_FT_BIC(src, dst);
417                 } else if (mode == SCALE_DOWN) {
418                         if (vskiplines) {
419                                 *vskiplines = scl_get_vskiplines(src, dst);
420                                 val = scl_get_bili_dn_vskip(src, dst,
421                                                             *vskiplines);
422                         } else {
423                                 val = GET_SCL_FT_BILI_DN(src, dst);
424                         }
425                 }
426         }
427
428         return val;
429 }
430
431 static void scl_vop_cal_scl_fac(struct vop *vop, struct vop_win *win,
432                                 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
433                                 uint32_t dst_h, uint32_t pixel_format)
434 {
435         uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
436         uint16_t cbcr_hor_scl_mode = SCALE_NONE;
437         uint16_t cbcr_ver_scl_mode = SCALE_NONE;
438         int hsub = drm_format_horz_chroma_subsampling(pixel_format);
439         int vsub = drm_format_vert_chroma_subsampling(pixel_format);
440         bool is_yuv = is_yuv_support(pixel_format);
441         uint16_t cbcr_src_w = src_w / hsub;
442         uint16_t cbcr_src_h = src_h / vsub;
443         uint16_t vsu_mode;
444         uint16_t lb_mode;
445         uint32_t val;
446         int vskiplines = 0;
447
448         if (!win->phy->scl)
449                 return;
450
451         if (!win->phy->scl->ext) {
452                 VOP_SCL_SET(vop, win, scale_yrgb_x,
453                             scl_cal_scale2(src_w, dst_w));
454                 VOP_SCL_SET(vop, win, scale_yrgb_y,
455                             scl_cal_scale2(src_h, dst_h));
456                 if (is_yuv) {
457                         VOP_SCL_SET(vop, win, scale_cbcr_x,
458                                     scl_cal_scale2(cbcr_src_w, dst_w));
459                         VOP_SCL_SET(vop, win, scale_cbcr_y,
460                                     scl_cal_scale2(cbcr_src_h, dst_h));
461                 }
462                 return;
463         }
464
465         yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
466         yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
467
468         if (is_yuv) {
469                 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
470                 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
471                 if (cbcr_hor_scl_mode == SCALE_DOWN)
472                         lb_mode = scl_vop_cal_lb_mode(dst_w, true);
473                 else
474                         lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
475         } else {
476                 if (yrgb_hor_scl_mode == SCALE_DOWN)
477                         lb_mode = scl_vop_cal_lb_mode(dst_w, false);
478                 else
479                         lb_mode = scl_vop_cal_lb_mode(src_w, false);
480         }
481
482         VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
483         if (lb_mode == LB_RGB_3840X2) {
484                 if (yrgb_ver_scl_mode != SCALE_NONE) {
485                         DRM_ERROR("ERROR : not allow yrgb ver scale\n");
486                         return;
487                 }
488                 if (cbcr_ver_scl_mode != SCALE_NONE) {
489                         DRM_ERROR("ERROR : not allow cbcr ver scale\n");
490                         return;
491                 }
492                 vsu_mode = SCALE_UP_BIL;
493         } else if (lb_mode == LB_RGB_2560X4) {
494                 vsu_mode = SCALE_UP_BIL;
495         } else {
496                 vsu_mode = SCALE_UP_BIC;
497         }
498
499         val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
500                                 true, 0, NULL);
501         VOP_SCL_SET(vop, win, scale_yrgb_x, val);
502         val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
503                                 false, vsu_mode, &vskiplines);
504         VOP_SCL_SET(vop, win, scale_yrgb_y, val);
505
506         VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
507         VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
508
509         VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
510         VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
511         VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
512         VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
513         VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
514         if (is_yuv) {
515                 vskiplines = 0;
516
517                 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
518                                         dst_w, true, 0, NULL);
519                 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
520                 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
521                                         dst_h, false, vsu_mode, &vskiplines);
522                 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
523
524                 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
525                 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
526                 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
527                 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
528                 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
529                 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
530                 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
531         }
532 }
533
534 /*
535  * rk3399 colorspace path:
536  *      Input        Win csc                     Output
537  * 1. YUV(2020)  --> Y2R->2020To709->R2Y   --> YUV_OUTPUT(601/709)
538  *    RGB        --> R2Y                  __/
539  *
540  * 2. YUV(2020)  --> bypasss               --> YUV_OUTPUT(2020)
541  *    RGB        --> 709To2020->R2Y       __/
542  *
543  * 3. YUV(2020)  --> Y2R->2020To709        --> RGB_OUTPUT(709)
544  *    RGB        --> R2Y                  __/
545  *
546  * 4. YUV(601/709)-> Y2R->709To2020->R2Y   --> YUV_OUTPUT(2020)
547  *    RGB        --> 709To2020->R2Y       __/
548  *
549  * 5. YUV(601/709)-> bypass                --> YUV_OUTPUT(709)
550  *    RGB        --> R2Y                  __/
551  *
552  * 6. YUV(601/709)-> bypass                --> YUV_OUTPUT(601)
553  *    RGB        --> R2Y(601)             __/
554  *
555  * 7. YUV        --> Y2R(709)              --> RGB_OUTPUT(709)
556  *    RGB        --> bypass               __/
557  *
558  * 8. RGB        --> 709To2020->R2Y        --> YUV_OUTPUT(2020)
559  *
560  * 9. RGB        --> R2Y(709)              --> YUV_OUTPUT(709)
561  *
562  * 10. RGB       --> R2Y(601)              --> YUV_OUTPUT(601)
563  *
564  * 11. RGB       --> bypass                --> RGB_OUTPUT(709)
565  */
566 static int vop_csc_setup(const struct vop_csc_table *csc_table,
567                          bool is_input_yuv, bool is_output_yuv,
568                          int input_csc, int output_csc,
569                          const uint32_t **y2r_table,
570                          const uint32_t **r2r_table,
571                          const uint32_t **r2y_table)
572 {
573         *y2r_table = NULL;
574         *r2r_table = NULL;
575         *r2y_table = NULL;
576
577         if (is_output_yuv) {
578                 if (output_csc == CSC_BT2020) {
579                         if (is_input_yuv) {
580                                 if (input_csc == CSC_BT2020)
581                                         return 0;
582                                 *y2r_table = csc_table->y2r_bt709;
583                         }
584                         if (input_csc != CSC_BT2020)
585                                 *r2r_table = csc_table->r2r_bt709_to_bt2020;
586                         *r2y_table = csc_table->r2y_bt2020;
587                 } else {
588                         if (is_input_yuv && input_csc == CSC_BT2020)
589                                 *y2r_table = csc_table->y2r_bt2020;
590                         if (input_csc == CSC_BT2020)
591                                 *r2r_table = csc_table->r2r_bt2020_to_bt709;
592                         if (!is_input_yuv || *y2r_table) {
593                                 if (output_csc == CSC_BT709)
594                                         *r2y_table = csc_table->r2y_bt709;
595                                 else
596                                         *r2y_table = csc_table->r2y_bt601;
597                         }
598                 }
599         } else {
600                 if (!is_input_yuv)
601                         return 0;
602
603                 /*
604                  * is possible use bt2020 on rgb mode?
605                  */
606                 if (WARN_ON(output_csc == CSC_BT2020))
607                         return -EINVAL;
608
609                 if (input_csc == CSC_BT2020)
610                         *y2r_table = csc_table->y2r_bt2020;
611                 else if (input_csc == CSC_BT709)
612                         *y2r_table = csc_table->y2r_bt709;
613                 else
614                         *y2r_table = csc_table->y2r_bt601;
615
616                 if (input_csc == CSC_BT2020)
617                         /*
618                          * We don't have bt601 to bt709 table, force use bt709.
619                          */
620                         *r2r_table = csc_table->r2r_bt2020_to_bt709;
621         }
622
623         return 0;
624 }
625
626 static int vop_csc_atomic_check(struct drm_crtc *crtc,
627                                 struct drm_crtc_state *crtc_state)
628 {
629         struct vop *vop = to_vop(crtc);
630         struct drm_atomic_state *state = crtc_state->state;
631         const struct vop_csc_table *csc_table = vop->data->csc_table;
632         struct drm_plane_state *pstate;
633         struct drm_plane *plane;
634         bool is_yuv;
635         int ret;
636
637         if (!csc_table)
638                 return 0;
639
640         drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
641                 struct vop_plane_state *vop_plane_state;
642
643                 pstate = drm_atomic_get_plane_state(state, plane);
644                 if (IS_ERR(pstate))
645                         return PTR_ERR(pstate);
646                 vop_plane_state = to_vop_plane_state(pstate);
647
648                 if (!pstate->fb)
649                         continue;
650                 is_yuv = is_yuv_support(pstate->fb->pixel_format);
651
652                 /*
653                  * TODO: force set input and output csc mode.
654                  */
655                 ret = vop_csc_setup(csc_table, is_yuv, false,
656                                     CSC_BT709, CSC_BT709,
657                                     &vop_plane_state->y2r_table,
658                                     &vop_plane_state->r2r_table,
659                                     &vop_plane_state->r2y_table);
660                 if (ret)
661                         return ret;
662         }
663
664         return 0;
665 }
666
667 static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
668 {
669         unsigned long flags;
670
671         spin_lock_irqsave(&vop->irq_lock, flags);
672
673         VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
674         VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
675
676         spin_unlock_irqrestore(&vop->irq_lock, flags);
677 }
678
679 static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
680 {
681         unsigned long flags;
682
683         spin_lock_irqsave(&vop->irq_lock, flags);
684
685         VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
686
687         spin_unlock_irqrestore(&vop->irq_lock, flags);
688 }
689
690 /*
691  * (1) each frame starts at the start of the Vsync pulse which is signaled by
692  *     the "FRAME_SYNC" interrupt.
693  * (2) the active data region of each frame ends at dsp_vact_end
694  * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
695  *      to get "LINE_FLAG" interrupt at the end of the active on screen data.
696  *
697  * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
698  * Interrupts
699  * LINE_FLAG -------------------------------+
700  * FRAME_SYNC ----+                         |
701  *                |                         |
702  *                v                         v
703  *                | Vsync | Vbp |  Vactive  | Vfp |
704  *                        ^     ^           ^     ^
705  *                        |     |           |     |
706  *                        |     |           |     |
707  * dsp_vs_end ------------+     |           |     |   VOP_DSP_VTOTAL_VS_END
708  * dsp_vact_start --------------+           |     |   VOP_DSP_VACT_ST_END
709  * dsp_vact_end ----------------------------+     |   VOP_DSP_VACT_ST_END
710  * dsp_total -------------------------------------+   VOP_DSP_VTOTAL_VS_END
711  */
712 static bool vop_line_flag_irq_is_enabled(struct vop *vop)
713 {
714         uint32_t line_flag_irq;
715         unsigned long flags;
716
717         spin_lock_irqsave(&vop->irq_lock, flags);
718
719         line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
720
721         spin_unlock_irqrestore(&vop->irq_lock, flags);
722
723         return !!line_flag_irq;
724 }
725
726 static void vop_line_flag_irq_enable(struct vop *vop, int line_num)
727 {
728         unsigned long flags;
729
730         if (WARN_ON(!vop->is_enabled))
731                 return;
732
733         spin_lock_irqsave(&vop->irq_lock, flags);
734
735         VOP_INTR_SET(vop, line_flag_num[0], line_num);
736         VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
737         VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
738
739         spin_unlock_irqrestore(&vop->irq_lock, flags);
740 }
741
742 static void vop_line_flag_irq_disable(struct vop *vop)
743 {
744         unsigned long flags;
745
746         if (WARN_ON(!vop->is_enabled))
747                 return;
748
749         spin_lock_irqsave(&vop->irq_lock, flags);
750
751         VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
752
753         spin_unlock_irqrestore(&vop->irq_lock, flags);
754 }
755
756 static void vop_power_enable(struct drm_crtc *crtc)
757 {
758         struct vop *vop = to_vop(crtc);
759         int ret;
760
761         ret = clk_prepare_enable(vop->hclk);
762         if (ret < 0) {
763                 dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
764                 return;
765         }
766
767         ret = clk_prepare_enable(vop->dclk);
768         if (ret < 0) {
769                 dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
770                 goto err_disable_hclk;
771         }
772
773         ret = clk_prepare_enable(vop->aclk);
774         if (ret < 0) {
775                 dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
776                 goto err_disable_dclk;
777         }
778
779         ret = pm_runtime_get_sync(vop->dev);
780         if (ret < 0) {
781                 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
782                 return;
783         }
784
785         memcpy(vop->regsbak, vop->regs, vop->len);
786
787         vop->is_enabled = true;
788
789         return;
790
791 err_disable_dclk:
792         clk_disable_unprepare(vop->dclk);
793 err_disable_hclk:
794         clk_disable_unprepare(vop->hclk);
795 }
796
797 static void vop_initial(struct drm_crtc *crtc)
798 {
799         struct vop *vop = to_vop(crtc);
800         int i;
801
802         vop_power_enable(crtc);
803
804         VOP_CTRL_SET(vop, global_regdone_en, 1);
805         VOP_CTRL_SET(vop, dsp_blank, 0);
806
807         /*
808          * We need to make sure that all windows are disabled before resume
809          * the crtc. Otherwise we might try to scan from a destroyed
810          * buffer later.
811          */
812         for (i = 0; i < vop->num_wins; i++) {
813                 struct vop_win *win = &vop->win[i];
814
815                 if (win->phy->scl && win->phy->scl->ext) {
816                         VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, SCALE_NONE);
817                         VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, SCALE_NONE);
818                         VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, SCALE_NONE);
819                         VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, SCALE_NONE);
820                 }
821                 VOP_WIN_SET(vop, win, enable, 0);
822                 VOP_WIN_SET(vop, win, gate, 1);
823         }
824         VOP_CTRL_SET(vop, afbdc_en, 0);
825 }
826
827 static void vop_crtc_disable(struct drm_crtc *crtc)
828 {
829         struct vop *vop = to_vop(crtc);
830
831         drm_crtc_vblank_off(crtc);
832
833         /*
834          * Vop standby will take effect at end of current frame,
835          * if dsp hold valid irq happen, it means standby complete.
836          *
837          * we must wait standby complete when we want to disable aclk,
838          * if not, memory bus maybe dead.
839          */
840         reinit_completion(&vop->dsp_hold_completion);
841         vop_dsp_hold_valid_irq_enable(vop);
842
843         spin_lock(&vop->reg_lock);
844
845         VOP_CTRL_SET(vop, standby, 1);
846
847         spin_unlock(&vop->reg_lock);
848
849         WARN_ON(!wait_for_completion_timeout(&vop->dsp_hold_completion,
850                                              msecs_to_jiffies(50)));
851
852         vop_dsp_hold_valid_irq_disable(vop);
853
854         disable_irq(vop->irq);
855
856         vop->is_enabled = false;
857         if (vop->is_iommu_enabled) {
858                 /*
859                  * vop standby complete, so iommu detach is safe.
860                  */
861                 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
862                 vop->is_iommu_enabled = false;
863         }
864
865         pm_runtime_put(vop->dev);
866         clk_disable_unprepare(vop->dclk);
867         clk_disable_unprepare(vop->aclk);
868         clk_disable_unprepare(vop->hclk);
869 }
870
871 static void vop_plane_destroy(struct drm_plane *plane)
872 {
873         drm_plane_cleanup(plane);
874 }
875
876 static int vop_plane_prepare_fb(struct drm_plane *plane,
877                                 const struct drm_plane_state *new_state)
878 {
879         if (plane->state->fb)
880                 drm_framebuffer_reference(plane->state->fb);
881
882         return 0;
883 }
884
885 static void vop_plane_cleanup_fb(struct drm_plane *plane,
886                                  const struct drm_plane_state *old_state)
887 {
888         if (old_state->fb)
889                 drm_framebuffer_unreference(old_state->fb);
890 }
891
892 static int vop_plane_atomic_check(struct drm_plane *plane,
893                            struct drm_plane_state *state)
894 {
895         struct drm_crtc *crtc = state->crtc;
896         struct drm_framebuffer *fb = state->fb;
897         struct vop_win *win = to_vop_win(plane);
898         struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
899         struct drm_crtc_state *crtc_state;
900         const struct vop_data *vop_data;
901         struct vop *vop;
902         bool visible;
903         int ret;
904         struct drm_rect *dest = &vop_plane_state->dest;
905         struct drm_rect *src = &vop_plane_state->src;
906         struct drm_rect clip;
907         int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
908                                         DRM_PLANE_HELPER_NO_SCALING;
909         int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
910                                         DRM_PLANE_HELPER_NO_SCALING;
911         unsigned long offset;
912         dma_addr_t dma_addr;
913
914         crtc = crtc ? crtc : plane->state->crtc;
915         /*
916          * Both crtc or plane->state->crtc can be null.
917          */
918         if (!crtc || !fb)
919                 goto out_disable;
920
921         crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
922         if (IS_ERR(crtc_state))
923                 return PTR_ERR(crtc_state);
924
925         src->x1 = state->src_x;
926         src->y1 = state->src_y;
927         src->x2 = state->src_x + state->src_w;
928         src->y2 = state->src_y + state->src_h;
929         dest->x1 = state->crtc_x;
930         dest->y1 = state->crtc_y;
931         dest->x2 = state->crtc_x + state->crtc_w;
932         dest->y2 = state->crtc_y + state->crtc_h;
933
934         clip.x1 = 0;
935         clip.y1 = 0;
936         clip.x2 = crtc_state->mode.hdisplay;
937         clip.y2 = crtc_state->mode.vdisplay;
938
939         ret = drm_plane_helper_check_update(plane, crtc, state->fb,
940                                             src, dest, &clip,
941                                             min_scale,
942                                             max_scale,
943                                             true, true, &visible);
944         if (ret)
945                 return ret;
946
947         if (!visible)
948                 goto out_disable;
949
950         vop_plane_state->format = vop_convert_format(fb->pixel_format);
951         if (vop_plane_state->format < 0)
952                 return vop_plane_state->format;
953
954         vop = to_vop(crtc);
955         vop_data = vop->data;
956
957         if (drm_rect_width(src) >> 16 > vop_data->max_input.width ||
958             drm_rect_height(src) >> 16 > vop_data->max_input.height) {
959                 DRM_ERROR("Invalid source: %dx%d. max input: %dx%d\n",
960                           drm_rect_width(src) >> 16,
961                           drm_rect_height(src) >> 16,
962                           vop_data->max_input.width,
963                           vop_data->max_input.height);
964                 return -EINVAL;
965         }
966
967         /*
968          * Src.x1 can be odd when do clip, but yuv plane start point
969          * need align with 2 pixel.
970          */
971         if (is_yuv_support(fb->pixel_format) && ((src->x1 >> 16) % 2))
972                 return -EINVAL;
973
974         offset = (src->x1 >> 16) * drm_format_plane_bpp(fb->pixel_format, 0) / 8;
975         if (state->rotation & BIT(DRM_REFLECT_Y))
976                 offset += ((src->y2 >> 16) - 1) * fb->pitches[0];
977         else
978                 offset += (src->y1 >> 16) * fb->pitches[0];
979
980         dma_addr = rockchip_fb_get_dma_addr(fb, 0);
981         vop_plane_state->yrgb_mst = dma_addr + offset + fb->offsets[0];
982         if (is_yuv_support(fb->pixel_format)) {
983                 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
984                 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
985                 int bpp = drm_format_plane_bpp(fb->pixel_format, 1);
986
987                 offset = (src->x1 >> 16) * bpp / hsub / 8;
988                 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
989
990                 dma_addr = rockchip_fb_get_dma_addr(fb, 1);
991                 dma_addr += offset + fb->offsets[1];
992                 vop_plane_state->uv_mst = dma_addr;
993         }
994
995         vop_plane_state->enable = true;
996
997         return 0;
998
999 out_disable:
1000         vop_plane_state->enable = false;
1001         return 0;
1002 }
1003
1004 static void vop_plane_atomic_disable(struct drm_plane *plane,
1005                                      struct drm_plane_state *old_state)
1006 {
1007         struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
1008         struct vop_win *win = to_vop_win(plane);
1009         struct vop *vop = to_vop(old_state->crtc);
1010
1011         if (!old_state->crtc)
1012                 return;
1013
1014         spin_lock(&vop->reg_lock);
1015
1016         /*
1017          * FIXUP: some of the vop scale would be abnormal after windows power
1018          * on/off so deinit scale to scale_none mode.
1019          */
1020         if (win->phy->scl && win->phy->scl->ext) {
1021                 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, SCALE_NONE);
1022                 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, SCALE_NONE);
1023                 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, SCALE_NONE);
1024                 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, SCALE_NONE);
1025         }
1026         VOP_WIN_SET(vop, win, enable, 0);
1027
1028         spin_unlock(&vop->reg_lock);
1029
1030         vop_plane_state->enable = false;
1031 }
1032
1033 static void vop_plane_atomic_update(struct drm_plane *plane,
1034                 struct drm_plane_state *old_state)
1035 {
1036         struct drm_plane_state *state = plane->state;
1037         struct drm_crtc *crtc = state->crtc;
1038         struct vop_win *win = to_vop_win(plane);
1039         struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
1040         struct rockchip_crtc_state *s;
1041         struct vop *vop;
1042         struct drm_framebuffer *fb = state->fb;
1043         unsigned int actual_w, actual_h;
1044         unsigned int dsp_stx, dsp_sty;
1045         uint32_t act_info, dsp_info, dsp_st;
1046         struct drm_rect *src = &vop_plane_state->src;
1047         struct drm_rect *dest = &vop_plane_state->dest;
1048         const uint32_t *y2r_table = vop_plane_state->y2r_table;
1049         const uint32_t *r2r_table = vop_plane_state->r2r_table;
1050         const uint32_t *r2y_table = vop_plane_state->r2y_table;
1051         int ymirror, xmirror;
1052         uint32_t val;
1053         bool rb_swap;
1054
1055         /*
1056          * can't update plane when vop is disabled.
1057          */
1058         if (!crtc)
1059                 return;
1060
1061         if (!vop_plane_state->enable) {
1062                 vop_plane_atomic_disable(plane, old_state);
1063                 return;
1064         }
1065
1066         actual_w = drm_rect_width(src) >> 16;
1067         actual_h = drm_rect_height(src) >> 16;
1068         act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
1069
1070         dsp_info = (drm_rect_height(dest) - 1) << 16;
1071         dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
1072
1073         dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
1074         dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
1075         dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
1076
1077         ymirror = !!(state->rotation & BIT(DRM_REFLECT_Y));
1078         xmirror = !!(state->rotation & BIT(DRM_REFLECT_X));
1079
1080         vop = to_vop(state->crtc);
1081         s = to_rockchip_crtc_state(crtc->state);
1082
1083         spin_lock(&vop->reg_lock);
1084
1085         VOP_WIN_SET(vop, win, xmirror, xmirror);
1086         VOP_WIN_SET(vop, win, ymirror, ymirror);
1087         VOP_WIN_SET(vop, win, format, vop_plane_state->format);
1088         VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
1089         VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
1090         if (is_yuv_support(fb->pixel_format)) {
1091                 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
1092                 VOP_WIN_SET(vop, win, uv_mst, vop_plane_state->uv_mst);
1093         }
1094         VOP_WIN_SET(vop, win, fmt_10, is_yuv_10bit(fb->pixel_format));
1095
1096         scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
1097                             drm_rect_width(dest), drm_rect_height(dest),
1098                             fb->pixel_format);
1099
1100         VOP_WIN_SET(vop, win, act_info, act_info);
1101         VOP_WIN_SET(vop, win, dsp_info, dsp_info);
1102         VOP_WIN_SET(vop, win, dsp_st, dsp_st);
1103
1104         rb_swap = has_rb_swapped(fb->pixel_format);
1105         VOP_WIN_SET(vop, win, rb_swap, rb_swap);
1106
1107         if (is_alpha_support(fb->pixel_format) &&
1108             (s->dsp_layer_sel & 0x3) != win->win_id) {
1109                 VOP_WIN_SET(vop, win, dst_alpha_ctl,
1110                             DST_FACTOR_M0(ALPHA_SRC_INVERSE));
1111                 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
1112                         SRC_ALPHA_M0(ALPHA_STRAIGHT) |
1113                         SRC_BLEND_M0(ALPHA_PER_PIX) |
1114                         SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
1115                         SRC_FACTOR_M0(ALPHA_ONE);
1116                 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
1117                 VOP_WIN_SET(vop, win, alpha_mode, 1);
1118                 VOP_WIN_SET(vop, win, alpha_en, 1);
1119         } else {
1120                 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
1121                 VOP_WIN_SET(vop, win, alpha_en, 0);
1122         }
1123
1124         if (win->csc) {
1125                 vop_load_csc_table(vop, win->csc->y2r_offset, y2r_table);
1126                 vop_load_csc_table(vop, win->csc->r2r_offset, r2r_table);
1127                 vop_load_csc_table(vop, win->csc->r2r_offset, r2y_table);
1128                 VOP_WIN_SET_EXT(vop, win, csc, y2r_en, !!y2r_table);
1129                 VOP_WIN_SET_EXT(vop, win, csc, r2r_en, !!r2r_table);
1130                 VOP_WIN_SET_EXT(vop, win, csc, r2y_en, !!r2y_table);
1131         }
1132         VOP_WIN_SET(vop, win, enable, 1);
1133         spin_unlock(&vop->reg_lock);
1134         vop->is_iommu_needed = true;
1135 }
1136
1137 static const struct drm_plane_helper_funcs plane_helper_funcs = {
1138         .prepare_fb = vop_plane_prepare_fb,
1139         .cleanup_fb = vop_plane_cleanup_fb,
1140         .atomic_check = vop_plane_atomic_check,
1141         .atomic_update = vop_plane_atomic_update,
1142         .atomic_disable = vop_plane_atomic_disable,
1143 };
1144
1145 void vop_atomic_plane_reset(struct drm_plane *plane)
1146 {
1147         struct vop_win *win = to_vop_win(plane);
1148         struct vop_plane_state *vop_plane_state =
1149                                         to_vop_plane_state(plane->state);
1150
1151         if (plane->state && plane->state->fb)
1152                 drm_framebuffer_unreference(plane->state->fb);
1153
1154         kfree(vop_plane_state);
1155         vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
1156         if (!vop_plane_state)
1157                 return;
1158
1159         vop_plane_state->zpos = win->win_id;
1160         plane->state = &vop_plane_state->base;
1161         plane->state->plane = plane;
1162 }
1163
1164 struct drm_plane_state *
1165 vop_atomic_plane_duplicate_state(struct drm_plane *plane)
1166 {
1167         struct vop_plane_state *old_vop_plane_state;
1168         struct vop_plane_state *vop_plane_state;
1169
1170         if (WARN_ON(!plane->state))
1171                 return NULL;
1172
1173         old_vop_plane_state = to_vop_plane_state(plane->state);
1174         vop_plane_state = kmemdup(old_vop_plane_state,
1175                                   sizeof(*vop_plane_state), GFP_KERNEL);
1176         if (!vop_plane_state)
1177                 return NULL;
1178
1179         __drm_atomic_helper_plane_duplicate_state(plane,
1180                                                   &vop_plane_state->base);
1181
1182         return &vop_plane_state->base;
1183 }
1184
1185 static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
1186                                            struct drm_plane_state *state)
1187 {
1188         struct vop_plane_state *vop_state = to_vop_plane_state(state);
1189
1190         __drm_atomic_helper_plane_destroy_state(plane, state);
1191
1192         kfree(vop_state);
1193 }
1194
1195 static int vop_atomic_plane_set_property(struct drm_plane *plane,
1196                                          struct drm_plane_state *state,
1197                                          struct drm_property *property,
1198                                          uint64_t val)
1199 {
1200         struct vop_win *win = to_vop_win(plane);
1201         struct vop_plane_state *plane_state = to_vop_plane_state(state);
1202
1203         if (property == win->vop->plane_zpos_prop) {
1204                 plane_state->zpos = val;
1205                 return 0;
1206         }
1207
1208         if (property == win->rotation_prop) {
1209                 state->rotation = val;
1210                 return 0;
1211         }
1212
1213         DRM_ERROR("failed to set vop plane property\n");
1214         return -EINVAL;
1215 }
1216
1217 static int vop_atomic_plane_get_property(struct drm_plane *plane,
1218                                          const struct drm_plane_state *state,
1219                                          struct drm_property *property,
1220                                          uint64_t *val)
1221 {
1222         struct vop_win *win = to_vop_win(plane);
1223         struct vop_plane_state *plane_state = to_vop_plane_state(state);
1224
1225         if (property == win->vop->plane_zpos_prop) {
1226                 *val = plane_state->zpos;
1227                 return 0;
1228         }
1229
1230         if (property == win->rotation_prop) {
1231                 *val = state->rotation;
1232                 return 0;
1233         }
1234
1235         DRM_ERROR("failed to get vop plane property\n");
1236         return -EINVAL;
1237 }
1238
1239 static const struct drm_plane_funcs vop_plane_funcs = {
1240         .update_plane   = drm_atomic_helper_update_plane,
1241         .disable_plane  = drm_atomic_helper_disable_plane,
1242         .destroy = vop_plane_destroy,
1243         .reset = vop_atomic_plane_reset,
1244         .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
1245         .atomic_destroy_state = vop_atomic_plane_destroy_state,
1246         .atomic_set_property = vop_atomic_plane_set_property,
1247         .atomic_get_property = vop_atomic_plane_get_property,
1248 };
1249
1250 static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
1251 {
1252         struct vop *vop = to_vop(crtc);
1253         unsigned long flags;
1254
1255         if (!vop->is_enabled)
1256                 return -EPERM;
1257
1258         spin_lock_irqsave(&vop->irq_lock, flags);
1259
1260         VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
1261         VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
1262
1263         spin_unlock_irqrestore(&vop->irq_lock, flags);
1264
1265         return 0;
1266 }
1267
1268 static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
1269 {
1270         struct vop *vop = to_vop(crtc);
1271         unsigned long flags;
1272
1273         if (!vop->is_enabled)
1274                 return;
1275
1276         spin_lock_irqsave(&vop->irq_lock, flags);
1277
1278         VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
1279
1280         spin_unlock_irqrestore(&vop->irq_lock, flags);
1281 }
1282
1283 static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
1284 {
1285         struct vop *vop = to_vop(crtc);
1286
1287         reinit_completion(&vop->wait_update_complete);
1288         WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
1289 }
1290
1291 static void vop_crtc_cancel_pending_vblank(struct drm_crtc *crtc,
1292                                            struct drm_file *file_priv)
1293 {
1294         struct drm_device *drm = crtc->dev;
1295         struct vop *vop = to_vop(crtc);
1296         struct drm_pending_vblank_event *e;
1297         unsigned long flags;
1298
1299         spin_lock_irqsave(&drm->event_lock, flags);
1300         e = vop->event;
1301         if (e && e->base.file_priv == file_priv) {
1302                 vop->event = NULL;
1303
1304                 e->base.destroy(&e->base);
1305                 file_priv->event_space += sizeof(e->event);
1306         }
1307         spin_unlock_irqrestore(&drm->event_lock, flags);
1308 }
1309
1310 static int vop_crtc_loader_protect(struct drm_crtc *crtc, bool on)
1311 {
1312         struct vop *vop = to_vop(crtc);
1313
1314         if (on == vop->loader_protect)
1315                 return 0;
1316
1317         if (on) {
1318                 vop_power_enable(crtc);
1319                 enable_irq(vop->irq);
1320                 drm_crtc_vblank_on(crtc);
1321                 vop->loader_protect = true;
1322         } else {
1323                 vop_crtc_disable(crtc);
1324
1325                 vop->loader_protect = false;
1326         }
1327
1328         return 0;
1329 }
1330
1331 static int vop_plane_info_dump(struct seq_file *s, struct drm_plane *plane)
1332 {
1333         struct vop_win *win = to_vop_win(plane);
1334         struct drm_plane_state *state = plane->state;
1335         struct vop_plane_state *pstate = to_vop_plane_state(state);
1336         struct drm_rect *src, *dest;
1337         struct drm_framebuffer *fb = state->fb;
1338         int i;
1339
1340         seq_printf(s, "    win%d-%d: %s\n", win->win_id, win->area_id,
1341                    pstate->enable ? "ACTIVE" : "DISABLED");
1342         if (!fb)
1343                 return 0;
1344
1345         src = &pstate->src;
1346         dest = &pstate->dest;
1347
1348         seq_printf(s, "\tformat: %s%s\n", drm_get_format_name(fb->pixel_format),
1349                    fb->modifier[0] == DRM_FORMAT_MOD_ARM_AFBC ? "[AFBC]" : "");
1350         seq_printf(s, "\tzpos: %d\n", pstate->zpos);
1351         seq_printf(s, "\tsrc: pos[%dx%d] rect[%dx%d]\n", src->x1 >> 16,
1352                    src->y1 >> 16, drm_rect_width(src) >> 16,
1353                    drm_rect_height(src) >> 16);
1354         seq_printf(s, "\tdst: pos[%dx%d] rect[%dx%d]\n", dest->x1, dest->y1,
1355                    drm_rect_width(dest), drm_rect_height(dest));
1356
1357         for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
1358                 dma_addr_t fb_addr = rockchip_fb_get_dma_addr(fb, i);
1359                 seq_printf(s, "\tbuf[%d]: addr: %pad pitch: %d offset: %d\n",
1360                            i, &fb_addr, fb->pitches[i], fb->offsets[i]);
1361         }
1362
1363         return 0;
1364 }
1365
1366 static int vop_crtc_debugfs_dump(struct drm_crtc *crtc, struct seq_file *s)
1367 {
1368         struct vop *vop = to_vop(crtc);
1369         struct drm_crtc_state *crtc_state = crtc->state;
1370         struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1371         struct rockchip_crtc_state *state = to_rockchip_crtc_state(crtc->state);
1372         bool interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
1373         struct drm_plane *plane;
1374         int i;
1375
1376         seq_printf(s, "VOP [%s]: %s\n", dev_name(vop->dev),
1377                    crtc_state->active ? "ACTIVE" : "DISABLED");
1378
1379         if (!crtc_state->active)
1380                 return 0;
1381
1382         seq_printf(s, "    Connector: %s\n",
1383                    drm_get_connector_name(state->output_type));
1384         seq_printf(s, "\tbus_format[%x] output_mode[%x]\n",
1385                    state->bus_format, state->output_mode);
1386         seq_printf(s, "    Display mode: %dx%d%s%d\n",
1387                    mode->hdisplay, mode->vdisplay, interlaced ? "i" : "p",
1388                    drm_mode_vrefresh(mode));
1389         seq_printf(s, "\tclk[%d] real_clk[%d] type[%x] flag[%x]\n",
1390                    mode->clock, mode->crtc_clock, mode->type, mode->flags);
1391         seq_printf(s, "\tH: %d %d %d %d\n", mode->hdisplay, mode->hsync_start,
1392                    mode->hsync_end, mode->htotal);
1393         seq_printf(s, "\tV: %d %d %d %d\n", mode->vdisplay, mode->vsync_start,
1394                    mode->vsync_end, mode->vtotal);
1395
1396         for (i = 0; i < vop->num_wins; i++) {
1397                 plane = &vop->win[i].base;
1398                 vop_plane_info_dump(s, plane);
1399         }
1400
1401         return 0;
1402 }
1403
1404 static enum drm_mode_status
1405 vop_crtc_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1406                     int output_type)
1407 {
1408         struct vop *vop = to_vop(crtc);
1409         const struct vop_data *vop_data = vop->data;
1410         int request_clock = mode->clock;
1411         int clock;
1412
1413         if (mode->hdisplay > vop_data->max_output.width)
1414                 return MODE_BAD_HVALUE;
1415         if (mode->vdisplay > vop_data->max_output.height)
1416                 return MODE_BAD_VVALUE;
1417
1418         if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1419                 request_clock *= 2;
1420         clock = clk_round_rate(vop->dclk, request_clock * 1000) / 1000;
1421
1422         /*
1423          * Hdmi or DisplayPort request a Accurate clock.
1424          */
1425         if (output_type == DRM_MODE_CONNECTOR_HDMIA ||
1426             output_type == DRM_MODE_CONNECTOR_DisplayPort)
1427                 if (clock != request_clock)
1428                         return MODE_CLOCK_RANGE;
1429
1430         return MODE_OK;
1431 }
1432
1433 static const struct rockchip_crtc_funcs private_crtc_funcs = {
1434         .loader_protect = vop_crtc_loader_protect,
1435         .enable_vblank = vop_crtc_enable_vblank,
1436         .disable_vblank = vop_crtc_disable_vblank,
1437         .wait_for_update = vop_crtc_wait_for_update,
1438         .cancel_pending_vblank = vop_crtc_cancel_pending_vblank,
1439         .debugfs_dump = vop_crtc_debugfs_dump,
1440         .mode_valid = vop_crtc_mode_valid,
1441 };
1442
1443 static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
1444                                 const struct drm_display_mode *mode,
1445                                 struct drm_display_mode *adjusted_mode)
1446 {
1447         struct vop *vop = to_vop(crtc);
1448         const struct vop_data *vop_data = vop->data;
1449         int request_clock = mode->clock;
1450
1451         if (mode->hdisplay > vop_data->max_output.width ||
1452             mode->vdisplay > vop_data->max_output.height)
1453                 return false;
1454
1455         if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1456                 request_clock *= 2;
1457         adjusted_mode->crtc_clock =
1458                 clk_round_rate(vop->dclk, request_clock * 1000) / 1000;
1459
1460         return true;
1461 }
1462
1463 static void vop_crtc_enable(struct drm_crtc *crtc)
1464 {
1465         struct vop *vop = to_vop(crtc);
1466         const struct vop_data *vop_data = vop->data;
1467         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
1468         struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1469         u16 hsync_len = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1470         u16 hdisplay = adjusted_mode->crtc_hdisplay;
1471         u16 htotal = adjusted_mode->crtc_htotal;
1472         u16 hact_st = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_start;
1473         u16 hact_end = hact_st + hdisplay;
1474         u16 vdisplay = adjusted_mode->crtc_vdisplay;
1475         u16 vtotal = adjusted_mode->crtc_vtotal;
1476         u16 vsync_len = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1477         u16 vact_st = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_start;
1478         u16 vact_end = vact_st + vdisplay;
1479         uint32_t val;
1480
1481         vop_initial(crtc);
1482
1483         val = BIT(DCLK_INVERT);
1484         val |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ?
1485                    0 : BIT(HSYNC_POSITIVE);
1486         val |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ?
1487                    0 : BIT(VSYNC_POSITIVE);
1488         VOP_CTRL_SET(vop, pin_pol, val);
1489         switch (s->output_type) {
1490         case DRM_MODE_CONNECTOR_LVDS:
1491                 VOP_CTRL_SET(vop, rgb_en, 1);
1492                 VOP_CTRL_SET(vop, rgb_pin_pol, val);
1493                 break;
1494         case DRM_MODE_CONNECTOR_eDP:
1495                 VOP_CTRL_SET(vop, edp_en, 1);
1496                 VOP_CTRL_SET(vop, edp_pin_pol, val);
1497                 break;
1498         case DRM_MODE_CONNECTOR_HDMIA:
1499                 VOP_CTRL_SET(vop, hdmi_en, 1);
1500                 VOP_CTRL_SET(vop, hdmi_pin_pol, val);
1501                 break;
1502         case DRM_MODE_CONNECTOR_DSI:
1503                 VOP_CTRL_SET(vop, mipi_en, 1);
1504                 VOP_CTRL_SET(vop, mipi_pin_pol, val);
1505                 break;
1506         case DRM_MODE_CONNECTOR_DisplayPort:
1507                 val &= ~BIT(DCLK_INVERT);
1508                 VOP_CTRL_SET(vop, dp_pin_pol, val);
1509                 VOP_CTRL_SET(vop, dp_en, 1);
1510                 break;
1511         default:
1512                 DRM_ERROR("unsupport connector_type[%d]\n", s->output_type);
1513         }
1514
1515         if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
1516             !(vop_data->feature & VOP_FEATURE_OUTPUT_10BIT))
1517                 s->output_mode = ROCKCHIP_OUT_MODE_P888;
1518
1519         VOP_CTRL_SET(vop, out_mode, s->output_mode);
1520         switch (s->bus_format) {
1521         case MEDIA_BUS_FMT_RGB565_1X16:
1522                 val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB565);
1523                 break;
1524         case MEDIA_BUS_FMT_RGB666_1X18:
1525         case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
1526                 val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB666);
1527                 break;
1528         case MEDIA_BUS_FMT_RGB888_1X24:
1529         default:
1530                 val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
1531                 break;
1532         }
1533         if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA)
1534                 val |= PRE_DITHER_DOWN_EN(0);
1535         else
1536                 val |= PRE_DITHER_DOWN_EN(1);
1537         val |= DITHER_DOWN_MODE_SEL(DITHER_DOWN_ALLEGRO);
1538         VOP_CTRL_SET(vop, dither_down, val);
1539
1540         VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
1541         val = hact_st << 16;
1542         val |= hact_end;
1543         VOP_CTRL_SET(vop, hact_st_end, val);
1544         VOP_CTRL_SET(vop, hpost_st_end, val);
1545
1546         VOP_CTRL_SET(vop, vtotal_pw, (adjusted_mode->vtotal << 16) | vsync_len);
1547         val = vact_st << 16;
1548         val |= vact_end;
1549         VOP_CTRL_SET(vop, vact_st_end, val);
1550         VOP_CTRL_SET(vop, vpost_st_end, val);
1551         if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
1552                 u16 vact_st_f1 = vtotal + vact_st + 1;
1553                 u16 vact_end_f1 = vact_st_f1 + vdisplay;
1554
1555                 val = vact_st_f1 << 16 | vact_end_f1;
1556                 VOP_CTRL_SET(vop, vact_st_end_f1, val);
1557                 VOP_CTRL_SET(vop, vpost_st_end_f1, val);
1558
1559                 val = vtotal << 16 | (vtotal + vsync_len);
1560                 VOP_CTRL_SET(vop, vs_st_end_f1, val);
1561                 VOP_CTRL_SET(vop, dsp_interlace, 1);
1562                 VOP_CTRL_SET(vop, p2i_en, 1);
1563         } else {
1564                 VOP_CTRL_SET(vop, dsp_interlace, 0);
1565                 VOP_CTRL_SET(vop, p2i_en, 0);
1566         }
1567
1568         VOP_CTRL_SET(vop, core_dclk_div,
1569                      !!(adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK));
1570
1571         clk_set_rate(vop->dclk, adjusted_mode->crtc_clock * 1000);
1572
1573         vop_cfg_done(vop);
1574         /*
1575          * enable vop, all the register would take effect when vop exit standby
1576          */
1577         VOP_CTRL_SET(vop, standby, 0);
1578
1579         enable_irq(vop->irq);
1580         drm_crtc_vblank_on(crtc);
1581 }
1582
1583 static int vop_zpos_cmp(const void *a, const void *b)
1584 {
1585         struct vop_zpos *pa = (struct vop_zpos *)a;
1586         struct vop_zpos *pb = (struct vop_zpos *)b;
1587
1588         return pa->zpos - pb->zpos;
1589 }
1590
1591 static int vop_afbdc_atomic_check(struct drm_crtc *crtc,
1592                                   struct drm_crtc_state *crtc_state)
1593 {
1594         struct vop *vop = to_vop(crtc);
1595         const struct vop_data *vop_data = vop->data;
1596         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
1597         struct drm_atomic_state *state = crtc_state->state;
1598         struct drm_plane *plane;
1599         struct drm_plane_state *pstate;
1600         struct vop_plane_state *plane_state;
1601         struct vop_win *win;
1602         int afbdc_format;
1603         int i;
1604
1605         s->afbdc_en = 0;
1606
1607         for_each_plane_in_state(state, plane, pstate, i) {
1608                 struct drm_framebuffer *fb = pstate->fb;
1609                 struct drm_rect *src;
1610
1611                 win = to_vop_win(plane);
1612                 plane_state = to_vop_plane_state(pstate);
1613
1614                 if (pstate->crtc != crtc || !fb)
1615                         continue;
1616
1617                 if (fb->modifier[0] != DRM_FORMAT_MOD_ARM_AFBC)
1618                         continue;
1619
1620                 if (!(vop_data->feature & VOP_FEATURE_AFBDC)) {
1621                         DRM_ERROR("not support afbdc\n");
1622                         return -EINVAL;
1623                 }
1624
1625                 switch (plane_state->format) {
1626                 case VOP_FMT_ARGB8888:
1627                         afbdc_format = AFBDC_FMT_U8U8U8U8;
1628                         break;
1629                 case VOP_FMT_RGB888:
1630                         afbdc_format = AFBDC_FMT_U8U8U8;
1631                         break;
1632                 case VOP_FMT_RGB565:
1633                         afbdc_format = AFBDC_FMT_RGB565;
1634                         break;
1635                 default:
1636                         return -EINVAL;
1637                 }
1638
1639                 if (s->afbdc_en) {
1640                         DRM_ERROR("vop only support one afbc layer\n");
1641                         return -EINVAL;
1642                 }
1643
1644                 src = &plane_state->src;
1645                 if (src->x1 || src->y1 || fb->offsets[0]) {
1646                         DRM_ERROR("win[%d] afbdc not support offset display\n",
1647                                   win->win_id);
1648                         DRM_ERROR("xpos=%d, ypos=%d, offset=%d\n",
1649                                   src->x1, src->y1, fb->offsets[0]);
1650                         return -EINVAL;
1651                 }
1652                 s->afbdc_win_format = afbdc_format;
1653                 s->afbdc_win_width = pstate->fb->width - 1;
1654                 s->afbdc_win_height = (drm_rect_height(src) >> 16) - 1;
1655                 s->afbdc_win_id = win->win_id;
1656                 s->afbdc_win_ptr = plane_state->yrgb_mst;
1657                 s->afbdc_en = 1;
1658         }
1659
1660         return 0;
1661 }
1662
1663 static int vop_crtc_atomic_check(struct drm_crtc *crtc,
1664                                  struct drm_crtc_state *crtc_state)
1665 {
1666         struct drm_atomic_state *state = crtc_state->state;
1667         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
1668         struct vop *vop = to_vop(crtc);
1669         const struct vop_data *vop_data = vop->data;
1670         struct drm_plane *plane;
1671         struct drm_plane_state *pstate;
1672         struct vop_plane_state *plane_state;
1673         struct vop_zpos *pzpos;
1674         int dsp_layer_sel = 0;
1675         int i, j, cnt = 0, ret = 0;
1676
1677         ret = vop_afbdc_atomic_check(crtc, crtc_state);
1678         if (ret)
1679                 return ret;
1680
1681         ret = vop_csc_atomic_check(crtc, crtc_state);
1682         if (ret)
1683                 return ret;
1684
1685         pzpos = kmalloc_array(vop_data->win_size, sizeof(*pzpos), GFP_KERNEL);
1686         if (!pzpos)
1687                 return -ENOMEM;
1688
1689         for (i = 0; i < vop_data->win_size; i++) {
1690                 const struct vop_win_data *win_data = &vop_data->win[i];
1691                 struct vop_win *win;
1692
1693                 if (!win_data->phy)
1694                         continue;
1695
1696                 for (j = 0; j < vop->num_wins; j++) {
1697                         win = &vop->win[j];
1698
1699                         if (win->win_id == i && !win->area_id)
1700                                 break;
1701                 }
1702                 if (WARN_ON(j >= vop->num_wins)) {
1703                         ret = -EINVAL;
1704                         goto err_free_pzpos;
1705                 }
1706
1707                 plane = &win->base;
1708                 pstate = state->plane_states[drm_plane_index(plane)];
1709                 /*
1710                  * plane might not have changed, in which case take
1711                  * current state:
1712                  */
1713                 if (!pstate)
1714                         pstate = plane->state;
1715                 plane_state = to_vop_plane_state(pstate);
1716                 pzpos[cnt].zpos = plane_state->zpos;
1717                 pzpos[cnt++].win_id = win->win_id;
1718         }
1719
1720         sort(pzpos, cnt, sizeof(pzpos[0]), vop_zpos_cmp, NULL);
1721
1722         for (i = 0, cnt = 0; i < vop_data->win_size; i++) {
1723                 const struct vop_win_data *win_data = &vop_data->win[i];
1724                 int shift = i * 2;
1725
1726                 if (win_data->phy) {
1727                         struct vop_zpos *zpos = &pzpos[cnt++];
1728
1729                         dsp_layer_sel |= zpos->win_id << shift;
1730                 } else {
1731                         dsp_layer_sel |= i << shift;
1732                 }
1733         }
1734
1735         s->dsp_layer_sel = dsp_layer_sel;
1736
1737 err_free_pzpos:
1738         kfree(pzpos);
1739         return ret;
1740 }
1741
1742 static void vop_post_config(struct drm_crtc *crtc)
1743 {
1744         struct vop *vop = to_vop(crtc);
1745         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
1746         struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1747         u16 vtotal = mode->crtc_vtotal;
1748         u16 hdisplay = mode->crtc_hdisplay;
1749         u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1750         u16 vdisplay = mode->crtc_vdisplay;
1751         u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1752         u16 hsize = hdisplay * (s->left_margin + s->right_margin) / 200;
1753         u16 vsize = vdisplay * (s->top_margin + s->bottom_margin) / 200;
1754         u16 hact_end, vact_end;
1755         u32 val;
1756
1757         hact_st += hdisplay * (100 - s->left_margin) / 200;
1758         hact_end = hact_st + hsize;
1759         val = hact_st << 16;
1760         val |= hact_end;
1761         VOP_CTRL_SET(vop, hpost_st_end, val);
1762         vact_st += vdisplay * (100 - s->top_margin) / 200;
1763         vact_end = vact_st + vsize;
1764         val = vact_st << 16;
1765         val |= vact_end;
1766         VOP_CTRL_SET(vop, vpost_st_end, val);
1767         val = scl_cal_scale2(vdisplay, vsize) << 16;
1768         val |= scl_cal_scale2(hdisplay, hsize);
1769         VOP_CTRL_SET(vop, post_scl_factor, val);
1770         VOP_CTRL_SET(vop, post_scl_ctrl, 0x3);
1771         if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1772                 u16 vact_st_f1 = vtotal + vact_st + 1;
1773                 u16 vact_end_f1 = vact_st_f1 + vsize;
1774
1775                 val = vact_st_f1 << 16 | vact_end_f1;
1776                 VOP_CTRL_SET(vop, vpost_st_end_f1, val);
1777         }
1778 }
1779
1780 static void vop_cfg_update(struct drm_crtc *crtc,
1781                            struct drm_crtc_state *old_crtc_state)
1782 {
1783         struct rockchip_crtc_state *s =
1784                         to_rockchip_crtc_state(crtc->state);
1785         struct vop *vop = to_vop(crtc);
1786
1787         spin_lock(&vop->reg_lock);
1788
1789         if (s->afbdc_en) {
1790                 uint32_t pic_size;
1791
1792                 VOP_CTRL_SET(vop, afbdc_format, s->afbdc_win_format | 1 << 4);
1793                 VOP_CTRL_SET(vop, afbdc_hreg_block_split, 0);
1794                 VOP_CTRL_SET(vop, afbdc_sel, s->afbdc_win_id);
1795                 VOP_CTRL_SET(vop, afbdc_hdr_ptr, s->afbdc_win_ptr);
1796                 pic_size = (s->afbdc_win_width & 0xffff);
1797                 pic_size |= s->afbdc_win_height << 16;
1798                 VOP_CTRL_SET(vop, afbdc_pic_size, pic_size);
1799         }
1800
1801         VOP_CTRL_SET(vop, afbdc_en, s->afbdc_en);
1802         VOP_CTRL_SET(vop, dsp_layer_sel, s->dsp_layer_sel);
1803         vop_post_config(crtc);
1804
1805         spin_unlock(&vop->reg_lock);
1806 }
1807
1808 static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1809                                   struct drm_crtc_state *old_crtc_state)
1810 {
1811         struct vop *vop = to_vop(crtc);
1812
1813         vop_cfg_update(crtc, old_crtc_state);
1814
1815         if (!vop->is_iommu_enabled && vop->is_iommu_needed) {
1816                 bool need_wait_vblank = !vop_is_allwin_disabled(vop);
1817                 int ret;
1818
1819                 if (need_wait_vblank) {
1820                         bool active;
1821
1822                         disable_irq(vop->irq);
1823                         drm_crtc_vblank_get(crtc);
1824                         VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
1825
1826                         ret = readx_poll_timeout_atomic(vop_fs_irq_is_active,
1827                                                         vop, active, active,
1828                                                         0, 50 * 1000);
1829                         if (ret)
1830                                 dev_err(vop->dev, "wait fs irq timeout\n");
1831
1832                         VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
1833                         vop_cfg_done(vop);
1834
1835                         ret = readx_poll_timeout_atomic(vop_line_flag_is_active,
1836                                                         vop, active, active,
1837                                                         0, 50 * 1000);
1838                         if (ret)
1839                                 dev_err(vop->dev, "wait line flag timeout\n");
1840
1841                         enable_irq(vop->irq);
1842                 }
1843                 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
1844                 if (ret)
1845                         dev_err(vop->dev, "failed to attach dma mapping, %d\n",
1846                                 ret);
1847
1848                 if (need_wait_vblank) {
1849                         VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
1850                         drm_crtc_vblank_put(crtc);
1851                 }
1852
1853                 vop->is_iommu_enabled = true;
1854         }
1855
1856         vop_cfg_done(vop);
1857 }
1858
1859 static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1860                                   struct drm_crtc_state *old_crtc_state)
1861 {
1862         struct vop *vop = to_vop(crtc);
1863
1864         if (crtc->state->event) {
1865                 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1866
1867                 vop->event = crtc->state->event;
1868                 crtc->state->event = NULL;
1869         }
1870 }
1871
1872 static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
1873         .enable = vop_crtc_enable,
1874         .disable = vop_crtc_disable,
1875         .mode_fixup = vop_crtc_mode_fixup,
1876         .atomic_check = vop_crtc_atomic_check,
1877         .atomic_flush = vop_crtc_atomic_flush,
1878         .atomic_begin = vop_crtc_atomic_begin,
1879 };
1880
1881 static void vop_crtc_destroy(struct drm_crtc *crtc)
1882 {
1883         drm_crtc_cleanup(crtc);
1884 }
1885
1886 static void vop_crtc_reset(struct drm_crtc *crtc)
1887 {
1888         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
1889
1890         if (crtc->state) {
1891                 __drm_atomic_helper_crtc_destroy_state(crtc, crtc->state);
1892                 kfree(s);
1893         }
1894
1895         s = kzalloc(sizeof(*s), GFP_KERNEL);
1896         if (!s)
1897                 return;
1898         crtc->state = &s->base;
1899         crtc->state->crtc = crtc;
1900         s->left_margin = 100;
1901         s->right_margin = 100;
1902         s->top_margin = 100;
1903         s->bottom_margin = 100;
1904 }
1905
1906 static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1907 {
1908         struct rockchip_crtc_state *rockchip_state, *old_state;
1909
1910         old_state = to_rockchip_crtc_state(crtc->state);
1911         rockchip_state = kmemdup(old_state, sizeof(*old_state), GFP_KERNEL);
1912         if (!rockchip_state)
1913                 return NULL;
1914
1915         __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1916         return &rockchip_state->base;
1917 }
1918
1919 static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1920                                    struct drm_crtc_state *state)
1921 {
1922         struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1923
1924         __drm_atomic_helper_crtc_destroy_state(crtc, &s->base);
1925         kfree(s);
1926 }
1927
1928 static int vop_crtc_atomic_get_property(struct drm_crtc *crtc,
1929                                         const struct drm_crtc_state *state,
1930                                         struct drm_property *property,
1931                                         uint64_t *val)
1932 {
1933         struct drm_device *drm_dev = crtc->dev;
1934         struct drm_mode_config *mode_config = &drm_dev->mode_config;
1935         struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1936
1937         if (property == mode_config->tv_left_margin_property) {
1938                 *val = s->left_margin;
1939                 return 0;
1940         }
1941
1942         if (property == mode_config->tv_right_margin_property) {
1943                 *val = s->right_margin;
1944                 return 0;
1945         }
1946
1947         if (property == mode_config->tv_top_margin_property) {
1948                 *val = s->top_margin;
1949                 return 0;
1950         }
1951
1952         if (property == mode_config->tv_bottom_margin_property) {
1953                 *val = s->bottom_margin;
1954                 return 0;
1955         }
1956
1957         DRM_ERROR("failed to get vop crtc property\n");
1958         return -EINVAL;
1959 }
1960
1961 static int vop_crtc_atomic_set_property(struct drm_crtc *crtc,
1962                                         struct drm_crtc_state *state,
1963                                         struct drm_property *property,
1964                                         uint64_t val)
1965 {
1966         struct drm_device *drm_dev = crtc->dev;
1967         struct drm_mode_config *mode_config = &drm_dev->mode_config;
1968         struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1969
1970         if (property == mode_config->tv_left_margin_property) {
1971                 s->left_margin = val;
1972                 return 0;
1973         }
1974
1975         if (property == mode_config->tv_right_margin_property) {
1976                 s->right_margin = val;
1977                 return 0;
1978         }
1979
1980         if (property == mode_config->tv_top_margin_property) {
1981                 s->top_margin = val;
1982                 return 0;
1983         }
1984
1985         if (property == mode_config->tv_bottom_margin_property) {
1986                 s->bottom_margin = val;
1987                 return 0;
1988         }
1989
1990         DRM_ERROR("failed to set vop crtc property\n");
1991         return -EINVAL;
1992 }
1993
1994 static const struct drm_crtc_funcs vop_crtc_funcs = {
1995         .set_config = drm_atomic_helper_set_config,
1996         .page_flip = drm_atomic_helper_page_flip,
1997         .destroy = vop_crtc_destroy,
1998         .reset = vop_crtc_reset,
1999         .atomic_get_property = vop_crtc_atomic_get_property,
2000         .atomic_set_property = vop_crtc_atomic_set_property,
2001         .atomic_duplicate_state = vop_crtc_duplicate_state,
2002         .atomic_destroy_state = vop_crtc_destroy_state,
2003 };
2004
2005 static void vop_handle_vblank(struct vop *vop)
2006 {
2007         struct drm_device *drm = vop->drm_dev;
2008         struct drm_crtc *crtc = &vop->crtc;
2009         unsigned long flags;
2010
2011         if (!vop_is_cfg_done_complete(vop))
2012                 return;
2013
2014         if (vop->event) {
2015                 spin_lock_irqsave(&drm->event_lock, flags);
2016
2017                 drm_crtc_send_vblank_event(crtc, vop->event);
2018                 drm_crtc_vblank_put(crtc);
2019                 vop->event = NULL;
2020
2021                 spin_unlock_irqrestore(&drm->event_lock, flags);
2022         }
2023         if (!completion_done(&vop->wait_update_complete))
2024                 complete(&vop->wait_update_complete);
2025 }
2026
2027 static irqreturn_t vop_isr(int irq, void *data)
2028 {
2029         struct vop *vop = data;
2030         struct drm_crtc *crtc = &vop->crtc;
2031         uint32_t active_irqs;
2032         unsigned long flags;
2033         int ret = IRQ_NONE;
2034
2035         /*
2036          * interrupt register has interrupt status, enable and clear bits, we
2037          * must hold irq_lock to avoid a race with enable/disable_vblank().
2038         */
2039         spin_lock_irqsave(&vop->irq_lock, flags);
2040
2041         active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
2042         /* Clear all active interrupt sources */
2043         if (active_irqs)
2044                 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
2045
2046         spin_unlock_irqrestore(&vop->irq_lock, flags);
2047
2048         /* This is expected for vop iommu irqs, since the irq is shared */
2049         if (!active_irqs)
2050                 return IRQ_NONE;
2051
2052         if (active_irqs & DSP_HOLD_VALID_INTR) {
2053                 complete(&vop->dsp_hold_completion);
2054                 active_irqs &= ~DSP_HOLD_VALID_INTR;
2055                 ret = IRQ_HANDLED;
2056         }
2057
2058         if (active_irqs & LINE_FLAG_INTR) {
2059                 complete(&vop->line_flag_completion);
2060                 active_irqs &= ~LINE_FLAG_INTR;
2061                 ret = IRQ_HANDLED;
2062         }
2063
2064         if (active_irqs & FS_INTR) {
2065                 drm_crtc_handle_vblank(crtc);
2066                 vop_handle_vblank(vop);
2067                 active_irqs &= ~FS_INTR;
2068                 ret = IRQ_HANDLED;
2069         }
2070
2071         /* Unhandled irqs are spurious. */
2072         if (active_irqs)
2073                 DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
2074
2075         return ret;
2076 }
2077
2078 static int vop_plane_init(struct vop *vop, struct vop_win *win,
2079                           unsigned long possible_crtcs)
2080 {
2081         struct drm_plane *share = NULL;
2082         unsigned int rotations = 0;
2083         struct drm_property *prop;
2084         uint64_t feature = 0;
2085         int ret;
2086
2087         if (win->parent)
2088                 share = &win->parent->base;
2089
2090         ret = drm_share_plane_init(vop->drm_dev, &win->base, share,
2091                                    possible_crtcs, &vop_plane_funcs,
2092                                    win->data_formats, win->nformats, win->type);
2093         if (ret) {
2094                 DRM_ERROR("failed to initialize plane\n");
2095                 return ret;
2096         }
2097         drm_plane_helper_add(&win->base, &plane_helper_funcs);
2098         drm_object_attach_property(&win->base.base,
2099                                    vop->plane_zpos_prop, win->win_id);
2100
2101         if (VOP_WIN_SUPPORT(vop, win, xmirror))
2102                 rotations |= BIT(DRM_REFLECT_X);
2103
2104         if (VOP_WIN_SUPPORT(vop, win, ymirror))
2105                 rotations |= BIT(DRM_REFLECT_Y);
2106
2107         if (rotations) {
2108                 rotations |= BIT(DRM_ROTATE_0);
2109                 prop = drm_mode_create_rotation_property(vop->drm_dev,
2110                                                          rotations);
2111                 if (!prop) {
2112                         DRM_ERROR("failed to create zpos property\n");
2113                         return -EINVAL;
2114                 }
2115                 drm_object_attach_property(&win->base.base, prop,
2116                                            BIT(DRM_ROTATE_0));
2117                 win->rotation_prop = prop;
2118         }
2119         if (win->phy->scl)
2120                 feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_SCALE);
2121         if (VOP_WIN_SUPPORT(vop, win, src_alpha_ctl) ||
2122             VOP_WIN_SUPPORT(vop, win, alpha_en))
2123                 feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_ALPHA);
2124
2125         drm_object_attach_property(&win->base.base, vop->plane_feature_prop,
2126                                    feature);
2127
2128         return 0;
2129 }
2130
2131 static int vop_create_crtc(struct vop *vop)
2132 {
2133         struct device *dev = vop->dev;
2134         const struct vop_data *vop_data = vop->data;
2135         struct drm_device *drm_dev = vop->drm_dev;
2136         struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
2137         struct drm_crtc *crtc = &vop->crtc;
2138         struct device_node *port;
2139         uint64_t feature = 0;
2140         int ret;
2141         int i;
2142
2143         /*
2144          * Create drm_plane for primary and cursor planes first, since we need
2145          * to pass them to drm_crtc_init_with_planes, which sets the
2146          * "possible_crtcs" to the newly initialized crtc.
2147          */
2148         for (i = 0; i < vop->num_wins; i++) {
2149                 struct vop_win *win = &vop->win[i];
2150
2151                 if (win->type != DRM_PLANE_TYPE_PRIMARY &&
2152                     win->type != DRM_PLANE_TYPE_CURSOR)
2153                         continue;
2154
2155                 ret = vop_plane_init(vop, win, 0);
2156                 if (ret)
2157                         goto err_cleanup_planes;
2158
2159                 plane = &win->base;
2160                 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
2161                         primary = plane;
2162                 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
2163                         cursor = plane;
2164
2165         }
2166
2167         ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
2168                                         &vop_crtc_funcs, NULL);
2169         if (ret)
2170                 goto err_cleanup_planes;
2171
2172         drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
2173
2174         /*
2175          * Create drm_planes for overlay windows with possible_crtcs restricted
2176          * to the newly created crtc.
2177          */
2178         for (i = 0; i < vop->num_wins; i++) {
2179                 struct vop_win *win = &vop->win[i];
2180                 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
2181
2182                 if (win->type != DRM_PLANE_TYPE_OVERLAY)
2183                         continue;
2184
2185                 ret = vop_plane_init(vop, win, possible_crtcs);
2186                 if (ret)
2187                         goto err_cleanup_crtc;
2188         }
2189
2190         port = of_get_child_by_name(dev->of_node, "port");
2191         if (!port) {
2192                 DRM_ERROR("no port node found in %s\n",
2193                           dev->of_node->full_name);
2194                 ret = -ENOENT;
2195                 goto err_cleanup_crtc;
2196         }
2197
2198         init_completion(&vop->dsp_hold_completion);
2199         init_completion(&vop->wait_update_complete);
2200         init_completion(&vop->line_flag_completion);
2201         crtc->port = port;
2202         rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
2203
2204         ret = drm_mode_create_tv_properties(drm_dev, 0, NULL);
2205         if (ret)
2206                 goto err_unregister_crtc_funcs;
2207 #define VOP_ATTACH_MODE_CONFIG_PROP(prop, v) \
2208         drm_object_attach_property(&crtc->base, drm_dev->mode_config.prop, v)
2209
2210         VOP_ATTACH_MODE_CONFIG_PROP(tv_left_margin_property, 100);
2211         VOP_ATTACH_MODE_CONFIG_PROP(tv_right_margin_property, 100);
2212         VOP_ATTACH_MODE_CONFIG_PROP(tv_top_margin_property, 100);
2213         VOP_ATTACH_MODE_CONFIG_PROP(tv_bottom_margin_property, 100);
2214 #undef VOP_ATTACH_MODE_CONFIG_PROP
2215
2216         if (vop_data->feature & VOP_FEATURE_AFBDC)
2217                 feature |= BIT(ROCKCHIP_DRM_CRTC_FEATURE_AFBDC);
2218         drm_object_attach_property(&crtc->base, vop->feature_prop,
2219                                    feature);
2220
2221         return 0;
2222
2223 err_unregister_crtc_funcs:
2224         rockchip_unregister_crtc_funcs(crtc);
2225 err_cleanup_crtc:
2226         drm_crtc_cleanup(crtc);
2227 err_cleanup_planes:
2228         list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
2229                                  head)
2230                 drm_plane_cleanup(plane);
2231         return ret;
2232 }
2233
2234 static void vop_destroy_crtc(struct vop *vop)
2235 {
2236         struct drm_crtc *crtc = &vop->crtc;
2237         struct drm_device *drm_dev = vop->drm_dev;
2238         struct drm_plane *plane, *tmp;
2239
2240         rockchip_unregister_crtc_funcs(crtc);
2241         of_node_put(crtc->port);
2242
2243         /*
2244          * We need to cleanup the planes now.  Why?
2245          *
2246          * The planes are "&vop->win[i].base".  That means the memory is
2247          * all part of the big "struct vop" chunk of memory.  That memory
2248          * was devm allocated and associated with this component.  We need to
2249          * free it ourselves before vop_unbind() finishes.
2250          */
2251         list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
2252                                  head)
2253                 vop_plane_destroy(plane);
2254
2255         /*
2256          * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
2257          * references the CRTC.
2258          */
2259         drm_crtc_cleanup(crtc);
2260 }
2261
2262 /*
2263  * Initialize the vop->win array elements.
2264  */
2265 static int vop_win_init(struct vop *vop)
2266 {
2267         const struct vop_data *vop_data = vop->data;
2268         unsigned int i, j;
2269         unsigned int num_wins = 0;
2270         struct drm_property *prop;
2271         static const struct drm_prop_enum_list props[] = {
2272                 { ROCKCHIP_DRM_PLANE_FEATURE_SCALE, "scale" },
2273                 { ROCKCHIP_DRM_PLANE_FEATURE_ALPHA, "alpha" },
2274         };
2275         static const struct drm_prop_enum_list crtc_props[] = {
2276                 { ROCKCHIP_DRM_CRTC_FEATURE_AFBDC, "afbdc" },
2277         };
2278
2279         for (i = 0; i < vop_data->win_size; i++) {
2280                 struct vop_win *vop_win = &vop->win[num_wins];
2281                 const struct vop_win_data *win_data = &vop_data->win[i];
2282
2283                 if (!win_data->phy)
2284                         continue;
2285
2286                 vop_win->phy = win_data->phy;
2287                 vop_win->csc = win_data->csc;
2288                 vop_win->offset = win_data->base;
2289                 vop_win->type = win_data->type;
2290                 vop_win->data_formats = win_data->phy->data_formats;
2291                 vop_win->nformats = win_data->phy->nformats;
2292                 vop_win->vop = vop;
2293                 vop_win->win_id = i;
2294                 vop_win->area_id = 0;
2295                 num_wins++;
2296
2297                 for (j = 0; j < win_data->area_size; j++) {
2298                         struct vop_win *vop_area = &vop->win[num_wins];
2299                         const struct vop_win_phy *area = win_data->area[j];
2300
2301                         vop_area->parent = vop_win;
2302                         vop_area->offset = vop_win->offset;
2303                         vop_area->phy = area;
2304                         vop_area->type = DRM_PLANE_TYPE_OVERLAY;
2305                         vop_area->data_formats = vop_win->data_formats;
2306                         vop_area->nformats = vop_win->nformats;
2307                         vop_area->vop = vop;
2308                         vop_area->win_id = i;
2309                         vop_area->area_id = j;
2310                         num_wins++;
2311                 }
2312         }
2313
2314         vop->num_wins = num_wins;
2315
2316         prop = drm_property_create_range(vop->drm_dev, DRM_MODE_PROP_ATOMIC,
2317                                          "ZPOS", 0, vop->data->win_size);
2318         if (!prop) {
2319                 DRM_ERROR("failed to create zpos property\n");
2320                 return -EINVAL;
2321         }
2322         vop->plane_zpos_prop = prop;
2323
2324         vop->plane_feature_prop = drm_property_create_bitmask(vop->drm_dev,
2325                                 DRM_MODE_PROP_IMMUTABLE, "FEATURE",
2326                                 props, ARRAY_SIZE(props),
2327                                 BIT(ROCKCHIP_DRM_PLANE_FEATURE_SCALE) |
2328                                 BIT(ROCKCHIP_DRM_PLANE_FEATURE_ALPHA));
2329         if (!vop->plane_feature_prop) {
2330                 DRM_ERROR("failed to create feature property\n");
2331                 return -EINVAL;
2332         }
2333
2334         vop->feature_prop = drm_property_create_bitmask(vop->drm_dev,
2335                                 DRM_MODE_PROP_IMMUTABLE, "FEATURE",
2336                                 crtc_props, ARRAY_SIZE(crtc_props),
2337                                 BIT(ROCKCHIP_DRM_CRTC_FEATURE_AFBDC));
2338         if (!vop->feature_prop) {
2339                 DRM_ERROR("failed to create vop feature property\n");
2340                 return -EINVAL;
2341         }
2342
2343         return 0;
2344 }
2345
2346 /**
2347  * rockchip_drm_wait_line_flag - acqiure the give line flag event
2348  * @crtc: CRTC to enable line flag
2349  * @line_num: interested line number
2350  * @mstimeout: millisecond for timeout
2351  *
2352  * Driver would hold here until the interested line flag interrupt have
2353  * happened or timeout to wait.
2354  *
2355  * Returns:
2356  * Zero on success, negative errno on failure.
2357  */
2358 int rockchip_drm_wait_line_flag(struct drm_crtc *crtc, unsigned int line_num,
2359                                 unsigned int mstimeout)
2360 {
2361         struct vop *vop = to_vop(crtc);
2362         unsigned long jiffies_left;
2363
2364         if (!crtc || !vop->is_enabled)
2365                 return -ENODEV;
2366
2367         if (line_num > crtc->mode.vtotal || mstimeout <= 0)
2368                 return -EINVAL;
2369
2370         if (vop_line_flag_irq_is_enabled(vop))
2371                 return -EBUSY;
2372
2373         reinit_completion(&vop->line_flag_completion);
2374         vop_line_flag_irq_enable(vop, line_num);
2375
2376         jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
2377                                                    msecs_to_jiffies(mstimeout));
2378         vop_line_flag_irq_disable(vop);
2379
2380         if (jiffies_left == 0) {
2381                 dev_err(vop->dev, "Timeout waiting for IRQ\n");
2382                 return -ETIMEDOUT;
2383         }
2384
2385         return 0;
2386 }
2387 EXPORT_SYMBOL(rockchip_drm_wait_line_flag);
2388
2389 static int vop_bind(struct device *dev, struct device *master, void *data)
2390 {
2391         struct platform_device *pdev = to_platform_device(dev);
2392         const struct vop_data *vop_data;
2393         struct drm_device *drm_dev = data;
2394         struct vop *vop;
2395         struct resource *res;
2396         size_t alloc_size;
2397         int ret, irq, i;
2398         int num_wins = 0;
2399
2400         vop_data = of_device_get_match_data(dev);
2401         if (!vop_data)
2402                 return -ENODEV;
2403
2404         for (i = 0; i < vop_data->win_size; i++) {
2405                 const struct vop_win_data *win_data = &vop_data->win[i];
2406
2407                 num_wins += win_data->area_size + 1;
2408         }
2409
2410         /* Allocate vop struct and its vop_win array */
2411         alloc_size = sizeof(*vop) + sizeof(*vop->win) * num_wins;
2412         vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
2413         if (!vop)
2414                 return -ENOMEM;
2415
2416         vop->dev = dev;
2417         vop->data = vop_data;
2418         vop->drm_dev = drm_dev;
2419         vop->num_wins = num_wins;
2420         dev_set_drvdata(dev, vop);
2421
2422         ret = vop_win_init(vop);
2423         if (ret)
2424                 return ret;
2425
2426         res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2427         vop->len = resource_size(res);
2428         vop->regs = devm_ioremap_resource(dev, res);
2429         if (IS_ERR(vop->regs))
2430                 return PTR_ERR(vop->regs);
2431
2432         vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
2433         if (!vop->regsbak)
2434                 return -ENOMEM;
2435
2436         vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
2437         if (IS_ERR(vop->hclk)) {
2438                 dev_err(vop->dev, "failed to get hclk source\n");
2439                 return PTR_ERR(vop->hclk);
2440         }
2441         vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
2442         if (IS_ERR(vop->aclk)) {
2443                 dev_err(vop->dev, "failed to get aclk source\n");
2444                 return PTR_ERR(vop->aclk);
2445         }
2446         vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
2447         if (IS_ERR(vop->dclk)) {
2448                 dev_err(vop->dev, "failed to get dclk source\n");
2449                 return PTR_ERR(vop->dclk);
2450         }
2451
2452         irq = platform_get_irq(pdev, 0);
2453         if (irq < 0) {
2454                 dev_err(dev, "cannot find irq for vop\n");
2455                 return irq;
2456         }
2457         vop->irq = (unsigned int)irq;
2458
2459         spin_lock_init(&vop->reg_lock);
2460         spin_lock_init(&vop->irq_lock);
2461
2462         mutex_init(&vop->vsync_mutex);
2463
2464         ret = devm_request_irq(dev, vop->irq, vop_isr,
2465                                IRQF_SHARED, dev_name(dev), vop);
2466         if (ret)
2467                 return ret;
2468
2469         /* IRQ is initially disabled; it gets enabled in power_on */
2470         disable_irq(vop->irq);
2471
2472         ret = vop_create_crtc(vop);
2473         if (ret)
2474                 return ret;
2475
2476         pm_runtime_enable(&pdev->dev);
2477         return 0;
2478 }
2479
2480 static void vop_unbind(struct device *dev, struct device *master, void *data)
2481 {
2482         struct vop *vop = dev_get_drvdata(dev);
2483
2484         pm_runtime_disable(dev);
2485         vop_destroy_crtc(vop);
2486 }
2487
2488 const struct component_ops vop_component_ops = {
2489         .bind = vop_bind,
2490         .unbind = vop_unbind,
2491 };
2492 EXPORT_SYMBOL_GPL(vop_component_ops);