drm/rockchip: vop: support csc convert for win0/1
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / rockchip / rockchip_vop_reg.c
1 /*
2  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3  * Author:Mark Yao <mark.yao@rock-chips.com>
4  *
5  * This software is licensed under the terms of the GNU General Public
6  * License version 2, as published by the Free Software Foundation, and
7  * may be copied, distributed, and modified under those terms.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  */
14
15 #include <drm/drmP.h>
16
17 #include <linux/kernel.h>
18 #include <linux/component.h>
19
20 #include "rockchip_drm_vop.h"
21 #include "rockchip_vop_reg.h"
22
23 #define VOP_REG_VER_MASK(off, _mask, s, _write_mask, _major, \
24                          _begin_minor, _end_minor) \
25                 {.offset = off, \
26                  .mask = _mask, \
27                  .shift = s, \
28                  .write_mask = _write_mask, \
29                  .major = _major, \
30                  .begin_minor = _begin_minor, \
31                  .end_minor = _end_minor,}
32
33 #define VOP_REG(off, _mask, s) \
34                 VOP_REG_VER_MASK(off, _mask, s, false, 0, 0, -1)
35
36 #define VOP_REG_MASK(off, _mask, s) \
37                 VOP_REG_VER_MASK(off, _mask, s, true, 0, 0, -1)
38
39 #define VOP_REG_VER(off, _mask, s, _major, _begin_minor, _end_minor) \
40                 VOP_REG_VER_MASK(off, _mask, s, false, \
41                                  _major, _begin_minor, _end_minor)
42
43
44 static const uint32_t formats_win_full[] = {
45         DRM_FORMAT_XRGB8888,
46         DRM_FORMAT_ARGB8888,
47         DRM_FORMAT_XBGR8888,
48         DRM_FORMAT_ABGR8888,
49         DRM_FORMAT_RGB888,
50         DRM_FORMAT_BGR888,
51         DRM_FORMAT_RGB565,
52         DRM_FORMAT_BGR565,
53         DRM_FORMAT_NV12,
54         DRM_FORMAT_NV16,
55         DRM_FORMAT_NV24,
56 };
57
58 static const uint32_t formats_win_lite[] = {
59         DRM_FORMAT_XRGB8888,
60         DRM_FORMAT_ARGB8888,
61         DRM_FORMAT_XBGR8888,
62         DRM_FORMAT_ABGR8888,
63         DRM_FORMAT_RGB888,
64         DRM_FORMAT_BGR888,
65         DRM_FORMAT_RGB565,
66         DRM_FORMAT_BGR565,
67 };
68
69 static const struct vop_scl_extension rk3288_win_full_scl_ext = {
70         .cbcr_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 31),
71         .cbcr_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 30),
72         .cbcr_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 28),
73         .cbcr_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 26),
74         .cbcr_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 24),
75         .yrgb_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 23),
76         .yrgb_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 22),
77         .yrgb_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 20),
78         .yrgb_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 18),
79         .yrgb_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 16),
80         .line_load_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 15),
81         .cbcr_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0x7, 12),
82         .yrgb_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0xf, 8),
83         .vsd_cbcr_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 7),
84         .vsd_cbcr_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 6),
85         .vsd_yrgb_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 5),
86         .vsd_yrgb_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 4),
87         .bic_coe_sel = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 2),
88         .cbcr_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 1),
89         .yrgb_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 0),
90         .lb_mode = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 5),
91 };
92
93 static const struct vop_scl_regs rk3288_win_full_scl = {
94         .ext = &rk3288_win_full_scl_ext,
95         .scale_yrgb_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
96         .scale_yrgb_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
97         .scale_cbcr_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
98         .scale_cbcr_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
99 };
100
101 static const struct vop_win_phy rk3288_win01_data = {
102         .scl = &rk3288_win_full_scl,
103         .data_formats = formats_win_full,
104         .nformats = ARRAY_SIZE(formats_win_full),
105         .enable = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 0),
106         .format = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 1),
107         .rb_swap = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 12),
108         .xmirror = VOP_REG_VER(RK3368_WIN0_CTRL0, 0x1, 21, 3, 2, -1),
109         .ymirror = VOP_REG_VER(RK3368_WIN0_CTRL0, 0x1, 22, 3, 2, -1),
110         .act_info = VOP_REG(RK3288_WIN0_ACT_INFO, 0x1fff1fff, 0),
111         .dsp_info = VOP_REG(RK3288_WIN0_DSP_INFO, 0x0fff0fff, 0),
112         .dsp_st = VOP_REG(RK3288_WIN0_DSP_ST, 0x1fff1fff, 0),
113         .yrgb_mst = VOP_REG(RK3288_WIN0_YRGB_MST, 0xffffffff, 0),
114         .uv_mst = VOP_REG(RK3288_WIN0_CBR_MST, 0xffffffff, 0),
115         .yrgb_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 0),
116         .uv_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 16),
117         .src_alpha_ctl = VOP_REG(RK3288_WIN0_SRC_ALPHA_CTRL, 0xffffffff, 0),
118         .dst_alpha_ctl = VOP_REG(RK3288_WIN0_DST_ALPHA_CTRL, 0xffffffff, 0),
119 };
120
121 static const struct vop_win_phy rk3288_win23_data = {
122         .data_formats = formats_win_lite,
123         .nformats = ARRAY_SIZE(formats_win_lite),
124         .gate = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 0),
125         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 4),
126         .format = VOP_REG(RK3288_WIN2_CTRL0, 0x7, 1),
127         .rb_swap = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 12),
128         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO0, 0x0fff0fff, 0),
129         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST0, 0x1fff1fff, 0),
130         .yrgb_mst = VOP_REG(RK3288_WIN2_MST0, 0xffffffff, 0),
131         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 0),
132         .src_alpha_ctl = VOP_REG(RK3288_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
133         .dst_alpha_ctl = VOP_REG(RK3288_WIN2_DST_ALPHA_CTRL, 0xff, 0),
134 };
135
136 static const struct vop_win_phy rk3288_area1_data = {
137         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 5),
138         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO1, 0x0fff0fff, 0),
139         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST1, 0x1fff1fff, 0),
140         .yrgb_mst = VOP_REG(RK3288_WIN2_MST1, 0xffffffff, 0),
141         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 16),
142 };
143
144 static const struct vop_win_phy rk3288_area2_data = {
145         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 6),
146         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO2, 0x0fff0fff, 0),
147         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST2, 0x1fff1fff, 0),
148         .yrgb_mst = VOP_REG(RK3288_WIN2_MST2, 0xffffffff, 0),
149         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR2_3, 0x1fff, 0),
150 };
151
152 static const struct vop_win_phy rk3288_area3_data = {
153         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 7),
154         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO3, 0x0fff0fff, 0),
155         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST3, 0x1fff1fff, 0),
156         .yrgb_mst = VOP_REG(RK3288_WIN2_MST3, 0xffffffff, 0),
157         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR2_3, 0x1fff, 16),
158 };
159
160 static const struct vop_win_phy *rk3288_area_data[] = {
161         &rk3288_area1_data,
162         &rk3288_area2_data,
163         &rk3288_area3_data
164 };
165
166 static const struct vop_ctrl rk3288_ctrl_data = {
167         .standby = VOP_REG(RK3288_SYS_CTRL, 0x1, 22),
168         .htotal_pw = VOP_REG(RK3288_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
169         .hact_st_end = VOP_REG(RK3288_DSP_HACT_ST_END, 0x1fff1fff, 0),
170         .vtotal_pw = VOP_REG(RK3288_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
171         .vact_st_end = VOP_REG(RK3288_DSP_VACT_ST_END, 0x1fff1fff, 0),
172         .vact_st_end_f1 = VOP_REG(RK3288_DSP_VACT_ST_END_F1, 0x1fff1fff, 0),
173         .hpost_st_end = VOP_REG(RK3288_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
174         .vpost_st_end = VOP_REG(RK3288_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
175         .vpost_st_end_f1 = VOP_REG(RK3288_POST_DSP_VACT_INFO_F1, 0x1fff1fff, 0),
176         .dsp_interlace = VOP_REG(RK3288_DSP_CTRL0, 0x1, 10),
177         .auto_gate_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 23),
178         .dsp_layer_sel = VOP_REG(RK3288_DSP_CTRL1, 0xff, 8),
179         .post_lb_mode = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 18, 3, 2, -1),
180         .global_regdone_en = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 11, 3, 2, -1),
181         .overlay_mode = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 16, 3, 2, -1),
182         .core_dclk_div = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 4, 3, 4, -1),
183         .p2i_en = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 5, 3, 4, -1),
184         .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
185         .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
186         .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
187         .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
188         .pin_pol = VOP_REG_VER(RK3288_DSP_CTRL0, 0xf, 4, 3, 0, 1),
189         .rgb_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 16, 3, 2, -1),
190         .hdmi_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 20, 3, 2, -1),
191         .edp_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 24, 3, 2, -1),
192         .mipi_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 28, 3, 2, -1),
193
194         .dither_down = VOP_REG(RK3288_DSP_CTRL1, 0xf, 1),
195         .dither_up = VOP_REG(RK3288_DSP_CTRL1, 0x1, 6),
196
197         .dsp_data_swap = VOP_REG(RK3288_DSP_CTRL0, 0x1f, 12),
198         .dsp_ccir656_avg = VOP_REG(RK3288_DSP_CTRL0, 0x1, 20),
199         .dsp_blank = VOP_REG(RK3288_DSP_CTRL0, 0x3, 18),
200         .dsp_lut_en = VOP_REG(RK3288_DSP_CTRL1, 0x1, 0),
201         .out_mode = VOP_REG(RK3288_DSP_CTRL0, 0xf, 0),
202
203         .xmirror = VOP_REG(RK3288_DSP_CTRL0, 0x1, 22),
204         .ymirror = VOP_REG(RK3288_DSP_CTRL0, 0x1, 23),
205
206         .dsp_background = VOP_REG(RK3288_DSP_BG, 0xffffffff, 0),
207
208         .cfg_done = VOP_REG(RK3288_REG_CFG_DONE, 0x1, 0),
209 };
210
211 /*
212  * Note: rk3288 has a dedicated 'cursor' window, however, that window requires
213  * special support to get alpha blending working.  For now, just use overlay
214  * window 3 for the drm cursor.
215  *
216  */
217 static const struct vop_win_data rk3288_vop_win_data[] = {
218         { .base = 0x00, .phy = &rk3288_win01_data,
219           .type = DRM_PLANE_TYPE_PRIMARY },
220         { .base = 0x40, .phy = &rk3288_win01_data,
221           .type = DRM_PLANE_TYPE_OVERLAY },
222         { .base = 0x00, .phy = &rk3288_win23_data,
223           .type = DRM_PLANE_TYPE_OVERLAY,
224           .area = rk3288_area_data,
225           .area_size = ARRAY_SIZE(rk3288_area_data), },
226         { .base = 0x50, .phy = &rk3288_win23_data,
227           .type = DRM_PLANE_TYPE_CURSOR,
228           .area = rk3288_area_data,
229           .area_size = ARRAY_SIZE(rk3288_area_data), },
230 };
231
232 static const int rk3288_vop_intrs[] = {
233         DSP_HOLD_VALID_INTR,
234         FS_INTR,
235         LINE_FLAG_INTR,
236         BUS_ERROR_INTR,
237 };
238
239 static const struct vop_intr rk3288_vop_intr = {
240         .intrs = rk3288_vop_intrs,
241         .nintrs = ARRAY_SIZE(rk3288_vop_intrs),
242         .status = VOP_REG(RK3288_INTR_CTRL0, 0xf, 0),
243         .enable = VOP_REG(RK3288_INTR_CTRL0, 0xf, 4),
244         .clear = VOP_REG(RK3288_INTR_CTRL0, 0xf, 8),
245 };
246
247 static const struct vop_data rk3288_vop = {
248         .version = VOP_VERSION(3, 1),
249         .feature = VOP_FEATURE_OUTPUT_10BIT,
250         .intr = &rk3288_vop_intr,
251         .ctrl = &rk3288_ctrl_data,
252         .win = rk3288_vop_win_data,
253         .win_size = ARRAY_SIZE(rk3288_vop_win_data),
254 };
255
256 static const int rk3368_vop_intrs[] = {
257         FS_INTR,
258         FS_NEW_INTR,
259         ADDR_SAME_INTR,
260         LINE_FLAG_INTR,
261         LINE_FLAG1_INTR,
262         BUS_ERROR_INTR,
263         WIN0_EMPTY_INTR,
264         WIN1_EMPTY_INTR,
265         WIN2_EMPTY_INTR,
266         WIN3_EMPTY_INTR,
267         HWC_EMPTY_INTR,
268         POST_BUF_EMPTY_INTR,
269         PWM_GEN_INTR,
270         DSP_HOLD_VALID_INTR,
271 };
272
273 static const struct vop_intr rk3368_vop_intr = {
274         .intrs = rk3368_vop_intrs,
275         .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
276         .status = VOP_REG_MASK(RK3368_INTR_STATUS, 0x3fff, 0),
277         .enable = VOP_REG_MASK(RK3368_INTR_EN, 0x3fff, 0),
278         .clear = VOP_REG_MASK(RK3368_INTR_CLEAR, 0x3fff, 0),
279 };
280
281 static const struct vop_win_phy rk3368_win23_data = {
282         .data_formats = formats_win_lite,
283         .nformats = ARRAY_SIZE(formats_win_lite),
284         .gate = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 0),
285         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 4),
286         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 5),
287         .ymirror = VOP_REG(RK3368_WIN2_CTRL1, 0x1, 15),
288         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 20),
289         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO0, 0x0fff0fff, 0),
290         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST0, 0x1fff1fff, 0),
291         .yrgb_mst = VOP_REG(RK3368_WIN2_MST0, 0xffffffff, 0),
292         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR0_1, 0x1fff, 0),
293         .src_alpha_ctl = VOP_REG(RK3368_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
294         .dst_alpha_ctl = VOP_REG(RK3368_WIN2_DST_ALPHA_CTRL, 0xff, 0),
295 };
296
297 static const struct vop_win_phy rk3368_area1_data = {
298         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 8),
299         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 9),
300         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 23),
301         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO1, 0x0fff0fff, 0),
302         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST1, 0x1fff1fff, 0),
303         .yrgb_mst = VOP_REG(RK3368_WIN2_MST1, 0xffffffff, 0),
304         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR0_1, 0x1fff, 16),
305 };
306
307 static const struct vop_win_phy rk3368_area2_data = {
308         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 12),
309         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 13),
310         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 26),
311         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO2, 0x0fff0fff, 0),
312         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST2, 0x1fff1fff, 0),
313         .yrgb_mst = VOP_REG(RK3368_WIN2_MST2, 0xffffffff, 0),
314         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR2_3, 0x1fff, 0),
315 };
316
317 static const struct vop_win_phy rk3368_area3_data = {
318         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 16),
319         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 17),
320         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 29),
321         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO3, 0x0fff0fff, 0),
322         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST3, 0x1fff1fff, 0),
323         .yrgb_mst = VOP_REG(RK3368_WIN2_MST3, 0xffffffff, 0),
324         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR2_3, 0x1fff, 16),
325 };
326
327 static const struct vop_win_phy *rk3368_area_data[] = {
328         &rk3368_area1_data,
329         &rk3368_area2_data,
330         &rk3368_area3_data
331 };
332
333 static const struct vop_win_data rk3368_vop_win_data[] = {
334         { .base = 0x00, .phy = &rk3288_win01_data,
335           .type = DRM_PLANE_TYPE_PRIMARY },
336         { .base = 0x40, .phy = &rk3288_win01_data,
337           .type = DRM_PLANE_TYPE_OVERLAY },
338         { .base = 0x00, .phy = &rk3368_win23_data,
339           .type = DRM_PLANE_TYPE_OVERLAY,
340           .area = rk3368_area_data,
341           .area_size = ARRAY_SIZE(rk3368_area_data), },
342         { .base = 0x50, .phy = &rk3368_win23_data,
343           .type = DRM_PLANE_TYPE_CURSOR,
344           .area = rk3368_area_data,
345           .area_size = ARRAY_SIZE(rk3368_area_data), },
346 };
347
348 static const struct vop_data rk3368_vop = {
349         .version = VOP_VERSION(3, 2),
350         .feature = VOP_FEATURE_OUTPUT_10BIT,
351         .intr = &rk3368_vop_intr,
352         .ctrl = &rk3288_ctrl_data,
353         .win = rk3368_vop_win_data,
354         .win_size = ARRAY_SIZE(rk3368_vop_win_data),
355 };
356
357 static const struct vop_intr rk3366_vop_intr = {
358         .intrs = rk3368_vop_intrs,
359         .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
360         .status = VOP_REG_MASK(RK3366_INTR_STATUS0, 0xffff, 0),
361         .enable = VOP_REG_MASK(RK3366_INTR_EN0, 0xffff, 0),
362         .clear = VOP_REG_MASK(RK3366_INTR_CLEAR0, 0xffff, 0),
363 };
364
365 static const struct vop_data rk3366_vop = {
366         .version = VOP_VERSION(3, 4),
367         .feature = VOP_FEATURE_OUTPUT_10BIT,
368         .intr = &rk3366_vop_intr,
369         .ctrl = &rk3288_ctrl_data,
370         .win = rk3368_vop_win_data,
371         .win_size = ARRAY_SIZE(rk3368_vop_win_data),
372 };
373
374 static const uint32_t vop_csc_y2r_bt601[] = {
375         0x00000400, 0x0400059c, 0xfd25fea0, 0x07170400,
376         0x00000000, 0xfffecab4, 0x00087932, 0xfff1d4f2,
377 };
378
379 static const uint32_t vop_csc_y2r_bt601_12_235[] = {
380         0x000004a8, 0x04a80662, 0xfcbffe6f, 0x081204a8,
381         0x00000000, 0xfff2134e, 0x00087b58, 0xffeeb4b0,
382 };
383
384 static const uint32_t vop_csc_r2y_bt601[] = {
385         0x02590132, 0xff530075, 0x0200fead, 0xfe530200,
386         0x0000ffad, 0x00000200, 0x00080200, 0x00080200,
387 };
388
389 static const uint32_t vop_csc_r2y_bt601_12_235[] = {
390         0x02040107, 0xff680064, 0x01c2fed6, 0xffb7fe87,
391         0x0000ffb7, 0x00010200, 0x00080200, 0x00080200,
392 };
393
394 static const uint32_t vop_csc_y2r_bt709[] = {
395         0x000004a8, 0x04a8072c, 0xfddeff26, 0x087304a8,
396         0x00000000, 0xfff08077, 0x0004cfed, 0xffedf1b8,
397 };
398
399 static const uint32_t vop_csc_r2y_bt709[] = {
400         0x027500bb, 0xff99003f, 0x01c2fea5, 0xfe6801c2,
401         0xffd7fe68, 0x00010200, 0x00080200, 0x00080200,
402 };
403
404 static const uint32_t vop_csc_y2r_bt2020[] = {
405         0x000004a8, 0x04a806b6, 0xfd66ff40, 0x089004a8,
406         0x00000000, 0xfff16bfc, 0x00058ae9, 0xffedb828,
407 };
408
409 static const uint32_t vop_csc_r2y_bt2020[] = {
410         0x025300e6, 0xff830034, 0x01c1febd, 0xfe6401c1,
411         0x0000ffdc, 0x00010200, 0x00080200, 0x00080200,
412 };
413
414 static const uint32_t vop_csc_r2r_bt709_to_bt2020[] = {
415         0xfda606a4, 0xff80ffb5, 0xfff80488, 0xff99ffed,
416         0x0000047a, 0x00000200, 0x00000200, 0x00000200,
417 };
418
419 static const uint32_t vop_csc_r2r_bt2020_to_bt709[] = {
420         0x01510282, 0x0047002c, 0x000c03ae, 0x005a0011,
421         0x00000394, 0x00000200, 0x00000200, 0x00000200,
422 };
423
424 static const struct vop_csc_table rk3399_csc_table = {
425         .y2r_bt601              = vop_csc_y2r_bt601,
426         .y2r_bt601_12_235       = vop_csc_y2r_bt601_12_235,
427         .r2y_bt601              = vop_csc_r2y_bt601,
428         .r2y_bt601_12_235       = vop_csc_r2y_bt601_12_235,
429
430         .y2r_bt709              = vop_csc_y2r_bt709,
431         .r2y_bt709              = vop_csc_r2y_bt709,
432
433         .y2r_bt2020             = vop_csc_y2r_bt2020,
434         .r2y_bt2020             = vop_csc_r2y_bt2020,
435
436         .r2r_bt709_to_bt2020    = vop_csc_r2r_bt709_to_bt2020,
437         .r2r_bt2020_to_bt709    = vop_csc_r2r_bt2020_to_bt709,
438 };
439
440 static const struct vop_csc rk3399_win0_csc = {
441         .r2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 0),
442         .y2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 1),
443         .r2y_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 2),
444         .y2r_offset = RK3399_WIN0_YUV2YUV_Y2R,
445         .r2r_offset = RK3399_WIN0_YUV2YUV_3X3,
446         .r2y_offset = RK3399_WIN0_YUV2YUV_R2Y,
447 };
448
449 static const struct vop_csc rk3399_win1_csc = {
450         .r2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 8),
451         .y2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 9),
452         .r2y_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 10),
453         .y2r_offset = RK3399_WIN1_YUV2YUV_Y2R,
454         .r2r_offset = RK3399_WIN1_YUV2YUV_3X3,
455         .r2y_offset = RK3399_WIN1_YUV2YUV_R2Y,
456 };
457
458 static const struct vop_win_data rk3399_vop_win_data[] = {
459         { .base = 0x00, .phy = &rk3288_win01_data, .csc = &rk3399_win0_csc,
460           .type = DRM_PLANE_TYPE_PRIMARY },
461         { .base = 0x40, .phy = &rk3288_win01_data, .csc = &rk3399_win1_csc,
462           .type = DRM_PLANE_TYPE_OVERLAY },
463         { .base = 0x00, .phy = &rk3368_win23_data,
464           .type = DRM_PLANE_TYPE_OVERLAY,
465           .area = rk3368_area_data,
466           .area_size = ARRAY_SIZE(rk3368_area_data), },
467         { .base = 0x50, .phy = &rk3368_win23_data,
468           .type = DRM_PLANE_TYPE_CURSOR,
469           .area = rk3368_area_data,
470           .area_size = ARRAY_SIZE(rk3368_area_data), },
471 };
472
473 static const struct vop_data rk3399_vop_big = {
474         .version = VOP_VERSION(3, 5),
475         .feature = VOP_FEATURE_OUTPUT_10BIT,
476         .intr = &rk3366_vop_intr,
477         .ctrl = &rk3288_ctrl_data,
478         .win = rk3399_vop_win_data,
479         .win_size = ARRAY_SIZE(rk3399_vop_win_data),
480 };
481
482 static const struct vop_win_data rk3399_vop_lit_win_data[] = {
483         { .base = 0x00, .phy = &rk3288_win01_data, .csc = &rk3399_win0_csc,
484           .type = DRM_PLANE_TYPE_PRIMARY },
485         { .phy = NULL },
486         { .base = 0x00, .phy = &rk3368_win23_data,
487           .type = DRM_PLANE_TYPE_CURSOR,
488           .area = rk3368_area_data,
489           .area_size = ARRAY_SIZE(rk3368_area_data), },
490         { .phy = NULL },
491 };
492
493
494 static const struct vop_data rk3399_vop_lit = {
495         .version = VOP_VERSION(3, 6),
496         .csc_table = &rk3399_csc_table,
497         .intr = &rk3366_vop_intr,
498         .ctrl = &rk3288_ctrl_data,
499         .win = rk3399_vop_lit_win_data,
500         .win_size = ARRAY_SIZE(rk3399_vop_lit_win_data),
501 };
502
503 static const struct vop_data rk322x_vop = {
504         .version = VOP_VERSION(3, 7),
505         .feature = VOP_FEATURE_OUTPUT_10BIT,
506         .intr = &rk3366_vop_intr,
507         .ctrl = &rk3288_ctrl_data,
508         .win = rk3368_vop_win_data,
509         .win_size = ARRAY_SIZE(rk3368_vop_win_data),
510 };
511
512 static const struct vop_scl_regs rk3066_win_scl = {
513         .scale_yrgb_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
514         .scale_yrgb_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
515         .scale_cbcr_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
516         .scale_cbcr_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
517 };
518
519 static const struct vop_win_phy rk3036_win0_data = {
520         .scl = &rk3066_win_scl,
521         .data_formats = formats_win_full,
522         .nformats = ARRAY_SIZE(formats_win_full),
523         .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 0),
524         .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 3),
525         .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 15),
526         .act_info = VOP_REG(RK3036_WIN0_ACT_INFO, 0x1fff1fff, 0),
527         .dsp_info = VOP_REG(RK3036_WIN0_DSP_INFO, 0x0fff0fff, 0),
528         .dsp_st = VOP_REG(RK3036_WIN0_DSP_ST, 0x1fff1fff, 0),
529         .yrgb_mst = VOP_REG(RK3036_WIN0_YRGB_MST, 0xffffffff, 0),
530         .uv_mst = VOP_REG(RK3036_WIN0_CBR_MST, 0xffffffff, 0),
531         .yrgb_vir = VOP_REG(RK3036_WIN0_VIR, 0xffff, 0),
532         .uv_vir = VOP_REG(RK3036_WIN0_VIR, 0x1fff, 16),
533         .alpha_mode = VOP_REG(RK3036_DSP_CTRL0, 0x1, 18),
534         .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 0)
535 };
536
537 static const struct vop_win_phy rk3036_win1_data = {
538         .data_formats = formats_win_lite,
539         .nformats = ARRAY_SIZE(formats_win_lite),
540         .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 1),
541         .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 6),
542         .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 19),
543         .act_info = VOP_REG(RK3036_WIN1_ACT_INFO, 0x1fff1fff, 0),
544         .dsp_info = VOP_REG(RK3036_WIN1_DSP_INFO, 0x0fff0fff, 0),
545         .dsp_st = VOP_REG(RK3036_WIN1_DSP_ST, 0x1fff1fff, 0),
546         .yrgb_mst = VOP_REG(RK3036_WIN1_MST, 0xffffffff, 0),
547         .yrgb_vir = VOP_REG(RK3036_WIN1_VIR, 0xffff, 0),
548         .alpha_mode = VOP_REG(RK3036_DSP_CTRL0, 0x1, 19),
549         .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 1)
550 };
551
552 static const struct vop_win_data rk3036_vop_win_data[] = {
553         { .base = 0x00, .phy = &rk3036_win0_data,
554           .type = DRM_PLANE_TYPE_PRIMARY },
555         { .base = 0x00, .phy = &rk3036_win1_data,
556           .type = DRM_PLANE_TYPE_CURSOR },
557 };
558
559 static const int rk3036_vop_intrs[] = {
560         DSP_HOLD_VALID_INTR,
561         FS_INTR,
562         LINE_FLAG_INTR,
563         BUS_ERROR_INTR,
564 };
565
566 static const struct vop_intr rk3036_intr = {
567         .intrs = rk3036_vop_intrs,
568         .nintrs = ARRAY_SIZE(rk3036_vop_intrs),
569         .status = VOP_REG(RK3036_INT_STATUS, 0xf, 0),
570         .enable = VOP_REG(RK3036_INT_STATUS, 0xf, 4),
571         .clear = VOP_REG(RK3036_INT_STATUS, 0xf, 8),
572 };
573
574 static const struct vop_ctrl rk3036_ctrl_data = {
575         .standby = VOP_REG(RK3036_SYS_CTRL, 0x1, 30),
576         .out_mode = VOP_REG(RK3036_DSP_CTRL0, 0xf, 0),
577         .dsp_blank = VOP_REG(RK3036_DSP_CTRL1, 0x1, 24),
578         .pin_pol = VOP_REG(RK3036_DSP_CTRL0, 0xf, 4),
579         .dsp_layer_sel = VOP_REG(RK3036_DSP_CTRL0, 0x1, 8),
580         .htotal_pw = VOP_REG(RK3036_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
581         .hact_st_end = VOP_REG(RK3036_DSP_HACT_ST_END, 0x1fff1fff, 0),
582         .vtotal_pw = VOP_REG(RK3036_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
583         .vact_st_end = VOP_REG(RK3036_DSP_VACT_ST_END, 0x1fff1fff, 0),
584         .cfg_done = VOP_REG(RK3036_REG_CFG_DONE, 0x1, 0),
585 };
586
587 static const struct vop_data rk3036_vop = {
588         .version = VOP_VERSION(2, 2),
589         .ctrl = &rk3036_ctrl_data,
590         .intr = &rk3036_intr,
591         .win = rk3036_vop_win_data,
592         .win_size = ARRAY_SIZE(rk3036_vop_win_data),
593 };
594
595 static const struct of_device_id vop_driver_dt_match[] = {
596         { .compatible = "rockchip,rk3036-vop",
597           .data = &rk3036_vop },
598         { .compatible = "rockchip,rk3288-vop",
599           .data = &rk3288_vop },
600         { .compatible = "rockchip,rk3368-vop",
601           .data = &rk3368_vop },
602         { .compatible = "rockchip,rk3366-vop",
603           .data = &rk3366_vop },
604         { .compatible = "rockchip,rk3399-vop-big",
605           .data = &rk3399_vop_big },
606         { .compatible = "rockchip,rk3399-vop-lit",
607           .data = &rk3399_vop_lit },
608         { .compatible = "rockchip,rk322x-vop",
609           .data = &rk322x_vop },
610         {},
611 };
612 MODULE_DEVICE_TABLE(of, vop_driver_dt_match);
613
614 static int vop_probe(struct platform_device *pdev)
615 {
616         struct device *dev = &pdev->dev;
617
618         if (!dev->of_node) {
619                 dev_err(dev, "can't find vop devices\n");
620                 return -ENODEV;
621         }
622
623         return component_add(dev, &vop_component_ops);
624 }
625
626 static int vop_remove(struct platform_device *pdev)
627 {
628         component_del(&pdev->dev, &vop_component_ops);
629
630         return 0;
631 }
632
633 struct platform_driver vop_platform_driver = {
634         .probe = vop_probe,
635         .remove = vop_remove,
636         .driver = {
637                 .name = "rockchip-vop",
638                 .owner = THIS_MODULE,
639                 .of_match_table = of_match_ptr(vop_driver_dt_match),
640         },
641 };
642
643 module_platform_driver(vop_platform_driver);
644
645 MODULE_AUTHOR("Mark Yao <mark.yao@rock-chips.com>");
646 MODULE_DESCRIPTION("ROCKCHIP VOP Driver");
647 MODULE_LICENSE("GPL v2");