bnx2x: add EEE support for 4-port devices
[firefly-linux-kernel-4.4.55.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_link.c
1 /* Copyright 2008-2012 Broadcom Corporation
2  *
3  * Unless you and Broadcom execute a separate written software license
4  * agreement governing use of this software, this software is licensed to you
5  * under the terms of the GNU General Public License version 2, available
6  * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7  *
8  * Notwithstanding the above, under no circumstances may you combine this
9  * software in any way with any other Broadcom software provided under a
10  * license other than the GPL, without Broadcom's express prior written
11  * consent.
12  *
13  * Written by Yaniv Rosner
14  *
15  */
16
17 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
19 #include <linux/kernel.h>
20 #include <linux/errno.h>
21 #include <linux/pci.h>
22 #include <linux/netdevice.h>
23 #include <linux/delay.h>
24 #include <linux/ethtool.h>
25 #include <linux/mutex.h>
26
27 #include "bnx2x.h"
28 #include "bnx2x_cmn.h"
29
30 /********************************************************/
31 #define ETH_HLEN                        14
32 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
33 #define ETH_OVREHEAD                    (ETH_HLEN + 8 + 8)
34 #define ETH_MIN_PACKET_SIZE             60
35 #define ETH_MAX_PACKET_SIZE             1500
36 #define ETH_MAX_JUMBO_PACKET_SIZE       9600
37 #define MDIO_ACCESS_TIMEOUT             1000
38 #define WC_LANE_MAX                     4
39 #define I2C_SWITCH_WIDTH                2
40 #define I2C_BSC0                        0
41 #define I2C_BSC1                        1
42 #define I2C_WA_RETRY_CNT                3
43 #define I2C_WA_PWR_ITER                 (I2C_WA_RETRY_CNT - 1)
44 #define MCPR_IMC_COMMAND_READ_OP        1
45 #define MCPR_IMC_COMMAND_WRITE_OP       2
46
47 /* LED Blink rate that will achieve ~15.9Hz */
48 #define LED_BLINK_RATE_VAL_E3           354
49 #define LED_BLINK_RATE_VAL_E1X_E2       480
50 /***********************************************************/
51 /*                      Shortcut definitions               */
52 /***********************************************************/
53
54 #define NIG_LATCH_BC_ENABLE_MI_INT 0
55
56 #define NIG_STATUS_EMAC0_MI_INT \
57                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
58 #define NIG_STATUS_XGXS0_LINK10G \
59                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
60 #define NIG_STATUS_XGXS0_LINK_STATUS \
61                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
62 #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
63                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
64 #define NIG_STATUS_SERDES0_LINK_STATUS \
65                 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
66 #define NIG_MASK_MI_INT \
67                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
68 #define NIG_MASK_XGXS0_LINK10G \
69                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
70 #define NIG_MASK_XGXS0_LINK_STATUS \
71                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
72 #define NIG_MASK_SERDES0_LINK_STATUS \
73                 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
74
75 #define MDIO_AN_CL73_OR_37_COMPLETE \
76                 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
77                  MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
78
79 #define XGXS_RESET_BITS \
80         (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW |   \
81          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ |      \
82          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN |    \
83          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
84          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
85
86 #define SERDES_RESET_BITS \
87         (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
88          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ |    \
89          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN |  \
90          MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
91
92 #define AUTONEG_CL37            SHARED_HW_CFG_AN_ENABLE_CL37
93 #define AUTONEG_CL73            SHARED_HW_CFG_AN_ENABLE_CL73
94 #define AUTONEG_BAM             SHARED_HW_CFG_AN_ENABLE_BAM
95 #define AUTONEG_PARALLEL \
96                                 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
97 #define AUTONEG_SGMII_FIBER_AUTODET \
98                                 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
99 #define AUTONEG_REMOTE_PHY      SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
100
101 #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
102                         MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
103 #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
104                         MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
105 #define GP_STATUS_SPEED_MASK \
106                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
107 #define GP_STATUS_10M   MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
108 #define GP_STATUS_100M  MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
109 #define GP_STATUS_1G    MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
110 #define GP_STATUS_2_5G  MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
111 #define GP_STATUS_5G    MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
112 #define GP_STATUS_6G    MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
113 #define GP_STATUS_10G_HIG \
114                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
115 #define GP_STATUS_10G_CX4 \
116                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
117 #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
118 #define GP_STATUS_10G_KX4 \
119                         MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
120 #define GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
121 #define GP_STATUS_10G_XFI   MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
122 #define GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
123 #define GP_STATUS_10G_SFI   MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
124 #define LINK_10THD              LINK_STATUS_SPEED_AND_DUPLEX_10THD
125 #define LINK_10TFD              LINK_STATUS_SPEED_AND_DUPLEX_10TFD
126 #define LINK_100TXHD            LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
127 #define LINK_100T4              LINK_STATUS_SPEED_AND_DUPLEX_100T4
128 #define LINK_100TXFD            LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
129 #define LINK_1000THD            LINK_STATUS_SPEED_AND_DUPLEX_1000THD
130 #define LINK_1000TFD            LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
131 #define LINK_1000XFD            LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
132 #define LINK_2500THD            LINK_STATUS_SPEED_AND_DUPLEX_2500THD
133 #define LINK_2500TFD            LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
134 #define LINK_2500XFD            LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
135 #define LINK_10GTFD             LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
136 #define LINK_10GXFD             LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
137 #define LINK_20GTFD             LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
138 #define LINK_20GXFD             LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
139
140
141
142 #define SFP_EEPROM_CON_TYPE_ADDR                0x2
143         #define SFP_EEPROM_CON_TYPE_VAL_LC      0x7
144         #define SFP_EEPROM_CON_TYPE_VAL_COPPER  0x21
145
146
147 #define SFP_EEPROM_COMP_CODE_ADDR               0x3
148         #define SFP_EEPROM_COMP_CODE_SR_MASK    (1<<4)
149         #define SFP_EEPROM_COMP_CODE_LR_MASK    (1<<5)
150         #define SFP_EEPROM_COMP_CODE_LRM_MASK   (1<<6)
151
152 #define SFP_EEPROM_FC_TX_TECH_ADDR              0x8
153         #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
154         #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE  0x8
155
156 #define SFP_EEPROM_OPTIONS_ADDR                 0x40
157         #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
158 #define SFP_EEPROM_OPTIONS_SIZE                 2
159
160 #define EDC_MODE_LINEAR                         0x0022
161 #define EDC_MODE_LIMITING                               0x0044
162 #define EDC_MODE_PASSIVE_DAC                    0x0055
163
164 /* BRB default for class 0 E2 */
165 #define DEFAULT0_E2_BRB_MAC_PAUSE_XOFF_THR      170
166 #define DEFAULT0_E2_BRB_MAC_PAUSE_XON_THR               250
167 #define DEFAULT0_E2_BRB_MAC_FULL_XOFF_THR               10
168 #define DEFAULT0_E2_BRB_MAC_FULL_XON_THR                50
169
170 /* BRB thresholds for E2*/
171 #define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE             170
172 #define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE         0
173
174 #define PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE              250
175 #define PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE          0
176
177 #define PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE              10
178 #define PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE          90
179
180 #define PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE                       50
181 #define PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE           250
182
183 /* BRB default for class 0 E3A0 */
184 #define DEFAULT0_E3A0_BRB_MAC_PAUSE_XOFF_THR    290
185 #define DEFAULT0_E3A0_BRB_MAC_PAUSE_XON_THR     410
186 #define DEFAULT0_E3A0_BRB_MAC_FULL_XOFF_THR     10
187 #define DEFAULT0_E3A0_BRB_MAC_FULL_XON_THR      50
188
189 /* BRB thresholds for E3A0 */
190 #define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE           290
191 #define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE               0
192
193 #define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE            410
194 #define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE                0
195
196 #define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE            10
197 #define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE                170
198
199 #define PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE             50
200 #define PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE         410
201
202 /* BRB default for E3B0 */
203 #define DEFAULT0_E3B0_BRB_MAC_PAUSE_XOFF_THR    330
204 #define DEFAULT0_E3B0_BRB_MAC_PAUSE_XON_THR     490
205 #define DEFAULT0_E3B0_BRB_MAC_FULL_XOFF_THR     15
206 #define DEFAULT0_E3B0_BRB_MAC_FULL_XON_THR      55
207
208 /* BRB thresholds for E3B0 2 port mode*/
209 #define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE                1025
210 #define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE    0
211
212 #define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE         1025
213 #define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE     0
214
215 #define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE         10
216 #define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE     1025
217
218 #define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE          50
219 #define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE      1025
220
221 /* only for E3B0*/
222 #define PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR                        1025
223 #define PFC_E3B0_2P_BRB_FULL_LB_XON_THR                 1025
224
225 /* Lossy +Lossless GUARANTIED == GUART */
226 #define PFC_E3B0_2P_MIX_PAUSE_LB_GUART                  284
227 /* Lossless +Lossless*/
228 #define PFC_E3B0_2P_PAUSE_LB_GUART                      236
229 /* Lossy +Lossy*/
230 #define PFC_E3B0_2P_NON_PAUSE_LB_GUART                  342
231
232 /* Lossy +Lossless*/
233 #define PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART               284
234 /* Lossless +Lossless*/
235 #define PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART           236
236 /* Lossy +Lossy*/
237 #define PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART               336
238 #define PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST                80
239
240 #define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART             0
241 #define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST                0
242
243 /* BRB thresholds for E3B0 4 port mode */
244 #define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE                304
245 #define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE    0
246
247 #define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE         384
248 #define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE     0
249
250 #define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE         10
251 #define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE     304
252
253 #define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE          50
254 #define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE      384
255
256 /* only for E3B0*/
257 #define PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR                        304
258 #define PFC_E3B0_4P_BRB_FULL_LB_XON_THR                 384
259 #define PFC_E3B0_4P_LB_GUART            120
260
261 #define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART             120
262 #define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST        80
263
264 #define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART             80
265 #define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST        120
266
267 /* Pause defines*/
268 #define DEFAULT_E3B0_BRB_FULL_LB_XOFF_THR                       330
269 #define DEFAULT_E3B0_BRB_FULL_LB_XON_THR                        490
270 #define DEFAULT_E3B0_LB_GUART           40
271
272 #define DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART            40
273 #define DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART_HYST       0
274
275 #define DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART            40
276 #define DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART_HYST       0
277
278 /* ETS defines*/
279 #define DCBX_INVALID_COS                                        (0xFF)
280
281 #define ETS_BW_LIMIT_CREDIT_UPPER_BOUND         (0x5000)
282 #define ETS_BW_LIMIT_CREDIT_WEIGHT              (0x5000)
283 #define ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS             (1360)
284 #define ETS_E3B0_NIG_MIN_W_VAL_20GBPS                   (2720)
285 #define ETS_E3B0_PBF_MIN_W_VAL                          (10000)
286
287 #define MAX_PACKET_SIZE                                 (9700)
288 #define MAX_KR_LINK_RETRY                               4
289
290 /**********************************************************/
291 /*                     INTERFACE                          */
292 /**********************************************************/
293
294 #define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
295         bnx2x_cl45_write(_bp, _phy, \
296                 (_phy)->def_md_devad, \
297                 (_bank + (_addr & 0xf)), \
298                 _val)
299
300 #define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
301         bnx2x_cl45_read(_bp, _phy, \
302                 (_phy)->def_md_devad, \
303                 (_bank + (_addr & 0xf)), \
304                 _val)
305
306 static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
307 {
308         u32 val = REG_RD(bp, reg);
309
310         val |= bits;
311         REG_WR(bp, reg, val);
312         return val;
313 }
314
315 static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
316 {
317         u32 val = REG_RD(bp, reg);
318
319         val &= ~bits;
320         REG_WR(bp, reg, val);
321         return val;
322 }
323
324 /******************************************************************/
325 /*                      EPIO/GPIO section                         */
326 /******************************************************************/
327 static void bnx2x_get_epio(struct bnx2x *bp, u32 epio_pin, u32 *en)
328 {
329         u32 epio_mask, gp_oenable;
330         *en = 0;
331         /* Sanity check */
332         if (epio_pin > 31) {
333                 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin);
334                 return;
335         }
336
337         epio_mask = 1 << epio_pin;
338         /* Set this EPIO to output */
339         gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
340         REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
341
342         *en = (REG_RD(bp, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
343 }
344 static void bnx2x_set_epio(struct bnx2x *bp, u32 epio_pin, u32 en)
345 {
346         u32 epio_mask, gp_output, gp_oenable;
347
348         /* Sanity check */
349         if (epio_pin > 31) {
350                 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin);
351                 return;
352         }
353         DP(NETIF_MSG_LINK, "Setting EPIO pin %d to %d\n", epio_pin, en);
354         epio_mask = 1 << epio_pin;
355         /* Set this EPIO to output */
356         gp_output = REG_RD(bp, MCP_REG_MCPR_GP_OUTPUTS);
357         if (en)
358                 gp_output |= epio_mask;
359         else
360                 gp_output &= ~epio_mask;
361
362         REG_WR(bp, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
363
364         /* Set the value for this EPIO */
365         gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
366         REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
367 }
368
369 static void bnx2x_set_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 val)
370 {
371         if (pin_cfg == PIN_CFG_NA)
372                 return;
373         if (pin_cfg >= PIN_CFG_EPIO0) {
374                 bnx2x_set_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
375         } else {
376                 u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
377                 u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
378                 bnx2x_set_gpio(bp, gpio_num, (u8)val, gpio_port);
379         }
380 }
381
382 static u32 bnx2x_get_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 *val)
383 {
384         if (pin_cfg == PIN_CFG_NA)
385                 return -EINVAL;
386         if (pin_cfg >= PIN_CFG_EPIO0) {
387                 bnx2x_get_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
388         } else {
389                 u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
390                 u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
391                 *val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
392         }
393         return 0;
394
395 }
396 /******************************************************************/
397 /*                              ETS section                       */
398 /******************************************************************/
399 static void bnx2x_ets_e2e3a0_disabled(struct link_params *params)
400 {
401         /* ETS disabled configuration*/
402         struct bnx2x *bp = params->bp;
403
404         DP(NETIF_MSG_LINK, "ETS E2E3 disabled configuration\n");
405
406         /* mapping between entry  priority to client number (0,1,2 -debug and
407          * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
408          * 3bits client num.
409          *   PRI4    |    PRI3    |    PRI2    |    PRI1    |    PRI0
410          * cos1-100     cos0-011     dbg1-010     dbg0-001     MCP-000
411          */
412
413         REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
414         /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
415          * as strict.  Bits 0,1,2 - debug and management entries, 3 -
416          * COS0 entry, 4 - COS1 entry.
417          * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
418          * bit4   bit3    bit2   bit1     bit0
419          * MCP and debug are strict
420          */
421
422         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
423         /* defines which entries (clients) are subjected to WFQ arbitration */
424         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
425         /* For strict priority entries defines the number of consecutive
426          * slots for the highest priority.
427          */
428         REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
429         /* mapping between the CREDIT_WEIGHT registers and actual client
430          * numbers
431          */
432         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
433         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
434         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
435
436         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
437         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
438         REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
439         /* ETS mode disable */
440         REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
441         /* If ETS mode is enabled (there is no strict priority) defines a WFQ
442          * weight for COS0/COS1.
443          */
444         REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
445         REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
446         /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
447         REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
448         REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
449         /* Defines the number of consecutive slots for the strict priority */
450         REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
451 }
452 /******************************************************************************
453 * Description:
454 *       Getting min_w_val will be set according to line speed .
455 *.
456 ******************************************************************************/
457 static u32 bnx2x_ets_get_min_w_val_nig(const struct link_vars *vars)
458 {
459         u32 min_w_val = 0;
460         /* Calculate min_w_val.*/
461         if (vars->link_up) {
462                 if (vars->line_speed == SPEED_20000)
463                         min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
464                 else
465                         min_w_val = ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS;
466         } else
467                 min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
468         /* If the link isn't up (static configuration for example ) The
469          * link will be according to 20GBPS.
470          */
471         return min_w_val;
472 }
473 /******************************************************************************
474 * Description:
475 *       Getting credit upper bound form min_w_val.
476 *.
477 ******************************************************************************/
478 static u32 bnx2x_ets_get_credit_upper_bound(const u32 min_w_val)
479 {
480         const u32 credit_upper_bound = (u32)MAXVAL((150 * min_w_val),
481                                                 MAX_PACKET_SIZE);
482         return credit_upper_bound;
483 }
484 /******************************************************************************
485 * Description:
486 *       Set credit upper bound for NIG.
487 *.
488 ******************************************************************************/
489 static void bnx2x_ets_e3b0_set_credit_upper_bound_nig(
490         const struct link_params *params,
491         const u32 min_w_val)
492 {
493         struct bnx2x *bp = params->bp;
494         const u8 port = params->port;
495         const u32 credit_upper_bound =
496             bnx2x_ets_get_credit_upper_bound(min_w_val);
497
498         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 :
499                 NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, credit_upper_bound);
500         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 :
501                    NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, credit_upper_bound);
502         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 :
503                    NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2, credit_upper_bound);
504         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 :
505                    NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3, credit_upper_bound);
506         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 :
507                    NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4, credit_upper_bound);
508         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 :
509                    NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5, credit_upper_bound);
510
511         if (!port) {
512                 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6,
513                         credit_upper_bound);
514                 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7,
515                         credit_upper_bound);
516                 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8,
517                         credit_upper_bound);
518         }
519 }
520 /******************************************************************************
521 * Description:
522 *       Will return the NIG ETS registers to init values.Except
523 *       credit_upper_bound.
524 *       That isn't used in this configuration (No WFQ is enabled) and will be
525 *       configured acording to spec
526 *.
527 ******************************************************************************/
528 static void bnx2x_ets_e3b0_nig_disabled(const struct link_params *params,
529                                         const struct link_vars *vars)
530 {
531         struct bnx2x *bp = params->bp;
532         const u8 port = params->port;
533         const u32 min_w_val = bnx2x_ets_get_min_w_val_nig(vars);
534         /* Mapping between entry  priority to client number (0,1,2 -debug and
535          * management clients, 3 - COS0 client, 4 - COS1, ... 8 -
536          * COS5)(HIGHEST) 4bits client num.TODO_ETS - Should be done by
537          * reset value or init tool
538          */
539         if (port) {
540                 REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB, 0x543210);
541                 REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB, 0x0);
542         } else {
543                 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB, 0x76543210);
544                 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB, 0x8);
545         }
546         /* For strict priority entries defines the number of consecutive
547          * slots for the highest priority.
548          */
549         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS :
550                    NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
551         /* Mapping between the CREDIT_WEIGHT registers and actual client
552          * numbers
553          */
554         if (port) {
555                 /*Port 1 has 6 COS*/
556                 REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB, 0x210543);
557                 REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x0);
558         } else {
559                 /*Port 0 has 9 COS*/
560                 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB,
561                        0x43210876);
562                 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x5);
563         }
564
565         /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
566          * as strict.  Bits 0,1,2 - debug and management entries, 3 -
567          * COS0 entry, 4 - COS1 entry.
568          * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
569          * bit4   bit3    bit2   bit1     bit0
570          * MCP and debug are strict
571          */
572         if (port)
573                 REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT, 0x3f);
574         else
575                 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1ff);
576         /* defines which entries (clients) are subjected to WFQ arbitration */
577         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
578                    NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
579
580         /* Please notice the register address are note continuous and a
581          * for here is note appropriate.In 2 port mode port0 only COS0-5
582          * can be used. DEBUG1,DEBUG1,MGMT are never used for WFQ* In 4
583          * port mode port1 only COS0-2 can be used. DEBUG1,DEBUG1,MGMT
584          * are never used for WFQ
585          */
586         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
587                    NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0x0);
588         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
589                    NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0x0);
590         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
591                    NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2, 0x0);
592         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 :
593                    NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3, 0x0);
594         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 :
595                    NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4, 0x0);
596         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 :
597                    NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5, 0x0);
598         if (!port) {
599                 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6, 0x0);
600                 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7, 0x0);
601                 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8, 0x0);
602         }
603
604         bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val);
605 }
606 /******************************************************************************
607 * Description:
608 *       Set credit upper bound for PBF.
609 *.
610 ******************************************************************************/
611 static void bnx2x_ets_e3b0_set_credit_upper_bound_pbf(
612         const struct link_params *params,
613         const u32 min_w_val)
614 {
615         struct bnx2x *bp = params->bp;
616         const u32 credit_upper_bound =
617             bnx2x_ets_get_credit_upper_bound(min_w_val);
618         const u8 port = params->port;
619         u32 base_upper_bound = 0;
620         u8 max_cos = 0;
621         u8 i = 0;
622         /* In 2 port mode port0 has COS0-5 that can be used for WFQ.In 4
623          * port mode port1 has COS0-2 that can be used for WFQ.
624          */
625         if (!port) {
626                 base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P0;
627                 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
628         } else {
629                 base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P1;
630                 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
631         }
632
633         for (i = 0; i < max_cos; i++)
634                 REG_WR(bp, base_upper_bound + (i << 2), credit_upper_bound);
635 }
636
637 /******************************************************************************
638 * Description:
639 *       Will return the PBF ETS registers to init values.Except
640 *       credit_upper_bound.
641 *       That isn't used in this configuration (No WFQ is enabled) and will be
642 *       configured acording to spec
643 *.
644 ******************************************************************************/
645 static void bnx2x_ets_e3b0_pbf_disabled(const struct link_params *params)
646 {
647         struct bnx2x *bp = params->bp;
648         const u8 port = params->port;
649         const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
650         u8 i = 0;
651         u32 base_weight = 0;
652         u8 max_cos = 0;
653
654         /* Mapping between entry  priority to client number 0 - COS0
655          * client, 2 - COS1, ... 5 - COS5)(HIGHEST) 4bits client num.
656          * TODO_ETS - Should be done by reset value or init tool
657          */
658         if (port)
659                 /*  0x688 (|011|0 10|00 1|000) */
660                 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , 0x688);
661         else
662                 /*  (10 1|100 |011|0 10|00 1|000) */
663                 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , 0x2C688);
664
665         /* TODO_ETS - Should be done by reset value or init tool */
666         if (port)
667                 /* 0x688 (|011|0 10|00 1|000)*/
668                 REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1, 0x688);
669         else
670         /* 0x2C688 (10 1|100 |011|0 10|00 1|000) */
671         REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0, 0x2C688);
672
673         REG_WR(bp, (port) ? PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 :
674                    PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 , 0x100);
675
676
677         REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
678                    PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , 0);
679
680         REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
681                    PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 , 0);
682         /* In 2 port mode port0 has COS0-5 that can be used for WFQ.
683          * In 4 port mode port1 has COS0-2 that can be used for WFQ.
684          */
685         if (!port) {
686                 base_weight = PBF_REG_COS0_WEIGHT_P0;
687                 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
688         } else {
689                 base_weight = PBF_REG_COS0_WEIGHT_P1;
690                 max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
691         }
692
693         for (i = 0; i < max_cos; i++)
694                 REG_WR(bp, base_weight + (0x4 * i), 0);
695
696         bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
697 }
698 /******************************************************************************
699 * Description:
700 *       E3B0 disable will return basicly the values to init values.
701 *.
702 ******************************************************************************/
703 static int bnx2x_ets_e3b0_disabled(const struct link_params *params,
704                                    const struct link_vars *vars)
705 {
706         struct bnx2x *bp = params->bp;
707
708         if (!CHIP_IS_E3B0(bp)) {
709                 DP(NETIF_MSG_LINK,
710                    "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
711                 return -EINVAL;
712         }
713
714         bnx2x_ets_e3b0_nig_disabled(params, vars);
715
716         bnx2x_ets_e3b0_pbf_disabled(params);
717
718         return 0;
719 }
720
721 /******************************************************************************
722 * Description:
723 *       Disable will return basicly the values to init values.
724 *
725 ******************************************************************************/
726 int bnx2x_ets_disabled(struct link_params *params,
727                       struct link_vars *vars)
728 {
729         struct bnx2x *bp = params->bp;
730         int bnx2x_status = 0;
731
732         if ((CHIP_IS_E2(bp)) || (CHIP_IS_E3A0(bp)))
733                 bnx2x_ets_e2e3a0_disabled(params);
734         else if (CHIP_IS_E3B0(bp))
735                 bnx2x_status = bnx2x_ets_e3b0_disabled(params, vars);
736         else {
737                 DP(NETIF_MSG_LINK, "bnx2x_ets_disabled - chip not supported\n");
738                 return -EINVAL;
739         }
740
741         return bnx2x_status;
742 }
743
744 /******************************************************************************
745 * Description
746 *       Set the COS mappimg to SP and BW until this point all the COS are not
747 *       set as SP or BW.
748 ******************************************************************************/
749 static int bnx2x_ets_e3b0_cli_map(const struct link_params *params,
750                                   const struct bnx2x_ets_params *ets_params,
751                                   const u8 cos_sp_bitmap,
752                                   const u8 cos_bw_bitmap)
753 {
754         struct bnx2x *bp = params->bp;
755         const u8 port = params->port;
756         const u8 nig_cli_sp_bitmap = 0x7 | (cos_sp_bitmap << 3);
757         const u8 pbf_cli_sp_bitmap = cos_sp_bitmap;
758         const u8 nig_cli_subject2wfq_bitmap = cos_bw_bitmap << 3;
759         const u8 pbf_cli_subject2wfq_bitmap = cos_bw_bitmap;
760
761         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT :
762                NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, nig_cli_sp_bitmap);
763
764         REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
765                PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , pbf_cli_sp_bitmap);
766
767         REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
768                NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ,
769                nig_cli_subject2wfq_bitmap);
770
771         REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
772                PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0,
773                pbf_cli_subject2wfq_bitmap);
774
775         return 0;
776 }
777
778 /******************************************************************************
779 * Description:
780 *       This function is needed because NIG ARB_CREDIT_WEIGHT_X are
781 *       not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
782 ******************************************************************************/
783 static int bnx2x_ets_e3b0_set_cos_bw(struct bnx2x *bp,
784                                      const u8 cos_entry,
785                                      const u32 min_w_val_nig,
786                                      const u32 min_w_val_pbf,
787                                      const u16 total_bw,
788                                      const u8 bw,
789                                      const u8 port)
790 {
791         u32 nig_reg_adress_crd_weight = 0;
792         u32 pbf_reg_adress_crd_weight = 0;
793         /* Calculate and set BW for this COS - use 1 instead of 0 for BW */
794         const u32 cos_bw_nig = ((bw ? bw : 1) * min_w_val_nig) / total_bw;
795         const u32 cos_bw_pbf = ((bw ? bw : 1) * min_w_val_pbf) / total_bw;
796
797         switch (cos_entry) {
798         case 0:
799             nig_reg_adress_crd_weight =
800                  (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
801                      NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0;
802              pbf_reg_adress_crd_weight = (port) ?
803                  PBF_REG_COS0_WEIGHT_P1 : PBF_REG_COS0_WEIGHT_P0;
804              break;
805         case 1:
806              nig_reg_adress_crd_weight = (port) ?
807                  NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
808                  NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1;
809              pbf_reg_adress_crd_weight = (port) ?
810                  PBF_REG_COS1_WEIGHT_P1 : PBF_REG_COS1_WEIGHT_P0;
811              break;
812         case 2:
813              nig_reg_adress_crd_weight = (port) ?
814                  NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
815                  NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2;
816
817                  pbf_reg_adress_crd_weight = (port) ?
818                      PBF_REG_COS2_WEIGHT_P1 : PBF_REG_COS2_WEIGHT_P0;
819              break;
820         case 3:
821             if (port)
822                         return -EINVAL;
823              nig_reg_adress_crd_weight =
824                  NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3;
825              pbf_reg_adress_crd_weight =
826                  PBF_REG_COS3_WEIGHT_P0;
827              break;
828         case 4:
829             if (port)
830                 return -EINVAL;
831              nig_reg_adress_crd_weight =
832                  NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4;
833              pbf_reg_adress_crd_weight = PBF_REG_COS4_WEIGHT_P0;
834              break;
835         case 5:
836             if (port)
837                 return -EINVAL;
838              nig_reg_adress_crd_weight =
839                  NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5;
840              pbf_reg_adress_crd_weight = PBF_REG_COS5_WEIGHT_P0;
841              break;
842         }
843
844         REG_WR(bp, nig_reg_adress_crd_weight, cos_bw_nig);
845
846         REG_WR(bp, pbf_reg_adress_crd_weight, cos_bw_pbf);
847
848         return 0;
849 }
850 /******************************************************************************
851 * Description:
852 *       Calculate the total BW.A value of 0 isn't legal.
853 *
854 ******************************************************************************/
855 static int bnx2x_ets_e3b0_get_total_bw(
856         const struct link_params *params,
857         struct bnx2x_ets_params *ets_params,
858         u16 *total_bw)
859 {
860         struct bnx2x *bp = params->bp;
861         u8 cos_idx = 0;
862         u8 is_bw_cos_exist = 0;
863
864         *total_bw = 0 ;
865         /* Calculate total BW requested */
866         for (cos_idx = 0; cos_idx < ets_params->num_of_cos; cos_idx++) {
867                 if (ets_params->cos[cos_idx].state == bnx2x_cos_state_bw) {
868                         is_bw_cos_exist = 1;
869                         if (!ets_params->cos[cos_idx].params.bw_params.bw) {
870                                 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config BW"
871                                                    "was set to 0\n");
872                                 /* This is to prevent a state when ramrods
873                                  * can't be sent
874                                  */
875                                 ets_params->cos[cos_idx].params.bw_params.bw
876                                          = 1;
877                         }
878                         *total_bw +=
879                                 ets_params->cos[cos_idx].params.bw_params.bw;
880                 }
881         }
882
883         /* Check total BW is valid */
884         if ((is_bw_cos_exist == 1) && (*total_bw != 100)) {
885                 if (*total_bw == 0) {
886                         DP(NETIF_MSG_LINK,
887                            "bnx2x_ets_E3B0_config total BW shouldn't be 0\n");
888                         return -EINVAL;
889                 }
890                 DP(NETIF_MSG_LINK,
891                    "bnx2x_ets_E3B0_config total BW should be 100\n");
892                 /* We can handle a case whre the BW isn't 100 this can happen
893                  * if the TC are joined.
894                  */
895         }
896         return 0;
897 }
898
899 /******************************************************************************
900 * Description:
901 *       Invalidate all the sp_pri_to_cos.
902 *
903 ******************************************************************************/
904 static void bnx2x_ets_e3b0_sp_pri_to_cos_init(u8 *sp_pri_to_cos)
905 {
906         u8 pri = 0;
907         for (pri = 0; pri < DCBX_MAX_NUM_COS; pri++)
908                 sp_pri_to_cos[pri] = DCBX_INVALID_COS;
909 }
910 /******************************************************************************
911 * Description:
912 *       Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
913 *       according to sp_pri_to_cos.
914 *
915 ******************************************************************************/
916 static int bnx2x_ets_e3b0_sp_pri_to_cos_set(const struct link_params *params,
917                                             u8 *sp_pri_to_cos, const u8 pri,
918                                             const u8 cos_entry)
919 {
920         struct bnx2x *bp = params->bp;
921         const u8 port = params->port;
922         const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
923                 DCBX_E3B0_MAX_NUM_COS_PORT0;
924
925         if (pri >= max_num_of_cos) {
926                 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
927                    "parameter Illegal strict priority\n");
928             return -EINVAL;
929         }
930
931         if (sp_pri_to_cos[pri] != DCBX_INVALID_COS) {
932                 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
933                                    "parameter There can't be two COS's with "
934                                    "the same strict pri\n");
935                 return -EINVAL;
936         }
937
938         sp_pri_to_cos[pri] = cos_entry;
939         return 0;
940
941 }
942
943 /******************************************************************************
944 * Description:
945 *       Returns the correct value according to COS and priority in
946 *       the sp_pri_cli register.
947 *
948 ******************************************************************************/
949 static u64 bnx2x_e3b0_sp_get_pri_cli_reg(const u8 cos, const u8 cos_offset,
950                                          const u8 pri_set,
951                                          const u8 pri_offset,
952                                          const u8 entry_size)
953 {
954         u64 pri_cli_nig = 0;
955         pri_cli_nig = ((u64)(cos + cos_offset)) << (entry_size *
956                                                     (pri_set + pri_offset));
957
958         return pri_cli_nig;
959 }
960 /******************************************************************************
961 * Description:
962 *       Returns the correct value according to COS and priority in the
963 *       sp_pri_cli register for NIG.
964 *
965 ******************************************************************************/
966 static u64 bnx2x_e3b0_sp_get_pri_cli_reg_nig(const u8 cos, const u8 pri_set)
967 {
968         /* MCP Dbg0 and dbg1 are always with higher strict pri*/
969         const u8 nig_cos_offset = 3;
970         const u8 nig_pri_offset = 3;
971
972         return bnx2x_e3b0_sp_get_pri_cli_reg(cos, nig_cos_offset, pri_set,
973                 nig_pri_offset, 4);
974
975 }
976 /******************************************************************************
977 * Description:
978 *       Returns the correct value according to COS and priority in the
979 *       sp_pri_cli register for PBF.
980 *
981 ******************************************************************************/
982 static u64 bnx2x_e3b0_sp_get_pri_cli_reg_pbf(const u8 cos, const u8 pri_set)
983 {
984         const u8 pbf_cos_offset = 0;
985         const u8 pbf_pri_offset = 0;
986
987         return bnx2x_e3b0_sp_get_pri_cli_reg(cos, pbf_cos_offset, pri_set,
988                 pbf_pri_offset, 3);
989
990 }
991
992 /******************************************************************************
993 * Description:
994 *       Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
995 *       according to sp_pri_to_cos.(which COS has higher priority)
996 *
997 ******************************************************************************/
998 static int bnx2x_ets_e3b0_sp_set_pri_cli_reg(const struct link_params *params,
999                                              u8 *sp_pri_to_cos)
1000 {
1001         struct bnx2x *bp = params->bp;
1002         u8 i = 0;
1003         const u8 port = params->port;
1004         /* MCP Dbg0 and dbg1 are always with higher strict pri*/
1005         u64 pri_cli_nig = 0x210;
1006         u32 pri_cli_pbf = 0x0;
1007         u8 pri_set = 0;
1008         u8 pri_bitmask = 0;
1009         const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
1010                 DCBX_E3B0_MAX_NUM_COS_PORT0;
1011
1012         u8 cos_bit_to_set = (1 << max_num_of_cos) - 1;
1013
1014         /* Set all the strict priority first */
1015         for (i = 0; i < max_num_of_cos; i++) {
1016                 if (sp_pri_to_cos[i] != DCBX_INVALID_COS) {
1017                         if (sp_pri_to_cos[i] >= DCBX_MAX_NUM_COS) {
1018                                 DP(NETIF_MSG_LINK,
1019                                            "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
1020                                            "invalid cos entry\n");
1021                                 return -EINVAL;
1022                         }
1023
1024                         pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
1025                             sp_pri_to_cos[i], pri_set);
1026
1027                         pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
1028                             sp_pri_to_cos[i], pri_set);
1029                         pri_bitmask = 1 << sp_pri_to_cos[i];
1030                         /* COS is used remove it from bitmap.*/
1031                         if (!(pri_bitmask & cos_bit_to_set)) {
1032                                 DP(NETIF_MSG_LINK,
1033                                         "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
1034                                         "invalid There can't be two COS's with"
1035                                         " the same strict pri\n");
1036                                 return -EINVAL;
1037                         }
1038                         cos_bit_to_set &= ~pri_bitmask;
1039                         pri_set++;
1040                 }
1041         }
1042
1043         /* Set all the Non strict priority i= COS*/
1044         for (i = 0; i < max_num_of_cos; i++) {
1045                 pri_bitmask = 1 << i;
1046                 /* Check if COS was already used for SP */
1047                 if (pri_bitmask & cos_bit_to_set) {
1048                         /* COS wasn't used for SP */
1049                         pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
1050                             i, pri_set);
1051
1052                         pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
1053                             i, pri_set);
1054                         /* COS is used remove it from bitmap.*/
1055                         cos_bit_to_set &= ~pri_bitmask;
1056                         pri_set++;
1057                 }
1058         }
1059
1060         if (pri_set != max_num_of_cos) {
1061                 DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_set_pri_cli_reg not all "
1062                                    "entries were set\n");
1063                 return -EINVAL;
1064         }
1065
1066         if (port) {
1067                 /* Only 6 usable clients*/
1068                 REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB,
1069                        (u32)pri_cli_nig);
1070
1071                 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , pri_cli_pbf);
1072         } else {
1073                 /* Only 9 usable clients*/
1074                 const u32 pri_cli_nig_lsb = (u32) (pri_cli_nig);
1075                 const u32 pri_cli_nig_msb = (u32) ((pri_cli_nig >> 32) & 0xF);
1076
1077                 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB,
1078                        pri_cli_nig_lsb);
1079                 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB,
1080                        pri_cli_nig_msb);
1081
1082                 REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , pri_cli_pbf);
1083         }
1084         return 0;
1085 }
1086
1087 /******************************************************************************
1088 * Description:
1089 *       Configure the COS to ETS according to BW and SP settings.
1090 ******************************************************************************/
1091 int bnx2x_ets_e3b0_config(const struct link_params *params,
1092                          const struct link_vars *vars,
1093                          struct bnx2x_ets_params *ets_params)
1094 {
1095         struct bnx2x *bp = params->bp;
1096         int bnx2x_status = 0;
1097         const u8 port = params->port;
1098         u16 total_bw = 0;
1099         const u32 min_w_val_nig = bnx2x_ets_get_min_w_val_nig(vars);
1100         const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
1101         u8 cos_bw_bitmap = 0;
1102         u8 cos_sp_bitmap = 0;
1103         u8 sp_pri_to_cos[DCBX_MAX_NUM_COS] = {0};
1104         const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
1105                 DCBX_E3B0_MAX_NUM_COS_PORT0;
1106         u8 cos_entry = 0;
1107
1108         if (!CHIP_IS_E3B0(bp)) {
1109                 DP(NETIF_MSG_LINK,
1110                    "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
1111                 return -EINVAL;
1112         }
1113
1114         if ((ets_params->num_of_cos > max_num_of_cos)) {
1115                 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config the number of COS "
1116                                    "isn't supported\n");
1117                 return -EINVAL;
1118         }
1119
1120         /* Prepare sp strict priority parameters*/
1121         bnx2x_ets_e3b0_sp_pri_to_cos_init(sp_pri_to_cos);
1122
1123         /* Prepare BW parameters*/
1124         bnx2x_status = bnx2x_ets_e3b0_get_total_bw(params, ets_params,
1125                                                    &total_bw);
1126         if (bnx2x_status) {
1127                 DP(NETIF_MSG_LINK,
1128                    "bnx2x_ets_E3B0_config get_total_bw failed\n");
1129                 return -EINVAL;
1130         }
1131
1132         /* Upper bound is set according to current link speed (min_w_val
1133          * should be the same for upper bound and COS credit val).
1134          */
1135         bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val_nig);
1136         bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
1137
1138
1139         for (cos_entry = 0; cos_entry < ets_params->num_of_cos; cos_entry++) {
1140                 if (bnx2x_cos_state_bw == ets_params->cos[cos_entry].state) {
1141                         cos_bw_bitmap |= (1 << cos_entry);
1142                         /* The function also sets the BW in HW(not the mappin
1143                          * yet)
1144                          */
1145                         bnx2x_status = bnx2x_ets_e3b0_set_cos_bw(
1146                                 bp, cos_entry, min_w_val_nig, min_w_val_pbf,
1147                                 total_bw,
1148                                 ets_params->cos[cos_entry].params.bw_params.bw,
1149                                  port);
1150                 } else if (bnx2x_cos_state_strict ==
1151                         ets_params->cos[cos_entry].state){
1152                         cos_sp_bitmap |= (1 << cos_entry);
1153
1154                         bnx2x_status = bnx2x_ets_e3b0_sp_pri_to_cos_set(
1155                                 params,
1156                                 sp_pri_to_cos,
1157                                 ets_params->cos[cos_entry].params.sp_params.pri,
1158                                 cos_entry);
1159
1160                 } else {
1161                         DP(NETIF_MSG_LINK,
1162                            "bnx2x_ets_e3b0_config cos state not valid\n");
1163                         return -EINVAL;
1164                 }
1165                 if (bnx2x_status) {
1166                         DP(NETIF_MSG_LINK,
1167                            "bnx2x_ets_e3b0_config set cos bw failed\n");
1168                         return bnx2x_status;
1169                 }
1170         }
1171
1172         /* Set SP register (which COS has higher priority) */
1173         bnx2x_status = bnx2x_ets_e3b0_sp_set_pri_cli_reg(params,
1174                                                          sp_pri_to_cos);
1175
1176         if (bnx2x_status) {
1177                 DP(NETIF_MSG_LINK,
1178                    "bnx2x_ets_E3B0_config set_pri_cli_reg failed\n");
1179                 return bnx2x_status;
1180         }
1181
1182         /* Set client mapping of BW and strict */
1183         bnx2x_status = bnx2x_ets_e3b0_cli_map(params, ets_params,
1184                                               cos_sp_bitmap,
1185                                               cos_bw_bitmap);
1186
1187         if (bnx2x_status) {
1188                 DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config SP failed\n");
1189                 return bnx2x_status;
1190         }
1191         return 0;
1192 }
1193 static void bnx2x_ets_bw_limit_common(const struct link_params *params)
1194 {
1195         /* ETS disabled configuration */
1196         struct bnx2x *bp = params->bp;
1197         DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
1198         /* Defines which entries (clients) are subjected to WFQ arbitration
1199          * COS0 0x8
1200          * COS1 0x10
1201          */
1202         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
1203         /* Mapping between the ARB_CREDIT_WEIGHT registers and actual
1204          * client numbers (WEIGHT_0 does not actually have to represent
1205          * client 0)
1206          *    PRI4    |    PRI3    |    PRI2    |    PRI1    |    PRI0
1207          *  cos1-001     cos0-000     dbg1-100     dbg0-011     MCP-010
1208          */
1209         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
1210
1211         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
1212                ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1213         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
1214                ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1215
1216         /* ETS mode enabled*/
1217         REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
1218
1219         /* Defines the number of consecutive slots for the strict priority */
1220         REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
1221         /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
1222          * as strict.  Bits 0,1,2 - debug and management entries, 3 - COS0
1223          * entry, 4 - COS1 entry.
1224          * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
1225          * bit4   bit3    bit2     bit1    bit0
1226          * MCP and debug are strict
1227          */
1228         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
1229
1230         /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
1231         REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
1232                ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1233         REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
1234                ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
1235 }
1236
1237 void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
1238                         const u32 cos1_bw)
1239 {
1240         /* ETS disabled configuration*/
1241         struct bnx2x *bp = params->bp;
1242         const u32 total_bw = cos0_bw + cos1_bw;
1243         u32 cos0_credit_weight = 0;
1244         u32 cos1_credit_weight = 0;
1245
1246         DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
1247
1248         if ((!total_bw) ||
1249             (!cos0_bw) ||
1250             (!cos1_bw)) {
1251                 DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
1252                 return;
1253         }
1254
1255         cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
1256                 total_bw;
1257         cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
1258                 total_bw;
1259
1260         bnx2x_ets_bw_limit_common(params);
1261
1262         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
1263         REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
1264
1265         REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
1266         REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
1267 }
1268
1269 int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
1270 {
1271         /* ETS disabled configuration*/
1272         struct bnx2x *bp = params->bp;
1273         u32 val = 0;
1274
1275         DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
1276         /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
1277          * as strict.  Bits 0,1,2 - debug and management entries,
1278          * 3 - COS0 entry, 4 - COS1 entry.
1279          *  COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
1280          *  bit4   bit3   bit2      bit1     bit0
1281          * MCP and debug are strict
1282          */
1283         REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
1284         /* For strict priority entries defines the number of consecutive slots
1285          * for the highest priority.
1286          */
1287         REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
1288         /* ETS mode disable */
1289         REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
1290         /* Defines the number of consecutive slots for the strict priority */
1291         REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
1292
1293         /* Defines the number of consecutive slots for the strict priority */
1294         REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
1295
1296         /* Mapping between entry  priority to client number (0,1,2 -debug and
1297          * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
1298          * 3bits client num.
1299          *   PRI4    |    PRI3    |    PRI2    |    PRI1    |    PRI0
1300          * dbg0-010     dbg1-001     cos1-100     cos0-011     MCP-000
1301          * dbg0-010     dbg1-001     cos0-011     cos1-100     MCP-000
1302          */
1303         val = (!strict_cos) ? 0x2318 : 0x22E0;
1304         REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
1305
1306         return 0;
1307 }
1308
1309 /******************************************************************/
1310 /*                      EEE section                                */
1311 /******************************************************************/
1312 static u8 bnx2x_eee_has_cap(struct link_params *params)
1313 {
1314         struct bnx2x *bp = params->bp;
1315
1316         if (REG_RD(bp, params->shmem2_base) <=
1317                    offsetof(struct shmem2_region, eee_status[params->port]))
1318                 return 0;
1319
1320         return 1;
1321 }
1322
1323 static int bnx2x_eee_nvram_to_time(u32 nvram_mode, u32 *idle_timer)
1324 {
1325         switch (nvram_mode) {
1326         case PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED:
1327                 *idle_timer = EEE_MODE_NVRAM_BALANCED_TIME;
1328                 break;
1329         case PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE:
1330                 *idle_timer = EEE_MODE_NVRAM_AGGRESSIVE_TIME;
1331                 break;
1332         case PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY:
1333                 *idle_timer = EEE_MODE_NVRAM_LATENCY_TIME;
1334                 break;
1335         default:
1336                 *idle_timer = 0;
1337                 break;
1338         }
1339
1340         return 0;
1341 }
1342
1343 static int bnx2x_eee_time_to_nvram(u32 idle_timer, u32 *nvram_mode)
1344 {
1345         switch (idle_timer) {
1346         case EEE_MODE_NVRAM_BALANCED_TIME:
1347                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED;
1348                 break;
1349         case EEE_MODE_NVRAM_AGGRESSIVE_TIME:
1350                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE;
1351                 break;
1352         case EEE_MODE_NVRAM_LATENCY_TIME:
1353                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY;
1354                 break;
1355         default:
1356                 *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED;
1357                 break;
1358         }
1359
1360         return 0;
1361 }
1362
1363 static u32 bnx2x_eee_calc_timer(struct link_params *params)
1364 {
1365         u32 eee_mode, eee_idle;
1366         struct bnx2x *bp = params->bp;
1367
1368         if (params->eee_mode & EEE_MODE_OVERRIDE_NVRAM) {
1369                 if (params->eee_mode & EEE_MODE_OUTPUT_TIME) {
1370                         /* time value in eee_mode --> used directly*/
1371                         eee_idle = params->eee_mode & EEE_MODE_TIMER_MASK;
1372                 } else {
1373                         /* hsi value in eee_mode --> time */
1374                         if (bnx2x_eee_nvram_to_time(params->eee_mode &
1375                                                     EEE_MODE_NVRAM_MASK,
1376                                                     &eee_idle))
1377                                 return 0;
1378                 }
1379         } else {
1380                 /* hsi values in nvram --> time*/
1381                 eee_mode = ((REG_RD(bp, params->shmem_base +
1382                                     offsetof(struct shmem_region, dev_info.
1383                                     port_feature_config[params->port].
1384                                     eee_power_mode)) &
1385                              PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
1386                             PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
1387
1388                 if (bnx2x_eee_nvram_to_time(eee_mode, &eee_idle))
1389                         return 0;
1390         }
1391
1392         return eee_idle;
1393 }
1394
1395
1396 /******************************************************************/
1397 /*                      PFC section                               */
1398 /******************************************************************/
1399 static void bnx2x_update_pfc_xmac(struct link_params *params,
1400                                   struct link_vars *vars,
1401                                   u8 is_lb)
1402 {
1403         struct bnx2x *bp = params->bp;
1404         u32 xmac_base;
1405         u32 pause_val, pfc0_val, pfc1_val;
1406
1407         /* XMAC base adrr */
1408         xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1409
1410         /* Initialize pause and pfc registers */
1411         pause_val = 0x18000;
1412         pfc0_val = 0xFFFF8000;
1413         pfc1_val = 0x2;
1414
1415         /* No PFC support */
1416         if (!(params->feature_config_flags &
1417               FEATURE_CONFIG_PFC_ENABLED)) {
1418
1419                 /* RX flow control - Process pause frame in receive direction
1420                  */
1421                 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
1422                         pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
1423
1424                 /* TX flow control - Send pause packet when buffer is full */
1425                 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
1426                         pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
1427         } else {/* PFC support */
1428                 pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
1429                         XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
1430                         XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
1431                         XMAC_PFC_CTRL_HI_REG_TX_PFC_EN |
1432                         XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
1433                 /* Write pause and PFC registers */
1434                 REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
1435                 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
1436                 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
1437                 pfc1_val &= ~XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
1438
1439         }
1440
1441         /* Write pause and PFC registers */
1442         REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
1443         REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
1444         REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
1445
1446
1447         /* Set MAC address for source TX Pause/PFC frames */
1448         REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_LO,
1449                ((params->mac_addr[2] << 24) |
1450                 (params->mac_addr[3] << 16) |
1451                 (params->mac_addr[4] << 8) |
1452                 (params->mac_addr[5])));
1453         REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_HI,
1454                ((params->mac_addr[0] << 8) |
1455                 (params->mac_addr[1])));
1456
1457         udelay(30);
1458 }
1459
1460
1461 static void bnx2x_emac_get_pfc_stat(struct link_params *params,
1462                                     u32 pfc_frames_sent[2],
1463                                     u32 pfc_frames_received[2])
1464 {
1465         /* Read pfc statistic */
1466         struct bnx2x *bp = params->bp;
1467         u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1468         u32 val_xon = 0;
1469         u32 val_xoff = 0;
1470
1471         DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
1472
1473         /* PFC received frames */
1474         val_xoff = REG_RD(bp, emac_base +
1475                                 EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
1476         val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
1477         val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
1478         val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
1479
1480         pfc_frames_received[0] = val_xon + val_xoff;
1481
1482         /* PFC received sent */
1483         val_xoff = REG_RD(bp, emac_base +
1484                                 EMAC_REG_RX_PFC_STATS_XOFF_SENT);
1485         val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
1486         val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
1487         val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
1488
1489         pfc_frames_sent[0] = val_xon + val_xoff;
1490 }
1491
1492 /* Read pfc statistic*/
1493 void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
1494                          u32 pfc_frames_sent[2],
1495                          u32 pfc_frames_received[2])
1496 {
1497         /* Read pfc statistic */
1498         struct bnx2x *bp = params->bp;
1499
1500         DP(NETIF_MSG_LINK, "pfc statistic\n");
1501
1502         if (!vars->link_up)
1503                 return;
1504
1505         if (vars->mac_type == MAC_TYPE_EMAC) {
1506                 DP(NETIF_MSG_LINK, "About to read PFC stats from EMAC\n");
1507                 bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
1508                                         pfc_frames_received);
1509         }
1510 }
1511 /******************************************************************/
1512 /*                      MAC/PBF section                           */
1513 /******************************************************************/
1514 static void bnx2x_set_mdio_clk(struct bnx2x *bp, u32 chip_id, u8 port)
1515 {
1516         u32 mode, emac_base;
1517         /* Set clause 45 mode, slow down the MDIO clock to 2.5MHz
1518          * (a value of 49==0x31) and make sure that the AUTO poll is off
1519          */
1520
1521         if (CHIP_IS_E2(bp))
1522                 emac_base = GRCBASE_EMAC0;
1523         else
1524                 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1525         mode = REG_RD(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE);
1526         mode &= ~(EMAC_MDIO_MODE_AUTO_POLL |
1527                   EMAC_MDIO_MODE_CLOCK_CNT);
1528         if (USES_WARPCORE(bp))
1529                 mode |= (74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
1530         else
1531                 mode |= (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
1532
1533         mode |= (EMAC_MDIO_MODE_CLAUSE_45);
1534         REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE, mode);
1535
1536         udelay(40);
1537 }
1538 static u8 bnx2x_is_4_port_mode(struct bnx2x *bp)
1539 {
1540         u32 port4mode_ovwr_val;
1541         /* Check 4-port override enabled */
1542         port4mode_ovwr_val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
1543         if (port4mode_ovwr_val & (1<<0)) {
1544                 /* Return 4-port mode override value */
1545                 return ((port4mode_ovwr_val & (1<<1)) == (1<<1));
1546         }
1547         /* Return 4-port mode from input pin */
1548         return (u8)REG_RD(bp, MISC_REG_PORT4MODE_EN);
1549 }
1550
1551 static void bnx2x_emac_init(struct link_params *params,
1552                             struct link_vars *vars)
1553 {
1554         /* reset and unreset the emac core */
1555         struct bnx2x *bp = params->bp;
1556         u8 port = params->port;
1557         u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1558         u32 val;
1559         u16 timeout;
1560
1561         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1562                (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
1563         udelay(5);
1564         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1565                (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
1566
1567         /* init emac - use read-modify-write */
1568         /* self clear reset */
1569         val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
1570         EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
1571
1572         timeout = 200;
1573         do {
1574                 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
1575                 DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
1576                 if (!timeout) {
1577                         DP(NETIF_MSG_LINK, "EMAC timeout!\n");
1578                         return;
1579                 }
1580                 timeout--;
1581         } while (val & EMAC_MODE_RESET);
1582         bnx2x_set_mdio_clk(bp, params->chip_id, port);
1583         /* Set mac address */
1584         val = ((params->mac_addr[0] << 8) |
1585                 params->mac_addr[1]);
1586         EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
1587
1588         val = ((params->mac_addr[2] << 24) |
1589                (params->mac_addr[3] << 16) |
1590                (params->mac_addr[4] << 8) |
1591                 params->mac_addr[5]);
1592         EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
1593 }
1594
1595 static void bnx2x_set_xumac_nig(struct link_params *params,
1596                                 u16 tx_pause_en,
1597                                 u8 enable)
1598 {
1599         struct bnx2x *bp = params->bp;
1600
1601         REG_WR(bp, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
1602                enable);
1603         REG_WR(bp, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
1604                enable);
1605         REG_WR(bp, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
1606                NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
1607 }
1608
1609 static void bnx2x_umac_disable(struct link_params *params)
1610 {
1611         u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
1612         struct bnx2x *bp = params->bp;
1613         if (!(REG_RD(bp, MISC_REG_RESET_REG_2) &
1614                    (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port)))
1615                 return;
1616
1617         /* Disable RX and TX */
1618         REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, 0);
1619 }
1620
1621 static void bnx2x_umac_enable(struct link_params *params,
1622                             struct link_vars *vars, u8 lb)
1623 {
1624         u32 val;
1625         u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
1626         struct bnx2x *bp = params->bp;
1627         /* Reset UMAC */
1628         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1629                (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
1630         usleep_range(1000, 2000);
1631
1632         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1633                (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
1634
1635         DP(NETIF_MSG_LINK, "enabling UMAC\n");
1636
1637         /* This register opens the gate for the UMAC despite its name */
1638         REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
1639
1640         val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
1641                 UMAC_COMMAND_CONFIG_REG_PAD_EN |
1642                 UMAC_COMMAND_CONFIG_REG_SW_RESET |
1643                 UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
1644         switch (vars->line_speed) {
1645         case SPEED_10:
1646                 val |= (0<<2);
1647                 break;
1648         case SPEED_100:
1649                 val |= (1<<2);
1650                 break;
1651         case SPEED_1000:
1652                 val |= (2<<2);
1653                 break;
1654         case SPEED_2500:
1655                 val |= (3<<2);
1656                 break;
1657         default:
1658                 DP(NETIF_MSG_LINK, "Invalid speed for UMAC %d\n",
1659                                vars->line_speed);
1660                 break;
1661         }
1662         if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
1663                 val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
1664
1665         if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
1666                 val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
1667
1668         if (vars->duplex == DUPLEX_HALF)
1669                 val |= UMAC_COMMAND_CONFIG_REG_HD_ENA;
1670
1671         REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1672         udelay(50);
1673
1674         /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
1675         REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR0,
1676                ((params->mac_addr[2] << 24) |
1677                 (params->mac_addr[3] << 16) |
1678                 (params->mac_addr[4] << 8) |
1679                 (params->mac_addr[5])));
1680         REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR1,
1681                ((params->mac_addr[0] << 8) |
1682                 (params->mac_addr[1])));
1683
1684         /* Enable RX and TX */
1685         val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
1686         val |= UMAC_COMMAND_CONFIG_REG_TX_ENA |
1687                 UMAC_COMMAND_CONFIG_REG_RX_ENA;
1688         REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1689         udelay(50);
1690
1691         /* Remove SW Reset */
1692         val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
1693
1694         /* Check loopback mode */
1695         if (lb)
1696                 val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
1697         REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
1698
1699         /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
1700          * length used by the MAC receive logic to check frames.
1701          */
1702         REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
1703         bnx2x_set_xumac_nig(params,
1704                             ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
1705         vars->mac_type = MAC_TYPE_UMAC;
1706
1707 }
1708
1709 /* Define the XMAC mode */
1710 static void bnx2x_xmac_init(struct link_params *params, u32 max_speed)
1711 {
1712         struct bnx2x *bp = params->bp;
1713         u32 is_port4mode = bnx2x_is_4_port_mode(bp);
1714
1715         /* In 4-port mode, need to set the mode only once, so if XMAC is
1716          * already out of reset, it means the mode has already been set,
1717          * and it must not* reset the XMAC again, since it controls both
1718          * ports of the path
1719          */
1720
1721         if ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) &&
1722             (REG_RD(bp, MISC_REG_RESET_REG_2) &
1723              MISC_REGISTERS_RESET_REG_2_XMAC)) {
1724                 DP(NETIF_MSG_LINK,
1725                    "XMAC already out of reset in 4-port mode\n");
1726                 return;
1727         }
1728
1729         /* Hard reset */
1730         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1731                MISC_REGISTERS_RESET_REG_2_XMAC);
1732         usleep_range(1000, 2000);
1733
1734         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1735                MISC_REGISTERS_RESET_REG_2_XMAC);
1736         if (is_port4mode) {
1737                 DP(NETIF_MSG_LINK, "Init XMAC to 2 ports x 10G per path\n");
1738
1739                 /* Set the number of ports on the system side to up to 2 */
1740                 REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 1);
1741
1742                 /* Set the number of ports on the Warp Core to 10G */
1743                 REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
1744         } else {
1745                 /* Set the number of ports on the system side to 1 */
1746                 REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 0);
1747                 if (max_speed == SPEED_10000) {
1748                         DP(NETIF_MSG_LINK,
1749                            "Init XMAC to 10G x 1 port per path\n");
1750                         /* Set the number of ports on the Warp Core to 10G */
1751                         REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
1752                 } else {
1753                         DP(NETIF_MSG_LINK,
1754                            "Init XMAC to 20G x 2 ports per path\n");
1755                         /* Set the number of ports on the Warp Core to 20G */
1756                         REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 1);
1757                 }
1758         }
1759         /* Soft reset */
1760         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1761                MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
1762         usleep_range(1000, 2000);
1763
1764         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
1765                MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
1766
1767 }
1768
1769 static void bnx2x_xmac_disable(struct link_params *params)
1770 {
1771         u8 port = params->port;
1772         struct bnx2x *bp = params->bp;
1773         u32 pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1774
1775         if (REG_RD(bp, MISC_REG_RESET_REG_2) &
1776             MISC_REGISTERS_RESET_REG_2_XMAC) {
1777                 /* Send an indication to change the state in the NIG back to XON
1778                  * Clearing this bit enables the next set of this bit to get
1779                  * rising edge
1780                  */
1781                 pfc_ctrl = REG_RD(bp, xmac_base + XMAC_REG_PFC_CTRL_HI);
1782                 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
1783                        (pfc_ctrl & ~(1<<1)));
1784                 REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
1785                        (pfc_ctrl | (1<<1)));
1786                 DP(NETIF_MSG_LINK, "Disable XMAC on port %x\n", port);
1787                 REG_WR(bp, xmac_base + XMAC_REG_CTRL, 0);
1788         }
1789 }
1790
1791 static int bnx2x_xmac_enable(struct link_params *params,
1792                              struct link_vars *vars, u8 lb)
1793 {
1794         u32 val, xmac_base;
1795         struct bnx2x *bp = params->bp;
1796         DP(NETIF_MSG_LINK, "enabling XMAC\n");
1797
1798         xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
1799
1800         bnx2x_xmac_init(params, vars->line_speed);
1801
1802         /* This register determines on which events the MAC will assert
1803          * error on the i/f to the NIG along w/ EOP.
1804          */
1805
1806         /* This register tells the NIG whether to send traffic to UMAC
1807          * or XMAC
1808          */
1809         REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 0);
1810
1811         /* Set Max packet size */
1812         REG_WR(bp, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
1813
1814         /* CRC append for Tx packets */
1815         REG_WR(bp, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
1816
1817         /* update PFC */
1818         bnx2x_update_pfc_xmac(params, vars, 0);
1819
1820         if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
1821                 DP(NETIF_MSG_LINK, "Setting XMAC for EEE\n");
1822                 REG_WR(bp, xmac_base + XMAC_REG_EEE_TIMERS_HI, 0x1380008);
1823                 REG_WR(bp, xmac_base + XMAC_REG_EEE_CTRL, 0x1);
1824         } else {
1825                 REG_WR(bp, xmac_base + XMAC_REG_EEE_CTRL, 0x0);
1826         }
1827
1828         /* Enable TX and RX */
1829         val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
1830
1831         /* Check loopback mode */
1832         if (lb)
1833                 val |= XMAC_CTRL_REG_LINE_LOCAL_LPBK;
1834         REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
1835         bnx2x_set_xumac_nig(params,
1836                             ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
1837
1838         vars->mac_type = MAC_TYPE_XMAC;
1839
1840         return 0;
1841 }
1842
1843 static int bnx2x_emac_enable(struct link_params *params,
1844                              struct link_vars *vars, u8 lb)
1845 {
1846         struct bnx2x *bp = params->bp;
1847         u8 port = params->port;
1848         u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1849         u32 val;
1850
1851         DP(NETIF_MSG_LINK, "enabling EMAC\n");
1852
1853         /* Disable BMAC */
1854         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
1855                (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
1856
1857         /* enable emac and not bmac */
1858         REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
1859
1860         /* ASIC */
1861         if (vars->phy_flags & PHY_XGXS_FLAG) {
1862                 u32 ser_lane = ((params->lane_config &
1863                                  PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1864                                 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1865
1866                 DP(NETIF_MSG_LINK, "XGXS\n");
1867                 /* select the master lanes (out of 0-3) */
1868                 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
1869                 /* select XGXS */
1870                 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
1871
1872         } else { /* SerDes */
1873                 DP(NETIF_MSG_LINK, "SerDes\n");
1874                 /* select SerDes */
1875                 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
1876         }
1877
1878         bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
1879                       EMAC_RX_MODE_RESET);
1880         bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
1881                       EMAC_TX_MODE_RESET);
1882
1883                 /* pause enable/disable */
1884                 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
1885                                EMAC_RX_MODE_FLOW_EN);
1886
1887                 bnx2x_bits_dis(bp,  emac_base + EMAC_REG_EMAC_TX_MODE,
1888                                (EMAC_TX_MODE_EXT_PAUSE_EN |
1889                                 EMAC_TX_MODE_FLOW_EN));
1890                 if (!(params->feature_config_flags &
1891                       FEATURE_CONFIG_PFC_ENABLED)) {
1892                         if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
1893                                 bnx2x_bits_en(bp, emac_base +
1894                                               EMAC_REG_EMAC_RX_MODE,
1895                                               EMAC_RX_MODE_FLOW_EN);
1896
1897                         if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
1898                                 bnx2x_bits_en(bp, emac_base +
1899                                               EMAC_REG_EMAC_TX_MODE,
1900                                               (EMAC_TX_MODE_EXT_PAUSE_EN |
1901                                                EMAC_TX_MODE_FLOW_EN));
1902                 } else
1903                         bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
1904                                       EMAC_TX_MODE_FLOW_EN);
1905
1906         /* KEEP_VLAN_TAG, promiscuous */
1907         val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
1908         val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
1909
1910         /* Setting this bit causes MAC control frames (except for pause
1911          * frames) to be passed on for processing. This setting has no
1912          * affect on the operation of the pause frames. This bit effects
1913          * all packets regardless of RX Parser packet sorting logic.
1914          * Turn the PFC off to make sure we are in Xon state before
1915          * enabling it.
1916          */
1917         EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
1918         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
1919                 DP(NETIF_MSG_LINK, "PFC is enabled\n");
1920                 /* Enable PFC again */
1921                 EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
1922                         EMAC_REG_RX_PFC_MODE_RX_EN |
1923                         EMAC_REG_RX_PFC_MODE_TX_EN |
1924                         EMAC_REG_RX_PFC_MODE_PRIORITIES);
1925
1926                 EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
1927                         ((0x0101 <<
1928                           EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
1929                          (0x00ff <<
1930                           EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
1931                 val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
1932         }
1933         EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
1934
1935         /* Set Loopback */
1936         val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
1937         if (lb)
1938                 val |= 0x810;
1939         else
1940                 val &= ~0x810;
1941         EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
1942
1943         /* Enable emac */
1944         REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
1945
1946         /* Enable emac for jumbo packets */
1947         EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
1948                 (EMAC_RX_MTU_SIZE_JUMBO_ENA |
1949                  (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
1950
1951         /* Strip CRC */
1952         REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
1953
1954         /* Disable the NIG in/out to the bmac */
1955         REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
1956         REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
1957         REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
1958
1959         /* Enable the NIG in/out to the emac */
1960         REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
1961         val = 0;
1962         if ((params->feature_config_flags &
1963               FEATURE_CONFIG_PFC_ENABLED) ||
1964             (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
1965                 val = 1;
1966
1967         REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
1968         REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
1969
1970         REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
1971
1972         vars->mac_type = MAC_TYPE_EMAC;
1973         return 0;
1974 }
1975
1976 static void bnx2x_update_pfc_bmac1(struct link_params *params,
1977                                    struct link_vars *vars)
1978 {
1979         u32 wb_data[2];
1980         struct bnx2x *bp = params->bp;
1981         u32 bmac_addr =  params->port ? NIG_REG_INGRESS_BMAC1_MEM :
1982                 NIG_REG_INGRESS_BMAC0_MEM;
1983
1984         u32 val = 0x14;
1985         if ((!(params->feature_config_flags &
1986               FEATURE_CONFIG_PFC_ENABLED)) &&
1987                 (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
1988                 /* Enable BigMAC to react on received Pause packets */
1989                 val |= (1<<5);
1990         wb_data[0] = val;
1991         wb_data[1] = 0;
1992         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
1993
1994         /* TX control */
1995         val = 0xc0;
1996         if (!(params->feature_config_flags &
1997               FEATURE_CONFIG_PFC_ENABLED) &&
1998                 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
1999                 val |= 0x800000;
2000         wb_data[0] = val;
2001         wb_data[1] = 0;
2002         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
2003 }
2004
2005 static void bnx2x_update_pfc_bmac2(struct link_params *params,
2006                                    struct link_vars *vars,
2007                                    u8 is_lb)
2008 {
2009         /* Set rx control: Strip CRC and enable BigMAC to relay
2010          * control packets to the system as well
2011          */
2012         u32 wb_data[2];
2013         struct bnx2x *bp = params->bp;
2014         u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
2015                 NIG_REG_INGRESS_BMAC0_MEM;
2016         u32 val = 0x14;
2017
2018         if ((!(params->feature_config_flags &
2019               FEATURE_CONFIG_PFC_ENABLED)) &&
2020                 (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
2021                 /* Enable BigMAC to react on received Pause packets */
2022                 val |= (1<<5);
2023         wb_data[0] = val;
2024         wb_data[1] = 0;
2025         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
2026         udelay(30);
2027
2028         /* Tx control */
2029         val = 0xc0;
2030         if (!(params->feature_config_flags &
2031                                 FEATURE_CONFIG_PFC_ENABLED) &&
2032             (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
2033                 val |= 0x800000;
2034         wb_data[0] = val;
2035         wb_data[1] = 0;
2036         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
2037
2038         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
2039                 DP(NETIF_MSG_LINK, "PFC is enabled\n");
2040                 /* Enable PFC RX & TX & STATS and set 8 COS  */
2041                 wb_data[0] = 0x0;
2042                 wb_data[0] |= (1<<0);  /* RX */
2043                 wb_data[0] |= (1<<1);  /* TX */
2044                 wb_data[0] |= (1<<2);  /* Force initial Xon */
2045                 wb_data[0] |= (1<<3);  /* 8 cos */
2046                 wb_data[0] |= (1<<5);  /* STATS */
2047                 wb_data[1] = 0;
2048                 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
2049                             wb_data, 2);
2050                 /* Clear the force Xon */
2051                 wb_data[0] &= ~(1<<2);
2052         } else {
2053                 DP(NETIF_MSG_LINK, "PFC is disabled\n");
2054                 /* Disable PFC RX & TX & STATS and set 8 COS */
2055                 wb_data[0] = 0x8;
2056                 wb_data[1] = 0;
2057         }
2058
2059         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
2060
2061         /* Set Time (based unit is 512 bit time) between automatic
2062          * re-sending of PP packets amd enable automatic re-send of
2063          * Per-Priroity Packet as long as pp_gen is asserted and
2064          * pp_disable is low.
2065          */
2066         val = 0x8000;
2067         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
2068                 val |= (1<<16); /* enable automatic re-send */
2069
2070         wb_data[0] = val;
2071         wb_data[1] = 0;
2072         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
2073                     wb_data, 2);
2074
2075         /* mac control */
2076         val = 0x3; /* Enable RX and TX */
2077         if (is_lb) {
2078                 val |= 0x4; /* Local loopback */
2079                 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
2080         }
2081         /* When PFC enabled, Pass pause frames towards the NIG. */
2082         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
2083                 val |= ((1<<6)|(1<<5));
2084
2085         wb_data[0] = val;
2086         wb_data[1] = 0;
2087         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
2088 }
2089
2090 /* PFC BRB internal port configuration params */
2091 struct bnx2x_pfc_brb_threshold_val {
2092         u32 pause_xoff;
2093         u32 pause_xon;
2094         u32 full_xoff;
2095         u32 full_xon;
2096 };
2097
2098 struct bnx2x_pfc_brb_e3b0_val {
2099         u32 per_class_guaranty_mode;
2100         u32 lb_guarantied_hyst;
2101         u32 full_lb_xoff_th;
2102         u32 full_lb_xon_threshold;
2103         u32 lb_guarantied;
2104         u32 mac_0_class_t_guarantied;
2105         u32 mac_0_class_t_guarantied_hyst;
2106         u32 mac_1_class_t_guarantied;
2107         u32 mac_1_class_t_guarantied_hyst;
2108 };
2109
2110 struct bnx2x_pfc_brb_th_val {
2111         struct bnx2x_pfc_brb_threshold_val pauseable_th;
2112         struct bnx2x_pfc_brb_threshold_val non_pauseable_th;
2113         struct bnx2x_pfc_brb_threshold_val default_class0;
2114         struct bnx2x_pfc_brb_threshold_val default_class1;
2115
2116 };
2117 static int bnx2x_pfc_brb_get_config_params(
2118                                 struct link_params *params,
2119                                 struct bnx2x_pfc_brb_th_val *config_val)
2120 {
2121         struct bnx2x *bp = params->bp;
2122         DP(NETIF_MSG_LINK, "Setting PFC BRB configuration\n");
2123
2124         config_val->default_class1.pause_xoff = 0;
2125         config_val->default_class1.pause_xon = 0;
2126         config_val->default_class1.full_xoff = 0;
2127         config_val->default_class1.full_xon = 0;
2128
2129         if (CHIP_IS_E2(bp)) {
2130                 /* Class0 defaults */
2131                 config_val->default_class0.pause_xoff =
2132                         DEFAULT0_E2_BRB_MAC_PAUSE_XOFF_THR;
2133                 config_val->default_class0.pause_xon =
2134                         DEFAULT0_E2_BRB_MAC_PAUSE_XON_THR;
2135                 config_val->default_class0.full_xoff =
2136                         DEFAULT0_E2_BRB_MAC_FULL_XOFF_THR;
2137                 config_val->default_class0.full_xon =
2138                         DEFAULT0_E2_BRB_MAC_FULL_XON_THR;
2139                 /* Pause able*/
2140                 config_val->pauseable_th.pause_xoff =
2141                         PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2142                 config_val->pauseable_th.pause_xon =
2143                         PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE;
2144                 config_val->pauseable_th.full_xoff =
2145                         PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE;
2146                 config_val->pauseable_th.full_xon =
2147                         PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE;
2148                 /* Non pause able*/
2149                 config_val->non_pauseable_th.pause_xoff =
2150                         PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2151                 config_val->non_pauseable_th.pause_xon =
2152                         PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2153                 config_val->non_pauseable_th.full_xoff =
2154                         PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2155                 config_val->non_pauseable_th.full_xon =
2156                         PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2157         } else if (CHIP_IS_E3A0(bp)) {
2158                 /* Class0 defaults */
2159                 config_val->default_class0.pause_xoff =
2160                         DEFAULT0_E3A0_BRB_MAC_PAUSE_XOFF_THR;
2161                 config_val->default_class0.pause_xon =
2162                         DEFAULT0_E3A0_BRB_MAC_PAUSE_XON_THR;
2163                 config_val->default_class0.full_xoff =
2164                         DEFAULT0_E3A0_BRB_MAC_FULL_XOFF_THR;
2165                 config_val->default_class0.full_xon =
2166                         DEFAULT0_E3A0_BRB_MAC_FULL_XON_THR;
2167                 /* Pause able */
2168                 config_val->pauseable_th.pause_xoff =
2169                         PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2170                 config_val->pauseable_th.pause_xon =
2171                         PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE;
2172                 config_val->pauseable_th.full_xoff =
2173                         PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE;
2174                 config_val->pauseable_th.full_xon =
2175                         PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE;
2176                 /* Non pause able*/
2177                 config_val->non_pauseable_th.pause_xoff =
2178                         PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2179                 config_val->non_pauseable_th.pause_xon =
2180                         PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2181                 config_val->non_pauseable_th.full_xoff =
2182                         PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2183                 config_val->non_pauseable_th.full_xon =
2184                         PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2185         } else if (CHIP_IS_E3B0(bp)) {
2186                 /* Class0 defaults */
2187                 config_val->default_class0.pause_xoff =
2188                         DEFAULT0_E3B0_BRB_MAC_PAUSE_XOFF_THR;
2189                 config_val->default_class0.pause_xon =
2190                     DEFAULT0_E3B0_BRB_MAC_PAUSE_XON_THR;
2191                 config_val->default_class0.full_xoff =
2192                     DEFAULT0_E3B0_BRB_MAC_FULL_XOFF_THR;
2193                 config_val->default_class0.full_xon =
2194                     DEFAULT0_E3B0_BRB_MAC_FULL_XON_THR;
2195
2196                 if (params->phy[INT_PHY].flags &
2197                     FLAGS_4_PORT_MODE) {
2198                         config_val->pauseable_th.pause_xoff =
2199                                 PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2200                         config_val->pauseable_th.pause_xon =
2201                                 PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE;
2202                         config_val->pauseable_th.full_xoff =
2203                                 PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE;
2204                         config_val->pauseable_th.full_xon =
2205                                 PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE;
2206                         /* Non pause able*/
2207                         config_val->non_pauseable_th.pause_xoff =
2208                         PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2209                         config_val->non_pauseable_th.pause_xon =
2210                         PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2211                         config_val->non_pauseable_th.full_xoff =
2212                         PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2213                         config_val->non_pauseable_th.full_xon =
2214                         PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2215                 } else {
2216                         config_val->pauseable_th.pause_xoff =
2217                                 PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
2218                         config_val->pauseable_th.pause_xon =
2219                                 PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE;
2220                         config_val->pauseable_th.full_xoff =
2221                                 PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE;
2222                         config_val->pauseable_th.full_xon =
2223                                 PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE;
2224                         /* Non pause able*/
2225                         config_val->non_pauseable_th.pause_xoff =
2226                                 PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
2227                         config_val->non_pauseable_th.pause_xon =
2228                                 PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
2229                         config_val->non_pauseable_th.full_xoff =
2230                                 PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
2231                         config_val->non_pauseable_th.full_xon =
2232                                 PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
2233                 }
2234         } else
2235             return -EINVAL;
2236
2237         return 0;
2238 }
2239
2240 static void bnx2x_pfc_brb_get_e3b0_config_params(
2241                 struct link_params *params,
2242                 struct bnx2x_pfc_brb_e3b0_val
2243                 *e3b0_val,
2244                 struct bnx2x_nig_brb_pfc_port_params *pfc_params,
2245                 const u8 pfc_enabled)
2246 {
2247         if (pfc_enabled && pfc_params) {
2248                 e3b0_val->per_class_guaranty_mode = 1;
2249                 e3b0_val->lb_guarantied_hyst = 80;
2250
2251                 if (params->phy[INT_PHY].flags &
2252                     FLAGS_4_PORT_MODE) {
2253                         e3b0_val->full_lb_xoff_th =
2254                                 PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR;
2255                         e3b0_val->full_lb_xon_threshold =
2256                                 PFC_E3B0_4P_BRB_FULL_LB_XON_THR;
2257                         e3b0_val->lb_guarantied =
2258                                 PFC_E3B0_4P_LB_GUART;
2259                         e3b0_val->mac_0_class_t_guarantied =
2260                                 PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART;
2261                         e3b0_val->mac_0_class_t_guarantied_hyst =
2262                                 PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST;
2263                         e3b0_val->mac_1_class_t_guarantied =
2264                                 PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART;
2265                         e3b0_val->mac_1_class_t_guarantied_hyst =
2266                                 PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST;
2267                 } else {
2268                         e3b0_val->full_lb_xoff_th =
2269                                 PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR;
2270                         e3b0_val->full_lb_xon_threshold =
2271                                 PFC_E3B0_2P_BRB_FULL_LB_XON_THR;
2272                         e3b0_val->mac_0_class_t_guarantied_hyst =
2273                                 PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST;
2274                         e3b0_val->mac_1_class_t_guarantied =
2275                                 PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART;
2276                         e3b0_val->mac_1_class_t_guarantied_hyst =
2277                                 PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST;
2278
2279                         if (pfc_params->cos0_pauseable !=
2280                                 pfc_params->cos1_pauseable) {
2281                                 /* Nonpauseable= Lossy + pauseable = Lossless*/
2282                                 e3b0_val->lb_guarantied =
2283                                         PFC_E3B0_2P_MIX_PAUSE_LB_GUART;
2284                                 e3b0_val->mac_0_class_t_guarantied =
2285                                PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART;
2286                         } else if (pfc_params->cos0_pauseable) {
2287                                 /* Lossless +Lossless*/
2288                                 e3b0_val->lb_guarantied =
2289                                         PFC_E3B0_2P_PAUSE_LB_GUART;
2290                                 e3b0_val->mac_0_class_t_guarantied =
2291                                    PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART;
2292                         } else {
2293                                 /* Lossy +Lossy*/
2294                                 e3b0_val->lb_guarantied =
2295                                         PFC_E3B0_2P_NON_PAUSE_LB_GUART;
2296                                 e3b0_val->mac_0_class_t_guarantied =
2297                                PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART;
2298                         }
2299                 }
2300         } else {
2301                 e3b0_val->per_class_guaranty_mode = 0;
2302                 e3b0_val->lb_guarantied_hyst = 0;
2303                 e3b0_val->full_lb_xoff_th =
2304                         DEFAULT_E3B0_BRB_FULL_LB_XOFF_THR;
2305                 e3b0_val->full_lb_xon_threshold =
2306                         DEFAULT_E3B0_BRB_FULL_LB_XON_THR;
2307                 e3b0_val->lb_guarantied =
2308                         DEFAULT_E3B0_LB_GUART;
2309                 e3b0_val->mac_0_class_t_guarantied =
2310                         DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART;
2311                 e3b0_val->mac_0_class_t_guarantied_hyst =
2312                         DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART_HYST;
2313                 e3b0_val->mac_1_class_t_guarantied =
2314                         DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART;
2315                 e3b0_val->mac_1_class_t_guarantied_hyst =
2316                         DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART_HYST;
2317         }
2318 }
2319 static int bnx2x_update_pfc_brb(struct link_params *params,
2320                                 struct link_vars *vars,
2321                                 struct bnx2x_nig_brb_pfc_port_params
2322                                 *pfc_params)
2323 {
2324         struct bnx2x *bp = params->bp;
2325         struct bnx2x_pfc_brb_th_val config_val = { {0} };
2326         struct bnx2x_pfc_brb_threshold_val *reg_th_config =
2327                 &config_val.pauseable_th;
2328         struct bnx2x_pfc_brb_e3b0_val e3b0_val = {0};
2329         const int set_pfc = params->feature_config_flags &
2330                 FEATURE_CONFIG_PFC_ENABLED;
2331         const u8 pfc_enabled = (set_pfc && pfc_params);
2332         int bnx2x_status = 0;
2333         u8 port = params->port;
2334
2335         /* default - pause configuration */
2336         reg_th_config = &config_val.pauseable_th;
2337         bnx2x_status = bnx2x_pfc_brb_get_config_params(params, &config_val);
2338         if (bnx2x_status)
2339                 return bnx2x_status;
2340
2341         if (pfc_enabled) {
2342                 /* First COS */
2343                 if (pfc_params->cos0_pauseable)
2344                         reg_th_config = &config_val.pauseable_th;
2345                 else
2346                         reg_th_config = &config_val.non_pauseable_th;
2347         } else
2348                 reg_th_config = &config_val.default_class0;
2349         /* The number of free blocks below which the pause signal to class 0
2350          * of MAC #n is asserted. n=0,1
2351          */
2352         REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 :
2353                BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 ,
2354                reg_th_config->pause_xoff);
2355         /* The number of free blocks above which the pause signal to class 0
2356          * of MAC #n is de-asserted. n=0,1
2357          */
2358         REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XON_THRESHOLD_1 :
2359                BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , reg_th_config->pause_xon);
2360         /* The number of free blocks below which the full signal to class 0
2361          * of MAC #n is asserted. n=0,1
2362          */
2363         REG_WR(bp, (port) ? BRB1_REG_FULL_0_XOFF_THRESHOLD_1 :
2364                BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , reg_th_config->full_xoff);
2365         /* The number of free blocks above which the full signal to class 0
2366          * of MAC #n is de-asserted. n=0,1
2367          */
2368         REG_WR(bp, (port) ? BRB1_REG_FULL_0_XON_THRESHOLD_1 :
2369                BRB1_REG_FULL_0_XON_THRESHOLD_0 , reg_th_config->full_xon);
2370
2371         if (pfc_enabled) {
2372                 /* Second COS */
2373                 if (pfc_params->cos1_pauseable)
2374                         reg_th_config = &config_val.pauseable_th;
2375                 else
2376                         reg_th_config = &config_val.non_pauseable_th;
2377         } else
2378                 reg_th_config = &config_val.default_class1;
2379         /* The number of free blocks below which the pause signal to
2380          * class 1 of MAC #n is asserted. n=0,1
2381          */
2382         REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 :
2383                BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0,
2384                reg_th_config->pause_xoff);
2385
2386         /* The number of free blocks above which the pause signal to
2387          * class 1 of MAC #n is de-asserted. n=0,1
2388          */
2389         REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XON_THRESHOLD_1 :
2390                BRB1_REG_PAUSE_1_XON_THRESHOLD_0,
2391                reg_th_config->pause_xon);
2392         /* The number of free blocks below which the full signal to
2393          * class 1 of MAC #n is asserted. n=0,1
2394          */
2395         REG_WR(bp, (port) ? BRB1_REG_FULL_1_XOFF_THRESHOLD_1 :
2396                BRB1_REG_FULL_1_XOFF_THRESHOLD_0,
2397                reg_th_config->full_xoff);
2398         /* The number of free blocks above which the full signal to
2399          * class 1 of MAC #n is de-asserted. n=0,1
2400          */
2401         REG_WR(bp, (port) ? BRB1_REG_FULL_1_XON_THRESHOLD_1 :
2402                BRB1_REG_FULL_1_XON_THRESHOLD_0,
2403                reg_th_config->full_xon);
2404
2405         if (CHIP_IS_E3B0(bp)) {
2406                 bnx2x_pfc_brb_get_e3b0_config_params(
2407                         params,
2408                         &e3b0_val,
2409                         pfc_params,
2410                         pfc_enabled);
2411
2412                 REG_WR(bp, BRB1_REG_PER_CLASS_GUARANTY_MODE,
2413                            e3b0_val.per_class_guaranty_mode);
2414
2415                 /* The hysteresis on the guarantied buffer space for the Lb
2416                  * port before signaling XON.
2417                  */
2418                 REG_WR(bp, BRB1_REG_LB_GUARANTIED_HYST,
2419                            e3b0_val.lb_guarantied_hyst);
2420
2421                 /* The number of free blocks below which the full signal to the
2422                  * LB port is asserted.
2423                  */
2424                 REG_WR(bp, BRB1_REG_FULL_LB_XOFF_THRESHOLD,
2425                        e3b0_val.full_lb_xoff_th);
2426                 /* The number of free blocks above which the full signal to the
2427                  * LB port is de-asserted.
2428                  */
2429                 REG_WR(bp, BRB1_REG_FULL_LB_XON_THRESHOLD,
2430                        e3b0_val.full_lb_xon_threshold);
2431                 /* The number of blocks guarantied for the MAC #n port. n=0,1
2432                  */
2433
2434                 /* The number of blocks guarantied for the LB port. */
2435                 REG_WR(bp, BRB1_REG_LB_GUARANTIED,
2436                        e3b0_val.lb_guarantied);
2437
2438                 /* The number of blocks guarantied for the MAC #n port. */
2439                 REG_WR(bp, BRB1_REG_MAC_GUARANTIED_0,
2440                        2 * e3b0_val.mac_0_class_t_guarantied);
2441                 REG_WR(bp, BRB1_REG_MAC_GUARANTIED_1,
2442                        2 * e3b0_val.mac_1_class_t_guarantied);
2443                 /* The number of blocks guarantied for class #t in MAC0. t=0,1
2444                  */
2445                 REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED,
2446                        e3b0_val.mac_0_class_t_guarantied);
2447                 REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED,
2448                        e3b0_val.mac_0_class_t_guarantied);
2449                 /* The hysteresis on the guarantied buffer space for class in
2450                  * MAC0.  t=0,1
2451                  */
2452                 REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST,
2453                        e3b0_val.mac_0_class_t_guarantied_hyst);
2454                 REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST,
2455                        e3b0_val.mac_0_class_t_guarantied_hyst);
2456
2457                 /* The number of blocks guarantied for class #t in MAC1.t=0,1
2458                  */
2459                 REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED,
2460                        e3b0_val.mac_1_class_t_guarantied);
2461                 REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED,
2462                        e3b0_val.mac_1_class_t_guarantied);
2463                 /* The hysteresis on the guarantied buffer space for class #t
2464                  * in MAC1.  t=0,1
2465                  */
2466                 REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST,
2467                        e3b0_val.mac_1_class_t_guarantied_hyst);
2468                 REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST,
2469                        e3b0_val.mac_1_class_t_guarantied_hyst);
2470         }
2471
2472         return bnx2x_status;
2473 }
2474
2475 /******************************************************************************
2476 * Description:
2477 *  This function is needed because NIG ARB_CREDIT_WEIGHT_X are
2478 *  not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
2479 ******************************************************************************/
2480 static int bnx2x_pfc_nig_rx_priority_mask(struct bnx2x *bp,
2481                                            u8 cos_entry,
2482                                            u32 priority_mask, u8 port)
2483 {
2484         u32 nig_reg_rx_priority_mask_add = 0;
2485
2486         switch (cos_entry) {
2487         case 0:
2488              nig_reg_rx_priority_mask_add = (port) ?
2489                  NIG_REG_P1_RX_COS0_PRIORITY_MASK :
2490                  NIG_REG_P0_RX_COS0_PRIORITY_MASK;
2491              break;
2492         case 1:
2493             nig_reg_rx_priority_mask_add = (port) ?
2494                 NIG_REG_P1_RX_COS1_PRIORITY_MASK :
2495                 NIG_REG_P0_RX_COS1_PRIORITY_MASK;
2496             break;
2497         case 2:
2498             nig_reg_rx_priority_mask_add = (port) ?
2499                 NIG_REG_P1_RX_COS2_PRIORITY_MASK :
2500                 NIG_REG_P0_RX_COS2_PRIORITY_MASK;
2501             break;
2502         case 3:
2503             if (port)
2504                 return -EINVAL;
2505             nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
2506             break;
2507         case 4:
2508             if (port)
2509                 return -EINVAL;
2510             nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
2511             break;
2512         case 5:
2513             if (port)
2514                 return -EINVAL;
2515             nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
2516             break;
2517         }
2518
2519         REG_WR(bp, nig_reg_rx_priority_mask_add, priority_mask);
2520
2521         return 0;
2522 }
2523 static void bnx2x_update_mng(struct link_params *params, u32 link_status)
2524 {
2525         struct bnx2x *bp = params->bp;
2526
2527         REG_WR(bp, params->shmem_base +
2528                offsetof(struct shmem_region,
2529                         port_mb[params->port].link_status), link_status);
2530 }
2531
2532 static void bnx2x_update_mng_eee(struct link_params *params, u32 eee_status)
2533 {
2534         struct bnx2x *bp = params->bp;
2535
2536         if (bnx2x_eee_has_cap(params))
2537                 REG_WR(bp, params->shmem2_base +
2538                        offsetof(struct shmem2_region,
2539                                 eee_status[params->port]), eee_status);
2540 }
2541
2542 static void bnx2x_update_pfc_nig(struct link_params *params,
2543                 struct link_vars *vars,
2544                 struct bnx2x_nig_brb_pfc_port_params *nig_params)
2545 {
2546         u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
2547         u32 llfc_enable = 0, xcm_out_en = 0, hwpfc_enable = 0;
2548         u32 pkt_priority_to_cos = 0;
2549         struct bnx2x *bp = params->bp;
2550         u8 port = params->port;
2551
2552         int set_pfc = params->feature_config_flags &
2553                 FEATURE_CONFIG_PFC_ENABLED;
2554         DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
2555
2556         /* When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
2557          * MAC control frames (that are not pause packets)
2558          * will be forwarded to the XCM.
2559          */
2560         xcm_mask = REG_RD(bp, port ? NIG_REG_LLH1_XCM_MASK :
2561                           NIG_REG_LLH0_XCM_MASK);
2562         /* NIG params will override non PFC params, since it's possible to
2563          * do transition from PFC to SAFC
2564          */
2565         if (set_pfc) {
2566                 pause_enable = 0;
2567                 llfc_out_en = 0;
2568                 llfc_enable = 0;
2569                 if (CHIP_IS_E3(bp))
2570                         ppp_enable = 0;
2571                 else
2572                 ppp_enable = 1;
2573                 xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
2574                                      NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
2575                 xcm_out_en = 0;
2576                 hwpfc_enable = 1;
2577         } else  {
2578                 if (nig_params) {
2579                         llfc_out_en = nig_params->llfc_out_en;
2580                         llfc_enable = nig_params->llfc_enable;
2581                         pause_enable = nig_params->pause_enable;
2582                 } else  /* Default non PFC mode - PAUSE */
2583                         pause_enable = 1;
2584
2585                 xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
2586                         NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
2587                 xcm_out_en = 1;
2588         }
2589
2590         if (CHIP_IS_E3(bp))
2591                 REG_WR(bp, port ? NIG_REG_BRB1_PAUSE_IN_EN :
2592                        NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
2593         REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
2594                NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
2595         REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
2596                NIG_REG_LLFC_ENABLE_0, llfc_enable);
2597         REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
2598                NIG_REG_PAUSE_ENABLE_0, pause_enable);
2599
2600         REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
2601                NIG_REG_PPP_ENABLE_0, ppp_enable);
2602
2603         REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
2604                NIG_REG_LLH0_XCM_MASK, xcm_mask);
2605
2606         REG_WR(bp, port ? NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 :
2607                NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
2608
2609         /* Output enable for RX_XCM # IF */
2610         REG_WR(bp, port ? NIG_REG_XCM1_OUT_EN :
2611                NIG_REG_XCM0_OUT_EN, xcm_out_en);
2612
2613         /* HW PFC TX enable */
2614         REG_WR(bp, port ? NIG_REG_P1_HWPFC_ENABLE :
2615                NIG_REG_P0_HWPFC_ENABLE, hwpfc_enable);
2616
2617         if (nig_params) {
2618                 u8 i = 0;
2619                 pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
2620
2621                 for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
2622                         bnx2x_pfc_nig_rx_priority_mask(bp, i,
2623                 nig_params->rx_cos_priority_mask[i], port);
2624
2625                 REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
2626                        NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
2627                        nig_params->llfc_high_priority_classes);
2628
2629                 REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
2630                        NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
2631                        nig_params->llfc_low_priority_classes);
2632         }
2633         REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
2634                NIG_REG_P0_PKT_PRIORITY_TO_COS,
2635                pkt_priority_to_cos);
2636 }
2637
2638 int bnx2x_update_pfc(struct link_params *params,
2639                       struct link_vars *vars,
2640                       struct bnx2x_nig_brb_pfc_port_params *pfc_params)
2641 {
2642         /* The PFC and pause are orthogonal to one another, meaning when
2643          * PFC is enabled, the pause are disabled, and when PFC is
2644          * disabled, pause are set according to the pause result.
2645          */
2646         u32 val;
2647         struct bnx2x *bp = params->bp;
2648         int bnx2x_status = 0;
2649         u8 bmac_loopback = (params->loopback_mode == LOOPBACK_BMAC);
2650
2651         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
2652                 vars->link_status |= LINK_STATUS_PFC_ENABLED;
2653         else
2654                 vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
2655
2656         bnx2x_update_mng(params, vars->link_status);
2657
2658         /* Update NIG params */
2659         bnx2x_update_pfc_nig(params, vars, pfc_params);
2660
2661         /* Update BRB params */
2662         bnx2x_status = bnx2x_update_pfc_brb(params, vars, pfc_params);
2663         if (bnx2x_status)
2664                 return bnx2x_status;
2665
2666         if (!vars->link_up)
2667                 return bnx2x_status;
2668
2669         DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
2670         if (CHIP_IS_E3(bp))
2671                 bnx2x_update_pfc_xmac(params, vars, 0);
2672         else {
2673                 val = REG_RD(bp, MISC_REG_RESET_REG_2);
2674                 if ((val &
2675                      (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
2676                     == 0) {
2677                         DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
2678                         bnx2x_emac_enable(params, vars, 0);
2679                         return bnx2x_status;
2680                 }
2681                 if (CHIP_IS_E2(bp))
2682                         bnx2x_update_pfc_bmac2(params, vars, bmac_loopback);
2683                 else
2684                         bnx2x_update_pfc_bmac1(params, vars);
2685
2686                 val = 0;
2687                 if ((params->feature_config_flags &
2688                      FEATURE_CONFIG_PFC_ENABLED) ||
2689                     (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
2690                         val = 1;
2691                 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
2692         }
2693         return bnx2x_status;
2694 }
2695
2696
2697 static int bnx2x_bmac1_enable(struct link_params *params,
2698                               struct link_vars *vars,
2699                               u8 is_lb)
2700 {
2701         struct bnx2x *bp = params->bp;
2702         u8 port = params->port;
2703         u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2704                                NIG_REG_INGRESS_BMAC0_MEM;
2705         u32 wb_data[2];
2706         u32 val;
2707
2708         DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
2709
2710         /* XGXS control */
2711         wb_data[0] = 0x3c;
2712         wb_data[1] = 0;
2713         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
2714                     wb_data, 2);
2715
2716         /* TX MAC SA */
2717         wb_data[0] = ((params->mac_addr[2] << 24) |
2718                        (params->mac_addr[3] << 16) |
2719                        (params->mac_addr[4] << 8) |
2720                         params->mac_addr[5]);
2721         wb_data[1] = ((params->mac_addr[0] << 8) |
2722                         params->mac_addr[1]);
2723         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
2724
2725         /* MAC control */
2726         val = 0x3;
2727         if (is_lb) {
2728                 val |= 0x4;
2729                 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
2730         }
2731         wb_data[0] = val;
2732         wb_data[1] = 0;
2733         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
2734
2735         /* Set rx mtu */
2736         wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2737         wb_data[1] = 0;
2738         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
2739
2740         bnx2x_update_pfc_bmac1(params, vars);
2741
2742         /* Set tx mtu */
2743         wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2744         wb_data[1] = 0;
2745         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
2746
2747         /* Set cnt max size */
2748         wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2749         wb_data[1] = 0;
2750         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
2751
2752         /* Configure SAFC */
2753         wb_data[0] = 0x1000200;
2754         wb_data[1] = 0;
2755         REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
2756                     wb_data, 2);
2757
2758         return 0;
2759 }
2760
2761 static int bnx2x_bmac2_enable(struct link_params *params,
2762                               struct link_vars *vars,
2763                               u8 is_lb)
2764 {
2765         struct bnx2x *bp = params->bp;
2766         u8 port = params->port;
2767         u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2768                                NIG_REG_INGRESS_BMAC0_MEM;
2769         u32 wb_data[2];
2770
2771         DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
2772
2773         wb_data[0] = 0;
2774         wb_data[1] = 0;
2775         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
2776         udelay(30);
2777
2778         /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
2779         wb_data[0] = 0x3c;
2780         wb_data[1] = 0;
2781         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
2782                     wb_data, 2);
2783
2784         udelay(30);
2785
2786         /* TX MAC SA */
2787         wb_data[0] = ((params->mac_addr[2] << 24) |
2788                        (params->mac_addr[3] << 16) |
2789                        (params->mac_addr[4] << 8) |
2790                         params->mac_addr[5]);
2791         wb_data[1] = ((params->mac_addr[0] << 8) |
2792                         params->mac_addr[1]);
2793         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
2794                     wb_data, 2);
2795
2796         udelay(30);
2797
2798         /* Configure SAFC */
2799         wb_data[0] = 0x1000200;
2800         wb_data[1] = 0;
2801         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
2802                     wb_data, 2);
2803         udelay(30);
2804
2805         /* Set RX MTU */
2806         wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2807         wb_data[1] = 0;
2808         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
2809         udelay(30);
2810
2811         /* Set TX MTU */
2812         wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
2813         wb_data[1] = 0;
2814         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
2815         udelay(30);
2816         /* Set cnt max size */
2817         wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
2818         wb_data[1] = 0;
2819         REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
2820         udelay(30);
2821         bnx2x_update_pfc_bmac2(params, vars, is_lb);
2822
2823         return 0;
2824 }
2825
2826 static int bnx2x_bmac_enable(struct link_params *params,
2827                              struct link_vars *vars,
2828                              u8 is_lb)
2829 {
2830         int rc = 0;
2831         u8 port = params->port;
2832         struct bnx2x *bp = params->bp;
2833         u32 val;
2834         /* Reset and unreset the BigMac */
2835         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
2836                (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
2837         usleep_range(1000, 2000);
2838
2839         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
2840                (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
2841
2842         /* Enable access for bmac registers */
2843         REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
2844
2845         /* Enable BMAC according to BMAC type*/
2846         if (CHIP_IS_E2(bp))
2847                 rc = bnx2x_bmac2_enable(params, vars, is_lb);
2848         else
2849                 rc = bnx2x_bmac1_enable(params, vars, is_lb);
2850         REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
2851         REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
2852         REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
2853         val = 0;
2854         if ((params->feature_config_flags &
2855               FEATURE_CONFIG_PFC_ENABLED) ||
2856             (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
2857                 val = 1;
2858         REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
2859         REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
2860         REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
2861         REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
2862         REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
2863         REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
2864
2865         vars->mac_type = MAC_TYPE_BMAC;
2866         return rc;
2867 }
2868
2869 static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
2870 {
2871         u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
2872                         NIG_REG_INGRESS_BMAC0_MEM;
2873         u32 wb_data[2];
2874         u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
2875
2876         /* Only if the bmac is out of reset */
2877         if (REG_RD(bp, MISC_REG_RESET_REG_2) &
2878                         (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
2879             nig_bmac_enable) {
2880
2881                 if (CHIP_IS_E2(bp)) {
2882                         /* Clear Rx Enable bit in BMAC_CONTROL register */
2883                         REG_RD_DMAE(bp, bmac_addr +
2884                                     BIGMAC2_REGISTER_BMAC_CONTROL,
2885                                     wb_data, 2);
2886                         wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
2887                         REG_WR_DMAE(bp, bmac_addr +
2888                                     BIGMAC2_REGISTER_BMAC_CONTROL,
2889                                     wb_data, 2);
2890                 } else {
2891                         /* Clear Rx Enable bit in BMAC_CONTROL register */
2892                         REG_RD_DMAE(bp, bmac_addr +
2893                                         BIGMAC_REGISTER_BMAC_CONTROL,
2894                                         wb_data, 2);
2895                         wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
2896                         REG_WR_DMAE(bp, bmac_addr +
2897                                         BIGMAC_REGISTER_BMAC_CONTROL,
2898                                         wb_data, 2);
2899                 }
2900                 usleep_range(1000, 2000);
2901         }
2902 }
2903
2904 static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
2905                             u32 line_speed)
2906 {
2907         struct bnx2x *bp = params->bp;
2908         u8 port = params->port;
2909         u32 init_crd, crd;
2910         u32 count = 1000;
2911
2912         /* Disable port */
2913         REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
2914
2915         /* Wait for init credit */
2916         init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
2917         crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
2918         DP(NETIF_MSG_LINK, "init_crd 0x%x  crd 0x%x\n", init_crd, crd);
2919
2920         while ((init_crd != crd) && count) {
2921                 usleep_range(5000, 10000);
2922                 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
2923                 count--;
2924         }
2925         crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
2926         if (init_crd != crd) {
2927                 DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
2928                           init_crd, crd);
2929                 return -EINVAL;
2930         }
2931
2932         if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
2933             line_speed == SPEED_10 ||
2934             line_speed == SPEED_100 ||
2935             line_speed == SPEED_1000 ||
2936             line_speed == SPEED_2500) {
2937                 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
2938                 /* Update threshold */
2939                 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
2940                 /* Update init credit */
2941                 init_crd = 778;         /* (800-18-4) */
2942
2943         } else {
2944                 u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
2945                               ETH_OVREHEAD)/16;
2946                 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
2947                 /* Update threshold */
2948                 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
2949                 /* Update init credit */
2950                 switch (line_speed) {
2951                 case SPEED_10000:
2952                         init_crd = thresh + 553 - 22;
2953                         break;
2954                 default:
2955                         DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
2956                                   line_speed);
2957                         return -EINVAL;
2958                 }
2959         }
2960         REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
2961         DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
2962                  line_speed, init_crd);
2963
2964         /* Probe the credit changes */
2965         REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
2966         usleep_range(5000, 10000);
2967         REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
2968
2969         /* Enable port */
2970         REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
2971         return 0;
2972 }
2973
2974 /**
2975  * bnx2x_get_emac_base - retrive emac base address
2976  *
2977  * @bp:                 driver handle
2978  * @mdc_mdio_access:    access type
2979  * @port:               port id
2980  *
2981  * This function selects the MDC/MDIO access (through emac0 or
2982  * emac1) depend on the mdc_mdio_access, port, port swapped. Each
2983  * phy has a default access mode, which could also be overridden
2984  * by nvram configuration. This parameter, whether this is the
2985  * default phy configuration, or the nvram overrun
2986  * configuration, is passed here as mdc_mdio_access and selects
2987  * the emac_base for the CL45 read/writes operations
2988  */
2989 static u32 bnx2x_get_emac_base(struct bnx2x *bp,
2990                                u32 mdc_mdio_access, u8 port)
2991 {
2992         u32 emac_base = 0;
2993         switch (mdc_mdio_access) {
2994         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
2995                 break;
2996         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
2997                 if (REG_RD(bp, NIG_REG_PORT_SWAP))
2998                         emac_base = GRCBASE_EMAC1;
2999                 else
3000                         emac_base = GRCBASE_EMAC0;
3001                 break;
3002         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
3003                 if (REG_RD(bp, NIG_REG_PORT_SWAP))
3004                         emac_base = GRCBASE_EMAC0;
3005                 else
3006                         emac_base = GRCBASE_EMAC1;
3007                 break;
3008         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
3009                 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
3010                 break;
3011         case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
3012                 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
3013                 break;
3014         default:
3015                 break;
3016         }
3017         return emac_base;
3018
3019 }
3020
3021 /******************************************************************/
3022 /*                      CL22 access functions                     */
3023 /******************************************************************/
3024 static int bnx2x_cl22_write(struct bnx2x *bp,
3025                                        struct bnx2x_phy *phy,
3026                                        u16 reg, u16 val)
3027 {
3028         u32 tmp, mode;
3029         u8 i;
3030         int rc = 0;
3031         /* Switch to CL22 */
3032         mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
3033         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
3034                mode & ~EMAC_MDIO_MODE_CLAUSE_45);
3035
3036         /* Address */
3037         tmp = ((phy->addr << 21) | (reg << 16) | val |
3038                EMAC_MDIO_COMM_COMMAND_WRITE_22 |
3039                EMAC_MDIO_COMM_START_BUSY);
3040         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
3041
3042         for (i = 0; i < 50; i++) {
3043                 udelay(10);
3044
3045                 tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
3046                 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
3047                         udelay(5);
3048                         break;
3049                 }
3050         }
3051         if (tmp & EMAC_MDIO_COMM_START_BUSY) {
3052                 DP(NETIF_MSG_LINK, "write phy register failed\n");
3053                 rc = -EFAULT;
3054         }
3055         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
3056         return rc;
3057 }
3058
3059 static int bnx2x_cl22_read(struct bnx2x *bp,
3060                                       struct bnx2x_phy *phy,
3061                                       u16 reg, u16 *ret_val)
3062 {
3063         u32 val, mode;
3064         u16 i;
3065         int rc = 0;
3066
3067         /* Switch to CL22 */
3068         mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
3069         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
3070                mode & ~EMAC_MDIO_MODE_CLAUSE_45);
3071
3072         /* Address */
3073         val = ((phy->addr << 21) | (reg << 16) |
3074                EMAC_MDIO_COMM_COMMAND_READ_22 |
3075                EMAC_MDIO_COMM_START_BUSY);
3076         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
3077
3078         for (i = 0; i < 50; i++) {
3079                 udelay(10);
3080
3081                 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
3082                 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
3083                         *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
3084                         udelay(5);
3085                         break;
3086                 }
3087         }
3088         if (val & EMAC_MDIO_COMM_START_BUSY) {
3089                 DP(NETIF_MSG_LINK, "read phy register failed\n");
3090
3091                 *ret_val = 0;
3092                 rc = -EFAULT;
3093         }
3094         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
3095         return rc;
3096 }
3097
3098 /******************************************************************/
3099 /*                      CL45 access functions                     */
3100 /******************************************************************/
3101 static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
3102                            u8 devad, u16 reg, u16 *ret_val)
3103 {
3104         u32 val;
3105         u16 i;
3106         int rc = 0;
3107         if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3108                 bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3109                               EMAC_MDIO_STATUS_10MB);
3110         /* Address */
3111         val = ((phy->addr << 21) | (devad << 16) | reg |
3112                EMAC_MDIO_COMM_COMMAND_ADDRESS |
3113                EMAC_MDIO_COMM_START_BUSY);
3114         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
3115
3116         for (i = 0; i < 50; i++) {
3117                 udelay(10);
3118
3119                 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
3120                 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
3121                         udelay(5);
3122                         break;
3123                 }
3124         }
3125         if (val & EMAC_MDIO_COMM_START_BUSY) {
3126                 DP(NETIF_MSG_LINK, "read phy register failed\n");
3127                 netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
3128                 *ret_val = 0;
3129                 rc = -EFAULT;
3130         } else {
3131                 /* Data */
3132                 val = ((phy->addr << 21) | (devad << 16) |
3133                        EMAC_MDIO_COMM_COMMAND_READ_45 |
3134                        EMAC_MDIO_COMM_START_BUSY);
3135                 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
3136
3137                 for (i = 0; i < 50; i++) {
3138                         udelay(10);
3139
3140                         val = REG_RD(bp, phy->mdio_ctrl +
3141                                      EMAC_REG_EMAC_MDIO_COMM);
3142                         if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
3143                                 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
3144                                 break;
3145                         }
3146                 }
3147                 if (val & EMAC_MDIO_COMM_START_BUSY) {
3148                         DP(NETIF_MSG_LINK, "read phy register failed\n");
3149                         netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
3150                         *ret_val = 0;
3151                         rc = -EFAULT;
3152                 }
3153         }
3154         /* Work around for E3 A0 */
3155         if (phy->flags & FLAGS_MDC_MDIO_WA) {
3156                 phy->flags ^= FLAGS_DUMMY_READ;
3157                 if (phy->flags & FLAGS_DUMMY_READ) {
3158                         u16 temp_val;
3159                         bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
3160                 }
3161         }
3162
3163         if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3164                 bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3165                                EMAC_MDIO_STATUS_10MB);
3166         return rc;
3167 }
3168
3169 static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
3170                             u8 devad, u16 reg, u16 val)
3171 {
3172         u32 tmp;
3173         u8 i;
3174         int rc = 0;
3175         if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3176                 bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3177                               EMAC_MDIO_STATUS_10MB);
3178
3179         /* Address */
3180         tmp = ((phy->addr << 21) | (devad << 16) | reg |
3181                EMAC_MDIO_COMM_COMMAND_ADDRESS |
3182                EMAC_MDIO_COMM_START_BUSY);
3183         REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
3184
3185         for (i = 0; i < 50; i++) {
3186                 udelay(10);
3187
3188                 tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
3189                 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
3190                         udelay(5);
3191                         break;
3192                 }
3193         }
3194         if (tmp & EMAC_MDIO_COMM_START_BUSY) {
3195                 DP(NETIF_MSG_LINK, "write phy register failed\n");
3196                 netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
3197                 rc = -EFAULT;
3198         } else {
3199                 /* Data */
3200                 tmp = ((phy->addr << 21) | (devad << 16) | val |
3201                        EMAC_MDIO_COMM_COMMAND_WRITE_45 |
3202                        EMAC_MDIO_COMM_START_BUSY);
3203                 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
3204
3205                 for (i = 0; i < 50; i++) {
3206                         udelay(10);
3207
3208                         tmp = REG_RD(bp, phy->mdio_ctrl +
3209                                      EMAC_REG_EMAC_MDIO_COMM);
3210                         if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
3211                                 udelay(5);
3212                                 break;
3213                         }
3214                 }
3215                 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
3216                         DP(NETIF_MSG_LINK, "write phy register failed\n");
3217                         netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
3218                         rc = -EFAULT;
3219                 }
3220         }
3221         /* Work around for E3 A0 */
3222         if (phy->flags & FLAGS_MDC_MDIO_WA) {
3223                 phy->flags ^= FLAGS_DUMMY_READ;
3224                 if (phy->flags & FLAGS_DUMMY_READ) {
3225                         u16 temp_val;
3226                         bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
3227                 }
3228         }
3229         if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
3230                 bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
3231                                EMAC_MDIO_STATUS_10MB);
3232         return rc;
3233 }
3234 /******************************************************************/
3235 /*                      BSC access functions from E3              */
3236 /******************************************************************/
3237 static void bnx2x_bsc_module_sel(struct link_params *params)
3238 {
3239         int idx;
3240         u32 board_cfg, sfp_ctrl;
3241         u32 i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
3242         struct bnx2x *bp = params->bp;
3243         u8 port = params->port;
3244         /* Read I2C output PINs */
3245         board_cfg = REG_RD(bp, params->shmem_base +
3246                            offsetof(struct shmem_region,
3247                                     dev_info.shared_hw_config.board));
3248         i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
3249         i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
3250                         SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
3251
3252         /* Read I2C output value */
3253         sfp_ctrl = REG_RD(bp, params->shmem_base +
3254                           offsetof(struct shmem_region,
3255                                  dev_info.port_hw_config[port].e3_cmn_pin_cfg));
3256         i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
3257         i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
3258         DP(NETIF_MSG_LINK, "Setting BSC switch\n");
3259         for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
3260                 bnx2x_set_cfg_pin(bp, i2c_pins[idx], i2c_val[idx]);
3261 }
3262
3263 static int bnx2x_bsc_read(struct link_params *params,
3264                           struct bnx2x_phy *phy,
3265                           u8 sl_devid,
3266                           u16 sl_addr,
3267                           u8 lc_addr,
3268                           u8 xfer_cnt,
3269                           u32 *data_array)
3270 {
3271         u32 val, i;
3272         int rc = 0;
3273         struct bnx2x *bp = params->bp;
3274
3275         if ((sl_devid != 0xa0) && (sl_devid != 0xa2)) {
3276                 DP(NETIF_MSG_LINK, "invalid sl_devid 0x%x\n", sl_devid);
3277                 return -EINVAL;
3278         }
3279
3280         if (xfer_cnt > 16) {
3281                 DP(NETIF_MSG_LINK, "invalid xfer_cnt %d. Max is 16 bytes\n",
3282                                         xfer_cnt);
3283                 return -EINVAL;
3284         }
3285         bnx2x_bsc_module_sel(params);
3286
3287         xfer_cnt = 16 - lc_addr;
3288
3289         /* Enable the engine */
3290         val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3291         val |= MCPR_IMC_COMMAND_ENABLE;
3292         REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
3293
3294         /* Program slave device ID */
3295         val = (sl_devid << 16) | sl_addr;
3296         REG_WR(bp, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
3297
3298         /* Start xfer with 0 byte to update the address pointer ???*/
3299         val = (MCPR_IMC_COMMAND_ENABLE) |
3300               (MCPR_IMC_COMMAND_WRITE_OP <<
3301                 MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
3302                 (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
3303         REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
3304
3305         /* Poll for completion */
3306         i = 0;
3307         val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3308         while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
3309                 udelay(10);
3310                 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3311                 if (i++ > 1000) {
3312                         DP(NETIF_MSG_LINK, "wr 0 byte timed out after %d try\n",
3313                                                                 i);
3314                         rc = -EFAULT;
3315                         break;
3316                 }
3317         }
3318         if (rc == -EFAULT)
3319                 return rc;
3320
3321         /* Start xfer with read op */
3322         val = (MCPR_IMC_COMMAND_ENABLE) |
3323                 (MCPR_IMC_COMMAND_READ_OP <<
3324                 MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
3325                 (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
3326                   (xfer_cnt);
3327         REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
3328
3329         /* Poll for completion */
3330         i = 0;
3331         val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3332         while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
3333                 udelay(10);
3334                 val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
3335                 if (i++ > 1000) {
3336                         DP(NETIF_MSG_LINK, "rd op timed out after %d try\n", i);
3337                         rc = -EFAULT;
3338                         break;
3339                 }
3340         }
3341         if (rc == -EFAULT)
3342                 return rc;
3343
3344         for (i = (lc_addr >> 2); i < 4; i++) {
3345                 data_array[i] = REG_RD(bp, (MCP_REG_MCPR_IMC_DATAREG0 + i*4));
3346 #ifdef __BIG_ENDIAN
3347                 data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
3348                                 ((data_array[i] & 0x0000ff00) << 8) |
3349                                 ((data_array[i] & 0x00ff0000) >> 8) |
3350                                 ((data_array[i] & 0xff000000) >> 24);
3351 #endif
3352         }
3353         return rc;
3354 }
3355
3356 static void bnx2x_cl45_read_or_write(struct bnx2x *bp, struct bnx2x_phy *phy,
3357                                      u8 devad, u16 reg, u16 or_val)
3358 {
3359         u16 val;
3360         bnx2x_cl45_read(bp, phy, devad, reg, &val);
3361         bnx2x_cl45_write(bp, phy, devad, reg, val | or_val);
3362 }
3363
3364 int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
3365                    u8 devad, u16 reg, u16 *ret_val)
3366 {
3367         u8 phy_index;
3368         /* Probe for the phy according to the given phy_addr, and execute
3369          * the read request on it
3370          */
3371         for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
3372                 if (params->phy[phy_index].addr == phy_addr) {
3373                         return bnx2x_cl45_read(params->bp,
3374                                                &params->phy[phy_index], devad,
3375                                                reg, ret_val);
3376                 }
3377         }
3378         return -EINVAL;
3379 }
3380
3381 int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
3382                     u8 devad, u16 reg, u16 val)
3383 {
3384         u8 phy_index;
3385         /* Probe for the phy according to the given phy_addr, and execute
3386          * the write request on it
3387          */
3388         for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
3389                 if (params->phy[phy_index].addr == phy_addr) {
3390                         return bnx2x_cl45_write(params->bp,
3391                                                 &params->phy[phy_index], devad,
3392                                                 reg, val);
3393                 }
3394         }
3395         return -EINVAL;
3396 }
3397 static u8 bnx2x_get_warpcore_lane(struct bnx2x_phy *phy,
3398                                   struct link_params *params)
3399 {
3400         u8 lane = 0;
3401         struct bnx2x *bp = params->bp;
3402         u32 path_swap, path_swap_ovr;
3403         u8 path, port;
3404
3405         path = BP_PATH(bp);
3406         port = params->port;
3407
3408         if (bnx2x_is_4_port_mode(bp)) {
3409                 u32 port_swap, port_swap_ovr;
3410
3411                 /* Figure out path swap value */
3412                 path_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
3413                 if (path_swap_ovr & 0x1)
3414                         path_swap = (path_swap_ovr & 0x2);
3415                 else
3416                         path_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP);
3417
3418                 if (path_swap)
3419                         path = path ^ 1;
3420
3421                 /* Figure out port swap value */
3422                 port_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
3423                 if (port_swap_ovr & 0x1)
3424                         port_swap = (port_swap_ovr & 0x2);
3425                 else
3426                         port_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP);
3427
3428                 if (port_swap)
3429                         port = port ^ 1;
3430
3431                 lane = (port<<1) + path;
3432         } else { /* Two port mode - no port swap */
3433
3434                 /* Figure out path swap value */
3435                 path_swap_ovr =
3436                         REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
3437                 if (path_swap_ovr & 0x1) {
3438                         path_swap = (path_swap_ovr & 0x2);
3439                 } else {
3440                         path_swap =
3441                                 REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP);
3442                 }
3443                 if (path_swap)
3444                         path = path ^ 1;
3445
3446                 lane = path << 1 ;
3447         }
3448         return lane;
3449 }
3450
3451 static void bnx2x_set_aer_mmd(struct link_params *params,
3452                               struct bnx2x_phy *phy)
3453 {
3454         u32 ser_lane;
3455         u16 offset, aer_val;
3456         struct bnx2x *bp = params->bp;
3457         ser_lane = ((params->lane_config &
3458                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
3459                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
3460
3461         offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
3462                 (phy->addr + ser_lane) : 0;
3463
3464         if (USES_WARPCORE(bp)) {
3465                 aer_val = bnx2x_get_warpcore_lane(phy, params);
3466                 /* In Dual-lane mode, two lanes are joined together,
3467                  * so in order to configure them, the AER broadcast method is
3468                  * used here.
3469                  * 0x200 is the broadcast address for lanes 0,1
3470                  * 0x201 is the broadcast address for lanes 2,3
3471                  */
3472                 if (phy->flags & FLAGS_WC_DUAL_MODE)
3473                         aer_val = (aer_val >> 1) | 0x200;
3474         } else if (CHIP_IS_E2(bp))
3475                 aer_val = 0x3800 + offset - 1;
3476         else
3477                 aer_val = 0x3800 + offset;
3478
3479         CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
3480                           MDIO_AER_BLOCK_AER_REG, aer_val);
3481
3482 }
3483
3484 /******************************************************************/
3485 /*                      Internal phy section                      */
3486 /******************************************************************/
3487
3488 static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
3489 {
3490         u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
3491
3492         /* Set Clause 22 */
3493         REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
3494         REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
3495         udelay(500);
3496         REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
3497         udelay(500);
3498          /* Set Clause 45 */
3499         REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
3500 }
3501
3502 static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
3503 {
3504         u32 val;
3505
3506         DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
3507
3508         val = SERDES_RESET_BITS << (port*16);
3509
3510         /* Reset and unreset the SerDes/XGXS */
3511         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
3512         udelay(500);
3513         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
3514
3515         bnx2x_set_serdes_access(bp, port);
3516
3517         REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
3518                DEFAULT_PHY_DEV_ADDR);
3519 }
3520
3521 static void bnx2x_xgxs_deassert(struct link_params *params)
3522 {
3523         struct bnx2x *bp = params->bp;
3524         u8 port;
3525         u32 val;
3526         DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
3527         port = params->port;
3528
3529         val = XGXS_RESET_BITS << (port*16);
3530
3531         /* Reset and unreset the SerDes/XGXS */
3532         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
3533         udelay(500);
3534         REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
3535
3536         REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
3537         REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
3538                params->phy[INT_PHY].def_md_devad);
3539 }
3540
3541 static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
3542                                      struct link_params *params, u16 *ieee_fc)
3543 {
3544         struct bnx2x *bp = params->bp;
3545         *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
3546         /* Resolve pause mode and advertisement Please refer to Table
3547          * 28B-3 of the 802.3ab-1999 spec
3548          */
3549
3550         switch (phy->req_flow_ctrl) {
3551         case BNX2X_FLOW_CTRL_AUTO:
3552                 if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
3553                         *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3554                 else
3555                         *ieee_fc |=
3556                         MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3557                 break;
3558
3559         case BNX2X_FLOW_CTRL_TX:
3560                 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3561                 break;
3562
3563         case BNX2X_FLOW_CTRL_RX:
3564         case BNX2X_FLOW_CTRL_BOTH:
3565                 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3566                 break;
3567
3568         case BNX2X_FLOW_CTRL_NONE:
3569         default:
3570                 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
3571                 break;
3572         }
3573         DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
3574 }
3575
3576 static void set_phy_vars(struct link_params *params,
3577                          struct link_vars *vars)
3578 {
3579         struct bnx2x *bp = params->bp;
3580         u8 actual_phy_idx, phy_index, link_cfg_idx;
3581         u8 phy_config_swapped = params->multi_phy_config &
3582                         PORT_HW_CFG_PHY_SWAPPED_ENABLED;
3583         for (phy_index = INT_PHY; phy_index < params->num_phys;
3584               phy_index++) {
3585                 link_cfg_idx = LINK_CONFIG_IDX(phy_index);
3586                 actual_phy_idx = phy_index;
3587                 if (phy_config_swapped) {
3588                         if (phy_index == EXT_PHY1)
3589                                 actual_phy_idx = EXT_PHY2;
3590                         else if (phy_index == EXT_PHY2)
3591                                 actual_phy_idx = EXT_PHY1;
3592                 }
3593                 params->phy[actual_phy_idx].req_flow_ctrl =
3594                         params->req_flow_ctrl[link_cfg_idx];
3595
3596                 params->phy[actual_phy_idx].req_line_speed =
3597                         params->req_line_speed[link_cfg_idx];
3598
3599                 params->phy[actual_phy_idx].speed_cap_mask =
3600                         params->speed_cap_mask[link_cfg_idx];
3601
3602                 params->phy[actual_phy_idx].req_duplex =
3603                         params->req_duplex[link_cfg_idx];
3604
3605                 if (params->req_line_speed[link_cfg_idx] ==
3606                     SPEED_AUTO_NEG)
3607                         vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
3608
3609                 DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
3610                            " speed_cap_mask %x\n",
3611                            params->phy[actual_phy_idx].req_flow_ctrl,
3612                            params->phy[actual_phy_idx].req_line_speed,
3613                            params->phy[actual_phy_idx].speed_cap_mask);
3614         }
3615 }
3616
3617 static void bnx2x_ext_phy_set_pause(struct link_params *params,
3618                                     struct bnx2x_phy *phy,
3619                                     struct link_vars *vars)
3620 {
3621         u16 val;
3622         struct bnx2x *bp = params->bp;
3623         /* Read modify write pause advertizing */
3624         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
3625
3626         val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
3627
3628         /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
3629         bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
3630         if ((vars->ieee_fc &
3631             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
3632             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3633                 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
3634         }
3635         if ((vars->ieee_fc &
3636             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
3637             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3638                 val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
3639         }
3640         DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
3641         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
3642 }
3643
3644 static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
3645 {                                               /*  LD      LP   */
3646         switch (pause_result) {                 /* ASYM P ASYM P */
3647         case 0xb:                               /*   1  0   1  1 */
3648                 vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
3649                 break;
3650
3651         case 0xe:                               /*   1  1   1  0 */
3652                 vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
3653                 break;
3654
3655         case 0x5:                               /*   0  1   0  1 */
3656         case 0x7:                               /*   0  1   1  1 */
3657         case 0xd:                               /*   1  1   0  1 */
3658         case 0xf:                               /*   1  1   1  1 */
3659                 vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
3660                 break;
3661
3662         default:
3663                 break;
3664         }
3665         if (pause_result & (1<<0))
3666                 vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
3667         if (pause_result & (1<<1))
3668                 vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
3669
3670 }
3671
3672 static void bnx2x_ext_phy_update_adv_fc(struct bnx2x_phy *phy,
3673                                         struct link_params *params,
3674                                         struct link_vars *vars)
3675 {
3676         u16 ld_pause;           /* local */
3677         u16 lp_pause;           /* link partner */
3678         u16 pause_result;
3679         struct bnx2x *bp = params->bp;
3680         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) {
3681                 bnx2x_cl22_read(bp, phy, 0x4, &ld_pause);
3682                 bnx2x_cl22_read(bp, phy, 0x5, &lp_pause);
3683         } else if (CHIP_IS_E3(bp) &&
3684                 SINGLE_MEDIA_DIRECT(params)) {
3685                 u8 lane = bnx2x_get_warpcore_lane(phy, params);
3686                 u16 gp_status, gp_mask;
3687                 bnx2x_cl45_read(bp, phy,
3688                                 MDIO_AN_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_4,
3689                                 &gp_status);
3690                 gp_mask = (MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL |
3691                            MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP) <<
3692                         lane;
3693                 if ((gp_status & gp_mask) == gp_mask) {
3694                         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
3695                                         MDIO_AN_REG_ADV_PAUSE, &ld_pause);
3696                         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
3697                                         MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
3698                 } else {
3699                         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
3700                                         MDIO_AN_REG_CL37_FC_LD, &ld_pause);
3701                         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
3702                                         MDIO_AN_REG_CL37_FC_LP, &lp_pause);
3703                         ld_pause = ((ld_pause &
3704                                      MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
3705                                     << 3);
3706                         lp_pause = ((lp_pause &
3707                                      MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
3708                                     << 3);
3709                 }
3710         } else {
3711                 bnx2x_cl45_read(bp, phy,
3712                                 MDIO_AN_DEVAD,
3713                                 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
3714                 bnx2x_cl45_read(bp, phy,
3715                                 MDIO_AN_DEVAD,
3716                                 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
3717         }
3718         pause_result = (ld_pause &
3719                         MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
3720         pause_result |= (lp_pause &
3721                          MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
3722         DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n", pause_result);
3723         bnx2x_pause_resolve(vars, pause_result);
3724
3725 }
3726
3727 static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
3728                                    struct link_params *params,
3729                                    struct link_vars *vars)
3730 {
3731         u8 ret = 0;
3732         vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
3733         if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
3734                 /* Update the advertised flow-controled of LD/LP in AN */
3735                 if (phy->req_line_speed == SPEED_AUTO_NEG)
3736                         bnx2x_ext_phy_update_adv_fc(phy, params, vars);
3737                 /* But set the flow-control result as the requested one */
3738                 vars->flow_ctrl = phy->req_flow_ctrl;
3739         } else if (phy->req_line_speed != SPEED_AUTO_NEG)
3740                 vars->flow_ctrl = params->req_fc_auto_adv;
3741         else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
3742                 ret = 1;
3743                 bnx2x_ext_phy_update_adv_fc(phy, params, vars);
3744         }
3745         return ret;
3746 }
3747 /******************************************************************/
3748 /*                      Warpcore section                          */
3749 /******************************************************************/
3750 /* The init_internal_warpcore should mirror the xgxs,
3751  * i.e. reset the lane (if needed), set aer for the
3752  * init configuration, and set/clear SGMII flag. Internal
3753  * phy init is done purely in phy_init stage.
3754  */
3755 static void bnx2x_warpcore_enable_AN_KR(struct bnx2x_phy *phy,
3756                                         struct link_params *params,
3757                                         struct link_vars *vars) {
3758         u16 val16 = 0, lane, i;
3759         struct bnx2x *bp = params->bp;
3760         static struct bnx2x_reg_set reg_set[] = {
3761                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
3762                 {MDIO_AN_DEVAD, MDIO_WC_REG_PAR_DET_10G_CTRL, 0},
3763                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, 0},
3764                 {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0xff},
3765                 {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0x5555},
3766                 {MDIO_PMA_DEVAD, MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0x0},
3767                 {MDIO_WC_DEVAD, MDIO_WC_REG_RX66_CONTROL, 0x7415},
3768                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x6190},
3769                 /* Disable Autoneg: re-enable it after adv is done. */
3770                 {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0}
3771         };
3772         DP(NETIF_MSG_LINK, "Enable Auto Negotiation for KR\n");
3773         /* Set to default registers that may be overriden by 10G force */
3774         for (i = 0; i < sizeof(reg_set)/sizeof(struct bnx2x_reg_set); i++)
3775                 bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
3776                                  reg_set[i].val);
3777
3778         /* Check adding advertisement for 1G KX */
3779         if (((vars->line_speed == SPEED_AUTO_NEG) &&
3780              (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
3781             (vars->line_speed == SPEED_1000)) {
3782                 u32 addr = MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2;
3783                 val16 |= (1<<5);
3784
3785                 /* Enable CL37 1G Parallel Detect */
3786                 bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD, addr, 0x1);
3787                 DP(NETIF_MSG_LINK, "Advertize 1G\n");
3788         }
3789         if (((vars->line_speed == SPEED_AUTO_NEG) &&
3790              (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
3791             (vars->line_speed ==  SPEED_10000)) {
3792                 /* Check adding advertisement for 10G KR */
3793                 val16 |= (1<<7);
3794                 /* Enable 10G Parallel Detect */
3795                 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3796                                  MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
3797
3798                 DP(NETIF_MSG_LINK, "Advertize 10G\n");
3799         }
3800
3801         /* Set Transmit PMD settings */
3802         lane = bnx2x_get_warpcore_lane(phy, params);
3803         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3804                       MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
3805                      ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3806                       (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3807                       (0x09 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
3808         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3809                          MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL,
3810                          0x03f0);
3811         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3812                          MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL,
3813                          0x03f0);
3814
3815         /* Advertised speeds */
3816         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3817                          MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, val16);
3818
3819         /* Advertised and set FEC (Forward Error Correction) */
3820         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3821                          MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2,
3822                          (MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY |
3823                           MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ));
3824
3825         /* Enable CL37 BAM */
3826         if (REG_RD(bp, params->shmem_base +
3827                    offsetof(struct shmem_region, dev_info.
3828                             port_hw_config[params->port].default_cfg)) &
3829             PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
3830                 bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3831                                          MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL,
3832                                          1);
3833                 DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
3834         }
3835
3836         /* Advertise pause */
3837         bnx2x_ext_phy_set_pause(params, phy, vars);
3838         /* Set KR Autoneg Work-Around flag for Warpcore version older than D108
3839          */
3840         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3841                         MDIO_WC_REG_UC_INFO_B1_VERSION, &val16);
3842         if (val16 < 0xd108) {
3843                 DP(NETIF_MSG_LINK, "Enable AN KR work-around\n");
3844                 vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
3845         }
3846         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3847                                  MDIO_WC_REG_DIGITAL5_MISC7, 0x100);
3848
3849         /* Over 1G - AN local device user page 1 */
3850         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3851                         MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
3852
3853         /* Enable Autoneg */
3854         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3855                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
3856
3857 }
3858
3859 static void bnx2x_warpcore_set_10G_KR(struct bnx2x_phy *phy,
3860                                       struct link_params *params,
3861                                       struct link_vars *vars)
3862 {
3863         struct bnx2x *bp = params->bp;
3864         u16 i;
3865         static struct bnx2x_reg_set reg_set[] = {
3866                 /* Disable Autoneg */
3867                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
3868                 {MDIO_AN_DEVAD, MDIO_WC_REG_PAR_DET_10G_CTRL, 0},
3869                 {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
3870                         0x3f00},
3871                 {MDIO_AN_DEVAD, MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0},
3872                 {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0},
3873                 {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL3_UP1, 0x1},
3874                 {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL5_MISC7, 0xa},
3875                 /* Disable CL36 PCS Tx */
3876                 {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0x0},
3877                 /* Double Wide Single Data Rate @ pll rate */
3878                 {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0xFFFF},
3879                 /* Leave cl72 training enable, needed for KR */
3880                 {MDIO_PMA_DEVAD,
3881                 MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150,
3882                 0x2}
3883         };
3884
3885         for (i = 0; i < sizeof(reg_set)/sizeof(struct bnx2x_reg_set); i++)
3886                 bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
3887                                  reg_set[i].val);
3888
3889         /* Leave CL72 enabled */
3890         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3891                                  MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
3892                                  0x3800);
3893
3894         /* Set speed via PMA/PMD register */
3895         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
3896                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
3897
3898         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
3899                          MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
3900
3901         /* Enable encoded forced speed */
3902         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3903                          MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
3904
3905         /* Turn TX scramble payload only the 64/66 scrambler */
3906         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3907                          MDIO_WC_REG_TX66_CONTROL, 0x9);
3908
3909         /* Turn RX scramble payload only the 64/66 scrambler */
3910         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3911                                  MDIO_WC_REG_RX66_CONTROL, 0xF9);
3912
3913         /* Set and clear loopback to cause a reset to 64/66 decoder */
3914         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3915                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
3916         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3917                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
3918
3919 }
3920
3921 static void bnx2x_warpcore_set_10G_XFI(struct bnx2x_phy *phy,
3922                                        struct link_params *params,
3923                                        u8 is_xfi)
3924 {
3925         struct bnx2x *bp = params->bp;
3926         u16 misc1_val, tap_val, tx_driver_val, lane, val;
3927         /* Hold rxSeqStart */
3928         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3929                                  MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, 0x8000);
3930
3931         /* Hold tx_fifo_reset */
3932         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3933                                  MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x1);
3934
3935         /* Disable CL73 AN */
3936         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
3937
3938         /* Disable 100FX Enable and Auto-Detect */
3939         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3940                         MDIO_WC_REG_FX100_CTRL1, &val);
3941         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3942                          MDIO_WC_REG_FX100_CTRL1, (val & 0xFFFA));
3943
3944         /* Disable 100FX Idle detect */
3945         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
3946                                  MDIO_WC_REG_FX100_CTRL3, 0x0080);
3947
3948         /* Set Block address to Remote PHY & Clear forced_speed[5] */
3949         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3950                         MDIO_WC_REG_DIGITAL4_MISC3, &val);
3951         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3952                          MDIO_WC_REG_DIGITAL4_MISC3, (val & 0xFF7F));
3953
3954         /* Turn off auto-detect & fiber mode */
3955         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3956                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
3957         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3958                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
3959                          (val & 0xFFEE));
3960
3961         /* Set filter_force_link, disable_false_link and parallel_detect */
3962         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3963                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
3964         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3965                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
3966                          ((val | 0x0006) & 0xFFFE));
3967
3968         /* Set XFI / SFI */
3969         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
3970                         MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
3971
3972         misc1_val &= ~(0x1f);
3973
3974         if (is_xfi) {
3975                 misc1_val |= 0x5;
3976                 tap_val = ((0x08 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
3977                            (0x37 << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
3978                            (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
3979                 tx_driver_val =
3980                       ((0x00 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3981                        (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3982                        (0x03 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
3983
3984         } else {
3985                 misc1_val |= 0x9;
3986                 tap_val = ((0x0f << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
3987                            (0x2b << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
3988                            (0x02 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
3989                 tx_driver_val =
3990                       ((0x03 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
3991                        (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
3992                        (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
3993         }
3994         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
3995                          MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
3996
3997         /* Set Transmit PMD settings */
3998         lane = bnx2x_get_warpcore_lane(phy, params);
3999         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4000                          MDIO_WC_REG_TX_FIR_TAP,
4001                          tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
4002         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4003                          MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
4004                          tx_driver_val);
4005
4006         /* Enable fiber mode, enable and invert sig_det */
4007         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4008                                  MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0xd);
4009
4010         /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
4011         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4012                                  MDIO_WC_REG_DIGITAL4_MISC3, 0x8080);
4013
4014         /* Enable LPI pass through */
4015         DP(NETIF_MSG_LINK, "Configure WC for LPI pass through\n");
4016         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4017                          MDIO_WC_REG_EEE_COMBO_CONTROL0,
4018                          0x7c);
4019         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4020                                  MDIO_WC_REG_DIGITAL4_MISC5, 0xc000);
4021
4022         /* 10G XFI Full Duplex */
4023         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4024                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
4025
4026         /* Release tx_fifo_reset */
4027         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4028                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
4029         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4030                          MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, val & 0xFFFE);
4031
4032         /* Release rxSeqStart */
4033         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4034                         MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
4035         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4036                          MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val & 0x7FFF));
4037 }
4038
4039 static void bnx2x_warpcore_set_20G_KR2(struct bnx2x *bp,
4040                                        struct bnx2x_phy *phy)
4041 {
4042         DP(NETIF_MSG_LINK, "KR2 still not supported !!!\n");
4043 }
4044
4045 static void bnx2x_warpcore_set_20G_DXGXS(struct bnx2x *bp,
4046                                          struct bnx2x_phy *phy,
4047                                          u16 lane)
4048 {
4049         /* Rx0 anaRxControl1G */
4050         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4051                          MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
4052
4053         /* Rx2 anaRxControl1G */
4054         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4055                          MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
4056
4057         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4058                          MDIO_WC_REG_RX66_SCW0, 0xE070);
4059
4060         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4061                          MDIO_WC_REG_RX66_SCW1, 0xC0D0);
4062
4063         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4064                          MDIO_WC_REG_RX66_SCW2, 0xA0B0);
4065
4066         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4067                          MDIO_WC_REG_RX66_SCW3, 0x8090);
4068
4069         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4070                          MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
4071
4072         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4073                          MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
4074
4075         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4076                          MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
4077
4078         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4079                          MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
4080
4081         /* Serdes Digital Misc1 */
4082         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4083                          MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
4084
4085         /* Serdes Digital4 Misc3 */
4086         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4087                          MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
4088
4089         /* Set Transmit PMD settings */
4090         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4091                          MDIO_WC_REG_TX_FIR_TAP,
4092                         ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
4093                          (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
4094                          (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET) |
4095                          MDIO_WC_REG_TX_FIR_TAP_ENABLE));
4096         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4097                       MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
4098                      ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
4099                       (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
4100                       (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
4101 }
4102
4103 static void bnx2x_warpcore_set_sgmii_speed(struct bnx2x_phy *phy,
4104                                            struct link_params *params,
4105                                            u8 fiber_mode,
4106                                            u8 always_autoneg)
4107 {
4108         struct bnx2x *bp = params->bp;
4109         u16 val16, digctrl_kx1, digctrl_kx2;
4110
4111         /* Clear XFI clock comp in non-10G single lane mode. */
4112         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4113                         MDIO_WC_REG_RX66_CONTROL, &val16);
4114         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4115                          MDIO_WC_REG_RX66_CONTROL, val16 & ~(3<<13));
4116
4117         if (always_autoneg || phy->req_line_speed == SPEED_AUTO_NEG) {
4118                 /* SGMII Autoneg */
4119                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4120                                 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4121                 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4122                                  MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
4123                                  val16 | 0x1000);
4124                 DP(NETIF_MSG_LINK, "set SGMII AUTONEG\n");
4125         } else {
4126                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4127                                 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4128                 val16 &= 0xcebf;
4129                 switch (phy->req_line_speed) {
4130                 case SPEED_10:
4131                         break;
4132                 case SPEED_100:
4133                         val16 |= 0x2000;
4134                         break;
4135                 case SPEED_1000:
4136                         val16 |= 0x0040;
4137                         break;
4138                 default:
4139                         DP(NETIF_MSG_LINK,
4140                            "Speed not supported: 0x%x\n", phy->req_line_speed);
4141                         return;
4142                 }
4143
4144                 if (phy->req_duplex == DUPLEX_FULL)
4145                         val16 |= 0x0100;
4146
4147                 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4148                                 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
4149
4150                 DP(NETIF_MSG_LINK, "set SGMII force speed %d\n",
4151                                phy->req_line_speed);
4152                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4153                                 MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4154                 DP(NETIF_MSG_LINK, "  (readback) %x\n", val16);
4155         }
4156
4157         /* SGMII Slave mode and disable signal detect */
4158         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4159                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
4160         if (fiber_mode)
4161                 digctrl_kx1 = 1;
4162         else
4163                 digctrl_kx1 &= 0xff4a;
4164
4165         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4166                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
4167                         digctrl_kx1);
4168
4169         /* Turn off parallel detect */
4170         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4171                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
4172         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4173                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
4174                         (digctrl_kx2 & ~(1<<2)));
4175
4176         /* Re-enable parallel detect */
4177         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4178                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
4179                         (digctrl_kx2 | (1<<2)));
4180
4181         /* Enable autodet */
4182         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4183                         MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
4184                         (digctrl_kx1 | 0x10));
4185 }
4186
4187 static void bnx2x_warpcore_reset_lane(struct bnx2x *bp,
4188                                       struct bnx2x_phy *phy,
4189                                       u8 reset)
4190 {
4191         u16 val;
4192         /* Take lane out of reset after configuration is finished */
4193         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4194                         MDIO_WC_REG_DIGITAL5_MISC6, &val);
4195         if (reset)
4196                 val |= 0xC000;
4197         else
4198                 val &= 0x3FFF;
4199         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4200                          MDIO_WC_REG_DIGITAL5_MISC6, val);
4201         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4202                          MDIO_WC_REG_DIGITAL5_MISC6, &val);
4203 }
4204 /* Clear SFI/XFI link settings registers */
4205 static void bnx2x_warpcore_clear_regs(struct bnx2x_phy *phy,
4206                                       struct link_params *params,
4207                                       u16 lane)
4208 {
4209         struct bnx2x *bp = params->bp;
4210         u16 i;
4211         static struct bnx2x_reg_set wc_regs[] = {
4212                 {MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0},
4213                 {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL1, 0x014a},
4214                 {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL3, 0x0800},
4215                 {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL4_MISC3, 0x8008},
4216                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
4217                         0x0195},
4218                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
4219                         0x0007},
4220                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3,
4221                         0x0002},
4222                 {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000},
4223                 {MDIO_WC_DEVAD, MDIO_WC_REG_TX_FIR_TAP, 0x0000},
4224                 {MDIO_WC_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040},
4225                 {MDIO_WC_DEVAD, MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140}
4226         };
4227         /* Set XFI clock comp as default. */
4228         bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4229                                  MDIO_WC_REG_RX66_CONTROL, (3<<13));
4230
4231         for (i = 0; i < sizeof(wc_regs)/sizeof(struct bnx2x_reg_set); i++)
4232                 bnx2x_cl45_write(bp, phy, wc_regs[i].devad, wc_regs[i].reg,
4233                                  wc_regs[i].val);
4234
4235         lane = bnx2x_get_warpcore_lane(phy, params);
4236         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4237                          MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane, 0x0990);
4238
4239 }
4240
4241 static int bnx2x_get_mod_abs_int_cfg(struct bnx2x *bp,
4242                                                 u32 chip_id,
4243                                                 u32 shmem_base, u8 port,
4244                                                 u8 *gpio_num, u8 *gpio_port)
4245 {
4246         u32 cfg_pin;
4247         *gpio_num = 0;
4248         *gpio_port = 0;
4249         if (CHIP_IS_E3(bp)) {
4250                 cfg_pin = (REG_RD(bp, shmem_base +
4251                                 offsetof(struct shmem_region,
4252                                 dev_info.port_hw_config[port].e3_sfp_ctrl)) &
4253                                 PORT_HW_CFG_E3_MOD_ABS_MASK) >>
4254                                 PORT_HW_CFG_E3_MOD_ABS_SHIFT;
4255
4256                 /* Should not happen. This function called upon interrupt
4257                  * triggered by GPIO ( since EPIO can only generate interrupts
4258                  * to MCP).
4259                  * So if this function was called and none of the GPIOs was set,
4260                  * it means the shit hit the fan.
4261                  */
4262                 if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
4263                     (cfg_pin > PIN_CFG_GPIO3_P1)) {
4264                         DP(NETIF_MSG_LINK,
4265                            "ERROR: Invalid cfg pin %x for module detect indication\n",
4266                            cfg_pin);
4267                         return -EINVAL;
4268                 }
4269
4270                 *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
4271                 *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
4272         } else {
4273                 *gpio_num = MISC_REGISTERS_GPIO_3;
4274                 *gpio_port = port;
4275         }
4276         DP(NETIF_MSG_LINK, "MOD_ABS int GPIO%d_P%d\n", *gpio_num, *gpio_port);
4277         return 0;
4278 }
4279
4280 static int bnx2x_is_sfp_module_plugged(struct bnx2x_phy *phy,
4281                                        struct link_params *params)
4282 {
4283         struct bnx2x *bp = params->bp;
4284         u8 gpio_num, gpio_port;
4285         u32 gpio_val;
4286         if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id,
4287                                       params->shmem_base, params->port,
4288                                       &gpio_num, &gpio_port) != 0)
4289                 return 0;
4290         gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
4291
4292         /* Call the handling function in case module is detected */
4293         if (gpio_val == 0)
4294                 return 1;
4295         else
4296                 return 0;
4297 }
4298 static int bnx2x_warpcore_get_sigdet(struct bnx2x_phy *phy,
4299                                         struct link_params *params)
4300 {
4301         u16 gp2_status_reg0, lane;
4302         struct bnx2x *bp = params->bp;
4303
4304         lane = bnx2x_get_warpcore_lane(phy, params);
4305
4306         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_0,
4307                                  &gp2_status_reg0);
4308
4309         return (gp2_status_reg0 >> (8+lane)) & 0x1;
4310 }
4311
4312 static void bnx2x_warpcore_config_runtime(struct bnx2x_phy *phy,
4313                                        struct link_params *params,
4314                                        struct link_vars *vars)
4315 {
4316         struct bnx2x *bp = params->bp;
4317         u32 serdes_net_if;
4318         u16 gp_status1 = 0, lnkup = 0, lnkup_kr = 0;
4319         u16 lane = bnx2x_get_warpcore_lane(phy, params);
4320
4321         vars->turn_to_run_wc_rt = vars->turn_to_run_wc_rt ? 0 : 1;
4322
4323         if (!vars->turn_to_run_wc_rt)
4324                 return;
4325
4326         /* Return if there is no link partner */
4327         if (!(bnx2x_warpcore_get_sigdet(phy, params))) {
4328                 DP(NETIF_MSG_LINK, "bnx2x_warpcore_get_sigdet false\n");
4329                 return;
4330         }
4331
4332         if (vars->rx_tx_asic_rst) {
4333                 serdes_net_if = (REG_RD(bp, params->shmem_base +
4334                                 offsetof(struct shmem_region, dev_info.
4335                                 port_hw_config[params->port].default_cfg)) &
4336                                 PORT_HW_CFG_NET_SERDES_IF_MASK);
4337
4338                 switch (serdes_net_if) {
4339                 case PORT_HW_CFG_NET_SERDES_IF_KR:
4340                         /* Do we get link yet? */
4341                         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, 0x81d1,
4342                                                                 &gp_status1);
4343                         lnkup = (gp_status1 >> (8+lane)) & 0x1;/* 1G */
4344                                 /*10G KR*/
4345                         lnkup_kr = (gp_status1 >> (12+lane)) & 0x1;
4346
4347                         DP(NETIF_MSG_LINK,
4348                                 "gp_status1 0x%x\n", gp_status1);
4349
4350                         if (lnkup_kr || lnkup) {
4351                                         vars->rx_tx_asic_rst = 0;
4352                                         DP(NETIF_MSG_LINK,
4353                                         "link up, rx_tx_asic_rst 0x%x\n",
4354                                         vars->rx_tx_asic_rst);
4355                         } else {
4356                                 /* Reset the lane to see if link comes up.*/
4357                                 bnx2x_warpcore_reset_lane(bp, phy, 1);
4358                                 bnx2x_warpcore_reset_lane(bp, phy, 0);
4359
4360                                 /* Restart Autoneg */
4361                                 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
4362                                         MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
4363
4364                                 vars->rx_tx_asic_rst--;
4365                                 DP(NETIF_MSG_LINK, "0x%x retry left\n",
4366                                 vars->rx_tx_asic_rst);
4367                         }
4368                         break;
4369
4370                 default:
4371                         break;
4372                 }
4373
4374         } /*params->rx_tx_asic_rst*/
4375
4376 }
4377 static void bnx2x_warpcore_config_sfi(struct bnx2x_phy *phy,
4378                                       struct link_params *params)
4379 {
4380         u16 lane = bnx2x_get_warpcore_lane(phy, params);
4381         struct bnx2x *bp = params->bp;
4382         bnx2x_warpcore_clear_regs(phy, params, lane);
4383         if ((params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)] ==
4384              SPEED_10000) &&
4385             (phy->media_type != ETH_PHY_SFP_1G_FIBER)) {
4386                 DP(NETIF_MSG_LINK, "Setting 10G SFI\n");
4387                 bnx2x_warpcore_set_10G_XFI(phy, params, 0);
4388         } else {
4389                 DP(NETIF_MSG_LINK, "Setting 1G Fiber\n");
4390                 bnx2x_warpcore_set_sgmii_speed(phy, params, 1, 0);
4391         }
4392 }
4393
4394 static void bnx2x_warpcore_config_init(struct bnx2x_phy *phy,
4395                                        struct link_params *params,
4396                                        struct link_vars *vars)
4397 {
4398         struct bnx2x *bp = params->bp;
4399         u32 serdes_net_if;
4400         u8 fiber_mode;
4401         u16 lane = bnx2x_get_warpcore_lane(phy, params);
4402         serdes_net_if = (REG_RD(bp, params->shmem_base +
4403                          offsetof(struct shmem_region, dev_info.
4404                                   port_hw_config[params->port].default_cfg)) &
4405                          PORT_HW_CFG_NET_SERDES_IF_MASK);
4406         DP(NETIF_MSG_LINK, "Begin Warpcore init, link_speed %d, "
4407                            "serdes_net_if = 0x%x\n",
4408                        vars->line_speed, serdes_net_if);
4409         bnx2x_set_aer_mmd(params, phy);
4410
4411         vars->phy_flags |= PHY_XGXS_FLAG;
4412         if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
4413             (phy->req_line_speed &&
4414              ((phy->req_line_speed == SPEED_100) ||
4415               (phy->req_line_speed == SPEED_10)))) {
4416                 vars->phy_flags |= PHY_SGMII_FLAG;
4417                 DP(NETIF_MSG_LINK, "Setting SGMII mode\n");
4418                 bnx2x_warpcore_clear_regs(phy, params, lane);
4419                 bnx2x_warpcore_set_sgmii_speed(phy, params, 0, 1);
4420         } else {
4421                 switch (serdes_net_if) {
4422                 case PORT_HW_CFG_NET_SERDES_IF_KR:
4423                         /* Enable KR Auto Neg */
4424                         if (params->loopback_mode != LOOPBACK_EXT)
4425                                 bnx2x_warpcore_enable_AN_KR(phy, params, vars);
4426                         else {
4427                                 DP(NETIF_MSG_LINK, "Setting KR 10G-Force\n");
4428                                 bnx2x_warpcore_set_10G_KR(phy, params, vars);
4429                         }
4430                         break;
4431
4432                 case PORT_HW_CFG_NET_SERDES_IF_XFI:
4433                         bnx2x_warpcore_clear_regs(phy, params, lane);
4434                         if (vars->line_speed == SPEED_10000) {
4435                                 DP(NETIF_MSG_LINK, "Setting 10G XFI\n");
4436                                 bnx2x_warpcore_set_10G_XFI(phy, params, 1);
4437                         } else {
4438                                 if (SINGLE_MEDIA_DIRECT(params)) {
4439                                         DP(NETIF_MSG_LINK, "1G Fiber\n");
4440                                         fiber_mode = 1;
4441                                 } else {
4442                                         DP(NETIF_MSG_LINK, "10/100/1G SGMII\n");
4443                                         fiber_mode = 0;
4444                                 }
4445                                 bnx2x_warpcore_set_sgmii_speed(phy,
4446                                                                 params,
4447                                                                 fiber_mode,
4448                                                                 0);
4449                         }
4450
4451                         break;
4452
4453                 case PORT_HW_CFG_NET_SERDES_IF_SFI:
4454                         /* Issue Module detection */
4455                         if (bnx2x_is_sfp_module_plugged(phy, params))
4456                                 bnx2x_sfp_module_detection(phy, params);
4457
4458                         bnx2x_warpcore_config_sfi(phy, params);
4459                         break;
4460
4461                 case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
4462                         if (vars->line_speed != SPEED_20000) {
4463                                 DP(NETIF_MSG_LINK, "Speed not supported yet\n");
4464                                 return;
4465                         }
4466                         DP(NETIF_MSG_LINK, "Setting 20G DXGXS\n");
4467                         bnx2x_warpcore_set_20G_DXGXS(bp, phy, lane);
4468                         /* Issue Module detection */
4469
4470                         bnx2x_sfp_module_detection(phy, params);
4471                         break;
4472
4473                 case PORT_HW_CFG_NET_SERDES_IF_KR2:
4474                         if (vars->line_speed != SPEED_20000) {
4475                                 DP(NETIF_MSG_LINK, "Speed not supported yet\n");
4476                                 return;
4477                         }
4478                         DP(NETIF_MSG_LINK, "Setting 20G KR2\n");
4479                         bnx2x_warpcore_set_20G_KR2(bp, phy);
4480                         break;
4481
4482                 default:
4483                         DP(NETIF_MSG_LINK,
4484                            "Unsupported Serdes Net Interface 0x%x\n",
4485                            serdes_net_if);
4486                         return;
4487                 }
4488         }
4489
4490         /* Take lane out of reset after configuration is finished */
4491         bnx2x_warpcore_reset_lane(bp, phy, 0);
4492         DP(NETIF_MSG_LINK, "Exit config init\n");
4493 }
4494
4495 static void bnx2x_sfp_e3_set_transmitter(struct link_params *params,
4496                                          struct bnx2x_phy *phy,
4497                                          u8 tx_en)
4498 {
4499         struct bnx2x *bp = params->bp;
4500         u32 cfg_pin;
4501         u8 port = params->port;
4502
4503         cfg_pin = REG_RD(bp, params->shmem_base +
4504                                 offsetof(struct shmem_region,
4505                                 dev_info.port_hw_config[port].e3_sfp_ctrl)) &
4506                                 PORT_HW_CFG_TX_LASER_MASK;
4507         /* Set the !tx_en since this pin is DISABLE_TX_LASER */
4508         DP(NETIF_MSG_LINK, "Setting WC TX to %d\n", tx_en);
4509         /* For 20G, the expected pin to be used is 3 pins after the current */
4510
4511         bnx2x_set_cfg_pin(bp, cfg_pin, tx_en ^ 1);
4512         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
4513                 bnx2x_set_cfg_pin(bp, cfg_pin + 3, tx_en ^ 1);
4514 }
4515
4516 static void bnx2x_warpcore_link_reset(struct bnx2x_phy *phy,
4517                                       struct link_params *params)
4518 {
4519         struct bnx2x *bp = params->bp;
4520         u16 val16;
4521         bnx2x_sfp_e3_set_transmitter(params, phy, 0);
4522         bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
4523         bnx2x_set_aer_mmd(params, phy);
4524         /* Global register */
4525         bnx2x_warpcore_reset_lane(bp, phy, 1);
4526
4527         /* Clear loopback settings (if any) */
4528         /* 10G & 20G */
4529         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4530                         MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
4531         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4532                          MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 &
4533                          0xBFFF);
4534
4535         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4536                         MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
4537         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4538                         MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 & 0xfffe);
4539
4540         /* Update those 1-copy registers */
4541         CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
4542                           MDIO_AER_BLOCK_AER_REG, 0);
4543         /* Enable 1G MDIO (1-copy) */
4544         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4545                         MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4546                         &val16);
4547         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4548                          MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4549                          val16 & ~0x10);
4550
4551         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4552                         MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
4553         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4554                          MDIO_WC_REG_XGXSBLK1_LANECTRL2,
4555                          val16 & 0xff00);
4556
4557 }
4558
4559 static void bnx2x_set_warpcore_loopback(struct bnx2x_phy *phy,
4560                                         struct link_params *params)
4561 {
4562         struct bnx2x *bp = params->bp;
4563         u16 val16;
4564         u32 lane;
4565         DP(NETIF_MSG_LINK, "Setting Warpcore loopback type %x, speed %d\n",
4566                        params->loopback_mode, phy->req_line_speed);
4567
4568         if (phy->req_line_speed < SPEED_10000) {
4569                 /* 10/100/1000 */
4570
4571                 /* Update those 1-copy registers */
4572                 CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
4573                                   MDIO_AER_BLOCK_AER_REG, 0);
4574                 /* Enable 1G MDIO (1-copy) */
4575                 bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4576                                          MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
4577                                          0x10);
4578                 /* Set 1G loopback based on lane (1-copy) */
4579                 lane = bnx2x_get_warpcore_lane(phy, params);
4580                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
4581                                 MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
4582                 bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
4583                                 MDIO_WC_REG_XGXSBLK1_LANECTRL2,
4584                                 val16 | (1<<lane));
4585
4586                 /* Switch back to 4-copy registers */
4587                 bnx2x_set_aer_mmd(params, phy);
4588         } else {
4589                 /* 10G & 20G */
4590                 bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4591                                          MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
4592                                          0x4000);
4593
4594                 bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
4595                                          MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1);
4596         }
4597 }
4598
4599
4600
4601 static void bnx2x_sync_link(struct link_params *params,
4602                              struct link_vars *vars)
4603 {
4604         struct bnx2x *bp = params->bp;
4605         u8 link_10g_plus;
4606         if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
4607                 vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
4608         vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
4609         if (vars->link_up) {
4610                 DP(NETIF_MSG_LINK, "phy link up\n");
4611
4612                 vars->phy_link_up = 1;
4613                 vars->duplex = DUPLEX_FULL;
4614                 switch (vars->link_status &
4615                         LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
4616                 case LINK_10THD:
4617                         vars->duplex = DUPLEX_HALF;
4618                         /* Fall thru */
4619                 case LINK_10TFD:
4620                         vars->line_speed = SPEED_10;
4621                         break;
4622
4623                 case LINK_100TXHD:
4624                         vars->duplex = DUPLEX_HALF;
4625                         /* Fall thru */
4626                 case LINK_100T4:
4627                 case LINK_100TXFD:
4628                         vars->line_speed = SPEED_100;
4629                         break;
4630
4631                 case LINK_1000THD:
4632                         vars->duplex = DUPLEX_HALF;
4633                         /* Fall thru */
4634                 case LINK_1000TFD:
4635                         vars->line_speed = SPEED_1000;
4636                         break;
4637
4638                 case LINK_2500THD:
4639                         vars->duplex = DUPLEX_HALF;
4640                         /* Fall thru */
4641                 case LINK_2500TFD:
4642                         vars->line_speed = SPEED_2500;
4643                         break;
4644
4645                 case LINK_10GTFD:
4646                         vars->line_speed = SPEED_10000;
4647                         break;
4648                 case LINK_20GTFD:
4649                         vars->line_speed = SPEED_20000;
4650                         break;
4651                 default:
4652                         break;
4653                 }
4654                 vars->flow_ctrl = 0;
4655                 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
4656                         vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
4657
4658                 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
4659                         vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
4660
4661                 if (!vars->flow_ctrl)
4662                         vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4663
4664                 if (vars->line_speed &&
4665                     ((vars->line_speed == SPEED_10) ||
4666                      (vars->line_speed == SPEED_100))) {
4667                         vars->phy_flags |= PHY_SGMII_FLAG;
4668                 } else {
4669                         vars->phy_flags &= ~PHY_SGMII_FLAG;
4670                 }
4671                 if (vars->line_speed &&
4672                     USES_WARPCORE(bp) &&
4673                     (vars->line_speed == SPEED_1000))
4674                         vars->phy_flags |= PHY_SGMII_FLAG;
4675                 /* Anything 10 and over uses the bmac */
4676                 link_10g_plus = (vars->line_speed >= SPEED_10000);
4677
4678                 if (link_10g_plus) {
4679                         if (USES_WARPCORE(bp))
4680                                 vars->mac_type = MAC_TYPE_XMAC;
4681                         else
4682                                 vars->mac_type = MAC_TYPE_BMAC;
4683                 } else {
4684                         if (USES_WARPCORE(bp))
4685                                 vars->mac_type = MAC_TYPE_UMAC;
4686                         else
4687                                 vars->mac_type = MAC_TYPE_EMAC;
4688                 }
4689         } else { /* Link down */
4690                 DP(NETIF_MSG_LINK, "phy link down\n");
4691
4692                 vars->phy_link_up = 0;
4693
4694                 vars->line_speed = 0;
4695                 vars->duplex = DUPLEX_FULL;
4696                 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
4697
4698                 /* Indicate no mac active */
4699                 vars->mac_type = MAC_TYPE_NONE;
4700                 if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
4701                         vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
4702                 if (vars->link_status & LINK_STATUS_SFP_TX_FAULT)
4703                         vars->phy_flags |= PHY_SFP_TX_FAULT_FLAG;
4704         }
4705 }
4706
4707 void bnx2x_link_status_update(struct link_params *params,
4708                               struct link_vars *vars)
4709 {
4710         struct bnx2x *bp = params->bp;
4711         u8 port = params->port;
4712         u32 sync_offset, media_types;
4713         /* Update PHY configuration */
4714         set_phy_vars(params, vars);
4715
4716         vars->link_status = REG_RD(bp, params->shmem_base +
4717                                    offsetof(struct shmem_region,
4718                                             port_mb[port].link_status));
4719         if (bnx2x_eee_has_cap(params))
4720                 vars->eee_status = REG_RD(bp, params->shmem2_base +
4721                                           offsetof(struct shmem2_region,
4722                                                    eee_status[params->port]));
4723
4724         vars->phy_flags = PHY_XGXS_FLAG;
4725         bnx2x_sync_link(params, vars);
4726         /* Sync media type */
4727         sync_offset = params->shmem_base +
4728                         offsetof(struct shmem_region,
4729                                  dev_info.port_hw_config[port].media_type);
4730         media_types = REG_RD(bp, sync_offset);
4731
4732         params->phy[INT_PHY].media_type =
4733                 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
4734                 PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
4735         params->phy[EXT_PHY1].media_type =
4736                 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
4737                 PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
4738         params->phy[EXT_PHY2].media_type =
4739                 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
4740                 PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
4741         DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
4742
4743         /* Sync AEU offset */
4744         sync_offset = params->shmem_base +
4745                         offsetof(struct shmem_region,
4746                                  dev_info.port_hw_config[port].aeu_int_mask);
4747
4748         vars->aeu_int_mask = REG_RD(bp, sync_offset);
4749
4750         /* Sync PFC status */
4751         if (vars->link_status & LINK_STATUS_PFC_ENABLED)
4752                 params->feature_config_flags |=
4753                                         FEATURE_CONFIG_PFC_ENABLED;
4754         else
4755                 params->feature_config_flags &=
4756                                         ~FEATURE_CONFIG_PFC_ENABLED;
4757
4758         DP(NETIF_MSG_LINK, "link_status 0x%x  phy_link_up %x int_mask 0x%x\n",
4759                  vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
4760         DP(NETIF_MSG_LINK, "line_speed %x  duplex %x  flow_ctrl 0x%x\n",
4761                  vars->line_speed, vars->duplex, vars->flow_ctrl);
4762 }
4763
4764 static void bnx2x_set_master_ln(struct link_params *params,
4765                                 struct bnx2x_phy *phy)
4766 {
4767         struct bnx2x *bp = params->bp;
4768         u16 new_master_ln, ser_lane;
4769         ser_lane = ((params->lane_config &
4770                      PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
4771                     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
4772
4773         /* Set the master_ln for AN */
4774         CL22_RD_OVER_CL45(bp, phy,
4775                           MDIO_REG_BANK_XGXS_BLOCK2,
4776                           MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
4777                           &new_master_ln);
4778
4779         CL22_WR_OVER_CL45(bp, phy,
4780                           MDIO_REG_BANK_XGXS_BLOCK2 ,
4781                           MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
4782                           (new_master_ln | ser_lane));
4783 }
4784
4785 static int bnx2x_reset_unicore(struct link_params *params,
4786                                struct bnx2x_phy *phy,
4787                                u8 set_serdes)
4788 {
4789         struct bnx2x *bp = params->bp;
4790         u16 mii_control;
4791         u16 i;
4792         CL22_RD_OVER_CL45(bp, phy,
4793                           MDIO_REG_BANK_COMBO_IEEE0,
4794                           MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
4795
4796         /* Reset the unicore */
4797         CL22_WR_OVER_CL45(bp, phy,
4798                           MDIO_REG_BANK_COMBO_IEEE0,
4799                           MDIO_COMBO_IEEE0_MII_CONTROL,
4800                           (mii_control |
4801                            MDIO_COMBO_IEEO_MII_CONTROL_RESET));
4802         if (set_serdes)
4803                 bnx2x_set_serdes_access(bp, params->port);
4804
4805         /* Wait for the reset to self clear */
4806         for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
4807                 udelay(5);
4808
4809                 /* The reset erased the previous bank value */
4810                 CL22_RD_OVER_CL45(bp, phy,
4811                                   MDIO_REG_BANK_COMBO_IEEE0,
4812                                   MDIO_COMBO_IEEE0_MII_CONTROL,
4813                                   &mii_control);
4814
4815                 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
4816                         udelay(5);
4817                         return 0;
4818                 }
4819         }
4820
4821         netdev_err(bp->dev,  "Warning: PHY was not initialized,"
4822                               " Port %d\n",
4823                          params->port);
4824         DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
4825         return -EINVAL;
4826
4827 }
4828
4829 static void bnx2x_set_swap_lanes(struct link_params *params,
4830                                  struct bnx2x_phy *phy)
4831 {
4832         struct bnx2x *bp = params->bp;
4833         /* Each two bits represents a lane number:
4834          * No swap is 0123 => 0x1b no need to enable the swap
4835          */
4836         u16 rx_lane_swap, tx_lane_swap;
4837
4838         rx_lane_swap = ((params->lane_config &
4839                          PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
4840                         PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
4841         tx_lane_swap = ((params->lane_config &
4842                          PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
4843                         PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
4844
4845         if (rx_lane_swap != 0x1b) {
4846                 CL22_WR_OVER_CL45(bp, phy,
4847                                   MDIO_REG_BANK_XGXS_BLOCK2,
4848                                   MDIO_XGXS_BLOCK2_RX_LN_SWAP,
4849                                   (rx_lane_swap |
4850                                    MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
4851                                    MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
4852         } else {
4853                 CL22_WR_OVER_CL45(bp, phy,
4854                                   MDIO_REG_BANK_XGXS_BLOCK2,
4855                                   MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
4856         }
4857
4858         if (tx_lane_swap != 0x1b) {
4859                 CL22_WR_OVER_CL45(bp, phy,
4860                                   MDIO_REG_BANK_XGXS_BLOCK2,
4861                                   MDIO_XGXS_BLOCK2_TX_LN_SWAP,
4862                                   (tx_lane_swap |
4863                                    MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
4864         } else {
4865                 CL22_WR_OVER_CL45(bp, phy,
4866                                   MDIO_REG_BANK_XGXS_BLOCK2,
4867                                   MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
4868         }
4869 }
4870
4871 static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
4872                                          struct link_params *params)
4873 {
4874         struct bnx2x *bp = params->bp;
4875         u16 control2;
4876         CL22_RD_OVER_CL45(bp, phy,
4877                           MDIO_REG_BANK_SERDES_DIGITAL,
4878                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
4879                           &control2);
4880         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
4881                 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
4882         else
4883                 control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
4884         DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
4885                 phy->speed_cap_mask, control2);
4886         CL22_WR_OVER_CL45(bp, phy,
4887                           MDIO_REG_BANK_SERDES_DIGITAL,
4888                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
4889                           control2);
4890
4891         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
4892              (phy->speed_cap_mask &
4893                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
4894                 DP(NETIF_MSG_LINK, "XGXS\n");
4895
4896                 CL22_WR_OVER_CL45(bp, phy,
4897                                  MDIO_REG_BANK_10G_PARALLEL_DETECT,
4898                                  MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
4899                                  MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
4900
4901                 CL22_RD_OVER_CL45(bp, phy,
4902                                   MDIO_REG_BANK_10G_PARALLEL_DETECT,
4903                                   MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
4904                                   &control2);
4905
4906
4907                 control2 |=
4908                     MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
4909
4910                 CL22_WR_OVER_CL45(bp, phy,
4911                                   MDIO_REG_BANK_10G_PARALLEL_DETECT,
4912                                   MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
4913                                   control2);
4914
4915                 /* Disable parallel detection of HiG */
4916                 CL22_WR_OVER_CL45(bp, phy,
4917                                   MDIO_REG_BANK_XGXS_BLOCK2,
4918                                   MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
4919                                   MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
4920                                   MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
4921         }
4922 }
4923
4924 static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
4925                               struct link_params *params,
4926                               struct link_vars *vars,
4927                               u8 enable_cl73)
4928 {
4929         struct bnx2x *bp = params->bp;
4930         u16 reg_val;
4931
4932         /* CL37 Autoneg */
4933         CL22_RD_OVER_CL45(bp, phy,
4934                           MDIO_REG_BANK_COMBO_IEEE0,
4935                           MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
4936
4937         /* CL37 Autoneg Enabled */
4938         if (vars->line_speed == SPEED_AUTO_NEG)
4939                 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
4940         else /* CL37 Autoneg Disabled */
4941                 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
4942                              MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
4943
4944         CL22_WR_OVER_CL45(bp, phy,
4945                           MDIO_REG_BANK_COMBO_IEEE0,
4946                           MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
4947
4948         /* Enable/Disable Autodetection */
4949
4950         CL22_RD_OVER_CL45(bp, phy,
4951                           MDIO_REG_BANK_SERDES_DIGITAL,
4952                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
4953         reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
4954                     MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
4955         reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
4956         if (vars->line_speed == SPEED_AUTO_NEG)
4957                 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
4958         else
4959                 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
4960
4961         CL22_WR_OVER_CL45(bp, phy,
4962                           MDIO_REG_BANK_SERDES_DIGITAL,
4963                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
4964
4965         /* Enable TetonII and BAM autoneg */
4966         CL22_RD_OVER_CL45(bp, phy,
4967                           MDIO_REG_BANK_BAM_NEXT_PAGE,
4968                           MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
4969                           &reg_val);
4970         if (vars->line_speed == SPEED_AUTO_NEG) {
4971                 /* Enable BAM aneg Mode and TetonII aneg Mode */
4972                 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
4973                             MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
4974         } else {
4975                 /* TetonII and BAM Autoneg Disabled */
4976                 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
4977                              MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
4978         }
4979         CL22_WR_OVER_CL45(bp, phy,
4980                           MDIO_REG_BANK_BAM_NEXT_PAGE,
4981                           MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
4982                           reg_val);
4983
4984         if (enable_cl73) {
4985                 /* Enable Cl73 FSM status bits */
4986                 CL22_WR_OVER_CL45(bp, phy,
4987                                   MDIO_REG_BANK_CL73_USERB0,
4988                                   MDIO_CL73_USERB0_CL73_UCTRL,
4989                                   0xe);
4990
4991                 /* Enable BAM Station Manager*/
4992                 CL22_WR_OVER_CL45(bp, phy,
4993                         MDIO_REG_BANK_CL73_USERB0,
4994                         MDIO_CL73_USERB0_CL73_BAM_CTRL1,
4995                         MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
4996                         MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
4997                         MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
4998
4999                 /* Advertise CL73 link speeds */
5000                 CL22_RD_OVER_CL45(bp, phy,
5001                                   MDIO_REG_BANK_CL73_IEEEB1,
5002                                   MDIO_CL73_IEEEB1_AN_ADV2,
5003                                   &reg_val);
5004                 if (phy->speed_cap_mask &
5005                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
5006                         reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
5007                 if (phy->speed_cap_mask &
5008                     PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
5009                         reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
5010
5011                 CL22_WR_OVER_CL45(bp, phy,
5012                                   MDIO_REG_BANK_CL73_IEEEB1,
5013                                   MDIO_CL73_IEEEB1_AN_ADV2,
5014                                   reg_val);
5015
5016                 /* CL73 Autoneg Enabled */
5017                 reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
5018
5019         } else /* CL73 Autoneg Disabled */
5020                 reg_val = 0;
5021
5022         CL22_WR_OVER_CL45(bp, phy,
5023                           MDIO_REG_BANK_CL73_IEEEB0,
5024                           MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
5025 }
5026
5027 /* Program SerDes, forced speed */
5028 static void bnx2x_program_serdes(struct bnx2x_phy *phy,
5029                                  struct link_params *params,
5030                                  struct link_vars *vars)
5031 {
5032         struct bnx2x *bp = params->bp;
5033         u16 reg_val;
5034
5035         /* Program duplex, disable autoneg and sgmii*/
5036         CL22_RD_OVER_CL45(bp, phy,
5037                           MDIO_REG_BANK_COMBO_IEEE0,
5038                           MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
5039         reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
5040                      MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
5041                      MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
5042         if (phy->req_duplex == DUPLEX_FULL)
5043                 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
5044         CL22_WR_OVER_CL45(bp, phy,
5045                           MDIO_REG_BANK_COMBO_IEEE0,
5046                           MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
5047
5048         /* Program speed
5049          *  - needed only if the speed is greater than 1G (2.5G or 10G)
5050          */
5051         CL22_RD_OVER_CL45(bp, phy,
5052                           MDIO_REG_BANK_SERDES_DIGITAL,
5053                           MDIO_SERDES_DIGITAL_MISC1, &reg_val);
5054         /* Clearing the speed value before setting the right speed */
5055         DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
5056
5057         reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
5058                      MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
5059
5060         if (!((vars->line_speed == SPEED_1000) ||
5061               (vars->line_speed == SPEED_100) ||
5062               (vars->line_speed == SPEED_10))) {
5063
5064                 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
5065                             MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
5066                 if (vars->line_speed == SPEED_10000)
5067                         reg_val |=
5068                                 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
5069         }
5070
5071         CL22_WR_OVER_CL45(bp, phy,
5072                           MDIO_REG_BANK_SERDES_DIGITAL,
5073                           MDIO_SERDES_DIGITAL_MISC1, reg_val);
5074
5075 }
5076
5077 static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
5078                                               struct link_params *params)
5079 {
5080         struct bnx2x *bp = params->bp;
5081         u16 val = 0;
5082
5083         /* Set extended capabilities */
5084         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
5085                 val |= MDIO_OVER_1G_UP1_2_5G;
5086         if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
5087                 val |= MDIO_OVER_1G_UP1_10G;
5088         CL22_WR_OVER_CL45(bp, phy,
5089                           MDIO_REG_BANK_OVER_1G,
5090                           MDIO_OVER_1G_UP1, val);
5091
5092         CL22_WR_OVER_CL45(bp, phy,
5093                           MDIO_REG_BANK_OVER_1G,
5094                           MDIO_OVER_1G_UP3, 0x400);
5095 }
5096
5097 static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
5098                                               struct link_params *params,
5099                                               u16 ieee_fc)
5100 {
5101         struct bnx2x *bp = params->bp;
5102         u16 val;
5103         /* For AN, we are always publishing full duplex */
5104
5105         CL22_WR_OVER_CL45(bp, phy,
5106                           MDIO_REG_BANK_COMBO_IEEE0,
5107                           MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
5108         CL22_RD_OVER_CL45(bp, phy,
5109                           MDIO_REG_BANK_CL73_IEEEB1,
5110                           MDIO_CL73_IEEEB1_AN_ADV1, &val);
5111         val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
5112         val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
5113         CL22_WR_OVER_CL45(bp, phy,
5114                           MDIO_REG_BANK_CL73_IEEEB1,
5115                           MDIO_CL73_IEEEB1_AN_ADV1, val);
5116 }
5117
5118 static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
5119                                   struct link_params *params,
5120                                   u8 enable_cl73)
5121 {
5122         struct bnx2x *bp = params->bp;
5123         u16 mii_control;
5124
5125         DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
5126         /* Enable and restart BAM/CL37 aneg */
5127
5128         if (enable_cl73) {
5129                 CL22_RD_OVER_CL45(bp, phy,
5130                                   MDIO_REG_BANK_CL73_IEEEB0,
5131                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5132                                   &mii_control);
5133
5134                 CL22_WR_OVER_CL45(bp, phy,
5135                                   MDIO_REG_BANK_CL73_IEEEB0,
5136                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5137                                   (mii_control |
5138                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
5139                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
5140         } else {
5141
5142                 CL22_RD_OVER_CL45(bp, phy,
5143                                   MDIO_REG_BANK_COMBO_IEEE0,
5144                                   MDIO_COMBO_IEEE0_MII_CONTROL,
5145                                   &mii_control);
5146                 DP(NETIF_MSG_LINK,
5147                          "bnx2x_restart_autoneg mii_control before = 0x%x\n",
5148                          mii_control);
5149                 CL22_WR_OVER_CL45(bp, phy,
5150                                   MDIO_REG_BANK_COMBO_IEEE0,
5151                                   MDIO_COMBO_IEEE0_MII_CONTROL,
5152                                   (mii_control |
5153                                    MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
5154                                    MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
5155         }
5156 }
5157
5158 static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
5159                                            struct link_params *params,
5160                                            struct link_vars *vars)
5161 {
5162         struct bnx2x *bp = params->bp;
5163         u16 control1;
5164
5165         /* In SGMII mode, the unicore is always slave */
5166
5167         CL22_RD_OVER_CL45(bp, phy,
5168                           MDIO_REG_BANK_SERDES_DIGITAL,
5169                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
5170                           &control1);
5171         control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
5172         /* Set sgmii mode (and not fiber) */
5173         control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
5174                       MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
5175                       MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
5176         CL22_WR_OVER_CL45(bp, phy,
5177                           MDIO_REG_BANK_SERDES_DIGITAL,
5178                           MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
5179                           control1);
5180
5181         /* If forced speed */
5182         if (!(vars->line_speed == SPEED_AUTO_NEG)) {
5183                 /* Set speed, disable autoneg */
5184                 u16 mii_control;
5185
5186                 CL22_RD_OVER_CL45(bp, phy,
5187                                   MDIO_REG_BANK_COMBO_IEEE0,
5188                                   MDIO_COMBO_IEEE0_MII_CONTROL,
5189                                   &mii_control);
5190                 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
5191                                  MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
5192                                  MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
5193
5194                 switch (vars->line_speed) {
5195                 case SPEED_100:
5196                         mii_control |=
5197                                 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
5198                         break;
5199                 case SPEED_1000:
5200                         mii_control |=
5201                                 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
5202                         break;
5203                 case SPEED_10:
5204                         /* There is nothing to set for 10M */
5205                         break;
5206                 default:
5207                         /* Invalid speed for SGMII */
5208                         DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
5209                                   vars->line_speed);
5210                         break;
5211                 }
5212
5213                 /* Setting the full duplex */
5214                 if (phy->req_duplex == DUPLEX_FULL)
5215                         mii_control |=
5216                                 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
5217                 CL22_WR_OVER_CL45(bp, phy,
5218                                   MDIO_REG_BANK_COMBO_IEEE0,
5219                                   MDIO_COMBO_IEEE0_MII_CONTROL,
5220                                   mii_control);
5221
5222         } else { /* AN mode */
5223                 /* Enable and restart AN */
5224                 bnx2x_restart_autoneg(phy, params, 0);
5225         }
5226 }
5227
5228 /* Link management
5229  */
5230 static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
5231                                              struct link_params *params)
5232 {
5233         struct bnx2x *bp = params->bp;
5234         u16 pd_10g, status2_1000x;
5235         if (phy->req_line_speed != SPEED_AUTO_NEG)
5236                 return 0;
5237         CL22_RD_OVER_CL45(bp, phy,
5238                           MDIO_REG_BANK_SERDES_DIGITAL,
5239                           MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
5240                           &status2_1000x);
5241         CL22_RD_OVER_CL45(bp, phy,
5242                           MDIO_REG_BANK_SERDES_DIGITAL,
5243                           MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
5244                           &status2_1000x);
5245         if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
5246                 DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
5247                          params->port);
5248                 return 1;
5249         }
5250
5251         CL22_RD_OVER_CL45(bp, phy,
5252                           MDIO_REG_BANK_10G_PARALLEL_DETECT,
5253                           MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
5254                           &pd_10g);
5255
5256         if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
5257                 DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
5258                          params->port);
5259                 return 1;
5260         }
5261         return 0;
5262 }
5263
5264 static void bnx2x_update_adv_fc(struct bnx2x_phy *phy,
5265                                 struct link_params *params,
5266                                 struct link_vars *vars,
5267                                 u32 gp_status)
5268 {
5269         u16 ld_pause;   /* local driver */
5270         u16 lp_pause;   /* link partner */
5271         u16 pause_result;
5272         struct bnx2x *bp = params->bp;
5273         if ((gp_status &
5274              (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
5275               MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
5276             (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
5277              MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
5278
5279                 CL22_RD_OVER_CL45(bp, phy,
5280                                   MDIO_REG_BANK_CL73_IEEEB1,
5281                                   MDIO_CL73_IEEEB1_AN_ADV1,
5282                                   &ld_pause);
5283                 CL22_RD_OVER_CL45(bp, phy,
5284                                   MDIO_REG_BANK_CL73_IEEEB1,
5285                                   MDIO_CL73_IEEEB1_AN_LP_ADV1,
5286                                   &lp_pause);
5287                 pause_result = (ld_pause &
5288                                 MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK) >> 8;
5289                 pause_result |= (lp_pause &
5290                                  MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK) >> 10;
5291                 DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n", pause_result);
5292         } else {
5293                 CL22_RD_OVER_CL45(bp, phy,
5294                                   MDIO_REG_BANK_COMBO_IEEE0,
5295                                   MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
5296                                   &ld_pause);
5297                 CL22_RD_OVER_CL45(bp, phy,
5298                         MDIO_REG_BANK_COMBO_IEEE0,
5299                         MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
5300                         &lp_pause);
5301                 pause_result = (ld_pause &
5302                                 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
5303                 pause_result |= (lp_pause &
5304                                  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
5305                 DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n", pause_result);
5306         }
5307         bnx2x_pause_resolve(vars, pause_result);
5308
5309 }
5310
5311 static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
5312                                     struct link_params *params,
5313                                     struct link_vars *vars,
5314                                     u32 gp_status)
5315 {
5316         struct bnx2x *bp = params->bp;
5317         vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
5318
5319         /* Resolve from gp_status in case of AN complete and not sgmii */
5320         if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
5321                 /* Update the advertised flow-controled of LD/LP in AN */
5322                 if (phy->req_line_speed == SPEED_AUTO_NEG)
5323                         bnx2x_update_adv_fc(phy, params, vars, gp_status);
5324                 /* But set the flow-control result as the requested one */
5325                 vars->flow_ctrl = phy->req_flow_ctrl;
5326         } else if (phy->req_line_speed != SPEED_AUTO_NEG)
5327                 vars->flow_ctrl = params->req_fc_auto_adv;
5328         else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
5329                  (!(vars->phy_flags & PHY_SGMII_FLAG))) {
5330                 if (bnx2x_direct_parallel_detect_used(phy, params)) {
5331                         vars->flow_ctrl = params->req_fc_auto_adv;
5332                         return;
5333                 }
5334                 bnx2x_update_adv_fc(phy, params, vars, gp_status);
5335         }
5336         DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
5337 }
5338
5339 static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
5340                                          struct link_params *params)
5341 {
5342         struct bnx2x *bp = params->bp;
5343         u16 rx_status, ustat_val, cl37_fsm_received;
5344         DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
5345         /* Step 1: Make sure signal is detected */
5346         CL22_RD_OVER_CL45(bp, phy,
5347                           MDIO_REG_BANK_RX0,
5348                           MDIO_RX0_RX_STATUS,
5349                           &rx_status);
5350         if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
5351             (MDIO_RX0_RX_STATUS_SIGDET)) {
5352                 DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
5353                              "rx_status(0x80b0) = 0x%x\n", rx_status);
5354                 CL22_WR_OVER_CL45(bp, phy,
5355                                   MDIO_REG_BANK_CL73_IEEEB0,
5356                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5357                                   MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
5358                 return;
5359         }
5360         /* Step 2: Check CL73 state machine */
5361         CL22_RD_OVER_CL45(bp, phy,
5362                           MDIO_REG_BANK_CL73_USERB0,
5363                           MDIO_CL73_USERB0_CL73_USTAT1,
5364                           &ustat_val);
5365         if ((ustat_val &
5366              (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
5367               MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
5368             (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
5369               MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
5370                 DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
5371                              "ustat_val(0x8371) = 0x%x\n", ustat_val);
5372                 return;
5373         }
5374         /* Step 3: Check CL37 Message Pages received to indicate LP
5375          * supports only CL37
5376          */
5377         CL22_RD_OVER_CL45(bp, phy,
5378                           MDIO_REG_BANK_REMOTE_PHY,
5379                           MDIO_REMOTE_PHY_MISC_RX_STATUS,
5380                           &cl37_fsm_received);
5381         if ((cl37_fsm_received &
5382              (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
5383              MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
5384             (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
5385               MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
5386                 DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
5387                              "misc_rx_status(0x8330) = 0x%x\n",
5388                          cl37_fsm_received);
5389                 return;
5390         }
5391         /* The combined cl37/cl73 fsm state information indicating that
5392          * we are connected to a device which does not support cl73, but
5393          * does support cl37 BAM. In this case we disable cl73 and
5394          * restart cl37 auto-neg
5395          */
5396
5397         /* Disable CL73 */
5398         CL22_WR_OVER_CL45(bp, phy,
5399                           MDIO_REG_BANK_CL73_IEEEB0,
5400                           MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
5401                           0);
5402         /* Restart CL37 autoneg */
5403         bnx2x_restart_autoneg(phy, params, 0);
5404         DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
5405 }
5406
5407 static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
5408                                   struct link_params *params,
5409                                   struct link_vars *vars,
5410                                   u32 gp_status)
5411 {
5412         if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
5413                 vars->link_status |=
5414                         LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
5415
5416         if (bnx2x_direct_parallel_detect_used(phy, params))
5417                 vars->link_status |=
5418                         LINK_STATUS_PARALLEL_DETECTION_USED;
5419 }
5420 static int bnx2x_get_link_speed_duplex(struct bnx2x_phy *phy,
5421                                      struct link_params *params,
5422                                       struct link_vars *vars,
5423                                       u16 is_link_up,
5424                                       u16 speed_mask,
5425                                       u16 is_duplex)
5426 {
5427         struct bnx2x *bp = params->bp;
5428         if (phy->req_line_speed == SPEED_AUTO_NEG)
5429                 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
5430         if (is_link_up) {
5431                 DP(NETIF_MSG_LINK, "phy link up\n");
5432
5433                 vars->phy_link_up = 1;
5434                 vars->link_status |= LINK_STATUS_LINK_UP;
5435
5436                 switch (speed_mask) {
5437                 case GP_STATUS_10M:
5438                         vars->line_speed = SPEED_10;
5439                         if (vars->duplex == DUPLEX_FULL)
5440                                 vars->link_status |= LINK_10TFD;
5441                         else
5442                                 vars->link_status |= LINK_10THD;
5443                         break;
5444
5445                 case GP_STATUS_100M:
5446                         vars->line_speed = SPEED_100;
5447                         if (vars->duplex == DUPLEX_FULL)
5448                                 vars->link_status |= LINK_100TXFD;
5449                         else
5450                                 vars->link_status |= LINK_100TXHD;
5451                         break;
5452
5453                 case GP_STATUS_1G:
5454                 case GP_STATUS_1G_KX:
5455                         vars->line_speed = SPEED_1000;
5456                         if (vars->duplex == DUPLEX_FULL)
5457                                 vars->link_status |= LINK_1000TFD;
5458                         else
5459                                 vars->link_status |= LINK_1000THD;
5460                         break;
5461
5462                 case GP_STATUS_2_5G:
5463                         vars->line_speed = SPEED_2500;
5464                         if (vars->duplex == DUPLEX_FULL)
5465                                 vars->link_status |= LINK_2500TFD;
5466                         else
5467                                 vars->link_status |= LINK_2500THD;
5468                         break;
5469
5470                 case GP_STATUS_5G:
5471                 case GP_STATUS_6G:
5472                         DP(NETIF_MSG_LINK,
5473                                  "link speed unsupported  gp_status 0x%x\n",
5474                                   speed_mask);
5475                         return -EINVAL;
5476
5477                 case GP_STATUS_10G_KX4:
5478                 case GP_STATUS_10G_HIG:
5479                 case GP_STATUS_10G_CX4:
5480                 case GP_STATUS_10G_KR:
5481                 case GP_STATUS_10G_SFI:
5482                 case GP_STATUS_10G_XFI:
5483                         vars->line_speed = SPEED_10000;
5484                         vars->link_status |= LINK_10GTFD;
5485                         break;
5486                 case GP_STATUS_20G_DXGXS:
5487                         vars->line_speed = SPEED_20000;
5488                         vars->link_status |= LINK_20GTFD;
5489                         break;
5490                 default:
5491                         DP(NETIF_MSG_LINK,
5492                                   "link speed unsupported gp_status 0x%x\n",
5493                                   speed_mask);
5494                         return -EINVAL;
5495                 }
5496         } else { /* link_down */
5497                 DP(NETIF_MSG_LINK, "phy link down\n");
5498
5499                 vars->phy_link_up = 0;
5500
5501                 vars->duplex = DUPLEX_FULL;
5502                 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
5503                 vars->mac_type = MAC_TYPE_NONE;
5504         }
5505         DP(NETIF_MSG_LINK, " phy_link_up %x line_speed %d\n",
5506                     vars->phy_link_up, vars->line_speed);
5507         return 0;
5508 }
5509
5510 static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
5511                                       struct link_params *params,
5512                                       struct link_vars *vars)
5513 {
5514         struct bnx2x *bp = params->bp;
5515
5516         u16 gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
5517         int rc = 0;
5518
5519         /* Read gp_status */
5520         CL22_RD_OVER_CL45(bp, phy,
5521                           MDIO_REG_BANK_GP_STATUS,
5522                           MDIO_GP_STATUS_TOP_AN_STATUS1,
5523                           &gp_status);
5524         if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
5525                 duplex = DUPLEX_FULL;
5526         if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
5527                 link_up = 1;
5528         speed_mask = gp_status & GP_STATUS_SPEED_MASK;
5529         DP(NETIF_MSG_LINK, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x\n",
5530                        gp_status, link_up, speed_mask);
5531         rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
5532                                          duplex);
5533         if (rc == -EINVAL)
5534                 return rc;
5535
5536         if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
5537                 if (SINGLE_MEDIA_DIRECT(params)) {
5538                         bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
5539                         if (phy->req_line_speed == SPEED_AUTO_NEG)
5540                                 bnx2x_xgxs_an_resolve(phy, params, vars,
5541                                                       gp_status);
5542                 }
5543         } else { /* Link_down */
5544                 if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
5545                     SINGLE_MEDIA_DIRECT(params)) {
5546                         /* Check signal is detected */
5547                         bnx2x_check_fallback_to_cl37(phy, params);
5548                 }
5549         }
5550
5551         /* Read LP advertised speeds*/
5552         if (SINGLE_MEDIA_DIRECT(params) &&
5553             (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)) {
5554                 u16 val;
5555
5556                 CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_CL73_IEEEB1,
5557                                   MDIO_CL73_IEEEB1_AN_LP_ADV2, &val);
5558
5559                 if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
5560                         vars->link_status |=
5561                                 LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
5562                 if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
5563                            MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
5564                         vars->link_status |=
5565                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5566
5567                 CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_OVER_1G,
5568                                   MDIO_OVER_1G_LP_UP1, &val);
5569
5570                 if (val & MDIO_OVER_1G_UP1_2_5G)
5571                         vars->link_status |=
5572                                 LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
5573                 if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
5574                         vars->link_status |=
5575                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5576         }
5577
5578         DP(NETIF_MSG_LINK, "duplex %x  flow_ctrl 0x%x link_status 0x%x\n",
5579                    vars->duplex, vars->flow_ctrl, vars->link_status);
5580         return rc;
5581 }
5582
5583 static int bnx2x_warpcore_read_status(struct bnx2x_phy *phy,
5584                                      struct link_params *params,
5585                                      struct link_vars *vars)
5586 {
5587         struct bnx2x *bp = params->bp;
5588         u8 lane;
5589         u16 gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
5590         int rc = 0;
5591         lane = bnx2x_get_warpcore_lane(phy, params);
5592         /* Read gp_status */
5593         if (phy->req_line_speed > SPEED_10000) {
5594                 u16 temp_link_up;
5595                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5596                                 1, &temp_link_up);
5597                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5598                                 1, &link_up);
5599                 DP(NETIF_MSG_LINK, "PCS RX link status = 0x%x-->0x%x\n",
5600                                temp_link_up, link_up);
5601                 link_up &= (1<<2);
5602                 if (link_up)
5603                         bnx2x_ext_phy_resolve_fc(phy, params, vars);
5604         } else {
5605                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5606                                 MDIO_WC_REG_GP2_STATUS_GP_2_1, &gp_status1);
5607                 DP(NETIF_MSG_LINK, "0x81d1 = 0x%x\n", gp_status1);
5608                 /* Check for either KR or generic link up. */
5609                 gp_status1 = ((gp_status1 >> 8) & 0xf) |
5610                         ((gp_status1 >> 12) & 0xf);
5611                 link_up = gp_status1 & (1 << lane);
5612                 if (link_up && SINGLE_MEDIA_DIRECT(params)) {
5613                         u16 pd, gp_status4;
5614                         if (phy->req_line_speed == SPEED_AUTO_NEG) {
5615                                 /* Check Autoneg complete */
5616                                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5617                                                 MDIO_WC_REG_GP2_STATUS_GP_2_4,
5618                                                 &gp_status4);
5619                                 if (gp_status4 & ((1<<12)<<lane))
5620                                         vars->link_status |=
5621                                         LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
5622
5623                                 /* Check parallel detect used */
5624                                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5625                                                 MDIO_WC_REG_PAR_DET_10G_STATUS,
5626                                                 &pd);
5627                                 if (pd & (1<<15))
5628                                         vars->link_status |=
5629                                         LINK_STATUS_PARALLEL_DETECTION_USED;
5630                         }
5631                         bnx2x_ext_phy_resolve_fc(phy, params, vars);
5632                 }
5633         }
5634
5635         if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) &&
5636             SINGLE_MEDIA_DIRECT(params)) {
5637                 u16 val;
5638
5639                 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
5640                                 MDIO_AN_REG_LP_AUTO_NEG2, &val);
5641
5642                 if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
5643                         vars->link_status |=
5644                                 LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
5645                 if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
5646                            MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
5647                         vars->link_status |=
5648                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5649
5650                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5651                                 MDIO_WC_REG_DIGITAL3_LP_UP1, &val);
5652
5653                 if (val & MDIO_OVER_1G_UP1_2_5G)
5654                         vars->link_status |=
5655                                 LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
5656                 if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
5657                         vars->link_status |=
5658                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
5659
5660         }
5661
5662
5663         if (lane < 2) {
5664                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5665                                 MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
5666         } else {
5667                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
5668                                 MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
5669         }
5670         DP(NETIF_MSG_LINK, "lane %d gp_speed 0x%x\n", lane, gp_speed);
5671
5672         if ((lane & 1) == 0)
5673                 gp_speed <<= 8;
5674         gp_speed &= 0x3f00;
5675
5676
5677         rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
5678                                          duplex);
5679
5680         DP(NETIF_MSG_LINK, "duplex %x  flow_ctrl 0x%x link_status 0x%x\n",
5681                    vars->duplex, vars->flow_ctrl, vars->link_status);
5682         return rc;
5683 }
5684 static void bnx2x_set_gmii_tx_driver(struct link_params *params)
5685 {
5686         struct bnx2x *bp = params->bp;
5687         struct bnx2x_phy *phy = &params->phy[INT_PHY];
5688         u16 lp_up2;
5689         u16 tx_driver;
5690         u16 bank;
5691
5692         /* Read precomp */
5693         CL22_RD_OVER_CL45(bp, phy,
5694                           MDIO_REG_BANK_OVER_1G,
5695                           MDIO_OVER_1G_LP_UP2, &lp_up2);
5696
5697         /* Bits [10:7] at lp_up2, positioned at [15:12] */
5698         lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
5699                    MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
5700                   MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
5701
5702         if (lp_up2 == 0)
5703                 return;
5704
5705         for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
5706               bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
5707                 CL22_RD_OVER_CL45(bp, phy,
5708                                   bank,
5709                                   MDIO_TX0_TX_DRIVER, &tx_driver);
5710
5711                 /* Replace tx_driver bits [15:12] */
5712                 if (lp_up2 !=
5713                     (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
5714                         tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
5715                         tx_driver |= lp_up2;
5716                         CL22_WR_OVER_CL45(bp, phy,
5717                                           bank,
5718                                           MDIO_TX0_TX_DRIVER, tx_driver);
5719                 }
5720         }
5721 }
5722
5723 static int bnx2x_emac_program(struct link_params *params,
5724                               struct link_vars *vars)
5725 {
5726         struct bnx2x *bp = params->bp;
5727         u8 port = params->port;
5728         u16 mode = 0;
5729
5730         DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
5731         bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
5732                        EMAC_REG_EMAC_MODE,
5733                        (EMAC_MODE_25G_MODE |
5734                         EMAC_MODE_PORT_MII_10M |
5735                         EMAC_MODE_HALF_DUPLEX));
5736         switch (vars->line_speed) {
5737         case SPEED_10:
5738                 mode |= EMAC_MODE_PORT_MII_10M;
5739                 break;
5740
5741         case SPEED_100:
5742                 mode |= EMAC_MODE_PORT_MII;
5743                 break;
5744
5745         case SPEED_1000:
5746                 mode |= EMAC_MODE_PORT_GMII;
5747                 break;
5748
5749         case SPEED_2500:
5750                 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
5751                 break;
5752
5753         default:
5754                 /* 10G not valid for EMAC */
5755                 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
5756                            vars->line_speed);
5757                 return -EINVAL;
5758         }
5759
5760         if (vars->duplex == DUPLEX_HALF)
5761                 mode |= EMAC_MODE_HALF_DUPLEX;
5762         bnx2x_bits_en(bp,
5763                       GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
5764                       mode);
5765
5766         bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
5767         return 0;
5768 }
5769
5770 static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
5771                                   struct link_params *params)
5772 {
5773
5774         u16 bank, i = 0;
5775         struct bnx2x *bp = params->bp;
5776
5777         for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
5778               bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
5779                         CL22_WR_OVER_CL45(bp, phy,
5780                                           bank,
5781                                           MDIO_RX0_RX_EQ_BOOST,
5782                                           phy->rx_preemphasis[i]);
5783         }
5784
5785         for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
5786                       bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
5787                         CL22_WR_OVER_CL45(bp, phy,
5788                                           bank,
5789                                           MDIO_TX0_TX_DRIVER,
5790                                           phy->tx_preemphasis[i]);
5791         }
5792 }
5793
5794 static void bnx2x_xgxs_config_init(struct bnx2x_phy *phy,
5795                                    struct link_params *params,
5796                                    struct link_vars *vars)
5797 {
5798         struct bnx2x *bp = params->bp;
5799         u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
5800                           (params->loopback_mode == LOOPBACK_XGXS));
5801         if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
5802                 if (SINGLE_MEDIA_DIRECT(params) &&
5803                     (params->feature_config_flags &
5804                      FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
5805                         bnx2x_set_preemphasis(phy, params);
5806
5807                 /* Forced speed requested? */
5808                 if (vars->line_speed != SPEED_AUTO_NEG ||
5809                     (SINGLE_MEDIA_DIRECT(params) &&
5810                      params->loopback_mode == LOOPBACK_EXT)) {
5811                         DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
5812
5813                         /* Disable autoneg */
5814                         bnx2x_set_autoneg(phy, params, vars, 0);
5815
5816                         /* Program speed and duplex */
5817                         bnx2x_program_serdes(phy, params, vars);
5818
5819                 } else { /* AN_mode */
5820                         DP(NETIF_MSG_LINK, "not SGMII, AN\n");
5821
5822                         /* AN enabled */
5823                         bnx2x_set_brcm_cl37_advertisement(phy, params);
5824
5825                         /* Program duplex & pause advertisement (for aneg) */
5826                         bnx2x_set_ieee_aneg_advertisement(phy, params,
5827                                                           vars->ieee_fc);
5828
5829                         /* Enable autoneg */
5830                         bnx2x_set_autoneg(phy, params, vars, enable_cl73);
5831
5832                         /* Enable and restart AN */
5833                         bnx2x_restart_autoneg(phy, params, enable_cl73);
5834                 }
5835
5836         } else { /* SGMII mode */
5837                 DP(NETIF_MSG_LINK, "SGMII\n");
5838
5839                 bnx2x_initialize_sgmii_process(phy, params, vars);
5840         }
5841 }
5842
5843 static int bnx2x_prepare_xgxs(struct bnx2x_phy *phy,
5844                           struct link_params *params,
5845                           struct link_vars *vars)
5846 {
5847         int rc;
5848         vars->phy_flags |= PHY_XGXS_FLAG;
5849         if ((phy->req_line_speed &&
5850              ((phy->req_line_speed == SPEED_100) ||
5851               (phy->req_line_speed == SPEED_10))) ||
5852             (!phy->req_line_speed &&
5853              (phy->speed_cap_mask >=
5854               PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
5855              (phy->speed_cap_mask <
5856               PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
5857             (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
5858                 vars->phy_flags |= PHY_SGMII_FLAG;
5859         else
5860                 vars->phy_flags &= ~PHY_SGMII_FLAG;
5861
5862         bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
5863         bnx2x_set_aer_mmd(params, phy);
5864         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
5865                 bnx2x_set_master_ln(params, phy);
5866
5867         rc = bnx2x_reset_unicore(params, phy, 0);
5868         /* Reset the SerDes and wait for reset bit return low */
5869         if (rc)
5870                 return rc;
5871
5872         bnx2x_set_aer_mmd(params, phy);
5873         /* Setting the masterLn_def again after the reset */
5874         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
5875                 bnx2x_set_master_ln(params, phy);
5876                 bnx2x_set_swap_lanes(params, phy);
5877         }
5878
5879         return rc;
5880 }
5881
5882 static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
5883                                      struct bnx2x_phy *phy,
5884                                      struct link_params *params)
5885 {
5886         u16 cnt, ctrl;
5887         /* Wait for soft reset to get cleared up to 1 sec */
5888         for (cnt = 0; cnt < 1000; cnt++) {
5889                 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
5890                         bnx2x_cl22_read(bp, phy,
5891                                 MDIO_PMA_REG_CTRL, &ctrl);
5892                 else
5893                         bnx2x_cl45_read(bp, phy,
5894                                 MDIO_PMA_DEVAD,
5895                                 MDIO_PMA_REG_CTRL, &ctrl);
5896                 if (!(ctrl & (1<<15)))
5897                         break;
5898                 usleep_range(1000, 2000);
5899         }
5900
5901         if (cnt == 1000)
5902                 netdev_err(bp->dev,  "Warning: PHY was not initialized,"
5903                                       " Port %d\n",
5904                          params->port);
5905         DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
5906         return cnt;
5907 }
5908
5909 static void bnx2x_link_int_enable(struct link_params *params)
5910 {
5911         u8 port = params->port;
5912         u32 mask;
5913         struct bnx2x *bp = params->bp;
5914
5915         /* Setting the status to report on link up for either XGXS or SerDes */
5916         if (CHIP_IS_E3(bp)) {
5917                 mask = NIG_MASK_XGXS0_LINK_STATUS;
5918                 if (!(SINGLE_MEDIA_DIRECT(params)))
5919                         mask |= NIG_MASK_MI_INT;
5920         } else if (params->switch_cfg == SWITCH_CFG_10G) {
5921                 mask = (NIG_MASK_XGXS0_LINK10G |
5922                         NIG_MASK_XGXS0_LINK_STATUS);
5923                 DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
5924                 if (!(SINGLE_MEDIA_DIRECT(params)) &&
5925                         params->phy[INT_PHY].type !=
5926                                 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
5927                         mask |= NIG_MASK_MI_INT;
5928                         DP(NETIF_MSG_LINK, "enabled external phy int\n");
5929                 }
5930
5931         } else { /* SerDes */
5932                 mask = NIG_MASK_SERDES0_LINK_STATUS;
5933                 DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
5934                 if (!(SINGLE_MEDIA_DIRECT(params)) &&
5935                         params->phy[INT_PHY].type !=
5936                                 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
5937                         mask |= NIG_MASK_MI_INT;
5938                         DP(NETIF_MSG_LINK, "enabled external phy int\n");
5939                 }
5940         }
5941         bnx2x_bits_en(bp,
5942                       NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5943                       mask);
5944
5945         DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
5946                  (params->switch_cfg == SWITCH_CFG_10G),
5947                  REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
5948         DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
5949                  REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
5950                  REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
5951                  REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
5952         DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
5953            REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
5954            REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
5955 }
5956
5957 static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
5958                                      u8 exp_mi_int)
5959 {
5960         u32 latch_status = 0;
5961
5962         /* Disable the MI INT ( external phy int ) by writing 1 to the
5963          * status register. Link down indication is high-active-signal,
5964          * so in this case we need to write the status to clear the XOR
5965          */
5966         /* Read Latched signals */
5967         latch_status = REG_RD(bp,
5968                                     NIG_REG_LATCH_STATUS_0 + port*8);
5969         DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
5970         /* Handle only those with latched-signal=up.*/
5971         if (exp_mi_int)
5972                 bnx2x_bits_en(bp,
5973                               NIG_REG_STATUS_INTERRUPT_PORT0
5974                               + port*4,
5975                               NIG_STATUS_EMAC0_MI_INT);
5976         else
5977                 bnx2x_bits_dis(bp,
5978                                NIG_REG_STATUS_INTERRUPT_PORT0
5979                                + port*4,
5980                                NIG_STATUS_EMAC0_MI_INT);
5981
5982         if (latch_status & 1) {
5983
5984                 /* For all latched-signal=up : Re-Arm Latch signals */
5985                 REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
5986                        (latch_status & 0xfffe) | (latch_status & 1));
5987         }
5988         /* For all latched-signal=up,Write original_signal to status */
5989 }
5990
5991 static void bnx2x_link_int_ack(struct link_params *params,
5992                                struct link_vars *vars, u8 is_10g_plus)
5993 {
5994         struct bnx2x *bp = params->bp;
5995         u8 port = params->port;
5996         u32 mask;
5997         /* First reset all status we assume only one line will be
5998          * change at a time
5999          */
6000         bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
6001                        (NIG_STATUS_XGXS0_LINK10G |
6002                         NIG_STATUS_XGXS0_LINK_STATUS |
6003                         NIG_STATUS_SERDES0_LINK_STATUS));
6004         if (vars->phy_link_up) {
6005                 if (USES_WARPCORE(bp))
6006                         mask = NIG_STATUS_XGXS0_LINK_STATUS;
6007                 else {
6008                         if (is_10g_plus)
6009                                 mask = NIG_STATUS_XGXS0_LINK10G;
6010                         else if (params->switch_cfg == SWITCH_CFG_10G) {
6011                                 /* Disable the link interrupt by writing 1 to
6012                                  * the relevant lane in the status register
6013                                  */
6014                                 u32 ser_lane =
6015                                         ((params->lane_config &
6016                                     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
6017                                     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
6018                                 mask = ((1 << ser_lane) <<
6019                                        NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
6020                         } else
6021                                 mask = NIG_STATUS_SERDES0_LINK_STATUS;
6022                 }
6023                 DP(NETIF_MSG_LINK, "Ack link up interrupt with mask 0x%x\n",
6024                                mask);
6025                 bnx2x_bits_en(bp,
6026                               NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
6027                               mask);
6028         }
6029 }
6030
6031 static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
6032 {
6033         u8 *str_ptr = str;
6034         u32 mask = 0xf0000000;
6035         u8 shift = 8*4;
6036         u8 digit;
6037         u8 remove_leading_zeros = 1;
6038         if (*len < 10) {
6039                 /* Need more than 10chars for this format */
6040                 *str_ptr = '\0';
6041                 (*len)--;
6042                 return -EINVAL;
6043         }
6044         while (shift > 0) {
6045
6046                 shift -= 4;
6047                 digit = ((num & mask) >> shift);
6048                 if (digit == 0 && remove_leading_zeros) {
6049                         mask = mask >> 4;
6050                         continue;
6051                 } else if (digit < 0xa)
6052                         *str_ptr = digit + '0';
6053                 else
6054                         *str_ptr = digit - 0xa + 'a';
6055                 remove_leading_zeros = 0;
6056                 str_ptr++;
6057                 (*len)--;
6058                 mask = mask >> 4;
6059                 if (shift == 4*4) {
6060                         *str_ptr = '.';
6061                         str_ptr++;
6062                         (*len)--;
6063                         remove_leading_zeros = 1;
6064                 }
6065         }
6066         return 0;
6067 }
6068
6069
6070 static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
6071 {
6072         str[0] = '\0';
6073         (*len)--;
6074         return 0;
6075 }
6076
6077 int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
6078                                  u16 len)
6079 {
6080         struct bnx2x *bp;
6081         u32 spirom_ver = 0;
6082         int status = 0;
6083         u8 *ver_p = version;
6084         u16 remain_len = len;
6085         if (version == NULL || params == NULL)
6086                 return -EINVAL;
6087         bp = params->bp;
6088
6089         /* Extract first external phy*/
6090         version[0] = '\0';
6091         spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
6092
6093         if (params->phy[EXT_PHY1].format_fw_ver) {
6094                 status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
6095                                                               ver_p,
6096                                                               &remain_len);
6097                 ver_p += (len - remain_len);
6098         }
6099         if ((params->num_phys == MAX_PHYS) &&
6100             (params->phy[EXT_PHY2].ver_addr != 0)) {
6101                 spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
6102                 if (params->phy[EXT_PHY2].format_fw_ver) {
6103                         *ver_p = '/';
6104                         ver_p++;
6105                         remain_len--;
6106                         status |= params->phy[EXT_PHY2].format_fw_ver(
6107                                 spirom_ver,
6108                                 ver_p,
6109                                 &remain_len);
6110                         ver_p = version + (len - remain_len);
6111                 }
6112         }
6113         *ver_p = '\0';
6114         return status;
6115 }
6116
6117 static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
6118                                     struct link_params *params)
6119 {
6120         u8 port = params->port;
6121         struct bnx2x *bp = params->bp;
6122
6123         if (phy->req_line_speed != SPEED_1000) {
6124                 u32 md_devad = 0;
6125
6126                 DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
6127
6128                 if (!CHIP_IS_E3(bp)) {
6129                         /* Change the uni_phy_addr in the nig */
6130                         md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
6131                                                port*0x18));
6132
6133                         REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
6134                                0x5);
6135                 }
6136
6137                 bnx2x_cl45_write(bp, phy,
6138                                  5,
6139                                  (MDIO_REG_BANK_AER_BLOCK +
6140                                   (MDIO_AER_BLOCK_AER_REG & 0xf)),
6141                                  0x2800);
6142
6143                 bnx2x_cl45_write(bp, phy,
6144                                  5,
6145                                  (MDIO_REG_BANK_CL73_IEEEB0 +
6146                                   (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
6147                                  0x6041);
6148                 msleep(200);
6149                 /* Set aer mmd back */
6150                 bnx2x_set_aer_mmd(params, phy);
6151
6152                 if (!CHIP_IS_E3(bp)) {
6153                         /* And md_devad */
6154                         REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
6155                                md_devad);
6156                 }
6157         } else {
6158                 u16 mii_ctrl;
6159                 DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
6160                 bnx2x_cl45_read(bp, phy, 5,
6161                                 (MDIO_REG_BANK_COMBO_IEEE0 +
6162                                 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
6163                                 &mii_ctrl);
6164                 bnx2x_cl45_write(bp, phy, 5,
6165                                  (MDIO_REG_BANK_COMBO_IEEE0 +
6166                                  (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
6167                                  mii_ctrl |
6168                                  MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
6169         }
6170 }
6171
6172 int bnx2x_set_led(struct link_params *params,
6173                   struct link_vars *vars, u8 mode, u32 speed)
6174 {
6175         u8 port = params->port;
6176         u16 hw_led_mode = params->hw_led_mode;
6177         int rc = 0;
6178         u8 phy_idx;
6179         u32 tmp;
6180         u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
6181         struct bnx2x *bp = params->bp;
6182         DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
6183         DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
6184                  speed, hw_led_mode);
6185         /* In case */
6186         for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
6187                 if (params->phy[phy_idx].set_link_led) {
6188                         params->phy[phy_idx].set_link_led(
6189                                 &params->phy[phy_idx], params, mode);
6190                 }
6191         }
6192
6193         switch (mode) {
6194         case LED_MODE_FRONT_PANEL_OFF:
6195         case LED_MODE_OFF:
6196                 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
6197                 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
6198                        SHARED_HW_CFG_LED_MAC1);
6199
6200                 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
6201                 if (params->phy[EXT_PHY1].type ==
6202                         PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
6203                         tmp &= ~(EMAC_LED_1000MB_OVERRIDE |
6204                                 EMAC_LED_100MB_OVERRIDE |
6205                                 EMAC_LED_10MB_OVERRIDE);
6206                 else
6207                         tmp |= EMAC_LED_OVERRIDE;
6208
6209                 EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp);
6210                 break;
6211
6212         case LED_MODE_OPER:
6213                 /* For all other phys, OPER mode is same as ON, so in case
6214                  * link is down, do nothing
6215                  */
6216                 if (!vars->link_up)
6217                         break;
6218         case LED_MODE_ON:
6219                 if (((params->phy[EXT_PHY1].type ==
6220                           PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
6221                          (params->phy[EXT_PHY1].type ==
6222                           PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
6223                     CHIP_IS_E2(bp) && params->num_phys == 2) {
6224                         /* This is a work-around for E2+8727 Configurations */
6225                         if (mode == LED_MODE_ON ||
6226                                 speed == SPEED_10000){
6227                                 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
6228                                 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
6229
6230                                 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
6231                                 EMAC_WR(bp, EMAC_REG_EMAC_LED,
6232                                         (tmp | EMAC_LED_OVERRIDE));
6233                                 /* Return here without enabling traffic
6234                                  * LED blink and setting rate in ON mode.
6235                                  * In oper mode, enabling LED blink
6236                                  * and setting rate is needed.
6237                                  */
6238                                 if (mode == LED_MODE_ON)
6239                                         return rc;
6240                         }
6241                 } else if (SINGLE_MEDIA_DIRECT(params)) {
6242                         /* This is a work-around for HW issue found when link
6243                          * is up in CL73
6244                          */
6245                         if ((!CHIP_IS_E3(bp)) ||
6246                             (CHIP_IS_E3(bp) &&
6247                              mode == LED_MODE_ON))
6248                                 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
6249
6250                         if (CHIP_IS_E1x(bp) ||
6251                             CHIP_IS_E2(bp) ||
6252                             (mode == LED_MODE_ON))
6253                                 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
6254                         else
6255                                 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
6256                                        hw_led_mode);
6257                 } else if ((params->phy[EXT_PHY1].type ==
6258                             PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
6259                            (mode == LED_MODE_ON)) {
6260                         REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
6261                         tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
6262                         EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp |
6263                                 EMAC_LED_OVERRIDE | EMAC_LED_1000MB_OVERRIDE);
6264                         /* Break here; otherwise, it'll disable the
6265                          * intended override.
6266                          */
6267                         break;
6268                 } else
6269                         REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
6270                                hw_led_mode);
6271
6272                 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
6273                 /* Set blinking rate to ~15.9Hz */
6274                 if (CHIP_IS_E3(bp))
6275                         REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
6276                                LED_BLINK_RATE_VAL_E3);
6277                 else
6278                         REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
6279                                LED_BLINK_RATE_VAL_E1X_E2);
6280                 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
6281                        port*4, 1);
6282                 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
6283                 EMAC_WR(bp, EMAC_REG_EMAC_LED,
6284                         (tmp & (~EMAC_LED_OVERRIDE)));
6285
6286                 if (CHIP_IS_E1(bp) &&
6287                     ((speed == SPEED_2500) ||
6288                      (speed == SPEED_1000) ||
6289                      (speed == SPEED_100) ||
6290                      (speed == SPEED_10))) {
6291                         /* For speeds less than 10G LED scheme is different */
6292                         REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
6293                                + port*4, 1);
6294                         REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
6295                                port*4, 0);
6296                         REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
6297                                port*4, 1);
6298                 }
6299                 break;
6300
6301         default:
6302                 rc = -EINVAL;
6303                 DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
6304                          mode);
6305                 break;
6306         }
6307         return rc;
6308
6309 }
6310
6311 /* This function comes to reflect the actual link state read DIRECTLY from the
6312  * HW
6313  */
6314 int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
6315                     u8 is_serdes)
6316 {
6317         struct bnx2x *bp = params->bp;
6318         u16 gp_status = 0, phy_index = 0;
6319         u8 ext_phy_link_up = 0, serdes_phy_type;
6320         struct link_vars temp_vars;
6321         struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
6322
6323         if (CHIP_IS_E3(bp)) {
6324                 u16 link_up;
6325                 if (params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)]
6326                     > SPEED_10000) {
6327                         /* Check 20G link */
6328                         bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
6329                                         1, &link_up);
6330                         bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
6331                                         1, &link_up);
6332                         link_up &= (1<<2);
6333                 } else {
6334                         /* Check 10G link and below*/
6335                         u8 lane = bnx2x_get_warpcore_lane(int_phy, params);
6336                         bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
6337                                         MDIO_WC_REG_GP2_STATUS_GP_2_1,
6338                                         &gp_status);
6339                         gp_status = ((gp_status >> 8) & 0xf) |
6340                                 ((gp_status >> 12) & 0xf);
6341                         link_up = gp_status & (1 << lane);
6342                 }
6343                 if (!link_up)
6344                         return -ESRCH;
6345         } else {
6346                 CL22_RD_OVER_CL45(bp, int_phy,
6347                           MDIO_REG_BANK_GP_STATUS,
6348                           MDIO_GP_STATUS_TOP_AN_STATUS1,
6349                           &gp_status);
6350         /* Link is up only if both local phy and external phy are up */
6351         if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
6352                 return -ESRCH;
6353         }
6354         /* In XGXS loopback mode, do not check external PHY */
6355         if (params->loopback_mode == LOOPBACK_XGXS)
6356                 return 0;
6357
6358         switch (params->num_phys) {
6359         case 1:
6360                 /* No external PHY */
6361                 return 0;
6362         case 2:
6363                 ext_phy_link_up = params->phy[EXT_PHY1].read_status(
6364                         &params->phy[EXT_PHY1],
6365                         params, &temp_vars);
6366                 break;
6367         case 3: /* Dual Media */
6368                 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6369                       phy_index++) {
6370                         serdes_phy_type = ((params->phy[phy_index].media_type ==
6371                                             ETH_PHY_SFPP_10G_FIBER) ||
6372                                            (params->phy[phy_index].media_type ==
6373                                             ETH_PHY_SFP_1G_FIBER) ||
6374                                            (params->phy[phy_index].media_type ==
6375                                             ETH_PHY_XFP_FIBER) ||
6376                                            (params->phy[phy_index].media_type ==
6377                                             ETH_PHY_DA_TWINAX));
6378
6379                         if (is_serdes != serdes_phy_type)
6380                                 continue;
6381                         if (params->phy[phy_index].read_status) {
6382                                 ext_phy_link_up |=
6383                                         params->phy[phy_index].read_status(
6384                                                 &params->phy[phy_index],
6385                                                 params, &temp_vars);
6386                         }
6387                 }
6388                 break;
6389         }
6390         if (ext_phy_link_up)
6391                 return 0;
6392         return -ESRCH;
6393 }
6394
6395 static int bnx2x_link_initialize(struct link_params *params,
6396                                  struct link_vars *vars)
6397 {
6398         int rc = 0;
6399         u8 phy_index, non_ext_phy;
6400         struct bnx2x *bp = params->bp;
6401         /* In case of external phy existence, the line speed would be the
6402          * line speed linked up by the external phy. In case it is direct
6403          * only, then the line_speed during initialization will be
6404          * equal to the req_line_speed
6405          */
6406         vars->line_speed = params->phy[INT_PHY].req_line_speed;
6407
6408         /* Initialize the internal phy in case this is a direct board
6409          * (no external phys), or this board has external phy which requires
6410          * to first.
6411          */
6412         if (!USES_WARPCORE(bp))
6413                 bnx2x_prepare_xgxs(&params->phy[INT_PHY], params, vars);
6414         /* init ext phy and enable link state int */
6415         non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
6416                        (params->loopback_mode == LOOPBACK_XGXS));
6417
6418         if (non_ext_phy ||
6419             (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
6420             (params->loopback_mode == LOOPBACK_EXT_PHY)) {
6421                 struct bnx2x_phy *phy = &params->phy[INT_PHY];
6422                 if (vars->line_speed == SPEED_AUTO_NEG &&
6423                     (CHIP_IS_E1x(bp) ||
6424                      CHIP_IS_E2(bp)))
6425                         bnx2x_set_parallel_detection(phy, params);
6426                         if (params->phy[INT_PHY].config_init)
6427                                 params->phy[INT_PHY].config_init(phy,
6428                                                                  params,
6429                                                                  vars);
6430         }
6431
6432         /* Init external phy*/
6433         if (non_ext_phy) {
6434                 if (params->phy[INT_PHY].supported &
6435                     SUPPORTED_FIBRE)
6436                         vars->link_status |= LINK_STATUS_SERDES_LINK;
6437         } else {
6438                 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6439                       phy_index++) {
6440                         /* No need to initialize second phy in case of first
6441                          * phy only selection. In case of second phy, we do
6442                          * need to initialize the first phy, since they are
6443                          * connected.
6444                          */
6445                         if (params->phy[phy_index].supported &
6446                             SUPPORTED_FIBRE)
6447                                 vars->link_status |= LINK_STATUS_SERDES_LINK;
6448
6449                         if (phy_index == EXT_PHY2 &&
6450                             (bnx2x_phy_selection(params) ==
6451                              PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
6452                                 DP(NETIF_MSG_LINK,
6453                                    "Not initializing second phy\n");
6454                                 continue;
6455                         }
6456                         params->phy[phy_index].config_init(
6457                                 &params->phy[phy_index],
6458                                 params, vars);
6459                 }
6460         }
6461         /* Reset the interrupt indication after phy was initialized */
6462         bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
6463                        params->port*4,
6464                        (NIG_STATUS_XGXS0_LINK10G |
6465                         NIG_STATUS_XGXS0_LINK_STATUS |
6466                         NIG_STATUS_SERDES0_LINK_STATUS |
6467                         NIG_MASK_MI_INT));
6468         return rc;
6469 }
6470
6471 static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
6472                                  struct link_params *params)
6473 {
6474         /* Reset the SerDes/XGXS */
6475         REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
6476                (0x1ff << (params->port*16)));
6477 }
6478
6479 static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
6480                                         struct link_params *params)
6481 {
6482         struct bnx2x *bp = params->bp;
6483         u8 gpio_port;
6484         /* HW reset */
6485         if (CHIP_IS_E2(bp))
6486                 gpio_port = BP_PATH(bp);
6487         else
6488                 gpio_port = params->port;
6489         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
6490                        MISC_REGISTERS_GPIO_OUTPUT_LOW,
6491                        gpio_port);
6492         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
6493                        MISC_REGISTERS_GPIO_OUTPUT_LOW,
6494                        gpio_port);
6495         DP(NETIF_MSG_LINK, "reset external PHY\n");
6496 }
6497
6498 static int bnx2x_update_link_down(struct link_params *params,
6499                                   struct link_vars *vars)
6500 {
6501         struct bnx2x *bp = params->bp;
6502         u8 port = params->port;
6503
6504         DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
6505         bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
6506         vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
6507         /* Indicate no mac active */
6508         vars->mac_type = MAC_TYPE_NONE;
6509
6510         /* Update shared memory */
6511         vars->link_status &= ~(LINK_STATUS_SPEED_AND_DUPLEX_MASK |
6512                                LINK_STATUS_LINK_UP |
6513                                LINK_STATUS_PHYSICAL_LINK_FLAG |
6514                                LINK_STATUS_AUTO_NEGOTIATE_COMPLETE |
6515                                LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK |
6516                                LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK |
6517                                LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK |
6518                                LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE |
6519                                LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE);
6520         vars->line_speed = 0;
6521         bnx2x_update_mng(params, vars->link_status);
6522
6523         /* Activate nig drain */
6524         REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
6525
6526         /* Disable emac */
6527         if (!CHIP_IS_E3(bp))
6528                 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
6529
6530         usleep_range(10000, 20000);
6531         /* Reset BigMac/Xmac */
6532         if (CHIP_IS_E1x(bp) ||
6533             CHIP_IS_E2(bp)) {
6534                 bnx2x_bmac_rx_disable(bp, params->port);
6535                 REG_WR(bp, GRCBASE_MISC +
6536                        MISC_REGISTERS_RESET_REG_2_CLEAR,
6537                (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
6538         }
6539         if (CHIP_IS_E3(bp)) {
6540                 /* Prevent LPI Generation by chip */
6541                 REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2),
6542                        0);
6543                 REG_WR(bp, MISC_REG_CPMU_LP_MASK_ENT_P0 + (params->port << 2),
6544                        0);
6545                 vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
6546                                       SHMEM_EEE_ACTIVE_BIT);
6547
6548                 bnx2x_update_mng_eee(params, vars->eee_status);
6549                 bnx2x_xmac_disable(params);
6550                 bnx2x_umac_disable(params);
6551         }
6552
6553         return 0;
6554 }
6555
6556 static int bnx2x_update_link_up(struct link_params *params,
6557                                 struct link_vars *vars,
6558                                 u8 link_10g)
6559 {
6560         struct bnx2x *bp = params->bp;
6561         u8 phy_idx, port = params->port;
6562         int rc = 0;
6563
6564         vars->link_status |= (LINK_STATUS_LINK_UP |
6565                               LINK_STATUS_PHYSICAL_LINK_FLAG);
6566         vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
6567
6568         if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
6569                 vars->link_status |=
6570                         LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
6571
6572         if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
6573                 vars->link_status |=
6574                         LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
6575         if (USES_WARPCORE(bp)) {
6576                 if (link_10g) {
6577                         if (bnx2x_xmac_enable(params, vars, 0) ==
6578                             -ESRCH) {
6579                                 DP(NETIF_MSG_LINK, "Found errors on XMAC\n");
6580                                 vars->link_up = 0;
6581                                 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
6582                                 vars->link_status &= ~LINK_STATUS_LINK_UP;
6583                         }
6584                 } else
6585                         bnx2x_umac_enable(params, vars, 0);
6586                 bnx2x_set_led(params, vars,
6587                               LED_MODE_OPER, vars->line_speed);
6588
6589                 if ((vars->eee_status & SHMEM_EEE_ACTIVE_BIT) &&
6590                     (vars->eee_status & SHMEM_EEE_LPI_REQUESTED_BIT)) {
6591                         DP(NETIF_MSG_LINK, "Enabling LPI assertion\n");
6592                         REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 +
6593                                (params->port << 2), 1);
6594                         REG_WR(bp, MISC_REG_CPMU_LP_DR_ENABLE, 1);
6595                         REG_WR(bp, MISC_REG_CPMU_LP_MASK_ENT_P0 +
6596                                (params->port << 2), 0xfc20);
6597                 }
6598         }
6599         if ((CHIP_IS_E1x(bp) ||
6600              CHIP_IS_E2(bp))) {
6601                 if (link_10g) {
6602                         if (bnx2x_bmac_enable(params, vars, 0) ==
6603                             -ESRCH) {
6604                                 DP(NETIF_MSG_LINK, "Found errors on BMAC\n");
6605                                 vars->link_up = 0;
6606                                 vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
6607                                 vars->link_status &= ~LINK_STATUS_LINK_UP;
6608                         }
6609
6610                         bnx2x_set_led(params, vars,
6611                                       LED_MODE_OPER, SPEED_10000);
6612                 } else {
6613                         rc = bnx2x_emac_program(params, vars);
6614                         bnx2x_emac_enable(params, vars, 0);
6615
6616                         /* AN complete? */
6617                         if ((vars->link_status &
6618                              LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
6619                             && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
6620                             SINGLE_MEDIA_DIRECT(params))
6621                                 bnx2x_set_gmii_tx_driver(params);
6622                 }
6623         }
6624
6625         /* PBF - link up */
6626         if (CHIP_IS_E1x(bp))
6627                 rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
6628                                        vars->line_speed);
6629
6630         /* Disable drain */
6631         REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
6632
6633         /* Update shared memory */
6634         bnx2x_update_mng(params, vars->link_status);
6635         bnx2x_update_mng_eee(params, vars->eee_status);
6636         /* Check remote fault */
6637         for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
6638                 if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
6639                         bnx2x_check_half_open_conn(params, vars, 0);
6640                         break;
6641                 }
6642         }
6643         msleep(20);
6644         return rc;
6645 }
6646 /* The bnx2x_link_update function should be called upon link
6647  * interrupt.
6648  * Link is considered up as follows:
6649  * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
6650  *   to be up
6651  * - SINGLE_MEDIA - The link between the 577xx and the external
6652  *   phy (XGXS) need to up as well as the external link of the
6653  *   phy (PHY_EXT1)
6654  * - DUAL_MEDIA - The link between the 577xx and the first
6655  *   external phy needs to be up, and at least one of the 2
6656  *   external phy link must be up.
6657  */
6658 int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
6659 {
6660         struct bnx2x *bp = params->bp;
6661         struct link_vars phy_vars[MAX_PHYS];
6662         u8 port = params->port;
6663         u8 link_10g_plus, phy_index;
6664         u8 ext_phy_link_up = 0, cur_link_up;
6665         int rc = 0;
6666         u8 is_mi_int = 0;
6667         u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
6668         u8 active_external_phy = INT_PHY;
6669         vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
6670         for (phy_index = INT_PHY; phy_index < params->num_phys;
6671               phy_index++) {
6672                 phy_vars[phy_index].flow_ctrl = 0;
6673                 phy_vars[phy_index].link_status = 0;
6674                 phy_vars[phy_index].line_speed = 0;
6675                 phy_vars[phy_index].duplex = DUPLEX_FULL;
6676                 phy_vars[phy_index].phy_link_up = 0;
6677                 phy_vars[phy_index].link_up = 0;
6678                 phy_vars[phy_index].fault_detected = 0;
6679                 /* different consideration, since vars holds inner state */
6680                 phy_vars[phy_index].eee_status = vars->eee_status;
6681         }
6682
6683         if (USES_WARPCORE(bp))
6684                 bnx2x_set_aer_mmd(params, &params->phy[INT_PHY]);
6685
6686         DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
6687                  port, (vars->phy_flags & PHY_XGXS_FLAG),
6688                  REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
6689
6690         is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
6691                                 port*0x18) > 0);
6692         DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
6693                  REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
6694                  is_mi_int,
6695                  REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
6696
6697         DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
6698           REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
6699           REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
6700
6701         /* Disable emac */
6702         if (!CHIP_IS_E3(bp))
6703                 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
6704
6705         /* Step 1:
6706          * Check external link change only for external phys, and apply
6707          * priority selection between them in case the link on both phys
6708          * is up. Note that instead of the common vars, a temporary
6709          * vars argument is used since each phy may have different link/
6710          * speed/duplex result
6711          */
6712         for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6713               phy_index++) {
6714                 struct bnx2x_phy *phy = &params->phy[phy_index];
6715                 if (!phy->read_status)
6716                         continue;
6717                 /* Read link status and params of this ext phy */
6718                 cur_link_up = phy->read_status(phy, params,
6719                                                &phy_vars[phy_index]);
6720                 if (cur_link_up) {
6721                         DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
6722                                    phy_index);
6723                 } else {
6724                         DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
6725                                    phy_index);
6726                         continue;
6727                 }
6728
6729                 if (!ext_phy_link_up) {
6730                         ext_phy_link_up = 1;
6731                         active_external_phy = phy_index;
6732                 } else {
6733                         switch (bnx2x_phy_selection(params)) {
6734                         case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
6735                         case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
6736                         /* In this option, the first PHY makes sure to pass the
6737                          * traffic through itself only.
6738                          * Its not clear how to reset the link on the second phy
6739                          */
6740                                 active_external_phy = EXT_PHY1;
6741                                 break;
6742                         case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
6743                         /* In this option, the first PHY makes sure to pass the
6744                          * traffic through the second PHY.
6745                          */
6746                                 active_external_phy = EXT_PHY2;
6747                                 break;
6748                         default:
6749                         /* Link indication on both PHYs with the following cases
6750                          * is invalid:
6751                          * - FIRST_PHY means that second phy wasn't initialized,
6752                          * hence its link is expected to be down
6753                          * - SECOND_PHY means that first phy should not be able
6754                          * to link up by itself (using configuration)
6755                          * - DEFAULT should be overriden during initialiazation
6756                          */
6757                                 DP(NETIF_MSG_LINK, "Invalid link indication"
6758                                            "mpc=0x%x. DISABLING LINK !!!\n",
6759                                            params->multi_phy_config);
6760                                 ext_phy_link_up = 0;
6761                                 break;
6762                         }
6763                 }
6764         }
6765         prev_line_speed = vars->line_speed;
6766         /* Step 2:
6767          * Read the status of the internal phy. In case of
6768          * DIRECT_SINGLE_MEDIA board, this link is the external link,
6769          * otherwise this is the link between the 577xx and the first
6770          * external phy
6771          */
6772         if (params->phy[INT_PHY].read_status)
6773                 params->phy[INT_PHY].read_status(
6774                         &params->phy[INT_PHY],
6775                         params, vars);
6776         /* The INT_PHY flow control reside in the vars. This include the
6777          * case where the speed or flow control are not set to AUTO.
6778          * Otherwise, the active external phy flow control result is set
6779          * to the vars. The ext_phy_line_speed is needed to check if the
6780          * speed is different between the internal phy and external phy.
6781          * This case may be result of intermediate link speed change.
6782          */
6783         if (active_external_phy > INT_PHY) {
6784                 vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
6785                 /* Link speed is taken from the XGXS. AN and FC result from
6786                  * the external phy.
6787                  */
6788                 vars->link_status |= phy_vars[active_external_phy].link_status;
6789
6790                 /* if active_external_phy is first PHY and link is up - disable
6791                  * disable TX on second external PHY
6792                  */
6793                 if (active_external_phy == EXT_PHY1) {
6794                         if (params->phy[EXT_PHY2].phy_specific_func) {
6795                                 DP(NETIF_MSG_LINK,
6796                                    "Disabling TX on EXT_PHY2\n");
6797                                 params->phy[EXT_PHY2].phy_specific_func(
6798                                         &params->phy[EXT_PHY2],
6799                                         params, DISABLE_TX);
6800                         }
6801                 }
6802
6803                 ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
6804                 vars->duplex = phy_vars[active_external_phy].duplex;
6805                 if (params->phy[active_external_phy].supported &
6806                     SUPPORTED_FIBRE)
6807                         vars->link_status |= LINK_STATUS_SERDES_LINK;
6808                 else
6809                         vars->link_status &= ~LINK_STATUS_SERDES_LINK;
6810
6811                 vars->eee_status = phy_vars[active_external_phy].eee_status;
6812
6813                 DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
6814                            active_external_phy);
6815         }
6816
6817         for (phy_index = EXT_PHY1; phy_index < params->num_phys;
6818               phy_index++) {
6819                 if (params->phy[phy_index].flags &
6820                     FLAGS_REARM_LATCH_SIGNAL) {
6821                         bnx2x_rearm_latch_signal(bp, port,
6822                                                  phy_index ==
6823                                                  active_external_phy);
6824                         break;
6825                 }
6826         }
6827         DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
6828                    " ext_phy_line_speed = %d\n", vars->flow_ctrl,
6829                    vars->link_status, ext_phy_line_speed);
6830         /* Upon link speed change set the NIG into drain mode. Comes to
6831          * deals with possible FIFO glitch due to clk change when speed
6832          * is decreased without link down indicator
6833          */
6834
6835         if (vars->phy_link_up) {
6836                 if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
6837                     (ext_phy_line_speed != vars->line_speed)) {
6838                         DP(NETIF_MSG_LINK, "Internal link speed %d is"
6839                                    " different than the external"
6840                                    " link speed %d\n", vars->line_speed,
6841                                    ext_phy_line_speed);
6842                         vars->phy_link_up = 0;
6843                 } else if (prev_line_speed != vars->line_speed) {
6844                         REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
6845                                0);
6846                          usleep_range(1000, 2000);
6847                 }
6848         }
6849
6850         /* Anything 10 and over uses the bmac */
6851         link_10g_plus = (vars->line_speed >= SPEED_10000);
6852
6853         bnx2x_link_int_ack(params, vars, link_10g_plus);
6854
6855         /* In case external phy link is up, and internal link is down
6856          * (not initialized yet probably after link initialization, it
6857          * needs to be initialized.
6858          * Note that after link down-up as result of cable plug, the xgxs
6859          * link would probably become up again without the need
6860          * initialize it
6861          */
6862         if (!(SINGLE_MEDIA_DIRECT(params))) {
6863                 DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
6864                            " init_preceding = %d\n", ext_phy_link_up,
6865                            vars->phy_link_up,
6866                            params->phy[EXT_PHY1].flags &
6867                            FLAGS_INIT_XGXS_FIRST);
6868                 if (!(params->phy[EXT_PHY1].flags &
6869                       FLAGS_INIT_XGXS_FIRST)
6870                     && ext_phy_link_up && !vars->phy_link_up) {
6871                         vars->line_speed = ext_phy_line_speed;
6872                         if (vars->line_speed < SPEED_1000)
6873                                 vars->phy_flags |= PHY_SGMII_FLAG;
6874                         else
6875                                 vars->phy_flags &= ~PHY_SGMII_FLAG;
6876
6877                         if (params->phy[INT_PHY].config_init)
6878                                 params->phy[INT_PHY].config_init(
6879                                         &params->phy[INT_PHY], params,
6880                                                 vars);
6881                 }
6882         }
6883         /* Link is up only if both local phy and external phy (in case of
6884          * non-direct board) are up and no fault detected on active PHY.
6885          */
6886         vars->link_up = (vars->phy_link_up &&
6887                          (ext_phy_link_up ||
6888                           SINGLE_MEDIA_DIRECT(params)) &&
6889                          (phy_vars[active_external_phy].fault_detected == 0));
6890
6891         /* Update the PFC configuration in case it was changed */
6892         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
6893                 vars->link_status |= LINK_STATUS_PFC_ENABLED;
6894         else
6895                 vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
6896
6897         if (vars->link_up)
6898                 rc = bnx2x_update_link_up(params, vars, link_10g_plus);
6899         else
6900                 rc = bnx2x_update_link_down(params, vars);
6901
6902         /* Update MCP link status was changed */
6903         if (params->feature_config_flags & FEATURE_CONFIG_BC_SUPPORTS_AFEX)
6904                 bnx2x_fw_command(bp, DRV_MSG_CODE_LINK_STATUS_CHANGED, 0);
6905
6906         return rc;
6907 }
6908
6909 /*****************************************************************************/
6910 /*                          External Phy section                             */
6911 /*****************************************************************************/
6912 void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
6913 {
6914         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
6915                        MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
6916          usleep_range(1000, 2000);
6917         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
6918                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
6919 }
6920
6921 static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
6922                                       u32 spirom_ver, u32 ver_addr)
6923 {
6924         DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
6925                  (u16)(spirom_ver>>16), (u16)spirom_ver, port);
6926
6927         if (ver_addr)
6928                 REG_WR(bp, ver_addr, spirom_ver);
6929 }
6930
6931 static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
6932                                       struct bnx2x_phy *phy,
6933                                       u8 port)
6934 {
6935         u16 fw_ver1, fw_ver2;
6936
6937         bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
6938                         MDIO_PMA_REG_ROM_VER1, &fw_ver1);
6939         bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
6940                         MDIO_PMA_REG_ROM_VER2, &fw_ver2);
6941         bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
6942                                   phy->ver_addr);
6943 }
6944
6945 static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
6946                                        struct bnx2x_phy *phy,
6947                                        struct link_vars *vars)
6948 {
6949         u16 val;
6950         bnx2x_cl45_read(bp, phy,
6951                         MDIO_AN_DEVAD,
6952                         MDIO_AN_REG_STATUS, &val);
6953         bnx2x_cl45_read(bp, phy,
6954                         MDIO_AN_DEVAD,
6955                         MDIO_AN_REG_STATUS, &val);
6956         if (val & (1<<5))
6957                 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
6958         if ((val & (1<<0)) == 0)
6959                 vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
6960 }
6961
6962 /******************************************************************/
6963 /*              common BCM8073/BCM8727 PHY SECTION                */
6964 /******************************************************************/
6965 static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
6966                                   struct link_params *params,
6967                                   struct link_vars *vars)
6968 {
6969         struct bnx2x *bp = params->bp;
6970         if (phy->req_line_speed == SPEED_10 ||
6971             phy->req_line_speed == SPEED_100) {
6972                 vars->flow_ctrl = phy->req_flow_ctrl;
6973                 return;
6974         }
6975
6976         if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
6977             (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
6978                 u16 pause_result;
6979                 u16 ld_pause;           /* local */
6980                 u16 lp_pause;           /* link partner */
6981                 bnx2x_cl45_read(bp, phy,
6982                                 MDIO_AN_DEVAD,
6983                                 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
6984
6985                 bnx2x_cl45_read(bp, phy,
6986                                 MDIO_AN_DEVAD,
6987                                 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
6988                 pause_result = (ld_pause &
6989                                 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
6990                 pause_result |= (lp_pause &
6991                                  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
6992
6993                 bnx2x_pause_resolve(vars, pause_result);
6994                 DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
6995                            pause_result);
6996         }
6997 }
6998 static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
6999                                              struct bnx2x_phy *phy,
7000                                              u8 port)
7001 {
7002         u32 count = 0;
7003         u16 fw_ver1, fw_msgout;
7004         int rc = 0;
7005
7006         /* Boot port from external ROM  */
7007         /* EDC grst */
7008         bnx2x_cl45_write(bp, phy,
7009                          MDIO_PMA_DEVAD,
7010                          MDIO_PMA_REG_GEN_CTRL,
7011                          0x0001);
7012
7013         /* Ucode reboot and rst */
7014         bnx2x_cl45_write(bp, phy,
7015                          MDIO_PMA_DEVAD,
7016                          MDIO_PMA_REG_GEN_CTRL,
7017                          0x008c);
7018
7019         bnx2x_cl45_write(bp, phy,
7020                          MDIO_PMA_DEVAD,
7021                          MDIO_PMA_REG_MISC_CTRL1, 0x0001);
7022
7023         /* Reset internal microprocessor */
7024         bnx2x_cl45_write(bp, phy,
7025                          MDIO_PMA_DEVAD,
7026                          MDIO_PMA_REG_GEN_CTRL,
7027                          MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
7028
7029         /* Release srst bit */
7030         bnx2x_cl45_write(bp, phy,
7031                          MDIO_PMA_DEVAD,
7032                          MDIO_PMA_REG_GEN_CTRL,
7033                          MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
7034
7035         /* Delay 100ms per the PHY specifications */
7036         msleep(100);
7037
7038         /* 8073 sometimes taking longer to download */
7039         do {
7040                 count++;
7041                 if (count > 300) {
7042                         DP(NETIF_MSG_LINK,
7043                                  "bnx2x_8073_8727_external_rom_boot port %x:"
7044                                  "Download failed. fw version = 0x%x\n",
7045                                  port, fw_ver1);
7046                         rc = -EINVAL;
7047                         break;
7048                 }
7049
7050                 bnx2x_cl45_read(bp, phy,
7051                                 MDIO_PMA_DEVAD,
7052                                 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
7053                 bnx2x_cl45_read(bp, phy,
7054                                 MDIO_PMA_DEVAD,
7055                                 MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
7056
7057                  usleep_range(1000, 2000);
7058         } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
7059                         ((fw_msgout & 0xff) != 0x03 && (phy->type ==
7060                         PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
7061
7062         /* Clear ser_boot_ctl bit */
7063         bnx2x_cl45_write(bp, phy,
7064                          MDIO_PMA_DEVAD,
7065                          MDIO_PMA_REG_MISC_CTRL1, 0x0000);
7066         bnx2x_save_bcm_spirom_ver(bp, phy, port);
7067
7068         DP(NETIF_MSG_LINK,
7069                  "bnx2x_8073_8727_external_rom_boot port %x:"
7070                  "Download complete. fw version = 0x%x\n",
7071                  port, fw_ver1);
7072
7073         return rc;
7074 }
7075
7076 /******************************************************************/
7077 /*                      BCM8073 PHY SECTION                       */
7078 /******************************************************************/
7079 static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
7080 {
7081         /* This is only required for 8073A1, version 102 only */
7082         u16 val;
7083
7084         /* Read 8073 HW revision*/
7085         bnx2x_cl45_read(bp, phy,
7086                         MDIO_PMA_DEVAD,
7087                         MDIO_PMA_REG_8073_CHIP_REV, &val);
7088
7089         if (val != 1) {
7090                 /* No need to workaround in 8073 A1 */
7091                 return 0;
7092         }
7093
7094         bnx2x_cl45_read(bp, phy,
7095                         MDIO_PMA_DEVAD,
7096                         MDIO_PMA_REG_ROM_VER2, &val);
7097
7098         /* SNR should be applied only for version 0x102 */
7099         if (val != 0x102)
7100                 return 0;
7101
7102         return 1;
7103 }
7104
7105 static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
7106 {
7107         u16 val, cnt, cnt1 ;
7108
7109         bnx2x_cl45_read(bp, phy,
7110                         MDIO_PMA_DEVAD,
7111                         MDIO_PMA_REG_8073_CHIP_REV, &val);
7112
7113         if (val > 0) {
7114                 /* No need to workaround in 8073 A1 */
7115                 return 0;
7116         }
7117         /* XAUI workaround in 8073 A0: */
7118
7119         /* After loading the boot ROM and restarting Autoneg, poll
7120          * Dev1, Reg $C820:
7121          */
7122
7123         for (cnt = 0; cnt < 1000; cnt++) {
7124                 bnx2x_cl45_read(bp, phy,
7125                                 MDIO_PMA_DEVAD,
7126                                 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
7127                                 &val);
7128                   /* If bit [14] = 0 or bit [13] = 0, continue on with
7129                    * system initialization (XAUI work-around not required, as
7130                    * these bits indicate 2.5G or 1G link up).
7131                    */
7132                 if (!(val & (1<<14)) || !(val & (1<<13))) {
7133                         DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
7134                         return 0;
7135                 } else if (!(val & (1<<15))) {
7136                         DP(NETIF_MSG_LINK, "bit 15 went off\n");
7137                         /* If bit 15 is 0, then poll Dev1, Reg $C841 until it's
7138                          * MSB (bit15) goes to 1 (indicating that the XAUI
7139                          * workaround has completed), then continue on with
7140                          * system initialization.
7141                          */
7142                         for (cnt1 = 0; cnt1 < 1000; cnt1++) {
7143                                 bnx2x_cl45_read(bp, phy,
7144                                         MDIO_PMA_DEVAD,
7145                                         MDIO_PMA_REG_8073_XAUI_WA, &val);
7146                                 if (val & (1<<15)) {
7147                                         DP(NETIF_MSG_LINK,
7148                                           "XAUI workaround has completed\n");
7149                                         return 0;
7150                                  }
7151                                  usleep_range(3000, 6000);
7152                         }
7153                         break;
7154                 }
7155                 usleep_range(3000, 6000);
7156         }
7157         DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
7158         return -EINVAL;
7159 }
7160
7161 static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
7162 {
7163         /* Force KR or KX */
7164         bnx2x_cl45_write(bp, phy,
7165                          MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
7166         bnx2x_cl45_write(bp, phy,
7167                          MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
7168         bnx2x_cl45_write(bp, phy,
7169                          MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
7170         bnx2x_cl45_write(bp, phy,
7171                          MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
7172 }
7173
7174 static void bnx2x_8073_set_pause_cl37(struct link_params *params,
7175                                       struct bnx2x_phy *phy,
7176                                       struct link_vars *vars)
7177 {
7178         u16 cl37_val;
7179         struct bnx2x *bp = params->bp;
7180         bnx2x_cl45_read(bp, phy,
7181                         MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
7182
7183         cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
7184         /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
7185         bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
7186         if ((vars->ieee_fc &
7187             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
7188             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
7189                 cl37_val |=  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
7190         }
7191         if ((vars->ieee_fc &
7192             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
7193             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
7194                 cl37_val |=  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
7195         }
7196         if ((vars->ieee_fc &
7197             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
7198             MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
7199                 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
7200         }
7201         DP(NETIF_MSG_LINK,
7202                  "Ext phy AN advertize cl37 0x%x\n", cl37_val);
7203
7204         bnx2x_cl45_write(bp, phy,
7205                          MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
7206         msleep(500);
7207 }
7208
7209 static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
7210                                   struct link_params *params,
7211                                   struct link_vars *vars)
7212 {
7213         struct bnx2x *bp = params->bp;
7214         u16 val = 0, tmp1;
7215         u8 gpio_port;
7216         DP(NETIF_MSG_LINK, "Init 8073\n");
7217
7218         if (CHIP_IS_E2(bp))
7219                 gpio_port = BP_PATH(bp);
7220         else
7221                 gpio_port = params->port;
7222         /* Restore normal power mode*/
7223         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
7224                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
7225
7226         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
7227                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
7228
7229         /* Enable LASI */
7230         bnx2x_cl45_write(bp, phy,
7231                          MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, (1<<2));
7232         bnx2x_cl45_write(bp, phy,
7233                          MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,  0x0004);
7234
7235         bnx2x_8073_set_pause_cl37(params, phy, vars);
7236
7237         bnx2x_cl45_read(bp, phy,
7238                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
7239
7240         bnx2x_cl45_read(bp, phy,
7241                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
7242
7243         DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
7244
7245         /* Swap polarity if required - Must be done only in non-1G mode */
7246         if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
7247                 /* Configure the 8073 to swap _P and _N of the KR lines */
7248                 DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
7249                 /* 10G Rx/Tx and 1G Tx signal polarity swap */
7250                 bnx2x_cl45_read(bp, phy,
7251                                 MDIO_PMA_DEVAD,
7252                                 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
7253                 bnx2x_cl45_write(bp, phy,
7254                                  MDIO_PMA_DEVAD,
7255                                  MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
7256                                  (val | (3<<9)));
7257         }
7258
7259
7260         /* Enable CL37 BAM */
7261         if (REG_RD(bp, params->shmem_base +
7262                          offsetof(struct shmem_region, dev_info.
7263                                   port_hw_config[params->port].default_cfg)) &
7264             PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
7265
7266                 bnx2x_cl45_read(bp, phy,
7267                                 MDIO_AN_DEVAD,
7268                                 MDIO_AN_REG_8073_BAM, &val);
7269                 bnx2x_cl45_write(bp, phy,
7270                                  MDIO_AN_DEVAD,
7271                                  MDIO_AN_REG_8073_BAM, val | 1);
7272                 DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
7273         }
7274         if (params->loopback_mode == LOOPBACK_EXT) {
7275                 bnx2x_807x_force_10G(bp, phy);
7276                 DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
7277                 return 0;
7278         } else {
7279                 bnx2x_cl45_write(bp, phy,
7280                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
7281         }
7282         if (phy->req_line_speed != SPEED_AUTO_NEG) {
7283                 if (phy->req_line_speed == SPEED_10000) {
7284                         val = (1<<7);
7285                 } else if (phy->req_line_speed ==  SPEED_2500) {
7286                         val = (1<<5);
7287                         /* Note that 2.5G works only when used with 1G
7288                          * advertisement
7289                          */
7290                 } else
7291                         val = (1<<5);
7292         } else {
7293                 val = 0;
7294                 if (phy->speed_cap_mask &
7295                         PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
7296                         val |= (1<<7);
7297
7298                 /* Note that 2.5G works only when used with 1G advertisement */
7299                 if (phy->speed_cap_mask &
7300                         (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
7301                          PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
7302                         val |= (1<<5);
7303                 DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
7304         }
7305
7306         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
7307         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
7308
7309         if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
7310              (phy->req_line_speed == SPEED_AUTO_NEG)) ||
7311             (phy->req_line_speed == SPEED_2500)) {
7312                 u16 phy_ver;
7313                 /* Allow 2.5G for A1 and above */
7314                 bnx2x_cl45_read(bp, phy,
7315                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
7316                                 &phy_ver);
7317                 DP(NETIF_MSG_LINK, "Add 2.5G\n");
7318                 if (phy_ver > 0)
7319                         tmp1 |= 1;
7320                 else
7321                         tmp1 &= 0xfffe;
7322         } else {
7323                 DP(NETIF_MSG_LINK, "Disable 2.5G\n");
7324                 tmp1 &= 0xfffe;
7325         }
7326
7327         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
7328         /* Add support for CL37 (passive mode) II */
7329
7330         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
7331         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
7332                          (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
7333                                   0x20 : 0x40)));
7334
7335         /* Add support for CL37 (passive mode) III */
7336         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
7337
7338         /* The SNR will improve about 2db by changing BW and FEE main
7339          * tap. Rest commands are executed after link is up
7340          * Change FFE main cursor to 5 in EDC register
7341          */
7342         if (bnx2x_8073_is_snr_needed(bp, phy))
7343                 bnx2x_cl45_write(bp, phy,
7344                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
7345                                  0xFB0C);
7346
7347         /* Enable FEC (Forware Error Correction) Request in the AN */
7348         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
7349         tmp1 |= (1<<15);
7350         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
7351
7352         bnx2x_ext_phy_set_pause(params, phy, vars);
7353
7354         /* Restart autoneg */
7355         msleep(500);
7356         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
7357         DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
7358                    ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
7359         return 0;
7360 }
7361
7362 static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
7363                                  struct link_params *params,
7364                                  struct link_vars *vars)
7365 {
7366         struct bnx2x *bp = params->bp;
7367         u8 link_up = 0;
7368         u16 val1, val2;
7369         u16 link_status = 0;
7370         u16 an1000_status = 0;
7371
7372         bnx2x_cl45_read(bp, phy,
7373                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
7374
7375         DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
7376
7377         /* Clear the interrupt LASI status register */
7378         bnx2x_cl45_read(bp, phy,
7379                         MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
7380         bnx2x_cl45_read(bp, phy,
7381                         MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
7382         DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
7383         /* Clear MSG-OUT */
7384         bnx2x_cl45_read(bp, phy,
7385                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
7386
7387         /* Check the LASI */
7388         bnx2x_cl45_read(bp, phy,
7389                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
7390
7391         DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
7392
7393         /* Check the link status */
7394         bnx2x_cl45_read(bp, phy,
7395                         MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
7396         DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
7397
7398         bnx2x_cl45_read(bp, phy,
7399                         MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
7400         bnx2x_cl45_read(bp, phy,
7401                         MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
7402         link_up = ((val1 & 4) == 4);
7403         DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
7404
7405         if (link_up &&
7406              ((phy->req_line_speed != SPEED_10000))) {
7407                 if (bnx2x_8073_xaui_wa(bp, phy) != 0)
7408                         return 0;
7409         }
7410         bnx2x_cl45_read(bp, phy,
7411                         MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
7412         bnx2x_cl45_read(bp, phy,
7413                         MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
7414
7415         /* Check the link status on 1.1.2 */
7416         bnx2x_cl45_read(bp, phy,
7417                         MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
7418         bnx2x_cl45_read(bp, phy,
7419                         MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
7420         DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
7421                    "an_link_status=0x%x\n", val2, val1, an1000_status);
7422
7423         link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
7424         if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
7425                 /* The SNR will improve about 2dbby changing the BW and FEE main
7426                  * tap. The 1st write to change FFE main tap is set before
7427                  * restart AN. Change PLL Bandwidth in EDC register
7428                  */
7429                 bnx2x_cl45_write(bp, phy,
7430                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
7431                                  0x26BC);
7432
7433                 /* Change CDR Bandwidth in EDC register */
7434                 bnx2x_cl45_write(bp, phy,
7435                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
7436                                  0x0333);
7437         }
7438         bnx2x_cl45_read(bp, phy,
7439                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
7440                         &link_status);
7441
7442         /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
7443         if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
7444                 link_up = 1;
7445                 vars->line_speed = SPEED_10000;
7446                 DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
7447                            params->port);
7448         } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
7449                 link_up = 1;
7450                 vars->line_speed = SPEED_2500;
7451                 DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
7452                            params->port);
7453         } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
7454                 link_up = 1;
7455                 vars->line_speed = SPEED_1000;
7456                 DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
7457                            params->port);
7458         } else {
7459                 link_up = 0;
7460                 DP(NETIF_MSG_LINK, "port %x: External link is down\n",
7461                            params->port);
7462         }
7463
7464         if (link_up) {
7465                 /* Swap polarity if required */
7466                 if (params->lane_config &
7467                     PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
7468                         /* Configure the 8073 to swap P and N of the KR lines */
7469                         bnx2x_cl45_read(bp, phy,
7470                                         MDIO_XS_DEVAD,
7471                                         MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
7472                         /* Set bit 3 to invert Rx in 1G mode and clear this bit
7473                          * when it`s in 10G mode.
7474                          */
7475                         if (vars->line_speed == SPEED_1000) {
7476                                 DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
7477                                               "the 8073\n");
7478                                 val1 |= (1<<3);
7479                         } else
7480                                 val1 &= ~(1<<3);
7481
7482                         bnx2x_cl45_write(bp, phy,
7483                                          MDIO_XS_DEVAD,
7484                                          MDIO_XS_REG_8073_RX_CTRL_PCIE,
7485                                          val1);
7486                 }
7487                 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
7488                 bnx2x_8073_resolve_fc(phy, params, vars);
7489                 vars->duplex = DUPLEX_FULL;
7490         }
7491
7492         if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
7493                 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
7494                                 MDIO_AN_REG_LP_AUTO_NEG2, &val1);
7495
7496                 if (val1 & (1<<5))
7497                         vars->link_status |=
7498                                 LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
7499                 if (val1 & (1<<7))
7500                         vars->link_status |=
7501                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
7502         }
7503
7504         return link_up;
7505 }
7506
7507 static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
7508                                   struct link_params *params)
7509 {
7510         struct bnx2x *bp = params->bp;
7511         u8 gpio_port;
7512         if (CHIP_IS_E2(bp))
7513                 gpio_port = BP_PATH(bp);
7514         else
7515                 gpio_port = params->port;
7516         DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
7517            gpio_port);
7518         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
7519                        MISC_REGISTERS_GPIO_OUTPUT_LOW,
7520                        gpio_port);
7521 }
7522
7523 /******************************************************************/
7524 /*                      BCM8705 PHY SECTION                       */
7525 /******************************************************************/
7526 static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
7527                                   struct link_params *params,
7528                                   struct link_vars *vars)
7529 {
7530         struct bnx2x *bp = params->bp;
7531         DP(NETIF_MSG_LINK, "init 8705\n");
7532         /* Restore normal power mode*/
7533         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
7534                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
7535         /* HW reset */
7536         bnx2x_ext_phy_hw_reset(bp, params->port);
7537         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
7538         bnx2x_wait_reset_complete(bp, phy, params);
7539
7540         bnx2x_cl45_write(bp, phy,
7541                          MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
7542         bnx2x_cl45_write(bp, phy,
7543                          MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
7544         bnx2x_cl45_write(bp, phy,
7545                          MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
7546         bnx2x_cl45_write(bp, phy,
7547                          MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
7548         /* BCM8705 doesn't have microcode, hence the 0 */
7549         bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
7550         return 0;
7551 }
7552
7553 static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
7554                                  struct link_params *params,
7555                                  struct link_vars *vars)
7556 {
7557         u8 link_up = 0;
7558         u16 val1, rx_sd;
7559         struct bnx2x *bp = params->bp;
7560         DP(NETIF_MSG_LINK, "read status 8705\n");
7561         bnx2x_cl45_read(bp, phy,
7562                       MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
7563         DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
7564
7565         bnx2x_cl45_read(bp, phy,
7566                       MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
7567         DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
7568
7569         bnx2x_cl45_read(bp, phy,
7570                       MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
7571
7572         bnx2x_cl45_read(bp, phy,
7573                       MDIO_PMA_DEVAD, 0xc809, &val1);
7574         bnx2x_cl45_read(bp, phy,
7575                       MDIO_PMA_DEVAD, 0xc809, &val1);
7576
7577         DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
7578         link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
7579         if (link_up) {
7580                 vars->line_speed = SPEED_10000;
7581                 bnx2x_ext_phy_resolve_fc(phy, params, vars);
7582         }
7583         return link_up;
7584 }
7585
7586 /******************************************************************/
7587 /*                      SFP+ module Section                       */
7588 /******************************************************************/
7589 static void bnx2x_set_disable_pmd_transmit(struct link_params *params,
7590                                            struct bnx2x_phy *phy,
7591                                            u8 pmd_dis)
7592 {
7593         struct bnx2x *bp = params->bp;
7594         /* Disable transmitter only for bootcodes which can enable it afterwards
7595          * (for D3 link)
7596          */
7597         if (pmd_dis) {
7598                 if (params->feature_config_flags &
7599                      FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED)
7600                         DP(NETIF_MSG_LINK, "Disabling PMD transmitter\n");
7601                 else {
7602                         DP(NETIF_MSG_LINK, "NOT disabling PMD transmitter\n");
7603                         return;
7604                 }
7605         } else
7606                 DP(NETIF_MSG_LINK, "Enabling PMD transmitter\n");
7607         bnx2x_cl45_write(bp, phy,
7608                          MDIO_PMA_DEVAD,
7609                          MDIO_PMA_REG_TX_DISABLE, pmd_dis);
7610 }
7611
7612 static u8 bnx2x_get_gpio_port(struct link_params *params)
7613 {
7614         u8 gpio_port;
7615         u32 swap_val, swap_override;
7616         struct bnx2x *bp = params->bp;
7617         if (CHIP_IS_E2(bp))
7618                 gpio_port = BP_PATH(bp);
7619         else
7620                 gpio_port = params->port;
7621         swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7622         swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
7623         return gpio_port ^ (swap_val && swap_override);
7624 }
7625
7626 static void bnx2x_sfp_e1e2_set_transmitter(struct link_params *params,
7627                                            struct bnx2x_phy *phy,
7628                                            u8 tx_en)
7629 {
7630         u16 val;
7631         u8 port = params->port;
7632         struct bnx2x *bp = params->bp;
7633         u32 tx_en_mode;
7634
7635         /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
7636         tx_en_mode = REG_RD(bp, params->shmem_base +
7637                             offsetof(struct shmem_region,
7638                                      dev_info.port_hw_config[port].sfp_ctrl)) &
7639                 PORT_HW_CFG_TX_LASER_MASK;
7640         DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
7641                            "mode = %x\n", tx_en, port, tx_en_mode);
7642         switch (tx_en_mode) {
7643         case PORT_HW_CFG_TX_LASER_MDIO:
7644
7645                 bnx2x_cl45_read(bp, phy,
7646                                 MDIO_PMA_DEVAD,
7647                                 MDIO_PMA_REG_PHY_IDENTIFIER,
7648                                 &val);
7649
7650                 if (tx_en)
7651                         val &= ~(1<<15);
7652                 else
7653                         val |= (1<<15);
7654
7655                 bnx2x_cl45_write(bp, phy,
7656                                  MDIO_PMA_DEVAD,
7657                                  MDIO_PMA_REG_PHY_IDENTIFIER,
7658                                  val);
7659         break;
7660         case PORT_HW_CFG_TX_LASER_GPIO0:
7661         case PORT_HW_CFG_TX_LASER_GPIO1:
7662         case PORT_HW_CFG_TX_LASER_GPIO2:
7663         case PORT_HW_CFG_TX_LASER_GPIO3:
7664         {
7665                 u16 gpio_pin;
7666                 u8 gpio_port, gpio_mode;
7667                 if (tx_en)
7668                         gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
7669                 else
7670                         gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
7671
7672                 gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
7673                 gpio_port = bnx2x_get_gpio_port(params);
7674                 bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
7675                 break;
7676         }
7677         default:
7678                 DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
7679                 break;
7680         }
7681 }
7682
7683 static void bnx2x_sfp_set_transmitter(struct link_params *params,
7684                                       struct bnx2x_phy *phy,
7685                                       u8 tx_en)
7686 {
7687         struct bnx2x *bp = params->bp;
7688         DP(NETIF_MSG_LINK, "Setting SFP+ transmitter to %d\n", tx_en);
7689         if (CHIP_IS_E3(bp))
7690                 bnx2x_sfp_e3_set_transmitter(params, phy, tx_en);
7691         else
7692                 bnx2x_sfp_e1e2_set_transmitter(params, phy, tx_en);
7693 }
7694
7695 static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7696                                              struct link_params *params,
7697                                              u16 addr, u8 byte_cnt, u8 *o_buf)
7698 {
7699         struct bnx2x *bp = params->bp;
7700         u16 val = 0;
7701         u16 i;
7702         if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
7703                 DP(NETIF_MSG_LINK,
7704                    "Reading from eeprom is limited to 0xf\n");
7705                 return -EINVAL;
7706         }
7707         /* Set the read command byte count */
7708         bnx2x_cl45_write(bp, phy,
7709                          MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
7710                          (byte_cnt | 0xa000));
7711
7712         /* Set the read command address */
7713         bnx2x_cl45_write(bp, phy,
7714                          MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
7715                          addr);
7716
7717         /* Activate read command */
7718         bnx2x_cl45_write(bp, phy,
7719                          MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
7720                          0x2c0f);
7721
7722         /* Wait up to 500us for command complete status */
7723         for (i = 0; i < 100; i++) {
7724                 bnx2x_cl45_read(bp, phy,
7725                                 MDIO_PMA_DEVAD,
7726                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7727                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7728                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
7729                         break;
7730                 udelay(5);
7731         }
7732
7733         if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
7734                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
7735                 DP(NETIF_MSG_LINK,
7736                          "Got bad status 0x%x when reading from SFP+ EEPROM\n",
7737                          (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
7738                 return -EINVAL;
7739         }
7740
7741         /* Read the buffer */
7742         for (i = 0; i < byte_cnt; i++) {
7743                 bnx2x_cl45_read(bp, phy,
7744                                 MDIO_PMA_DEVAD,
7745                                 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
7746                 o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
7747         }
7748
7749         for (i = 0; i < 100; i++) {
7750                 bnx2x_cl45_read(bp, phy,
7751                                 MDIO_PMA_DEVAD,
7752                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7753                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7754                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
7755                         return 0;
7756                  usleep_range(1000, 2000);
7757         }
7758         return -EINVAL;
7759 }
7760
7761 static void bnx2x_warpcore_power_module(struct link_params *params,
7762                                         struct bnx2x_phy *phy,
7763                                         u8 power)
7764 {
7765         u32 pin_cfg;
7766         struct bnx2x *bp = params->bp;
7767
7768         pin_cfg = (REG_RD(bp, params->shmem_base +
7769                           offsetof(struct shmem_region,
7770                         dev_info.port_hw_config[params->port].e3_sfp_ctrl)) &
7771                         PORT_HW_CFG_E3_PWR_DIS_MASK) >>
7772                         PORT_HW_CFG_E3_PWR_DIS_SHIFT;
7773
7774         if (pin_cfg == PIN_CFG_NA)
7775                 return;
7776         DP(NETIF_MSG_LINK, "Setting SFP+ module power to %d using pin cfg %d\n",
7777                        power, pin_cfg);
7778         /* Low ==> corresponding SFP+ module is powered
7779          * high ==> the SFP+ module is powered down
7780          */
7781         bnx2x_set_cfg_pin(bp, pin_cfg, power ^ 1);
7782 }
7783 static int bnx2x_warpcore_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7784                                                  struct link_params *params,
7785                                                  u16 addr, u8 byte_cnt,
7786                                                  u8 *o_buf)
7787 {
7788         int rc = 0;
7789         u8 i, j = 0, cnt = 0;
7790         u32 data_array[4];
7791         u16 addr32;
7792         struct bnx2x *bp = params->bp;
7793
7794         if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
7795                 DP(NETIF_MSG_LINK,
7796                    "Reading from eeprom is limited to 16 bytes\n");
7797                 return -EINVAL;
7798         }
7799
7800         /* 4 byte aligned address */
7801         addr32 = addr & (~0x3);
7802         do {
7803                 if (cnt == I2C_WA_PWR_ITER) {
7804                         bnx2x_warpcore_power_module(params, phy, 0);
7805                         /* Note that 100us are not enough here */
7806                         usleep_range(1000,1000);
7807                         bnx2x_warpcore_power_module(params, phy, 1);
7808                 }
7809                 rc = bnx2x_bsc_read(params, phy, 0xa0, addr32, 0, byte_cnt,
7810                                     data_array);
7811         } while ((rc != 0) && (++cnt < I2C_WA_RETRY_CNT));
7812
7813         if (rc == 0) {
7814                 for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
7815                         o_buf[j] = *((u8 *)data_array + i);
7816                         j++;
7817                 }
7818         }
7819
7820         return rc;
7821 }
7822
7823 static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7824                                              struct link_params *params,
7825                                              u16 addr, u8 byte_cnt, u8 *o_buf)
7826 {
7827         struct bnx2x *bp = params->bp;
7828         u16 val, i;
7829
7830         if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
7831                 DP(NETIF_MSG_LINK,
7832                    "Reading from eeprom is limited to 0xf\n");
7833                 return -EINVAL;
7834         }
7835
7836         /* Need to read from 1.8000 to clear it */
7837         bnx2x_cl45_read(bp, phy,
7838                         MDIO_PMA_DEVAD,
7839                         MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
7840                         &val);
7841
7842         /* Set the read command byte count */
7843         bnx2x_cl45_write(bp, phy,
7844                          MDIO_PMA_DEVAD,
7845                          MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
7846                          ((byte_cnt < 2) ? 2 : byte_cnt));
7847
7848         /* Set the read command address */
7849         bnx2x_cl45_write(bp, phy,
7850                          MDIO_PMA_DEVAD,
7851                          MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
7852                          addr);
7853         /* Set the destination address */
7854         bnx2x_cl45_write(bp, phy,
7855                          MDIO_PMA_DEVAD,
7856                          0x8004,
7857                          MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
7858
7859         /* Activate read command */
7860         bnx2x_cl45_write(bp, phy,
7861                          MDIO_PMA_DEVAD,
7862                          MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
7863                          0x8002);
7864         /* Wait appropriate time for two-wire command to finish before
7865          * polling the status register
7866          */
7867          usleep_range(1000, 2000);
7868
7869         /* Wait up to 500us for command complete status */
7870         for (i = 0; i < 100; i++) {
7871                 bnx2x_cl45_read(bp, phy,
7872                                 MDIO_PMA_DEVAD,
7873                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7874                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7875                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
7876                         break;
7877                 udelay(5);
7878         }
7879
7880         if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
7881                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
7882                 DP(NETIF_MSG_LINK,
7883                          "Got bad status 0x%x when reading from SFP+ EEPROM\n",
7884                          (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
7885                 return -EFAULT;
7886         }
7887
7888         /* Read the buffer */
7889         for (i = 0; i < byte_cnt; i++) {
7890                 bnx2x_cl45_read(bp, phy,
7891                                 MDIO_PMA_DEVAD,
7892                                 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
7893                 o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
7894         }
7895
7896         for (i = 0; i < 100; i++) {
7897                 bnx2x_cl45_read(bp, phy,
7898                                 MDIO_PMA_DEVAD,
7899                                 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
7900                 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
7901                     MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
7902                         return 0;
7903                  usleep_range(1000, 2000);
7904         }
7905
7906         return -EINVAL;
7907 }
7908
7909 int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
7910                                  struct link_params *params, u16 addr,
7911                                  u8 byte_cnt, u8 *o_buf)
7912 {
7913         int rc = -EOPNOTSUPP;
7914         switch (phy->type) {
7915         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
7916                 rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
7917                                                        byte_cnt, o_buf);
7918         break;
7919         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
7920         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
7921                 rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
7922                                                        byte_cnt, o_buf);
7923         break;
7924         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7925                 rc = bnx2x_warpcore_read_sfp_module_eeprom(phy, params, addr,
7926                                                            byte_cnt, o_buf);
7927         break;
7928         }
7929         return rc;
7930 }
7931
7932 static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
7933                               struct link_params *params,
7934                               u16 *edc_mode)
7935 {
7936         struct bnx2x *bp = params->bp;
7937         u32 sync_offset = 0, phy_idx, media_types;
7938         u8 val[2], check_limiting_mode = 0;
7939         *edc_mode = EDC_MODE_LIMITING;
7940
7941         phy->media_type = ETH_PHY_UNSPECIFIED;
7942         /* First check for copper cable */
7943         if (bnx2x_read_sfp_module_eeprom(phy,
7944                                          params,
7945                                          SFP_EEPROM_CON_TYPE_ADDR,
7946                                          2,
7947                                          (u8 *)val) != 0) {
7948                 DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
7949                 return -EINVAL;
7950         }
7951
7952         switch (val[0]) {
7953         case SFP_EEPROM_CON_TYPE_VAL_COPPER:
7954         {
7955                 u8 copper_module_type;
7956                 phy->media_type = ETH_PHY_DA_TWINAX;
7957                 /* Check if its active cable (includes SFP+ module)
7958                  * of passive cable
7959                  */
7960                 if (bnx2x_read_sfp_module_eeprom(phy,
7961                                                params,
7962                                                SFP_EEPROM_FC_TX_TECH_ADDR,
7963                                                1,
7964                                                &copper_module_type) != 0) {
7965                         DP(NETIF_MSG_LINK,
7966                                 "Failed to read copper-cable-type"
7967                                 " from SFP+ EEPROM\n");
7968                         return -EINVAL;
7969                 }
7970
7971                 if (copper_module_type &
7972                     SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
7973                         DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
7974                         check_limiting_mode = 1;
7975                 } else if (copper_module_type &
7976                         SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
7977                                 DP(NETIF_MSG_LINK,
7978                                    "Passive Copper cable detected\n");
7979                                 *edc_mode =
7980                                       EDC_MODE_PASSIVE_DAC;
7981                 } else {
7982                         DP(NETIF_MSG_LINK,
7983                            "Unknown copper-cable-type 0x%x !!!\n",
7984                            copper_module_type);
7985                         return -EINVAL;
7986                 }
7987                 break;
7988         }
7989         case SFP_EEPROM_CON_TYPE_VAL_LC:
7990                 check_limiting_mode = 1;
7991                 if ((val[1] & (SFP_EEPROM_COMP_CODE_SR_MASK |
7992                                SFP_EEPROM_COMP_CODE_LR_MASK |
7993                                SFP_EEPROM_COMP_CODE_LRM_MASK)) == 0) {
7994                         DP(NETIF_MSG_LINK, "1G Optic module detected\n");
7995                         phy->media_type = ETH_PHY_SFP_1G_FIBER;
7996                         phy->req_line_speed = SPEED_1000;
7997                 } else {
7998                         int idx, cfg_idx = 0;
7999                         DP(NETIF_MSG_LINK, "10G Optic module detected\n");
8000                         for (idx = INT_PHY; idx < MAX_PHYS; idx++) {
8001                                 if (params->phy[idx].type == phy->type) {
8002                                         cfg_idx = LINK_CONFIG_IDX(idx);
8003                                         break;
8004                                 }
8005                         }
8006                         phy->media_type = ETH_PHY_SFPP_10G_FIBER;
8007                         phy->req_line_speed = params->req_line_speed[cfg_idx];
8008                 }
8009                 break;
8010         default:
8011                 DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
8012                          val[0]);
8013                 return -EINVAL;
8014         }
8015         sync_offset = params->shmem_base +
8016                 offsetof(struct shmem_region,
8017                          dev_info.port_hw_config[params->port].media_type);
8018         media_types = REG_RD(bp, sync_offset);
8019         /* Update media type for non-PMF sync */
8020         for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
8021                 if (&(params->phy[phy_idx]) == phy) {
8022                         media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
8023                                 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
8024                         media_types |= ((phy->media_type &
8025                                         PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
8026                                 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
8027                         break;
8028                 }
8029         }
8030         REG_WR(bp, sync_offset, media_types);
8031         if (check_limiting_mode) {
8032                 u8 options[SFP_EEPROM_OPTIONS_SIZE];
8033                 if (bnx2x_read_sfp_module_eeprom(phy,
8034                                                  params,
8035                                                  SFP_EEPROM_OPTIONS_ADDR,
8036                                                  SFP_EEPROM_OPTIONS_SIZE,
8037                                                  options) != 0) {
8038                         DP(NETIF_MSG_LINK,
8039                            "Failed to read Option field from module EEPROM\n");
8040                         return -EINVAL;
8041                 }
8042                 if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
8043                         *edc_mode = EDC_MODE_LINEAR;
8044                 else
8045                         *edc_mode = EDC_MODE_LIMITING;
8046         }
8047         DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
8048         return 0;
8049 }
8050 /* This function read the relevant field from the module (SFP+), and verify it
8051  * is compliant with this board
8052  */
8053 static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
8054                                    struct link_params *params)
8055 {
8056         struct bnx2x *bp = params->bp;
8057         u32 val, cmd;
8058         u32 fw_resp, fw_cmd_param;
8059         char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
8060         char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
8061         phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
8062         val = REG_RD(bp, params->shmem_base +
8063                          offsetof(struct shmem_region, dev_info.
8064                                   port_feature_config[params->port].config));
8065         if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8066             PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
8067                 DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
8068                 return 0;
8069         }
8070
8071         if (params->feature_config_flags &
8072             FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
8073                 /* Use specific phy request */
8074                 cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
8075         } else if (params->feature_config_flags &
8076                    FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
8077                 /* Use first phy request only in case of non-dual media*/
8078                 if (DUAL_MEDIA(params)) {
8079                         DP(NETIF_MSG_LINK,
8080                            "FW does not support OPT MDL verification\n");
8081                         return -EINVAL;
8082                 }
8083                 cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
8084         } else {
8085                 /* No support in OPT MDL detection */
8086                 DP(NETIF_MSG_LINK,
8087                    "FW does not support OPT MDL verification\n");
8088                 return -EINVAL;
8089         }
8090
8091         fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
8092         fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
8093         if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
8094                 DP(NETIF_MSG_LINK, "Approved module\n");
8095                 return 0;
8096         }
8097
8098         /* Format the warning message */
8099         if (bnx2x_read_sfp_module_eeprom(phy,
8100                                          params,
8101                                          SFP_EEPROM_VENDOR_NAME_ADDR,
8102                                          SFP_EEPROM_VENDOR_NAME_SIZE,
8103                                          (u8 *)vendor_name))
8104                 vendor_name[0] = '\0';
8105         else
8106                 vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
8107         if (bnx2x_read_sfp_module_eeprom(phy,
8108                                          params,
8109                                          SFP_EEPROM_PART_NO_ADDR,
8110                                          SFP_EEPROM_PART_NO_SIZE,
8111                                          (u8 *)vendor_pn))
8112                 vendor_pn[0] = '\0';
8113         else
8114                 vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
8115
8116         netdev_err(bp->dev,  "Warning: Unqualified SFP+ module detected,"
8117                               " Port %d from %s part number %s\n",
8118                          params->port, vendor_name, vendor_pn);
8119         if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
8120             PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG)
8121                 phy->flags |= FLAGS_SFP_NOT_APPROVED;
8122         return -EINVAL;
8123 }
8124
8125 static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
8126                                                  struct link_params *params)
8127
8128 {
8129         u8 val;
8130         struct bnx2x *bp = params->bp;
8131         u16 timeout;
8132         /* Initialization time after hot-plug may take up to 300ms for
8133          * some phys type ( e.g. JDSU )
8134          */
8135
8136         for (timeout = 0; timeout < 60; timeout++) {
8137                 if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
8138                     == 0) {
8139                         DP(NETIF_MSG_LINK,
8140                            "SFP+ module initialization took %d ms\n",
8141                            timeout * 5);
8142                         return 0;
8143                 }
8144                 usleep_range(5000, 10000);
8145         }
8146         return -EINVAL;
8147 }
8148
8149 static void bnx2x_8727_power_module(struct bnx2x *bp,
8150                                     struct bnx2x_phy *phy,
8151                                     u8 is_power_up) {
8152         /* Make sure GPIOs are not using for LED mode */
8153         u16 val;
8154         /* In the GPIO register, bit 4 is use to determine if the GPIOs are
8155          * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
8156          * output
8157          * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
8158          * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
8159          * where the 1st bit is the over-current(only input), and 2nd bit is
8160          * for power( only output )
8161          *
8162          * In case of NOC feature is disabled and power is up, set GPIO control
8163          *  as input to enable listening of over-current indication
8164          */
8165         if (phy->flags & FLAGS_NOC)
8166                 return;
8167         if (is_power_up)
8168                 val = (1<<4);
8169         else
8170                 /* Set GPIO control to OUTPUT, and set the power bit
8171                  * to according to the is_power_up
8172                  */
8173                 val = (1<<1);
8174
8175         bnx2x_cl45_write(bp, phy,
8176                          MDIO_PMA_DEVAD,
8177                          MDIO_PMA_REG_8727_GPIO_CTRL,
8178                          val);
8179 }
8180
8181 static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
8182                                         struct bnx2x_phy *phy,
8183                                         u16 edc_mode)
8184 {
8185         u16 cur_limiting_mode;
8186
8187         bnx2x_cl45_read(bp, phy,
8188                         MDIO_PMA_DEVAD,
8189                         MDIO_PMA_REG_ROM_VER2,
8190                         &cur_limiting_mode);
8191         DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
8192                  cur_limiting_mode);
8193
8194         if (edc_mode == EDC_MODE_LIMITING) {
8195                 DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
8196                 bnx2x_cl45_write(bp, phy,
8197                                  MDIO_PMA_DEVAD,
8198                                  MDIO_PMA_REG_ROM_VER2,
8199                                  EDC_MODE_LIMITING);
8200         } else { /* LRM mode ( default )*/
8201
8202                 DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
8203
8204                 /* Changing to LRM mode takes quite few seconds. So do it only
8205                  * if current mode is limiting (default is LRM)
8206                  */
8207                 if (cur_limiting_mode != EDC_MODE_LIMITING)
8208                         return 0;
8209
8210                 bnx2x_cl45_write(bp, phy,
8211                                  MDIO_PMA_DEVAD,
8212                                  MDIO_PMA_REG_LRM_MODE,
8213                                  0);
8214                 bnx2x_cl45_write(bp, phy,
8215                                  MDIO_PMA_DEVAD,
8216                                  MDIO_PMA_REG_ROM_VER2,
8217                                  0x128);
8218                 bnx2x_cl45_write(bp, phy,
8219                                  MDIO_PMA_DEVAD,
8220                                  MDIO_PMA_REG_MISC_CTRL0,
8221                                  0x4008);
8222                 bnx2x_cl45_write(bp, phy,
8223                                  MDIO_PMA_DEVAD,
8224                                  MDIO_PMA_REG_LRM_MODE,
8225                                  0xaaaa);
8226         }
8227         return 0;
8228 }
8229
8230 static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
8231                                         struct bnx2x_phy *phy,
8232                                         u16 edc_mode)
8233 {
8234         u16 phy_identifier;
8235         u16 rom_ver2_val;
8236         bnx2x_cl45_read(bp, phy,
8237                         MDIO_PMA_DEVAD,
8238                         MDIO_PMA_REG_PHY_IDENTIFIER,
8239                         &phy_identifier);
8240
8241         bnx2x_cl45_write(bp, phy,
8242                          MDIO_PMA_DEVAD,
8243                          MDIO_PMA_REG_PHY_IDENTIFIER,
8244                          (phy_identifier & ~(1<<9)));
8245
8246         bnx2x_cl45_read(bp, phy,
8247                         MDIO_PMA_DEVAD,
8248                         MDIO_PMA_REG_ROM_VER2,
8249                         &rom_ver2_val);
8250         /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
8251         bnx2x_cl45_write(bp, phy,
8252                          MDIO_PMA_DEVAD,
8253                          MDIO_PMA_REG_ROM_VER2,
8254                          (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
8255
8256         bnx2x_cl45_write(bp, phy,
8257                          MDIO_PMA_DEVAD,
8258                          MDIO_PMA_REG_PHY_IDENTIFIER,
8259                          (phy_identifier | (1<<9)));
8260
8261         return 0;
8262 }
8263
8264 static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
8265                                      struct link_params *params,
8266                                      u32 action)
8267 {
8268         struct bnx2x *bp = params->bp;
8269
8270         switch (action) {
8271         case DISABLE_TX:
8272                 bnx2x_sfp_set_transmitter(params, phy, 0);
8273                 break;
8274         case ENABLE_TX:
8275                 if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
8276                         bnx2x_sfp_set_transmitter(params, phy, 1);
8277                 break;
8278         default:
8279                 DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
8280                    action);
8281                 return;
8282         }
8283 }
8284
8285 static void bnx2x_set_e1e2_module_fault_led(struct link_params *params,
8286                                            u8 gpio_mode)
8287 {
8288         struct bnx2x *bp = params->bp;
8289
8290         u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
8291                             offsetof(struct shmem_region,
8292                         dev_info.port_hw_config[params->port].sfp_ctrl)) &
8293                 PORT_HW_CFG_FAULT_MODULE_LED_MASK;
8294         switch (fault_led_gpio) {
8295         case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
8296                 return;
8297         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
8298         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
8299         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
8300         case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
8301         {
8302                 u8 gpio_port = bnx2x_get_gpio_port(params);
8303                 u16 gpio_pin = fault_led_gpio -
8304                         PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
8305                 DP(NETIF_MSG_LINK, "Set fault module-detected led "
8306                                    "pin %x port %x mode %x\n",
8307                                gpio_pin, gpio_port, gpio_mode);
8308                 bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
8309         }
8310         break;
8311         default:
8312                 DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
8313                                fault_led_gpio);
8314         }
8315 }
8316
8317 static void bnx2x_set_e3_module_fault_led(struct link_params *params,
8318                                           u8 gpio_mode)
8319 {
8320         u32 pin_cfg;
8321         u8 port = params->port;
8322         struct bnx2x *bp = params->bp;
8323         pin_cfg = (REG_RD(bp, params->shmem_base +
8324                          offsetof(struct shmem_region,
8325                                   dev_info.port_hw_config[port].e3_sfp_ctrl)) &
8326                 PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
8327                 PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
8328         DP(NETIF_MSG_LINK, "Setting Fault LED to %d using pin cfg %d\n",
8329                        gpio_mode, pin_cfg);
8330         bnx2x_set_cfg_pin(bp, pin_cfg, gpio_mode);
8331 }
8332
8333 static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
8334                                            u8 gpio_mode)
8335 {
8336         struct bnx2x *bp = params->bp;
8337         DP(NETIF_MSG_LINK, "Setting SFP+ module fault LED to %d\n", gpio_mode);
8338         if (CHIP_IS_E3(bp)) {
8339                 /* Low ==> if SFP+ module is supported otherwise
8340                  * High ==> if SFP+ module is not on the approved vendor list
8341                  */
8342                 bnx2x_set_e3_module_fault_led(params, gpio_mode);
8343         } else
8344                 bnx2x_set_e1e2_module_fault_led(params, gpio_mode);
8345 }
8346
8347 static void bnx2x_warpcore_hw_reset(struct bnx2x_phy *phy,
8348                                     struct link_params *params)
8349 {
8350         struct bnx2x *bp = params->bp;
8351         bnx2x_warpcore_power_module(params, phy, 0);
8352         /* Put Warpcore in low power mode */
8353         REG_WR(bp, MISC_REG_WC0_RESET, 0x0c0e);
8354
8355         /* Put LCPLL in low power mode */
8356         REG_WR(bp, MISC_REG_LCPLL_E40_PWRDWN, 1);
8357         REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_ANA, 0);
8358         REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_DIG, 0);
8359 }
8360
8361 static void bnx2x_power_sfp_module(struct link_params *params,
8362                                    struct bnx2x_phy *phy,
8363                                    u8 power)
8364 {
8365         struct bnx2x *bp = params->bp;
8366         DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
8367
8368         switch (phy->type) {
8369         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
8370         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
8371                 bnx2x_8727_power_module(params->bp, phy, power);
8372                 break;
8373         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8374                 bnx2x_warpcore_power_module(params, phy, power);
8375                 break;
8376         default:
8377                 break;
8378         }
8379 }
8380 static void bnx2x_warpcore_set_limiting_mode(struct link_params *params,
8381                                              struct bnx2x_phy *phy,
8382                                              u16 edc_mode)
8383 {
8384         u16 val = 0;
8385         u16 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
8386         struct bnx2x *bp = params->bp;
8387
8388         u8 lane = bnx2x_get_warpcore_lane(phy, params);
8389         /* This is a global register which controls all lanes */
8390         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
8391                         MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
8392         val &= ~(0xf << (lane << 2));
8393
8394         switch (edc_mode) {
8395         case EDC_MODE_LINEAR:
8396         case EDC_MODE_LIMITING:
8397                 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
8398                 break;
8399         case EDC_MODE_PASSIVE_DAC:
8400                 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
8401                 break;
8402         default:
8403                 break;
8404         }
8405
8406         val |= (mode << (lane << 2));
8407         bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
8408                          MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
8409         /* A must read */
8410         bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
8411                         MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
8412
8413         /* Restart microcode to re-read the new mode */
8414         bnx2x_warpcore_reset_lane(bp, phy, 1);
8415         bnx2x_warpcore_reset_lane(bp, phy, 0);
8416
8417 }
8418
8419 static void bnx2x_set_limiting_mode(struct link_params *params,
8420                                     struct bnx2x_phy *phy,
8421                                     u16 edc_mode)
8422 {
8423         switch (phy->type) {
8424         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
8425                 bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
8426                 break;
8427         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
8428         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
8429                 bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
8430                 break;
8431         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8432                 bnx2x_warpcore_set_limiting_mode(params, phy, edc_mode);
8433                 break;
8434         }
8435 }
8436
8437 int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
8438                                struct link_params *params)
8439 {
8440         struct bnx2x *bp = params->bp;
8441         u16 edc_mode;
8442         int rc = 0;
8443
8444         u32 val = REG_RD(bp, params->shmem_base +
8445                              offsetof(struct shmem_region, dev_info.
8446                                      port_feature_config[params->port].config));
8447
8448         DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
8449                  params->port);
8450         /* Power up module */
8451         bnx2x_power_sfp_module(params, phy, 1);
8452         if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
8453                 DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
8454                 return -EINVAL;
8455         } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
8456                 /* Check SFP+ module compatibility */
8457                 DP(NETIF_MSG_LINK, "Module verification failed!!\n");
8458                 rc = -EINVAL;
8459                 /* Turn on fault module-detected led */
8460                 bnx2x_set_sfp_module_fault_led(params,
8461                                                MISC_REGISTERS_GPIO_HIGH);
8462
8463                 /* Check if need to power down the SFP+ module */
8464                 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8465                      PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
8466                         DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
8467                         bnx2x_power_sfp_module(params, phy, 0);
8468                         return rc;
8469                 }
8470         } else {
8471                 /* Turn off fault module-detected led */
8472                 bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
8473         }
8474
8475         /* Check and set limiting mode / LRM mode on 8726. On 8727 it
8476          * is done automatically
8477          */
8478         bnx2x_set_limiting_mode(params, phy, edc_mode);
8479
8480         /* Enable transmit for this module if the module is approved, or
8481          * if unapproved modules should also enable the Tx laser
8482          */
8483         if (rc == 0 ||
8484             (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
8485             PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
8486                 bnx2x_sfp_set_transmitter(params, phy, 1);
8487         else
8488                 bnx2x_sfp_set_transmitter(params, phy, 0);
8489
8490         return rc;
8491 }
8492
8493 void bnx2x_handle_module_detect_int(struct link_params *params)
8494 {
8495         struct bnx2x *bp = params->bp;
8496         struct bnx2x_phy *phy;
8497         u32 gpio_val;
8498         u8 gpio_num, gpio_port;
8499         if (CHIP_IS_E3(bp))
8500                 phy = &params->phy[INT_PHY];
8501         else
8502                 phy = &params->phy[EXT_PHY1];
8503
8504         if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id, params->shmem_base,
8505                                       params->port, &gpio_num, &gpio_port) ==
8506             -EINVAL) {
8507                 DP(NETIF_MSG_LINK, "Failed to get MOD_ABS interrupt config\n");
8508                 return;
8509         }
8510
8511         /* Set valid module led off */
8512         bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
8513
8514         /* Get current gpio val reflecting module plugged in / out*/
8515         gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
8516
8517         /* Call the handling function in case module is detected */
8518         if (gpio_val == 0) {
8519                 bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
8520                 bnx2x_set_aer_mmd(params, phy);
8521
8522                 bnx2x_power_sfp_module(params, phy, 1);
8523                 bnx2x_set_gpio_int(bp, gpio_num,
8524                                    MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
8525                                    gpio_port);
8526                 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0) {
8527                         bnx2x_sfp_module_detection(phy, params);
8528                         if (CHIP_IS_E3(bp)) {
8529                                 u16 rx_tx_in_reset;
8530                                 /* In case WC is out of reset, reconfigure the
8531                                  * link speed while taking into account 1G
8532                                  * module limitation.
8533                                  */
8534                                 bnx2x_cl45_read(bp, phy,
8535                                                 MDIO_WC_DEVAD,
8536                                                 MDIO_WC_REG_DIGITAL5_MISC6,
8537                                                 &rx_tx_in_reset);
8538                                 if (!rx_tx_in_reset) {
8539                                         bnx2x_warpcore_reset_lane(bp, phy, 1);
8540                                         bnx2x_warpcore_config_sfi(phy, params);
8541                                         bnx2x_warpcore_reset_lane(bp, phy, 0);
8542                                 }
8543                         }
8544                 } else {
8545                         DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
8546                 }
8547         } else {
8548                 u32 val = REG_RD(bp, params->shmem_base +
8549                                  offsetof(struct shmem_region, dev_info.
8550                                           port_feature_config[params->port].
8551                                           config));
8552                 bnx2x_set_gpio_int(bp, gpio_num,
8553                                    MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
8554                                    gpio_port);
8555                 /* Module was plugged out.
8556                  * Disable transmit for this module
8557                  */
8558                 phy->media_type = ETH_PHY_NOT_PRESENT;
8559                 if (((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
8560                      PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER) ||
8561                     CHIP_IS_E3(bp))
8562                         bnx2x_sfp_set_transmitter(params, phy, 0);
8563         }
8564 }
8565
8566 /******************************************************************/
8567 /*              Used by 8706 and 8727                             */
8568 /******************************************************************/
8569 static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
8570                                  struct bnx2x_phy *phy,
8571                                  u16 alarm_status_offset,
8572                                  u16 alarm_ctrl_offset)
8573 {
8574         u16 alarm_status, val;
8575         bnx2x_cl45_read(bp, phy,
8576                         MDIO_PMA_DEVAD, alarm_status_offset,
8577                         &alarm_status);
8578         bnx2x_cl45_read(bp, phy,
8579                         MDIO_PMA_DEVAD, alarm_status_offset,
8580                         &alarm_status);
8581         /* Mask or enable the fault event. */
8582         bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
8583         if (alarm_status & (1<<0))
8584                 val &= ~(1<<0);
8585         else
8586                 val |= (1<<0);
8587         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
8588 }
8589 /******************************************************************/
8590 /*              common BCM8706/BCM8726 PHY SECTION                */
8591 /******************************************************************/
8592 static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
8593                                       struct link_params *params,
8594                                       struct link_vars *vars)
8595 {
8596         u8 link_up = 0;
8597         u16 val1, val2, rx_sd, pcs_status;
8598         struct bnx2x *bp = params->bp;
8599         DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
8600         /* Clear RX Alarm*/
8601         bnx2x_cl45_read(bp, phy,
8602                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
8603
8604         bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
8605                              MDIO_PMA_LASI_TXCTRL);
8606
8607         /* Clear LASI indication*/
8608         bnx2x_cl45_read(bp, phy,
8609                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
8610         bnx2x_cl45_read(bp, phy,
8611                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
8612         DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
8613
8614         bnx2x_cl45_read(bp, phy,
8615                         MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
8616         bnx2x_cl45_read(bp, phy,
8617                         MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
8618         bnx2x_cl45_read(bp, phy,
8619                         MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
8620         bnx2x_cl45_read(bp, phy,
8621                         MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
8622
8623         DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
8624                         " link_status 0x%x\n", rx_sd, pcs_status, val2);
8625         /* Link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
8626          * are set, or if the autoneg bit 1 is set
8627          */
8628         link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
8629         if (link_up) {
8630                 if (val2 & (1<<1))
8631                         vars->line_speed = SPEED_1000;
8632                 else
8633                         vars->line_speed = SPEED_10000;
8634                 bnx2x_ext_phy_resolve_fc(phy, params, vars);
8635                 vars->duplex = DUPLEX_FULL;
8636         }
8637
8638         /* Capture 10G link fault. Read twice to clear stale value. */
8639         if (vars->line_speed == SPEED_10000) {
8640                 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
8641                             MDIO_PMA_LASI_TXSTAT, &val1);
8642                 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
8643                             MDIO_PMA_LASI_TXSTAT, &val1);
8644                 if (val1 & (1<<0))
8645                         vars->fault_detected = 1;
8646         }
8647
8648         return link_up;
8649 }
8650
8651 /******************************************************************/
8652 /*                      BCM8706 PHY SECTION                       */
8653 /******************************************************************/
8654 static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
8655                                  struct link_params *params,
8656                                  struct link_vars *vars)
8657 {
8658         u32 tx_en_mode;
8659         u16 cnt, val, tmp1;
8660         struct bnx2x *bp = params->bp;
8661
8662         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
8663                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
8664         /* HW reset */
8665         bnx2x_ext_phy_hw_reset(bp, params->port);
8666         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
8667         bnx2x_wait_reset_complete(bp, phy, params);
8668
8669         /* Wait until fw is loaded */
8670         for (cnt = 0; cnt < 100; cnt++) {
8671                 bnx2x_cl45_read(bp, phy,
8672                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
8673                 if (val)
8674                         break;
8675                 usleep_range(10000, 20000);
8676         }
8677         DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
8678         if ((params->feature_config_flags &
8679              FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8680                 u8 i;
8681                 u16 reg;
8682                 for (i = 0; i < 4; i++) {
8683                         reg = MDIO_XS_8706_REG_BANK_RX0 +
8684                                 i*(MDIO_XS_8706_REG_BANK_RX1 -
8685                                    MDIO_XS_8706_REG_BANK_RX0);
8686                         bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
8687                         /* Clear first 3 bits of the control */
8688                         val &= ~0x7;
8689                         /* Set control bits according to configuration */
8690                         val |= (phy->rx_preemphasis[i] & 0x7);
8691                         DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
8692                                    " reg 0x%x <-- val 0x%x\n", reg, val);
8693                         bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
8694                 }
8695         }
8696         /* Force speed */
8697         if (phy->req_line_speed == SPEED_10000) {
8698                 DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
8699
8700                 bnx2x_cl45_write(bp, phy,
8701                                  MDIO_PMA_DEVAD,
8702                                  MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
8703                 bnx2x_cl45_write(bp, phy,
8704                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
8705                                  0);
8706                 /* Arm LASI for link and Tx fault. */
8707                 bnx2x_cl45_write(bp, phy,
8708                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
8709         } else {
8710                 /* Force 1Gbps using autoneg with 1G advertisement */
8711
8712                 /* Allow CL37 through CL73 */
8713                 DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
8714                 bnx2x_cl45_write(bp, phy,
8715                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
8716
8717                 /* Enable Full-Duplex advertisement on CL37 */
8718                 bnx2x_cl45_write(bp, phy,
8719                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
8720                 /* Enable CL37 AN */
8721                 bnx2x_cl45_write(bp, phy,
8722                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
8723                 /* 1G support */
8724                 bnx2x_cl45_write(bp, phy,
8725                                  MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
8726
8727                 /* Enable clause 73 AN */
8728                 bnx2x_cl45_write(bp, phy,
8729                                  MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
8730                 bnx2x_cl45_write(bp, phy,
8731                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
8732                                  0x0400);
8733                 bnx2x_cl45_write(bp, phy,
8734                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
8735                                  0x0004);
8736         }
8737         bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
8738
8739         /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
8740          * power mode, if TX Laser is disabled
8741          */
8742
8743         tx_en_mode = REG_RD(bp, params->shmem_base +
8744                             offsetof(struct shmem_region,
8745                                 dev_info.port_hw_config[params->port].sfp_ctrl))
8746                         & PORT_HW_CFG_TX_LASER_MASK;
8747
8748         if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
8749                 DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
8750                 bnx2x_cl45_read(bp, phy,
8751                         MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
8752                 tmp1 |= 0x1;
8753                 bnx2x_cl45_write(bp, phy,
8754                         MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
8755         }
8756
8757         return 0;
8758 }
8759
8760 static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
8761                                   struct link_params *params,
8762                                   struct link_vars *vars)
8763 {
8764         return bnx2x_8706_8726_read_status(phy, params, vars);
8765 }
8766
8767 /******************************************************************/
8768 /*                      BCM8726 PHY SECTION                       */
8769 /******************************************************************/
8770 static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
8771                                        struct link_params *params)
8772 {
8773         struct bnx2x *bp = params->bp;
8774         DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
8775         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
8776 }
8777
8778 static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
8779                                          struct link_params *params)
8780 {
8781         struct bnx2x *bp = params->bp;
8782         /* Need to wait 100ms after reset */
8783         msleep(100);
8784
8785         /* Micro controller re-boot */
8786         bnx2x_cl45_write(bp, phy,
8787                          MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
8788
8789         /* Set soft reset */
8790         bnx2x_cl45_write(bp, phy,
8791                          MDIO_PMA_DEVAD,
8792                          MDIO_PMA_REG_GEN_CTRL,
8793                          MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
8794
8795         bnx2x_cl45_write(bp, phy,
8796                          MDIO_PMA_DEVAD,
8797                          MDIO_PMA_REG_MISC_CTRL1, 0x0001);
8798
8799         bnx2x_cl45_write(bp, phy,
8800                          MDIO_PMA_DEVAD,
8801                          MDIO_PMA_REG_GEN_CTRL,
8802                          MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
8803
8804         /* Wait for 150ms for microcode load */
8805         msleep(150);
8806
8807         /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
8808         bnx2x_cl45_write(bp, phy,
8809                          MDIO_PMA_DEVAD,
8810                          MDIO_PMA_REG_MISC_CTRL1, 0x0000);
8811
8812         msleep(200);
8813         bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
8814 }
8815
8816 static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
8817                                  struct link_params *params,
8818                                  struct link_vars *vars)
8819 {
8820         struct bnx2x *bp = params->bp;
8821         u16 val1;
8822         u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
8823         if (link_up) {
8824                 bnx2x_cl45_read(bp, phy,
8825                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
8826                                 &val1);
8827                 if (val1 & (1<<15)) {
8828                         DP(NETIF_MSG_LINK, "Tx is disabled\n");
8829                         link_up = 0;
8830                         vars->line_speed = 0;
8831                 }
8832         }
8833         return link_up;
8834 }
8835
8836
8837 static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
8838                                   struct link_params *params,
8839                                   struct link_vars *vars)
8840 {
8841         struct bnx2x *bp = params->bp;
8842         DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
8843
8844         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
8845         bnx2x_wait_reset_complete(bp, phy, params);
8846
8847         bnx2x_8726_external_rom_boot(phy, params);
8848
8849         /* Need to call module detected on initialization since the module
8850          * detection triggered by actual module insertion might occur before
8851          * driver is loaded, and when driver is loaded, it reset all
8852          * registers, including the transmitter
8853          */
8854         bnx2x_sfp_module_detection(phy, params);
8855
8856         if (phy->req_line_speed == SPEED_1000) {
8857                 DP(NETIF_MSG_LINK, "Setting 1G force\n");
8858                 bnx2x_cl45_write(bp, phy,
8859                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
8860                 bnx2x_cl45_write(bp, phy,
8861                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
8862                 bnx2x_cl45_write(bp, phy,
8863                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
8864                 bnx2x_cl45_write(bp, phy,
8865                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
8866                                  0x400);
8867         } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
8868                    (phy->speed_cap_mask &
8869                       PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
8870                    ((phy->speed_cap_mask &
8871                       PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
8872                     PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
8873                 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
8874                 /* Set Flow control */
8875                 bnx2x_ext_phy_set_pause(params, phy, vars);
8876                 bnx2x_cl45_write(bp, phy,
8877                                  MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
8878                 bnx2x_cl45_write(bp, phy,
8879                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
8880                 bnx2x_cl45_write(bp, phy,
8881                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
8882                 bnx2x_cl45_write(bp, phy,
8883                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
8884                 bnx2x_cl45_write(bp, phy,
8885                                 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
8886                 /* Enable RX-ALARM control to receive interrupt for 1G speed
8887                  * change
8888                  */
8889                 bnx2x_cl45_write(bp, phy,
8890                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
8891                 bnx2x_cl45_write(bp, phy,
8892                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
8893                                  0x400);
8894
8895         } else { /* Default 10G. Set only LASI control */
8896                 bnx2x_cl45_write(bp, phy,
8897                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
8898         }
8899
8900         /* Set TX PreEmphasis if needed */
8901         if ((params->feature_config_flags &
8902              FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
8903                 DP(NETIF_MSG_LINK,
8904                    "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
8905                          phy->tx_preemphasis[0],
8906                          phy->tx_preemphasis[1]);
8907                 bnx2x_cl45_write(bp, phy,
8908                                  MDIO_PMA_DEVAD,
8909                                  MDIO_PMA_REG_8726_TX_CTRL1,
8910                                  phy->tx_preemphasis[0]);
8911
8912                 bnx2x_cl45_write(bp, phy,
8913                                  MDIO_PMA_DEVAD,
8914                                  MDIO_PMA_REG_8726_TX_CTRL2,
8915                                  phy->tx_preemphasis[1]);
8916         }
8917
8918         return 0;
8919
8920 }
8921
8922 static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
8923                                   struct link_params *params)
8924 {
8925         struct bnx2x *bp = params->bp;
8926         DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
8927         /* Set serial boot control for external load */
8928         bnx2x_cl45_write(bp, phy,
8929                          MDIO_PMA_DEVAD,
8930                          MDIO_PMA_REG_GEN_CTRL, 0x0001);
8931 }
8932
8933 /******************************************************************/
8934 /*                      BCM8727 PHY SECTION                       */
8935 /******************************************************************/
8936
8937 static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
8938                                     struct link_params *params, u8 mode)
8939 {
8940         struct bnx2x *bp = params->bp;
8941         u16 led_mode_bitmask = 0;
8942         u16 gpio_pins_bitmask = 0;
8943         u16 val;
8944         /* Only NOC flavor requires to set the LED specifically */
8945         if (!(phy->flags & FLAGS_NOC))
8946                 return;
8947         switch (mode) {
8948         case LED_MODE_FRONT_PANEL_OFF:
8949         case LED_MODE_OFF:
8950                 led_mode_bitmask = 0;
8951                 gpio_pins_bitmask = 0x03;
8952                 break;
8953         case LED_MODE_ON:
8954                 led_mode_bitmask = 0;
8955                 gpio_pins_bitmask = 0x02;
8956                 break;
8957         case LED_MODE_OPER:
8958                 led_mode_bitmask = 0x60;
8959                 gpio_pins_bitmask = 0x11;
8960                 break;
8961         }
8962         bnx2x_cl45_read(bp, phy,
8963                         MDIO_PMA_DEVAD,
8964                         MDIO_PMA_REG_8727_PCS_OPT_CTRL,
8965                         &val);
8966         val &= 0xff8f;
8967         val |= led_mode_bitmask;
8968         bnx2x_cl45_write(bp, phy,
8969                          MDIO_PMA_DEVAD,
8970                          MDIO_PMA_REG_8727_PCS_OPT_CTRL,
8971                          val);
8972         bnx2x_cl45_read(bp, phy,
8973                         MDIO_PMA_DEVAD,
8974                         MDIO_PMA_REG_8727_GPIO_CTRL,
8975                         &val);
8976         val &= 0xffe0;
8977         val |= gpio_pins_bitmask;
8978         bnx2x_cl45_write(bp, phy,
8979                          MDIO_PMA_DEVAD,
8980                          MDIO_PMA_REG_8727_GPIO_CTRL,
8981                          val);
8982 }
8983 static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
8984                                 struct link_params *params) {
8985         u32 swap_val, swap_override;
8986         u8 port;
8987         /* The PHY reset is controlled by GPIO 1. Fake the port number
8988          * to cancel the swap done in set_gpio()
8989          */
8990         struct bnx2x *bp = params->bp;
8991         swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8992         swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
8993         port = (swap_val && swap_override) ^ 1;
8994         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
8995                        MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
8996 }
8997
8998 static void bnx2x_8727_config_speed(struct bnx2x_phy *phy,
8999                                     struct link_params *params)
9000 {
9001         struct bnx2x *bp = params->bp;
9002         u16 tmp1, val;
9003         /* Set option 1G speed */
9004         if ((phy->req_line_speed == SPEED_1000) ||
9005             (phy->media_type == ETH_PHY_SFP_1G_FIBER)) {
9006                 DP(NETIF_MSG_LINK, "Setting 1G force\n");
9007                 bnx2x_cl45_write(bp, phy,
9008                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
9009                 bnx2x_cl45_write(bp, phy,
9010                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
9011                 bnx2x_cl45_read(bp, phy,
9012                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
9013                 DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
9014                 /* Power down the XAUI until link is up in case of dual-media
9015                  * and 1G
9016                  */
9017                 if (DUAL_MEDIA(params)) {
9018                         bnx2x_cl45_read(bp, phy,
9019                                         MDIO_PMA_DEVAD,
9020                                         MDIO_PMA_REG_8727_PCS_GP, &val);
9021                         val |= (3<<10);
9022                         bnx2x_cl45_write(bp, phy,
9023                                          MDIO_PMA_DEVAD,
9024                                          MDIO_PMA_REG_8727_PCS_GP, val);
9025                 }
9026         } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
9027                    ((phy->speed_cap_mask &
9028                      PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
9029                    ((phy->speed_cap_mask &
9030                       PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
9031                    PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
9032
9033                 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
9034                 bnx2x_cl45_write(bp, phy,
9035                                  MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
9036                 bnx2x_cl45_write(bp, phy,
9037                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
9038         } else {
9039                 /* Since the 8727 has only single reset pin, need to set the 10G
9040                  * registers although it is default
9041                  */
9042                 bnx2x_cl45_write(bp, phy,
9043                                  MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
9044                                  0x0020);
9045                 bnx2x_cl45_write(bp, phy,
9046                                  MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
9047                 bnx2x_cl45_write(bp, phy,
9048                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
9049                 bnx2x_cl45_write(bp, phy,
9050                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
9051                                  0x0008);
9052         }
9053 }
9054
9055 static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
9056                                   struct link_params *params,
9057                                   struct link_vars *vars)
9058 {
9059         u32 tx_en_mode;
9060         u16 tmp1, val, mod_abs, tmp2;
9061         u16 rx_alarm_ctrl_val;
9062         u16 lasi_ctrl_val;
9063         struct bnx2x *bp = params->bp;
9064         /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
9065
9066         bnx2x_wait_reset_complete(bp, phy, params);
9067         rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
9068         /* Should be 0x6 to enable XS on Tx side. */
9069         lasi_ctrl_val = 0x0006;
9070
9071         DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
9072         /* Enable LASI */
9073         bnx2x_cl45_write(bp, phy,
9074                          MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
9075                          rx_alarm_ctrl_val);
9076         bnx2x_cl45_write(bp, phy,
9077                          MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
9078                          0);
9079         bnx2x_cl45_write(bp, phy,
9080                          MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, lasi_ctrl_val);
9081
9082         /* Initially configure MOD_ABS to interrupt when module is
9083          * presence( bit 8)
9084          */
9085         bnx2x_cl45_read(bp, phy,
9086                         MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
9087         /* Set EDC off by setting OPTXLOS signal input to low (bit 9).
9088          * When the EDC is off it locks onto a reference clock and avoids
9089          * becoming 'lost'
9090          */
9091         mod_abs &= ~(1<<8);
9092         if (!(phy->flags & FLAGS_NOC))
9093                 mod_abs &= ~(1<<9);
9094         bnx2x_cl45_write(bp, phy,
9095                          MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
9096
9097
9098         /* Enable/Disable PHY transmitter output */
9099         bnx2x_set_disable_pmd_transmit(params, phy, 0);
9100
9101         /* Make MOD_ABS give interrupt on change */
9102         bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
9103                         &val);
9104         val |= (1<<12);
9105         if (phy->flags & FLAGS_NOC)
9106                 val |= (3<<5);
9107
9108         /* Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
9109          * status which reflect SFP+ module over-current
9110          */
9111         if (!(phy->flags & FLAGS_NOC))
9112                 val &= 0xff8f; /* Reset bits 4-6 */
9113         bnx2x_cl45_write(bp, phy,
9114                          MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
9115
9116         bnx2x_8727_power_module(bp, phy, 1);
9117
9118         bnx2x_cl45_read(bp, phy,
9119                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
9120
9121         bnx2x_cl45_read(bp, phy,
9122                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
9123
9124         bnx2x_8727_config_speed(phy, params);
9125         /* Set 2-wire transfer rate of SFP+ module EEPROM
9126          * to 100Khz since some DACs(direct attached cables) do
9127          * not work at 400Khz.
9128          */
9129         bnx2x_cl45_write(bp, phy,
9130                          MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
9131                          0xa001);
9132
9133         /* Set TX PreEmphasis if needed */
9134         if ((params->feature_config_flags &
9135              FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
9136                 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
9137                            phy->tx_preemphasis[0],
9138                            phy->tx_preemphasis[1]);
9139                 bnx2x_cl45_write(bp, phy,
9140                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
9141                                  phy->tx_preemphasis[0]);
9142
9143                 bnx2x_cl45_write(bp, phy,
9144                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
9145                                  phy->tx_preemphasis[1]);
9146         }
9147
9148         /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
9149          * power mode, if TX Laser is disabled
9150          */
9151         tx_en_mode = REG_RD(bp, params->shmem_base +
9152                             offsetof(struct shmem_region,
9153                                 dev_info.port_hw_config[params->port].sfp_ctrl))
9154                         & PORT_HW_CFG_TX_LASER_MASK;
9155
9156         if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
9157
9158                 DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
9159                 bnx2x_cl45_read(bp, phy,
9160                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
9161                 tmp2 |= 0x1000;
9162                 tmp2 &= 0xFFEF;
9163                 bnx2x_cl45_write(bp, phy,
9164                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
9165                 bnx2x_cl45_read(bp, phy,
9166                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
9167                                 &tmp2);
9168                 bnx2x_cl45_write(bp, phy,
9169                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
9170                                  (tmp2 & 0x7fff));
9171         }
9172
9173         return 0;
9174 }
9175
9176 static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
9177                                       struct link_params *params)
9178 {
9179         struct bnx2x *bp = params->bp;
9180         u16 mod_abs, rx_alarm_status;
9181         u32 val = REG_RD(bp, params->shmem_base +
9182                              offsetof(struct shmem_region, dev_info.
9183                                       port_feature_config[params->port].
9184                                       config));
9185         bnx2x_cl45_read(bp, phy,
9186                         MDIO_PMA_DEVAD,
9187                         MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
9188         if (mod_abs & (1<<8)) {
9189
9190                 /* Module is absent */
9191                 DP(NETIF_MSG_LINK,
9192                    "MOD_ABS indication show module is absent\n");
9193                 phy->media_type = ETH_PHY_NOT_PRESENT;
9194                 /* 1. Set mod_abs to detect next module
9195                  *    presence event
9196                  * 2. Set EDC off by setting OPTXLOS signal input to low
9197                  *    (bit 9).
9198                  *    When the EDC is off it locks onto a reference clock and
9199                  *    avoids becoming 'lost'.
9200                  */
9201                 mod_abs &= ~(1<<8);
9202                 if (!(phy->flags & FLAGS_NOC))
9203                         mod_abs &= ~(1<<9);
9204                 bnx2x_cl45_write(bp, phy,
9205                                  MDIO_PMA_DEVAD,
9206                                  MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
9207
9208                 /* Clear RX alarm since it stays up as long as
9209                  * the mod_abs wasn't changed
9210                  */
9211                 bnx2x_cl45_read(bp, phy,
9212                                 MDIO_PMA_DEVAD,
9213                                 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
9214
9215         } else {
9216                 /* Module is present */
9217                 DP(NETIF_MSG_LINK,
9218                    "MOD_ABS indication show module is present\n");
9219                 /* First disable transmitter, and if the module is ok, the
9220                  * module_detection will enable it
9221                  * 1. Set mod_abs to detect next module absent event ( bit 8)
9222                  * 2. Restore the default polarity of the OPRXLOS signal and
9223                  * this signal will then correctly indicate the presence or
9224                  * absence of the Rx signal. (bit 9)
9225                  */
9226                 mod_abs |= (1<<8);
9227                 if (!(phy->flags & FLAGS_NOC))
9228                         mod_abs |= (1<<9);
9229                 bnx2x_cl45_write(bp, phy,
9230                                  MDIO_PMA_DEVAD,
9231                                  MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
9232
9233                 /* Clear RX alarm since it stays up as long as the mod_abs
9234                  * wasn't changed. This is need to be done before calling the
9235                  * module detection, otherwise it will clear* the link update
9236                  * alarm
9237                  */
9238                 bnx2x_cl45_read(bp, phy,
9239                                 MDIO_PMA_DEVAD,
9240                                 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
9241
9242
9243                 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
9244                     PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
9245                         bnx2x_sfp_set_transmitter(params, phy, 0);
9246
9247                 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
9248                         bnx2x_sfp_module_detection(phy, params);
9249                 else
9250                         DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
9251
9252                 /* Reconfigure link speed based on module type limitations */
9253                 bnx2x_8727_config_speed(phy, params);
9254         }
9255
9256         DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
9257                    rx_alarm_status);
9258         /* No need to check link status in case of module plugged in/out */
9259 }
9260
9261 static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
9262                                  struct link_params *params,
9263                                  struct link_vars *vars)
9264
9265 {
9266         struct bnx2x *bp = params->bp;
9267         u8 link_up = 0, oc_port = params->port;
9268         u16 link_status = 0;
9269         u16 rx_alarm_status, lasi_ctrl, val1;
9270
9271         /* If PHY is not initialized, do not check link status */
9272         bnx2x_cl45_read(bp, phy,
9273                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
9274                         &lasi_ctrl);
9275         if (!lasi_ctrl)
9276                 return 0;
9277
9278         /* Check the LASI on Rx */
9279         bnx2x_cl45_read(bp, phy,
9280                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT,
9281                         &rx_alarm_status);
9282         vars->line_speed = 0;
9283         DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS  0x%x\n", rx_alarm_status);
9284
9285         bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
9286                              MDIO_PMA_LASI_TXCTRL);
9287
9288         bnx2x_cl45_read(bp, phy,
9289                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
9290
9291         DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
9292
9293         /* Clear MSG-OUT */
9294         bnx2x_cl45_read(bp, phy,
9295                         MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
9296
9297         /* If a module is present and there is need to check
9298          * for over current
9299          */
9300         if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
9301                 /* Check over-current using 8727 GPIO0 input*/
9302                 bnx2x_cl45_read(bp, phy,
9303                                 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
9304                                 &val1);
9305
9306                 if ((val1 & (1<<8)) == 0) {
9307                         if (!CHIP_IS_E1x(bp))
9308                                 oc_port = BP_PATH(bp) + (params->port << 1);
9309                         DP(NETIF_MSG_LINK,
9310                            "8727 Power fault has been detected on port %d\n",
9311                            oc_port);
9312                         netdev_err(bp->dev, "Error: Power fault on Port %d has "
9313                                             "been detected and the power to "
9314                                             "that SFP+ module has been removed "
9315                                             "to prevent failure of the card. "
9316                                             "Please remove the SFP+ module and "
9317                                             "restart the system to clear this "
9318                                             "error.\n",
9319                          oc_port);
9320                         /* Disable all RX_ALARMs except for mod_abs */
9321                         bnx2x_cl45_write(bp, phy,
9322                                          MDIO_PMA_DEVAD,
9323                                          MDIO_PMA_LASI_RXCTRL, (1<<5));
9324
9325                         bnx2x_cl45_read(bp, phy,
9326                                         MDIO_PMA_DEVAD,
9327                                         MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
9328                         /* Wait for module_absent_event */
9329                         val1 |= (1<<8);
9330                         bnx2x_cl45_write(bp, phy,
9331                                          MDIO_PMA_DEVAD,
9332                                          MDIO_PMA_REG_PHY_IDENTIFIER, val1);
9333                         /* Clear RX alarm */
9334                         bnx2x_cl45_read(bp, phy,
9335                                 MDIO_PMA_DEVAD,
9336                                 MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
9337                         return 0;
9338                 }
9339         } /* Over current check */
9340
9341         /* When module absent bit is set, check module */
9342         if (rx_alarm_status & (1<<5)) {
9343                 bnx2x_8727_handle_mod_abs(phy, params);
9344                 /* Enable all mod_abs and link detection bits */
9345                 bnx2x_cl45_write(bp, phy,
9346                                  MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
9347                                  ((1<<5) | (1<<2)));
9348         }
9349
9350         if (!(phy->flags & FLAGS_SFP_NOT_APPROVED)) {
9351                 DP(NETIF_MSG_LINK, "Enabling 8727 TX laser\n");
9352                 bnx2x_sfp_set_transmitter(params, phy, 1);
9353         } else {
9354                 DP(NETIF_MSG_LINK, "Tx is disabled\n");
9355                 return 0;
9356         }
9357
9358         bnx2x_cl45_read(bp, phy,
9359                         MDIO_PMA_DEVAD,
9360                         MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
9361
9362         /* Bits 0..2 --> speed detected,
9363          * Bits 13..15--> link is down
9364          */
9365         if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
9366                 link_up = 1;
9367                 vars->line_speed = SPEED_10000;
9368                 DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
9369                            params->port);
9370         } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
9371                 link_up = 1;
9372                 vars->line_speed = SPEED_1000;
9373                 DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
9374                            params->port);
9375         } else {
9376                 link_up = 0;
9377                 DP(NETIF_MSG_LINK, "port %x: External link is down\n",
9378                            params->port);
9379         }
9380
9381         /* Capture 10G link fault. */
9382         if (vars->line_speed == SPEED_10000) {
9383                 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
9384                             MDIO_PMA_LASI_TXSTAT, &val1);
9385
9386                 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
9387                             MDIO_PMA_LASI_TXSTAT, &val1);
9388
9389                 if (val1 & (1<<0)) {
9390                         vars->fault_detected = 1;
9391                 }
9392         }
9393
9394         if (link_up) {
9395                 bnx2x_ext_phy_resolve_fc(phy, params, vars);
9396                 vars->duplex = DUPLEX_FULL;
9397                 DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
9398         }
9399
9400         if ((DUAL_MEDIA(params)) &&
9401             (phy->req_line_speed == SPEED_1000)) {
9402                 bnx2x_cl45_read(bp, phy,
9403                                 MDIO_PMA_DEVAD,
9404                                 MDIO_PMA_REG_8727_PCS_GP, &val1);
9405                 /* In case of dual-media board and 1G, power up the XAUI side,
9406                  * otherwise power it down. For 10G it is done automatically
9407                  */
9408                 if (link_up)
9409                         val1 &= ~(3<<10);
9410                 else
9411                         val1 |= (3<<10);
9412                 bnx2x_cl45_write(bp, phy,
9413                                  MDIO_PMA_DEVAD,
9414                                  MDIO_PMA_REG_8727_PCS_GP, val1);
9415         }
9416         return link_up;
9417 }
9418
9419 static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
9420                                   struct link_params *params)
9421 {
9422         struct bnx2x *bp = params->bp;
9423
9424         /* Enable/Disable PHY transmitter output */
9425         bnx2x_set_disable_pmd_transmit(params, phy, 1);
9426
9427         /* Disable Transmitter */
9428         bnx2x_sfp_set_transmitter(params, phy, 0);
9429         /* Clear LASI */
9430         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
9431
9432 }
9433
9434 /******************************************************************/
9435 /*              BCM8481/BCM84823/BCM84833 PHY SECTION             */
9436 /******************************************************************/
9437 static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
9438                                             struct bnx2x *bp,
9439                                             u8 port)
9440 {
9441         u16 val, fw_ver1, fw_ver2, cnt;
9442
9443         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
9444                 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD, 0x400f, &fw_ver1);
9445                 bnx2x_save_spirom_version(bp, port, fw_ver1 & 0xfff,
9446                                 phy->ver_addr);
9447         } else {
9448                 /* For 32-bit registers in 848xx, access via MDIO2ARM i/f. */
9449                 /* (1) set reg 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
9450                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
9451                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
9452                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
9453                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
9454                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
9455
9456                 for (cnt = 0; cnt < 100; cnt++) {
9457                         bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
9458                         if (val & 1)
9459                                 break;
9460                         udelay(5);
9461                 }
9462                 if (cnt == 100) {
9463                         DP(NETIF_MSG_LINK, "Unable to read 848xx "
9464                                         "phy fw version(1)\n");
9465                         bnx2x_save_spirom_version(bp, port, 0,
9466                                                   phy->ver_addr);
9467                         return;
9468                 }
9469
9470
9471                 /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
9472                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
9473                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
9474                 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
9475                 for (cnt = 0; cnt < 100; cnt++) {
9476                         bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
9477                         if (val & 1)
9478                                 break;
9479                         udelay(5);
9480                 }
9481                 if (cnt == 100) {
9482                         DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw "
9483                                         "version(2)\n");
9484                         bnx2x_save_spirom_version(bp, port, 0,
9485                                                   phy->ver_addr);
9486                         return;
9487                 }
9488
9489                 /* lower 16 bits of the register SPI_FW_STATUS */
9490                 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
9491                 /* upper 16 bits of register SPI_FW_STATUS */
9492                 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
9493
9494                 bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
9495                                           phy->ver_addr);
9496         }
9497
9498 }
9499 static void bnx2x_848xx_set_led(struct bnx2x *bp,
9500                                 struct bnx2x_phy *phy)
9501 {
9502         u16 val, offset;
9503
9504         /* PHYC_CTL_LED_CTL */
9505         bnx2x_cl45_read(bp, phy,
9506                         MDIO_PMA_DEVAD,
9507                         MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
9508         val &= 0xFE00;
9509         val |= 0x0092;
9510
9511         bnx2x_cl45_write(bp, phy,
9512                          MDIO_PMA_DEVAD,
9513                          MDIO_PMA_REG_8481_LINK_SIGNAL, val);
9514
9515         bnx2x_cl45_write(bp, phy,
9516                          MDIO_PMA_DEVAD,
9517                          MDIO_PMA_REG_8481_LED1_MASK,
9518                          0x80);
9519
9520         bnx2x_cl45_write(bp, phy,
9521                          MDIO_PMA_DEVAD,
9522                          MDIO_PMA_REG_8481_LED2_MASK,
9523                          0x18);
9524
9525         /* Select activity source by Tx and Rx, as suggested by PHY AE */
9526         bnx2x_cl45_write(bp, phy,
9527                          MDIO_PMA_DEVAD,
9528                          MDIO_PMA_REG_8481_LED3_MASK,
9529                          0x0006);
9530
9531         /* Select the closest activity blink rate to that in 10/100/1000 */
9532         bnx2x_cl45_write(bp, phy,
9533                         MDIO_PMA_DEVAD,
9534                         MDIO_PMA_REG_8481_LED3_BLINK,
9535                         0);
9536
9537         /* Configure the blink rate to ~15.9 Hz */
9538         bnx2x_cl45_write(bp, phy,
9539                         MDIO_PMA_DEVAD,
9540                         MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH,
9541                         MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ);
9542
9543         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9544                 offset = MDIO_PMA_REG_84833_CTL_LED_CTL_1;
9545         else
9546                 offset = MDIO_PMA_REG_84823_CTL_LED_CTL_1;
9547
9548         bnx2x_cl45_read(bp, phy,
9549                         MDIO_PMA_DEVAD, offset, &val);
9550         val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
9551         bnx2x_cl45_write(bp, phy,
9552                          MDIO_PMA_DEVAD, offset, val);
9553
9554         /* 'Interrupt Mask' */
9555         bnx2x_cl45_write(bp, phy,
9556                          MDIO_AN_DEVAD,
9557                          0xFFFB, 0xFFFD);
9558 }
9559
9560 static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
9561                                        struct link_params *params,
9562                                        struct link_vars *vars)
9563 {
9564         struct bnx2x *bp = params->bp;
9565         u16 autoneg_val, an_1000_val, an_10_100_val, an_10g_val;
9566
9567         if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
9568                 /* Save spirom version */
9569                 bnx2x_save_848xx_spirom_version(phy, bp, params->port);
9570         }
9571         /* This phy uses the NIG latch mechanism since link indication
9572          * arrives through its LED4 and not via its LASI signal, so we
9573          * get steady signal instead of clear on read
9574          */
9575         bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
9576                       1 << NIG_LATCH_BC_ENABLE_MI_INT);
9577
9578         bnx2x_cl45_write(bp, phy,
9579                          MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
9580
9581         bnx2x_848xx_set_led(bp, phy);
9582
9583         /* set 1000 speed advertisement */
9584         bnx2x_cl45_read(bp, phy,
9585                         MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
9586                         &an_1000_val);
9587
9588         bnx2x_ext_phy_set_pause(params, phy, vars);
9589         bnx2x_cl45_read(bp, phy,
9590                         MDIO_AN_DEVAD,
9591                         MDIO_AN_REG_8481_LEGACY_AN_ADV,
9592                         &an_10_100_val);
9593         bnx2x_cl45_read(bp, phy,
9594                         MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
9595                         &autoneg_val);
9596         /* Disable forced speed */
9597         autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
9598         an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
9599
9600         if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
9601              (phy->speed_cap_mask &
9602              PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
9603             (phy->req_line_speed == SPEED_1000)) {
9604                 an_1000_val |= (1<<8);
9605                 autoneg_val |= (1<<9 | 1<<12);
9606                 if (phy->req_duplex == DUPLEX_FULL)
9607                         an_1000_val |= (1<<9);
9608                 DP(NETIF_MSG_LINK, "Advertising 1G\n");
9609         } else
9610                 an_1000_val &= ~((1<<8) | (1<<9));
9611
9612         bnx2x_cl45_write(bp, phy,
9613                          MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
9614                          an_1000_val);
9615
9616         /* set 100 speed advertisement */
9617         if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
9618              (phy->speed_cap_mask &
9619               (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
9620                PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))) {
9621                 an_10_100_val |= (1<<7);
9622                 /* Enable autoneg and restart autoneg for legacy speeds */
9623                 autoneg_val |= (1<<9 | 1<<12);
9624
9625                 if (phy->req_duplex == DUPLEX_FULL)
9626                         an_10_100_val |= (1<<8);
9627                 DP(NETIF_MSG_LINK, "Advertising 100M\n");
9628         }
9629         /* set 10 speed advertisement */
9630         if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
9631              (phy->speed_cap_mask &
9632               (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
9633                PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) &&
9634              (phy->supported &
9635               (SUPPORTED_10baseT_Half |
9636                SUPPORTED_10baseT_Full)))) {
9637                 an_10_100_val |= (1<<5);
9638                 autoneg_val |= (1<<9 | 1<<12);
9639                 if (phy->req_duplex == DUPLEX_FULL)
9640                         an_10_100_val |= (1<<6);
9641                 DP(NETIF_MSG_LINK, "Advertising 10M\n");
9642         }
9643
9644         /* Only 10/100 are allowed to work in FORCE mode */
9645         if ((phy->req_line_speed == SPEED_100) &&
9646             (phy->supported &
9647              (SUPPORTED_100baseT_Half |
9648               SUPPORTED_100baseT_Full))) {
9649                 autoneg_val |= (1<<13);
9650                 /* Enabled AUTO-MDIX when autoneg is disabled */
9651                 bnx2x_cl45_write(bp, phy,
9652                                  MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
9653                                  (1<<15 | 1<<9 | 7<<0));
9654                 /* The PHY needs this set even for forced link. */
9655                 an_10_100_val |= (1<<8) | (1<<7);
9656                 DP(NETIF_MSG_LINK, "Setting 100M force\n");
9657         }
9658         if ((phy->req_line_speed == SPEED_10) &&
9659             (phy->supported &
9660              (SUPPORTED_10baseT_Half |
9661               SUPPORTED_10baseT_Full))) {
9662                 /* Enabled AUTO-MDIX when autoneg is disabled */
9663                 bnx2x_cl45_write(bp, phy,
9664                                  MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
9665                                  (1<<15 | 1<<9 | 7<<0));
9666                 DP(NETIF_MSG_LINK, "Setting 10M force\n");
9667         }
9668
9669         bnx2x_cl45_write(bp, phy,
9670                          MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
9671                          an_10_100_val);
9672
9673         if (phy->req_duplex == DUPLEX_FULL)
9674                 autoneg_val |= (1<<8);
9675
9676         /* Always write this if this is not 84833.
9677          * For 84833, write it only when it's a forced speed.
9678          */
9679         if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
9680                 ((autoneg_val & (1<<12)) == 0))
9681                 bnx2x_cl45_write(bp, phy,
9682                          MDIO_AN_DEVAD,
9683                          MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
9684
9685         if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
9686             (phy->speed_cap_mask &
9687              PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
9688                 (phy->req_line_speed == SPEED_10000)) {
9689                         DP(NETIF_MSG_LINK, "Advertising 10G\n");
9690                         /* Restart autoneg for 10G*/
9691
9692                         bnx2x_cl45_read(bp, phy,
9693                                         MDIO_AN_DEVAD,
9694                                         MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
9695                                         &an_10g_val);
9696                         bnx2x_cl45_write(bp, phy,
9697                                          MDIO_AN_DEVAD,
9698                                          MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
9699                                          an_10g_val | 0x1000);
9700                         bnx2x_cl45_write(bp, phy,
9701                                          MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
9702                                          0x3200);
9703         } else
9704                 bnx2x_cl45_write(bp, phy,
9705                                  MDIO_AN_DEVAD,
9706                                  MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
9707                                  1);
9708
9709         return 0;
9710 }
9711
9712 static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
9713                                   struct link_params *params,
9714                                   struct link_vars *vars)
9715 {
9716         struct bnx2x *bp = params->bp;
9717         /* Restore normal power mode*/
9718         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
9719                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
9720
9721         /* HW reset */
9722         bnx2x_ext_phy_hw_reset(bp, params->port);
9723         bnx2x_wait_reset_complete(bp, phy, params);
9724
9725         bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
9726         return bnx2x_848xx_cmn_config_init(phy, params, vars);
9727 }
9728
9729 #define PHY84833_CMDHDLR_WAIT 300
9730 #define PHY84833_CMDHDLR_MAX_ARGS 5
9731 static int bnx2x_84833_cmd_hdlr(struct bnx2x_phy *phy,
9732                                    struct link_params *params,
9733                    u16 fw_cmd,
9734                    u16 cmd_args[], int argc)
9735 {
9736         int idx;
9737         u16 val;
9738         struct bnx2x *bp = params->bp;
9739         /* Write CMD_OPEN_OVERRIDE to STATUS reg */
9740         bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9741                         MDIO_84833_CMD_HDLR_STATUS,
9742                         PHY84833_STATUS_CMD_OPEN_OVERRIDE);
9743         for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
9744                 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9745                                 MDIO_84833_CMD_HDLR_STATUS, &val);
9746                 if (val == PHY84833_STATUS_CMD_OPEN_FOR_CMDS)
9747                         break;
9748                  usleep_range(1000, 2000);
9749         }
9750         if (idx >= PHY84833_CMDHDLR_WAIT) {
9751                 DP(NETIF_MSG_LINK, "FW cmd: FW not ready.\n");
9752                 return -EINVAL;
9753         }
9754
9755         /* Prepare argument(s) and issue command */
9756         for (idx = 0; idx < argc; idx++) {
9757                 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9758                                 MDIO_84833_CMD_HDLR_DATA1 + idx,
9759                                 cmd_args[idx]);
9760         }
9761         bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9762                         MDIO_84833_CMD_HDLR_COMMAND, fw_cmd);
9763         for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
9764                 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9765                                 MDIO_84833_CMD_HDLR_STATUS, &val);
9766                 if ((val == PHY84833_STATUS_CMD_COMPLETE_PASS) ||
9767                         (val == PHY84833_STATUS_CMD_COMPLETE_ERROR))
9768                         break;
9769                  usleep_range(1000, 2000);
9770         }
9771         if ((idx >= PHY84833_CMDHDLR_WAIT) ||
9772                 (val == PHY84833_STATUS_CMD_COMPLETE_ERROR)) {
9773                 DP(NETIF_MSG_LINK, "FW cmd failed.\n");
9774                 return -EINVAL;
9775         }
9776         /* Gather returning data */
9777         for (idx = 0; idx < argc; idx++) {
9778                 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
9779                                 MDIO_84833_CMD_HDLR_DATA1 + idx,
9780                                 &cmd_args[idx]);
9781         }
9782         bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
9783                         MDIO_84833_CMD_HDLR_STATUS,
9784                         PHY84833_STATUS_CMD_CLEAR_COMPLETE);
9785         return 0;
9786 }
9787
9788
9789 static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
9790                                    struct link_params *params,
9791                                    struct link_vars *vars)
9792 {
9793         u32 pair_swap;
9794         u16 data[PHY84833_CMDHDLR_MAX_ARGS];
9795         int status;
9796         struct bnx2x *bp = params->bp;
9797
9798         /* Check for configuration. */
9799         pair_swap = REG_RD(bp, params->shmem_base +
9800                            offsetof(struct shmem_region,
9801                         dev_info.port_hw_config[params->port].xgbt_phy_cfg)) &
9802                 PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
9803
9804         if (pair_swap == 0)
9805                 return 0;
9806
9807         /* Only the second argument is used for this command */
9808         data[1] = (u16)pair_swap;
9809
9810         status = bnx2x_84833_cmd_hdlr(phy, params,
9811                 PHY84833_CMD_SET_PAIR_SWAP, data, PHY84833_CMDHDLR_MAX_ARGS);
9812         if (status == 0)
9813                 DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data[1]);
9814
9815         return status;
9816 }
9817
9818 static u8 bnx2x_84833_get_reset_gpios(struct bnx2x *bp,
9819                                       u32 shmem_base_path[],
9820                                       u32 chip_id)
9821 {
9822         u32 reset_pin[2];
9823         u32 idx;
9824         u8 reset_gpios;
9825         if (CHIP_IS_E3(bp)) {
9826                 /* Assume that these will be GPIOs, not EPIOs. */
9827                 for (idx = 0; idx < 2; idx++) {
9828                         /* Map config param to register bit. */
9829                         reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
9830                                 offsetof(struct shmem_region,
9831                                 dev_info.port_hw_config[0].e3_cmn_pin_cfg));
9832                         reset_pin[idx] = (reset_pin[idx] &
9833                                 PORT_HW_CFG_E3_PHY_RESET_MASK) >>
9834                                 PORT_HW_CFG_E3_PHY_RESET_SHIFT;
9835                         reset_pin[idx] -= PIN_CFG_GPIO0_P0;
9836                         reset_pin[idx] = (1 << reset_pin[idx]);
9837                 }
9838                 reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
9839         } else {
9840                 /* E2, look from diff place of shmem. */
9841                 for (idx = 0; idx < 2; idx++) {
9842                         reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
9843                                 offsetof(struct shmem_region,
9844                                 dev_info.port_hw_config[0].default_cfg));
9845                         reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
9846                         reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
9847                         reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
9848                         reset_pin[idx] = (1 << reset_pin[idx]);
9849                 }
9850                 reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
9851         }
9852
9853         return reset_gpios;
9854 }
9855
9856 static int bnx2x_84833_hw_reset_phy(struct bnx2x_phy *phy,
9857                                 struct link_params *params)
9858 {
9859         struct bnx2x *bp = params->bp;
9860         u8 reset_gpios;
9861         u32 other_shmem_base_addr = REG_RD(bp, params->shmem2_base +
9862                                 offsetof(struct shmem2_region,
9863                                 other_shmem_base_addr));
9864
9865         u32 shmem_base_path[2];
9866
9867         /* Work around for 84833 LED failure inside RESET status */
9868         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
9869                 MDIO_AN_REG_8481_LEGACY_MII_CTRL,
9870                 MDIO_AN_REG_8481_MII_CTRL_FORCE_1G);
9871         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
9872                 MDIO_AN_REG_8481_1G_100T_EXT_CTRL,
9873                 MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF);
9874
9875         shmem_base_path[0] = params->shmem_base;
9876         shmem_base_path[1] = other_shmem_base_addr;
9877
9878         reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path,
9879                                                   params->chip_id);
9880
9881         bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
9882         udelay(10);
9883         DP(NETIF_MSG_LINK, "84833 hw reset on pin values 0x%x\n",
9884                 reset_gpios);
9885
9886         return 0;
9887 }
9888
9889 static int bnx2x_8483x_eee_timers(struct link_params *params,
9890                                    struct link_vars *vars)
9891 {
9892         u32 eee_idle = 0, eee_mode;
9893         struct bnx2x *bp = params->bp;
9894
9895         eee_idle = bnx2x_eee_calc_timer(params);
9896
9897         if (eee_idle) {
9898                 REG_WR(bp, MISC_REG_CPMU_LP_IDLE_THR_P0 + (params->port << 2),
9899                        eee_idle);
9900         } else if ((params->eee_mode & EEE_MODE_ENABLE_LPI) &&
9901                    (params->eee_mode & EEE_MODE_OVERRIDE_NVRAM) &&
9902                    (params->eee_mode & EEE_MODE_OUTPUT_TIME)) {
9903                 DP(NETIF_MSG_LINK, "Error: Tx LPI is enabled with timer 0\n");
9904                 return -EINVAL;
9905         }
9906
9907         vars->eee_status &= ~(SHMEM_EEE_TIMER_MASK | SHMEM_EEE_TIME_OUTPUT_BIT);
9908         if (params->eee_mode & EEE_MODE_OUTPUT_TIME) {
9909                 /* eee_idle in 1u --> eee_status in 16u */
9910                 eee_idle >>= 4;
9911                 vars->eee_status |= (eee_idle & SHMEM_EEE_TIMER_MASK) |
9912                                     SHMEM_EEE_TIME_OUTPUT_BIT;
9913         } else {
9914                 if (bnx2x_eee_time_to_nvram(eee_idle, &eee_mode))
9915                         return -EINVAL;
9916                 vars->eee_status |= eee_mode;
9917         }
9918
9919         return 0;
9920 }
9921
9922 static int bnx2x_8483x_disable_eee(struct bnx2x_phy *phy,
9923                                    struct link_params *params,
9924                                    struct link_vars *vars)
9925 {
9926         int rc;
9927         struct bnx2x *bp = params->bp;
9928         u16 cmd_args = 0;
9929
9930         DP(NETIF_MSG_LINK, "Don't Advertise 10GBase-T EEE\n");
9931
9932         /* Make Certain LPI is disabled */
9933         REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2), 0);
9934
9935         /* Prevent Phy from working in EEE and advertising it */
9936         rc = bnx2x_84833_cmd_hdlr(phy, params,
9937                 PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
9938         if (rc) {
9939                 DP(NETIF_MSG_LINK, "EEE disable failed.\n");
9940                 return rc;
9941         }
9942
9943         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, 0);
9944         vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
9945
9946         return 0;
9947 }
9948
9949 static int bnx2x_8483x_enable_eee(struct bnx2x_phy *phy,
9950                                    struct link_params *params,
9951                                    struct link_vars *vars)
9952 {
9953         int rc;
9954         struct bnx2x *bp = params->bp;
9955         u16 cmd_args = 1;
9956
9957         DP(NETIF_MSG_LINK, "Advertise 10GBase-T EEE\n");
9958
9959         rc = bnx2x_84833_cmd_hdlr(phy, params,
9960                 PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
9961         if (rc) {
9962                 DP(NETIF_MSG_LINK, "EEE enable failed.\n");
9963                 return rc;
9964         }
9965
9966         bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, 0x8);
9967
9968         /* Mask events preventing LPI generation */
9969         REG_WR(bp, MISC_REG_CPMU_LP_MASK_EXT_P0 + (params->port << 2), 0xfc20);
9970
9971         vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
9972         vars->eee_status |= (SHMEM_EEE_10G_ADV << SHMEM_EEE_ADV_STATUS_SHIFT);
9973
9974         return 0;
9975 }
9976
9977 #define PHY84833_CONSTANT_LATENCY 1193
9978 static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
9979                                    struct link_params *params,
9980                                    struct link_vars *vars)
9981 {
9982         struct bnx2x *bp = params->bp;
9983         u8 port, initialize = 1;
9984         u16 val;
9985         u32 actual_phy_selection, cms_enable;
9986         u16 cmd_args[PHY84833_CMDHDLR_MAX_ARGS];
9987         int rc = 0;
9988
9989          usleep_range(1000, 2000);
9990
9991         if (!(CHIP_IS_E1x(bp)))
9992                 port = BP_PATH(bp);
9993         else
9994                 port = params->port;
9995
9996         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
9997                 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
9998                                MISC_REGISTERS_GPIO_OUTPUT_HIGH,
9999                                port);
10000         } else {
10001                 /* MDIO reset */
10002                 bnx2x_cl45_write(bp, phy,
10003                                 MDIO_PMA_DEVAD,
10004                                 MDIO_PMA_REG_CTRL, 0x8000);
10005         }
10006
10007         bnx2x_wait_reset_complete(bp, phy, params);
10008
10009         /* Wait for GPHY to come out of reset */
10010         msleep(50);
10011         if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
10012                 /* BCM84823 requires that XGXS links up first @ 10G for normal
10013                  * behavior.
10014                  */
10015                 u16 temp;
10016                 temp = vars->line_speed;
10017                 vars->line_speed = SPEED_10000;
10018                 bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
10019                 bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
10020                 vars->line_speed = temp;
10021         }
10022
10023         bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
10024                         MDIO_CTL_REG_84823_MEDIA, &val);
10025         val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
10026                  MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
10027                  MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
10028                  MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
10029                  MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
10030
10031         if (CHIP_IS_E3(bp)) {
10032                 val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
10033                          MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
10034         } else {
10035                 val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
10036                         MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
10037         }
10038
10039         actual_phy_selection = bnx2x_phy_selection(params);
10040
10041         switch (actual_phy_selection) {
10042         case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
10043                 /* Do nothing. Essentially this is like the priority copper */
10044                 break;
10045         case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
10046                 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
10047                 break;
10048         case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
10049                 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
10050                 break;
10051         case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
10052                 /* Do nothing here. The first PHY won't be initialized at all */
10053                 break;
10054         case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
10055                 val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
10056                 initialize = 0;
10057                 break;
10058         }
10059         if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
10060                 val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
10061
10062         bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
10063                          MDIO_CTL_REG_84823_MEDIA, val);
10064         DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
10065                    params->multi_phy_config, val);
10066
10067         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
10068                 bnx2x_84833_pair_swap_cfg(phy, params, vars);
10069
10070                 /* Keep AutogrEEEn disabled. */
10071                 cmd_args[0] = 0x0;
10072                 cmd_args[1] = 0x0;
10073                 cmd_args[2] = PHY84833_CONSTANT_LATENCY + 1;
10074                 cmd_args[3] = PHY84833_CONSTANT_LATENCY;
10075                 rc = bnx2x_84833_cmd_hdlr(phy, params,
10076                         PHY84833_CMD_SET_EEE_MODE, cmd_args,
10077                         PHY84833_CMDHDLR_MAX_ARGS);
10078                 if (rc)
10079                         DP(NETIF_MSG_LINK, "Cfg AutogrEEEn failed.\n");
10080         }
10081         if (initialize)
10082                 rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
10083         else
10084                 bnx2x_save_848xx_spirom_version(phy, bp, params->port);
10085         /* 84833 PHY has a better feature and doesn't need to support this. */
10086         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
10087                 cms_enable = REG_RD(bp, params->shmem_base +
10088                         offsetof(struct shmem_region,
10089                         dev_info.port_hw_config[params->port].default_cfg)) &
10090                         PORT_HW_CFG_ENABLE_CMS_MASK;
10091
10092                 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
10093                                 MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
10094                 if (cms_enable)
10095                         val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
10096                 else
10097                         val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
10098                 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
10099                                  MDIO_CTL_REG_84823_USER_CTRL_REG, val);
10100         }
10101
10102         bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
10103                         MDIO_84833_TOP_CFG_FW_REV, &val);
10104
10105         /* Configure EEE support */
10106         if ((val >= MDIO_84833_TOP_CFG_FW_EEE) && bnx2x_eee_has_cap(params)) {
10107                 phy->flags |= FLAGS_EEE_10GBT;
10108                 vars->eee_status |= SHMEM_EEE_10G_ADV <<
10109                                     SHMEM_EEE_SUPPORTED_SHIFT;
10110                 /* Propogate params' bits --> vars (for migration exposure) */
10111                 if (params->eee_mode & EEE_MODE_ENABLE_LPI)
10112                         vars->eee_status |= SHMEM_EEE_LPI_REQUESTED_BIT;
10113                 else
10114                         vars->eee_status &= ~SHMEM_EEE_LPI_REQUESTED_BIT;
10115
10116                 if (params->eee_mode & EEE_MODE_ADV_LPI)
10117                         vars->eee_status |= SHMEM_EEE_REQUESTED_BIT;
10118                 else
10119                         vars->eee_status &= ~SHMEM_EEE_REQUESTED_BIT;
10120
10121                 rc = bnx2x_8483x_eee_timers(params, vars);
10122                 if (rc) {
10123                         DP(NETIF_MSG_LINK, "Failed to configure EEE timers\n");
10124                         bnx2x_8483x_disable_eee(phy, params, vars);
10125                         return rc;
10126                 }
10127
10128                 if ((params->req_duplex[actual_phy_selection] == DUPLEX_FULL) &&
10129                     (params->eee_mode & EEE_MODE_ADV_LPI) &&
10130                     (bnx2x_eee_calc_timer(params) ||
10131                      !(params->eee_mode & EEE_MODE_ENABLE_LPI)))
10132                         rc = bnx2x_8483x_enable_eee(phy, params, vars);
10133                 else
10134                         rc = bnx2x_8483x_disable_eee(phy, params, vars);
10135                 if (rc) {
10136                         DP(NETIF_MSG_LINK, "Failed to set EEE advertisment\n");
10137                         return rc;
10138                 }
10139         } else {
10140                 phy->flags &= ~FLAGS_EEE_10GBT;
10141                 vars->eee_status &= ~SHMEM_EEE_SUPPORTED_MASK;
10142         }
10143
10144         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
10145                 /* Bring PHY out of super isolate mode as the final step. */
10146                 bnx2x_cl45_read(bp, phy,
10147                                 MDIO_CTL_DEVAD,
10148                                 MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
10149                 val &= ~MDIO_84833_SUPER_ISOLATE;
10150                 bnx2x_cl45_write(bp, phy,
10151                                 MDIO_CTL_DEVAD,
10152                                 MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
10153         }
10154         return rc;
10155 }
10156
10157 static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
10158                                   struct link_params *params,
10159                                   struct link_vars *vars)
10160 {
10161         struct bnx2x *bp = params->bp;
10162         u16 val, val1, val2;
10163         u8 link_up = 0;
10164
10165
10166         /* Check 10G-BaseT link status */
10167         /* Check PMD signal ok */
10168         bnx2x_cl45_read(bp, phy,
10169                         MDIO_AN_DEVAD, 0xFFFA, &val1);
10170         bnx2x_cl45_read(bp, phy,
10171                         MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
10172                         &val2);
10173         DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
10174
10175         /* Check link 10G */
10176         if (val2 & (1<<11)) {
10177                 vars->line_speed = SPEED_10000;
10178                 vars->duplex = DUPLEX_FULL;
10179                 link_up = 1;
10180                 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
10181         } else { /* Check Legacy speed link */
10182                 u16 legacy_status, legacy_speed;
10183
10184                 /* Enable expansion register 0x42 (Operation mode status) */
10185                 bnx2x_cl45_write(bp, phy,
10186                                  MDIO_AN_DEVAD,
10187                                  MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
10188
10189                 /* Get legacy speed operation status */
10190                 bnx2x_cl45_read(bp, phy,
10191                                 MDIO_AN_DEVAD,
10192                                 MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
10193                                 &legacy_status);
10194
10195                 DP(NETIF_MSG_LINK, "Legacy speed status = 0x%x\n",
10196                    legacy_status);
10197                 link_up = ((legacy_status & (1<<11)) == (1<<11));
10198                 legacy_speed = (legacy_status & (3<<9));
10199                 if (legacy_speed == (0<<9))
10200                         vars->line_speed = SPEED_10;
10201                 else if (legacy_speed == (1<<9))
10202                         vars->line_speed = SPEED_100;
10203                 else if (legacy_speed == (2<<9))
10204                         vars->line_speed = SPEED_1000;
10205                 else { /* Should not happen: Treat as link down */
10206                         vars->line_speed = 0;
10207                         link_up = 0;
10208                 }
10209
10210                 if (link_up) {
10211                         if (legacy_status & (1<<8))
10212                                 vars->duplex = DUPLEX_FULL;
10213                         else
10214                                 vars->duplex = DUPLEX_HALF;
10215
10216                         DP(NETIF_MSG_LINK,
10217                            "Link is up in %dMbps, is_duplex_full= %d\n",
10218                            vars->line_speed,
10219                            (vars->duplex == DUPLEX_FULL));
10220                         /* Check legacy speed AN resolution */
10221                         bnx2x_cl45_read(bp, phy,
10222                                         MDIO_AN_DEVAD,
10223                                         MDIO_AN_REG_8481_LEGACY_MII_STATUS,
10224                                         &val);
10225                         if (val & (1<<5))
10226                                 vars->link_status |=
10227                                         LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
10228                         bnx2x_cl45_read(bp, phy,
10229                                         MDIO_AN_DEVAD,
10230                                         MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
10231                                         &val);
10232                         if ((val & (1<<0)) == 0)
10233                                 vars->link_status |=
10234                                         LINK_STATUS_PARALLEL_DETECTION_USED;
10235                 }
10236         }
10237         if (link_up) {
10238                 DP(NETIF_MSG_LINK, "BCM848x3: link speed is %d\n",
10239                            vars->line_speed);
10240                 bnx2x_ext_phy_resolve_fc(phy, params, vars);
10241
10242                 /* Read LP advertised speeds */
10243                 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
10244                                 MDIO_AN_REG_CL37_FC_LP, &val);
10245                 if (val & (1<<5))
10246                         vars->link_status |=
10247                                 LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
10248                 if (val & (1<<6))
10249                         vars->link_status |=
10250                                 LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
10251                 if (val & (1<<7))
10252                         vars->link_status |=
10253                                 LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
10254                 if (val & (1<<8))
10255                         vars->link_status |=
10256                                 LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
10257                 if (val & (1<<9))
10258                         vars->link_status |=
10259                                 LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
10260
10261                 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
10262                                 MDIO_AN_REG_1000T_STATUS, &val);
10263
10264                 if (val & (1<<10))
10265                         vars->link_status |=
10266                                 LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
10267                 if (val & (1<<11))
10268                         vars->link_status |=
10269                                 LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
10270
10271                 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
10272                                 MDIO_AN_REG_MASTER_STATUS, &val);
10273
10274                 if (val & (1<<11))
10275                         vars->link_status |=
10276                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
10277
10278                 /* Determine if EEE was negotiated */
10279                 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
10280                         u32 eee_shmem = 0;
10281
10282                         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
10283                                         MDIO_AN_REG_EEE_ADV, &val1);
10284                         bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
10285                                         MDIO_AN_REG_LP_EEE_ADV, &val2);
10286                         if ((val1 & val2) & 0x8) {
10287                                 DP(NETIF_MSG_LINK, "EEE negotiated\n");
10288                                 vars->eee_status |= SHMEM_EEE_ACTIVE_BIT;
10289                         }
10290
10291                         if (val2 & 0x12)
10292                                 eee_shmem |= SHMEM_EEE_100M_ADV;
10293                         if (val2 & 0x4)
10294                                 eee_shmem |= SHMEM_EEE_1G_ADV;
10295                         if (val2 & 0x68)
10296                                 eee_shmem |= SHMEM_EEE_10G_ADV;
10297
10298                         vars->eee_status &= ~SHMEM_EEE_LP_ADV_STATUS_MASK;
10299                         vars->eee_status |= (eee_shmem <<
10300                                              SHMEM_EEE_LP_ADV_STATUS_SHIFT);
10301                 }
10302         }
10303
10304         return link_up;
10305 }
10306
10307
10308 static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
10309 {
10310         int status = 0;
10311         u32 spirom_ver;
10312         spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
10313         status = bnx2x_format_ver(spirom_ver, str, len);
10314         return status;
10315 }
10316
10317 static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
10318                                 struct link_params *params)
10319 {
10320         bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
10321                        MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
10322         bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
10323                        MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
10324 }
10325
10326 static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
10327                                         struct link_params *params)
10328 {
10329         bnx2x_cl45_write(params->bp, phy,
10330                          MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
10331         bnx2x_cl45_write(params->bp, phy,
10332                          MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
10333 }
10334
10335 static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
10336                                    struct link_params *params)
10337 {
10338         struct bnx2x *bp = params->bp;
10339         u8 port;
10340         u16 val16;
10341
10342         if (!(CHIP_IS_E1x(bp)))
10343                 port = BP_PATH(bp);
10344         else
10345                 port = params->port;
10346
10347         if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
10348                 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
10349                                MISC_REGISTERS_GPIO_OUTPUT_LOW,
10350                                port);
10351         } else {
10352                 bnx2x_cl45_read(bp, phy,
10353                                 MDIO_CTL_DEVAD,
10354                                 MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val16);
10355                 val16 |= MDIO_84833_SUPER_ISOLATE;
10356                 bnx2x_cl45_write(bp, phy,
10357                                  MDIO_CTL_DEVAD,
10358                                  MDIO_84833_TOP_CFG_XGPHY_STRAP1, val16);
10359         }
10360 }
10361
10362 static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
10363                                      struct link_params *params, u8 mode)
10364 {
10365         struct bnx2x *bp = params->bp;
10366         u16 val;
10367         u8 port;
10368
10369         if (!(CHIP_IS_E1x(bp)))
10370                 port = BP_PATH(bp);
10371         else
10372                 port = params->port;
10373
10374         switch (mode) {
10375         case LED_MODE_OFF:
10376
10377                 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
10378
10379                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
10380                     SHARED_HW_CFG_LED_EXTPHY1) {
10381
10382                         /* Set LED masks */
10383                         bnx2x_cl45_write(bp, phy,
10384                                         MDIO_PMA_DEVAD,
10385                                         MDIO_PMA_REG_8481_LED1_MASK,
10386                                         0x0);
10387
10388                         bnx2x_cl45_write(bp, phy,
10389                                         MDIO_PMA_DEVAD,
10390                                         MDIO_PMA_REG_8481_LED2_MASK,
10391                                         0x0);
10392
10393                         bnx2x_cl45_write(bp, phy,
10394                                         MDIO_PMA_DEVAD,
10395                                         MDIO_PMA_REG_8481_LED3_MASK,
10396                                         0x0);
10397
10398                         bnx2x_cl45_write(bp, phy,
10399                                         MDIO_PMA_DEVAD,
10400                                         MDIO_PMA_REG_8481_LED5_MASK,
10401                                         0x0);
10402
10403                 } else {
10404                         bnx2x_cl45_write(bp, phy,
10405                                          MDIO_PMA_DEVAD,
10406                                          MDIO_PMA_REG_8481_LED1_MASK,
10407                                          0x0);
10408                 }
10409                 break;
10410         case LED_MODE_FRONT_PANEL_OFF:
10411
10412                 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
10413                    port);
10414
10415                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
10416                     SHARED_HW_CFG_LED_EXTPHY1) {
10417
10418                         /* Set LED masks */
10419                         bnx2x_cl45_write(bp, phy,
10420                                          MDIO_PMA_DEVAD,
10421                                          MDIO_PMA_REG_8481_LED1_MASK,
10422                                          0x0);
10423
10424                         bnx2x_cl45_write(bp, phy,
10425                                          MDIO_PMA_DEVAD,
10426                                          MDIO_PMA_REG_8481_LED2_MASK,
10427                                          0x0);
10428
10429                         bnx2x_cl45_write(bp, phy,
10430                                          MDIO_PMA_DEVAD,
10431                                          MDIO_PMA_REG_8481_LED3_MASK,
10432                                          0x0);
10433
10434                         bnx2x_cl45_write(bp, phy,
10435                                          MDIO_PMA_DEVAD,
10436                                          MDIO_PMA_REG_8481_LED5_MASK,
10437                                          0x20);
10438
10439                 } else {
10440                         bnx2x_cl45_write(bp, phy,
10441                                          MDIO_PMA_DEVAD,
10442                                          MDIO_PMA_REG_8481_LED1_MASK,
10443                                          0x0);
10444                 }
10445                 break;
10446         case LED_MODE_ON:
10447
10448                 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
10449
10450                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
10451                     SHARED_HW_CFG_LED_EXTPHY1) {
10452                         /* Set control reg */
10453                         bnx2x_cl45_read(bp, phy,
10454                                         MDIO_PMA_DEVAD,
10455                                         MDIO_PMA_REG_8481_LINK_SIGNAL,
10456                                         &val);
10457                         val &= 0x8000;
10458                         val |= 0x2492;
10459
10460                         bnx2x_cl45_write(bp, phy,
10461                                          MDIO_PMA_DEVAD,
10462                                          MDIO_PMA_REG_8481_LINK_SIGNAL,
10463                                          val);
10464
10465                         /* Set LED masks */
10466                         bnx2x_cl45_write(bp, phy,
10467                                          MDIO_PMA_DEVAD,
10468                                          MDIO_PMA_REG_8481_LED1_MASK,
10469                                          0x0);
10470
10471                         bnx2x_cl45_write(bp, phy,
10472                                          MDIO_PMA_DEVAD,
10473                                          MDIO_PMA_REG_8481_LED2_MASK,
10474                                          0x20);
10475
10476                         bnx2x_cl45_write(bp, phy,
10477                                          MDIO_PMA_DEVAD,
10478                                          MDIO_PMA_REG_8481_LED3_MASK,
10479                                          0x20);
10480
10481                         bnx2x_cl45_write(bp, phy,
10482                                          MDIO_PMA_DEVAD,
10483                                          MDIO_PMA_REG_8481_LED5_MASK,
10484                                          0x0);
10485                 } else {
10486                         bnx2x_cl45_write(bp, phy,
10487                                          MDIO_PMA_DEVAD,
10488                                          MDIO_PMA_REG_8481_LED1_MASK,
10489                                          0x20);
10490                 }
10491                 break;
10492
10493         case LED_MODE_OPER:
10494
10495                 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
10496
10497                 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
10498                     SHARED_HW_CFG_LED_EXTPHY1) {
10499
10500                         /* Set control reg */
10501                         bnx2x_cl45_read(bp, phy,
10502                                         MDIO_PMA_DEVAD,
10503                                         MDIO_PMA_REG_8481_LINK_SIGNAL,
10504                                         &val);
10505
10506                         if (!((val &
10507                                MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
10508                           >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
10509                                 DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
10510                                 bnx2x_cl45_write(bp, phy,
10511                                                  MDIO_PMA_DEVAD,
10512                                                  MDIO_PMA_REG_8481_LINK_SIGNAL,
10513                                                  0xa492);
10514                         }
10515
10516                         /* Set LED masks */
10517                         bnx2x_cl45_write(bp, phy,
10518                                          MDIO_PMA_DEVAD,
10519                                          MDIO_PMA_REG_8481_LED1_MASK,
10520                                          0x10);
10521
10522                         bnx2x_cl45_write(bp, phy,
10523                                          MDIO_PMA_DEVAD,
10524                                          MDIO_PMA_REG_8481_LED2_MASK,
10525                                          0x80);
10526
10527                         bnx2x_cl45_write(bp, phy,
10528                                          MDIO_PMA_DEVAD,
10529                                          MDIO_PMA_REG_8481_LED3_MASK,
10530                                          0x98);
10531
10532                         bnx2x_cl45_write(bp, phy,
10533                                          MDIO_PMA_DEVAD,
10534                                          MDIO_PMA_REG_8481_LED5_MASK,
10535                                          0x40);
10536
10537                 } else {
10538                         bnx2x_cl45_write(bp, phy,
10539                                          MDIO_PMA_DEVAD,
10540                                          MDIO_PMA_REG_8481_LED1_MASK,
10541                                          0x80);
10542
10543                         /* Tell LED3 to blink on source */
10544                         bnx2x_cl45_read(bp, phy,
10545                                         MDIO_PMA_DEVAD,
10546                                         MDIO_PMA_REG_8481_LINK_SIGNAL,
10547                                         &val);
10548                         val &= ~(7<<6);
10549                         val |= (1<<6); /* A83B[8:6]= 1 */
10550                         bnx2x_cl45_write(bp, phy,
10551                                          MDIO_PMA_DEVAD,
10552                                          MDIO_PMA_REG_8481_LINK_SIGNAL,
10553                                          val);
10554                 }
10555                 break;
10556         }
10557
10558         /* This is a workaround for E3+84833 until autoneg
10559          * restart is fixed in f/w
10560          */
10561         if (CHIP_IS_E3(bp)) {
10562                 bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
10563                                 MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
10564         }
10565 }
10566
10567 /******************************************************************/
10568 /*                      54618SE PHY SECTION                       */
10569 /******************************************************************/
10570 static int bnx2x_54618se_config_init(struct bnx2x_phy *phy,
10571                                                struct link_params *params,
10572                                                struct link_vars *vars)
10573 {
10574         struct bnx2x *bp = params->bp;
10575         u8 port;
10576         u16 autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
10577         u32 cfg_pin;
10578
10579         DP(NETIF_MSG_LINK, "54618SE cfg init\n");
10580         usleep_range(1000, 2000);
10581
10582         /* This works with E3 only, no need to check the chip
10583          * before determining the port.
10584          */
10585         port = params->port;
10586
10587         cfg_pin = (REG_RD(bp, params->shmem_base +
10588                         offsetof(struct shmem_region,
10589                         dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
10590                         PORT_HW_CFG_E3_PHY_RESET_MASK) >>
10591                         PORT_HW_CFG_E3_PHY_RESET_SHIFT;
10592
10593         /* Drive pin high to bring the GPHY out of reset. */
10594         bnx2x_set_cfg_pin(bp, cfg_pin, 1);
10595
10596         /* wait for GPHY to reset */
10597         msleep(50);
10598
10599         /* reset phy */
10600         bnx2x_cl22_write(bp, phy,
10601                          MDIO_PMA_REG_CTRL, 0x8000);
10602         bnx2x_wait_reset_complete(bp, phy, params);
10603
10604         /* Wait for GPHY to reset */
10605         msleep(50);
10606
10607         /* Configure LED4: set to INTR (0x6). */
10608         /* Accessing shadow register 0xe. */
10609         bnx2x_cl22_write(bp, phy,
10610                         MDIO_REG_GPHY_SHADOW,
10611                         MDIO_REG_GPHY_SHADOW_LED_SEL2);
10612         bnx2x_cl22_read(bp, phy,
10613                         MDIO_REG_GPHY_SHADOW,
10614                         &temp);
10615         temp &= ~(0xf << 4);
10616         temp |= (0x6 << 4);
10617         bnx2x_cl22_write(bp, phy,
10618                         MDIO_REG_GPHY_SHADOW,
10619                         MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10620         /* Configure INTR based on link status change. */
10621         bnx2x_cl22_write(bp, phy,
10622                         MDIO_REG_INTR_MASK,
10623                         ~MDIO_REG_INTR_MASK_LINK_STATUS);
10624
10625         /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
10626         bnx2x_cl22_write(bp, phy,
10627                         MDIO_REG_GPHY_SHADOW,
10628                         MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
10629         bnx2x_cl22_read(bp, phy,
10630                         MDIO_REG_GPHY_SHADOW,
10631                         &temp);
10632         temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
10633         bnx2x_cl22_write(bp, phy,
10634                         MDIO_REG_GPHY_SHADOW,
10635                         MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10636
10637         /* Set up fc */
10638         /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
10639         bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
10640         fc_val = 0;
10641         if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
10642                         MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
10643                 fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
10644
10645         if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
10646                         MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
10647                 fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
10648
10649         /* Read all advertisement */
10650         bnx2x_cl22_read(bp, phy,
10651                         0x09,
10652                         &an_1000_val);
10653
10654         bnx2x_cl22_read(bp, phy,
10655                         0x04,
10656                         &an_10_100_val);
10657
10658         bnx2x_cl22_read(bp, phy,
10659                         MDIO_PMA_REG_CTRL,
10660                         &autoneg_val);
10661
10662         /* Disable forced speed */
10663         autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
10664         an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8) | (1<<10) |
10665                            (1<<11));
10666
10667         if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
10668                         (phy->speed_cap_mask &
10669                         PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
10670                         (phy->req_line_speed == SPEED_1000)) {
10671                 an_1000_val |= (1<<8);
10672                 autoneg_val |= (1<<9 | 1<<12);
10673                 if (phy->req_duplex == DUPLEX_FULL)
10674                         an_1000_val |= (1<<9);
10675                 DP(NETIF_MSG_LINK, "Advertising 1G\n");
10676         } else
10677                 an_1000_val &= ~((1<<8) | (1<<9));
10678
10679         bnx2x_cl22_write(bp, phy,
10680                         0x09,
10681                         an_1000_val);
10682         bnx2x_cl22_read(bp, phy,
10683                         0x09,
10684                         &an_1000_val);
10685
10686         /* Set 100 speed advertisement */
10687         if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
10688                         (phy->speed_cap_mask &
10689                         (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
10690                         PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
10691                 an_10_100_val |= (1<<7);
10692                 /* Enable autoneg and restart autoneg for legacy speeds */
10693                 autoneg_val |= (1<<9 | 1<<12);
10694
10695                 if (phy->req_duplex == DUPLEX_FULL)
10696                         an_10_100_val |= (1<<8);
10697                 DP(NETIF_MSG_LINK, "Advertising 100M\n");
10698         }
10699
10700         /* Set 10 speed advertisement */
10701         if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
10702                         (phy->speed_cap_mask &
10703                         (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
10704                         PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
10705                 an_10_100_val |= (1<<5);
10706                 autoneg_val |= (1<<9 | 1<<12);
10707                 if (phy->req_duplex == DUPLEX_FULL)
10708                         an_10_100_val |= (1<<6);
10709                 DP(NETIF_MSG_LINK, "Advertising 10M\n");
10710         }
10711
10712         /* Only 10/100 are allowed to work in FORCE mode */
10713         if (phy->req_line_speed == SPEED_100) {
10714                 autoneg_val |= (1<<13);
10715                 /* Enabled AUTO-MDIX when autoneg is disabled */
10716                 bnx2x_cl22_write(bp, phy,
10717                                 0x18,
10718                                 (1<<15 | 1<<9 | 7<<0));
10719                 DP(NETIF_MSG_LINK, "Setting 100M force\n");
10720         }
10721         if (phy->req_line_speed == SPEED_10) {
10722                 /* Enabled AUTO-MDIX when autoneg is disabled */
10723                 bnx2x_cl22_write(bp, phy,
10724                                 0x18,
10725                                 (1<<15 | 1<<9 | 7<<0));
10726                 DP(NETIF_MSG_LINK, "Setting 10M force\n");
10727         }
10728
10729         /* Check if we should turn on Auto-GrEEEn */
10730         bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &temp);
10731         if (temp == MDIO_REG_GPHY_ID_54618SE) {
10732                 if (params->feature_config_flags &
10733                     FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
10734                         temp = 6;
10735                         DP(NETIF_MSG_LINK, "Enabling Auto-GrEEEn\n");
10736                 } else {
10737                         temp = 0;
10738                         DP(NETIF_MSG_LINK, "Disabling Auto-GrEEEn\n");
10739                 }
10740                 bnx2x_cl22_write(bp, phy,
10741                                  MDIO_REG_GPHY_CL45_ADDR_REG, MDIO_AN_DEVAD);
10742                 bnx2x_cl22_write(bp, phy,
10743                                  MDIO_REG_GPHY_CL45_DATA_REG,
10744                                  MDIO_REG_GPHY_EEE_ADV);
10745                 bnx2x_cl22_write(bp, phy,
10746                                  MDIO_REG_GPHY_CL45_ADDR_REG,
10747                                  (0x1 << 14) | MDIO_AN_DEVAD);
10748                 bnx2x_cl22_write(bp, phy,
10749                                  MDIO_REG_GPHY_CL45_DATA_REG,
10750                                  temp);
10751         }
10752
10753         bnx2x_cl22_write(bp, phy,
10754                         0x04,
10755                         an_10_100_val | fc_val);
10756
10757         if (phy->req_duplex == DUPLEX_FULL)
10758                 autoneg_val |= (1<<8);
10759
10760         bnx2x_cl22_write(bp, phy,
10761                         MDIO_PMA_REG_CTRL, autoneg_val);
10762
10763         return 0;
10764 }
10765
10766
10767 static void bnx2x_5461x_set_link_led(struct bnx2x_phy *phy,
10768                                        struct link_params *params, u8 mode)
10769 {
10770         struct bnx2x *bp = params->bp;
10771         u16 temp;
10772
10773         bnx2x_cl22_write(bp, phy,
10774                 MDIO_REG_GPHY_SHADOW,
10775                 MDIO_REG_GPHY_SHADOW_LED_SEL1);
10776         bnx2x_cl22_read(bp, phy,
10777                 MDIO_REG_GPHY_SHADOW,
10778                 &temp);
10779         temp &= 0xff00;
10780
10781         DP(NETIF_MSG_LINK, "54618x set link led (mode=%x)\n", mode);
10782         switch (mode) {
10783         case LED_MODE_FRONT_PANEL_OFF:
10784         case LED_MODE_OFF:
10785                 temp |= 0x00ee;
10786                 break;
10787         case LED_MODE_OPER:
10788                 temp |= 0x0001;
10789                 break;
10790         case LED_MODE_ON:
10791                 temp |= 0x00ff;
10792                 break;
10793         default:
10794                 break;
10795         }
10796         bnx2x_cl22_write(bp, phy,
10797                 MDIO_REG_GPHY_SHADOW,
10798                 MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
10799         return;
10800 }
10801
10802
10803 static void bnx2x_54618se_link_reset(struct bnx2x_phy *phy,
10804                                      struct link_params *params)
10805 {
10806         struct bnx2x *bp = params->bp;
10807         u32 cfg_pin;
10808         u8 port;
10809
10810         /* In case of no EPIO routed to reset the GPHY, put it
10811          * in low power mode.
10812          */
10813         bnx2x_cl22_write(bp, phy, MDIO_PMA_REG_CTRL, 0x800);
10814         /* This works with E3 only, no need to check the chip
10815          * before determining the port.
10816          */
10817         port = params->port;
10818         cfg_pin = (REG_RD(bp, params->shmem_base +
10819                         offsetof(struct shmem_region,
10820                         dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
10821                         PORT_HW_CFG_E3_PHY_RESET_MASK) >>
10822                         PORT_HW_CFG_E3_PHY_RESET_SHIFT;
10823
10824         /* Drive pin low to put GPHY in reset. */
10825         bnx2x_set_cfg_pin(bp, cfg_pin, 0);
10826 }
10827
10828 static u8 bnx2x_54618se_read_status(struct bnx2x_phy *phy,
10829                                     struct link_params *params,
10830                                     struct link_vars *vars)
10831 {
10832         struct bnx2x *bp = params->bp;
10833         u16 val;
10834         u8 link_up = 0;
10835         u16 legacy_status, legacy_speed;
10836
10837         /* Get speed operation status */
10838         bnx2x_cl22_read(bp, phy,
10839                         MDIO_REG_GPHY_AUX_STATUS,
10840                         &legacy_status);
10841         DP(NETIF_MSG_LINK, "54618SE read_status: 0x%x\n", legacy_status);
10842
10843         /* Read status to clear the PHY interrupt. */
10844         bnx2x_cl22_read(bp, phy,
10845                         MDIO_REG_INTR_STATUS,
10846                         &val);
10847
10848         link_up = ((legacy_status & (1<<2)) == (1<<2));
10849
10850         if (link_up) {
10851                 legacy_speed = (legacy_status & (7<<8));
10852                 if (legacy_speed == (7<<8)) {
10853                         vars->line_speed = SPEED_1000;
10854                         vars->duplex = DUPLEX_FULL;
10855                 } else if (legacy_speed == (6<<8)) {
10856                         vars->line_speed = SPEED_1000;
10857                         vars->duplex = DUPLEX_HALF;
10858                 } else if (legacy_speed == (5<<8)) {
10859                         vars->line_speed = SPEED_100;
10860                         vars->duplex = DUPLEX_FULL;
10861                 }
10862                 /* Omitting 100Base-T4 for now */
10863                 else if (legacy_speed == (3<<8)) {
10864                         vars->line_speed = SPEED_100;
10865                         vars->duplex = DUPLEX_HALF;
10866                 } else if (legacy_speed == (2<<8)) {
10867                         vars->line_speed = SPEED_10;
10868                         vars->duplex = DUPLEX_FULL;
10869                 } else if (legacy_speed == (1<<8)) {
10870                         vars->line_speed = SPEED_10;
10871                         vars->duplex = DUPLEX_HALF;
10872                 } else /* Should not happen */
10873                         vars->line_speed = 0;
10874
10875                 DP(NETIF_MSG_LINK,
10876                    "Link is up in %dMbps, is_duplex_full= %d\n",
10877                    vars->line_speed,
10878                    (vars->duplex == DUPLEX_FULL));
10879
10880                 /* Check legacy speed AN resolution */
10881                 bnx2x_cl22_read(bp, phy,
10882                                 0x01,
10883                                 &val);
10884                 if (val & (1<<5))
10885                         vars->link_status |=
10886                                 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
10887                 bnx2x_cl22_read(bp, phy,
10888                                 0x06,
10889                                 &val);
10890                 if ((val & (1<<0)) == 0)
10891                         vars->link_status |=
10892                                 LINK_STATUS_PARALLEL_DETECTION_USED;
10893
10894                 DP(NETIF_MSG_LINK, "BCM54618SE: link speed is %d\n",
10895                            vars->line_speed);
10896
10897                 /* Report whether EEE is resolved. */
10898                 bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &val);
10899                 if (val == MDIO_REG_GPHY_ID_54618SE) {
10900                         if (vars->link_status &
10901                             LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
10902                                 val = 0;
10903                         else {
10904                                 bnx2x_cl22_write(bp, phy,
10905                                         MDIO_REG_GPHY_CL45_ADDR_REG,
10906                                         MDIO_AN_DEVAD);
10907                                 bnx2x_cl22_write(bp, phy,
10908                                         MDIO_REG_GPHY_CL45_DATA_REG,
10909                                         MDIO_REG_GPHY_EEE_RESOLVED);
10910                                 bnx2x_cl22_write(bp, phy,
10911                                         MDIO_REG_GPHY_CL45_ADDR_REG,
10912                                         (0x1 << 14) | MDIO_AN_DEVAD);
10913                                 bnx2x_cl22_read(bp, phy,
10914                                         MDIO_REG_GPHY_CL45_DATA_REG,
10915                                         &val);
10916                         }
10917                         DP(NETIF_MSG_LINK, "EEE resolution: 0x%x\n", val);
10918                 }
10919
10920                 bnx2x_ext_phy_resolve_fc(phy, params, vars);
10921
10922                 if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
10923                         /* Report LP advertised speeds */
10924                         bnx2x_cl22_read(bp, phy, 0x5, &val);
10925
10926                         if (val & (1<<5))
10927                                 vars->link_status |=
10928                                   LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
10929                         if (val & (1<<6))
10930                                 vars->link_status |=
10931                                   LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
10932                         if (val & (1<<7))
10933                                 vars->link_status |=
10934                                   LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
10935                         if (val & (1<<8))
10936                                 vars->link_status |=
10937                                   LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
10938                         if (val & (1<<9))
10939                                 vars->link_status |=
10940                                   LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
10941
10942                         bnx2x_cl22_read(bp, phy, 0xa, &val);
10943                         if (val & (1<<10))
10944                                 vars->link_status |=
10945                                   LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
10946                         if (val & (1<<11))
10947                                 vars->link_status |=
10948                                   LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
10949                 }
10950         }
10951         return link_up;
10952 }
10953
10954 static void bnx2x_54618se_config_loopback(struct bnx2x_phy *phy,
10955                                           struct link_params *params)
10956 {
10957         struct bnx2x *bp = params->bp;
10958         u16 val;
10959         u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
10960
10961         DP(NETIF_MSG_LINK, "2PMA/PMD ext_phy_loopback: 54618se\n");
10962
10963         /* Enable master/slave manual mmode and set to master */
10964         /* mii write 9 [bits set 11 12] */
10965         bnx2x_cl22_write(bp, phy, 0x09, 3<<11);
10966
10967         /* forced 1G and disable autoneg */
10968         /* set val [mii read 0] */
10969         /* set val [expr $val & [bits clear 6 12 13]] */
10970         /* set val [expr $val | [bits set 6 8]] */
10971         /* mii write 0 $val */
10972         bnx2x_cl22_read(bp, phy, 0x00, &val);
10973         val &= ~((1<<6) | (1<<12) | (1<<13));
10974         val |= (1<<6) | (1<<8);
10975         bnx2x_cl22_write(bp, phy, 0x00, val);
10976
10977         /* Set external loopback and Tx using 6dB coding */
10978         /* mii write 0x18 7 */
10979         /* set val [mii read 0x18] */
10980         /* mii write 0x18 [expr $val | [bits set 10 15]] */
10981         bnx2x_cl22_write(bp, phy, 0x18, 7);
10982         bnx2x_cl22_read(bp, phy, 0x18, &val);
10983         bnx2x_cl22_write(bp, phy, 0x18, val | (1<<10) | (1<<15));
10984
10985         /* This register opens the gate for the UMAC despite its name */
10986         REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
10987
10988         /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
10989          * length used by the MAC receive logic to check frames.
10990          */
10991         REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
10992 }
10993
10994 /******************************************************************/
10995 /*                      SFX7101 PHY SECTION                       */
10996 /******************************************************************/
10997 static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
10998                                        struct link_params *params)
10999 {
11000         struct bnx2x *bp = params->bp;
11001         /* SFX7101_XGXS_TEST1 */
11002         bnx2x_cl45_write(bp, phy,
11003                          MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
11004 }
11005
11006 static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
11007                                   struct link_params *params,
11008                                   struct link_vars *vars)
11009 {
11010         u16 fw_ver1, fw_ver2, val;
11011         struct bnx2x *bp = params->bp;
11012         DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
11013
11014         /* Restore normal power mode*/
11015         bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
11016                        MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
11017         /* HW reset */
11018         bnx2x_ext_phy_hw_reset(bp, params->port);
11019         bnx2x_wait_reset_complete(bp, phy, params);
11020
11021         bnx2x_cl45_write(bp, phy,
11022                          MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
11023         DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
11024         bnx2x_cl45_write(bp, phy,
11025                          MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
11026
11027         bnx2x_ext_phy_set_pause(params, phy, vars);
11028         /* Restart autoneg */
11029         bnx2x_cl45_read(bp, phy,
11030                         MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
11031         val |= 0x200;
11032         bnx2x_cl45_write(bp, phy,
11033                          MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
11034
11035         /* Save spirom version */
11036         bnx2x_cl45_read(bp, phy,
11037                         MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
11038
11039         bnx2x_cl45_read(bp, phy,
11040                         MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
11041         bnx2x_save_spirom_version(bp, params->port,
11042                                   (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
11043         return 0;
11044 }
11045
11046 static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
11047                                  struct link_params *params,
11048                                  struct link_vars *vars)
11049 {
11050         struct bnx2x *bp = params->bp;
11051         u8 link_up;
11052         u16 val1, val2;
11053         bnx2x_cl45_read(bp, phy,
11054                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
11055         bnx2x_cl45_read(bp, phy,
11056                         MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
11057         DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
11058                    val2, val1);
11059         bnx2x_cl45_read(bp, phy,
11060                         MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
11061         bnx2x_cl45_read(bp, phy,
11062                         MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
11063         DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
11064                    val2, val1);
11065         link_up = ((val1 & 4) == 4);
11066         /* If link is up print the AN outcome of the SFX7101 PHY */
11067         if (link_up) {
11068                 bnx2x_cl45_read(bp, phy,
11069                                 MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
11070                                 &val2);
11071                 vars->line_speed = SPEED_10000;
11072                 vars->duplex = DUPLEX_FULL;
11073                 DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
11074                            val2, (val2 & (1<<14)));
11075                 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
11076                 bnx2x_ext_phy_resolve_fc(phy, params, vars);
11077
11078                 /* Read LP advertised speeds */
11079                 if (val2 & (1<<11))
11080                         vars->link_status |=
11081                                 LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
11082         }
11083         return link_up;
11084 }
11085
11086 static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
11087 {
11088         if (*len < 5)
11089                 return -EINVAL;
11090         str[0] = (spirom_ver & 0xFF);
11091         str[1] = (spirom_ver & 0xFF00) >> 8;
11092         str[2] = (spirom_ver & 0xFF0000) >> 16;
11093         str[3] = (spirom_ver & 0xFF000000) >> 24;
11094         str[4] = '\0';
11095         *len -= 5;
11096         return 0;
11097 }
11098
11099 void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
11100 {
11101         u16 val, cnt;
11102
11103         bnx2x_cl45_read(bp, phy,
11104                         MDIO_PMA_DEVAD,
11105                         MDIO_PMA_REG_7101_RESET, &val);
11106
11107         for (cnt = 0; cnt < 10; cnt++) {
11108                 msleep(50);
11109                 /* Writes a self-clearing reset */
11110                 bnx2x_cl45_write(bp, phy,
11111                                  MDIO_PMA_DEVAD,
11112                                  MDIO_PMA_REG_7101_RESET,
11113                                  (val | (1<<15)));
11114                 /* Wait for clear */
11115                 bnx2x_cl45_read(bp, phy,
11116                                 MDIO_PMA_DEVAD,
11117                                 MDIO_PMA_REG_7101_RESET, &val);
11118
11119                 if ((val & (1<<15)) == 0)
11120                         break;
11121         }
11122 }
11123
11124 static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
11125                                 struct link_params *params) {
11126         /* Low power mode is controlled by GPIO 2 */
11127         bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
11128                        MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
11129         /* The PHY reset is controlled by GPIO 1 */
11130         bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
11131                        MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
11132 }
11133
11134 static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
11135                                     struct link_params *params, u8 mode)
11136 {
11137         u16 val = 0;
11138         struct bnx2x *bp = params->bp;
11139         switch (mode) {
11140         case LED_MODE_FRONT_PANEL_OFF:
11141         case LED_MODE_OFF:
11142                 val = 2;
11143                 break;
11144         case LED_MODE_ON:
11145                 val = 1;
11146                 break;
11147         case LED_MODE_OPER:
11148                 val = 0;
11149                 break;
11150         }
11151         bnx2x_cl45_write(bp, phy,
11152                          MDIO_PMA_DEVAD,
11153                          MDIO_PMA_REG_7107_LINK_LED_CNTL,
11154                          val);
11155 }
11156
11157 /******************************************************************/
11158 /*                      STATIC PHY DECLARATION                    */
11159 /******************************************************************/
11160
11161 static struct bnx2x_phy phy_null = {
11162         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
11163         .addr           = 0,
11164         .def_md_devad   = 0,
11165         .flags          = FLAGS_INIT_XGXS_FIRST,
11166         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11167         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11168         .mdio_ctrl      = 0,
11169         .supported      = 0,
11170         .media_type     = ETH_PHY_NOT_PRESENT,
11171         .ver_addr       = 0,
11172         .req_flow_ctrl  = 0,
11173         .req_line_speed = 0,
11174         .speed_cap_mask = 0,
11175         .req_duplex     = 0,
11176         .rsrv           = 0,
11177         .config_init    = (config_init_t)NULL,
11178         .read_status    = (read_status_t)NULL,
11179         .link_reset     = (link_reset_t)NULL,
11180         .config_loopback = (config_loopback_t)NULL,
11181         .format_fw_ver  = (format_fw_ver_t)NULL,
11182         .hw_reset       = (hw_reset_t)NULL,
11183         .set_link_led   = (set_link_led_t)NULL,
11184         .phy_specific_func = (phy_specific_func_t)NULL
11185 };
11186
11187 static struct bnx2x_phy phy_serdes = {
11188         .type           = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
11189         .addr           = 0xff,
11190         .def_md_devad   = 0,
11191         .flags          = 0,
11192         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11193         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11194         .mdio_ctrl      = 0,
11195         .supported      = (SUPPORTED_10baseT_Half |
11196                            SUPPORTED_10baseT_Full |
11197                            SUPPORTED_100baseT_Half |
11198                            SUPPORTED_100baseT_Full |
11199                            SUPPORTED_1000baseT_Full |
11200                            SUPPORTED_2500baseX_Full |
11201                            SUPPORTED_TP |
11202                            SUPPORTED_Autoneg |
11203                            SUPPORTED_Pause |
11204                            SUPPORTED_Asym_Pause),
11205         .media_type     = ETH_PHY_BASE_T,
11206         .ver_addr       = 0,
11207         .req_flow_ctrl  = 0,
11208         .req_line_speed = 0,
11209         .speed_cap_mask = 0,
11210         .req_duplex     = 0,
11211         .rsrv           = 0,
11212         .config_init    = (config_init_t)bnx2x_xgxs_config_init,
11213         .read_status    = (read_status_t)bnx2x_link_settings_status,
11214         .link_reset     = (link_reset_t)bnx2x_int_link_reset,
11215         .config_loopback = (config_loopback_t)NULL,
11216         .format_fw_ver  = (format_fw_ver_t)NULL,
11217         .hw_reset       = (hw_reset_t)NULL,
11218         .set_link_led   = (set_link_led_t)NULL,
11219         .phy_specific_func = (phy_specific_func_t)NULL
11220 };
11221
11222 static struct bnx2x_phy phy_xgxs = {
11223         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
11224         .addr           = 0xff,
11225         .def_md_devad   = 0,
11226         .flags          = 0,
11227         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11228         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11229         .mdio_ctrl      = 0,
11230         .supported      = (SUPPORTED_10baseT_Half |
11231                            SUPPORTED_10baseT_Full |
11232                            SUPPORTED_100baseT_Half |
11233                            SUPPORTED_100baseT_Full |
11234                            SUPPORTED_1000baseT_Full |
11235                            SUPPORTED_2500baseX_Full |
11236                            SUPPORTED_10000baseT_Full |
11237                            SUPPORTED_FIBRE |
11238                            SUPPORTED_Autoneg |
11239                            SUPPORTED_Pause |
11240                            SUPPORTED_Asym_Pause),
11241         .media_type     = ETH_PHY_CX4,
11242         .ver_addr       = 0,
11243         .req_flow_ctrl  = 0,
11244         .req_line_speed = 0,
11245         .speed_cap_mask = 0,
11246         .req_duplex     = 0,
11247         .rsrv           = 0,
11248         .config_init    = (config_init_t)bnx2x_xgxs_config_init,
11249         .read_status    = (read_status_t)bnx2x_link_settings_status,
11250         .link_reset     = (link_reset_t)bnx2x_int_link_reset,
11251         .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
11252         .format_fw_ver  = (format_fw_ver_t)NULL,
11253         .hw_reset       = (hw_reset_t)NULL,
11254         .set_link_led   = (set_link_led_t)NULL,
11255         .phy_specific_func = (phy_specific_func_t)NULL
11256 };
11257 static struct bnx2x_phy phy_warpcore = {
11258         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
11259         .addr           = 0xff,
11260         .def_md_devad   = 0,
11261         .flags          = (FLAGS_HW_LOCK_REQUIRED |
11262                            FLAGS_TX_ERROR_CHECK),
11263         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11264         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11265         .mdio_ctrl      = 0,
11266         .supported      = (SUPPORTED_10baseT_Half |
11267                            SUPPORTED_10baseT_Full |
11268                            SUPPORTED_100baseT_Half |
11269                            SUPPORTED_100baseT_Full |
11270                            SUPPORTED_1000baseT_Full |
11271                            SUPPORTED_10000baseT_Full |
11272                            SUPPORTED_20000baseKR2_Full |
11273                            SUPPORTED_20000baseMLD2_Full |
11274                            SUPPORTED_FIBRE |
11275                            SUPPORTED_Autoneg |
11276                            SUPPORTED_Pause |
11277                            SUPPORTED_Asym_Pause),
11278         .media_type     = ETH_PHY_UNSPECIFIED,
11279         .ver_addr       = 0,
11280         .req_flow_ctrl  = 0,
11281         .req_line_speed = 0,
11282         .speed_cap_mask = 0,
11283         /* req_duplex = */0,
11284         /* rsrv = */0,
11285         .config_init    = (config_init_t)bnx2x_warpcore_config_init,
11286         .read_status    = (read_status_t)bnx2x_warpcore_read_status,
11287         .link_reset     = (link_reset_t)bnx2x_warpcore_link_reset,
11288         .config_loopback = (config_loopback_t)bnx2x_set_warpcore_loopback,
11289         .format_fw_ver  = (format_fw_ver_t)NULL,
11290         .hw_reset       = (hw_reset_t)bnx2x_warpcore_hw_reset,
11291         .set_link_led   = (set_link_led_t)NULL,
11292         .phy_specific_func = (phy_specific_func_t)NULL
11293 };
11294
11295
11296 static struct bnx2x_phy phy_7101 = {
11297         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
11298         .addr           = 0xff,
11299         .def_md_devad   = 0,
11300         .flags          = FLAGS_FAN_FAILURE_DET_REQ,
11301         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11302         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11303         .mdio_ctrl      = 0,
11304         .supported      = (SUPPORTED_10000baseT_Full |
11305                            SUPPORTED_TP |
11306                            SUPPORTED_Autoneg |
11307                            SUPPORTED_Pause |
11308                            SUPPORTED_Asym_Pause),
11309         .media_type     = ETH_PHY_BASE_T,
11310         .ver_addr       = 0,
11311         .req_flow_ctrl  = 0,
11312         .req_line_speed = 0,
11313         .speed_cap_mask = 0,
11314         .req_duplex     = 0,
11315         .rsrv           = 0,
11316         .config_init    = (config_init_t)bnx2x_7101_config_init,
11317         .read_status    = (read_status_t)bnx2x_7101_read_status,
11318         .link_reset     = (link_reset_t)bnx2x_common_ext_link_reset,
11319         .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
11320         .format_fw_ver  = (format_fw_ver_t)bnx2x_7101_format_ver,
11321         .hw_reset       = (hw_reset_t)bnx2x_7101_hw_reset,
11322         .set_link_led   = (set_link_led_t)bnx2x_7101_set_link_led,
11323         .phy_specific_func = (phy_specific_func_t)NULL
11324 };
11325 static struct bnx2x_phy phy_8073 = {
11326         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
11327         .addr           = 0xff,
11328         .def_md_devad   = 0,
11329         .flags          = FLAGS_HW_LOCK_REQUIRED,
11330         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11331         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11332         .mdio_ctrl      = 0,
11333         .supported      = (SUPPORTED_10000baseT_Full |
11334                            SUPPORTED_2500baseX_Full |
11335                            SUPPORTED_1000baseT_Full |
11336                            SUPPORTED_FIBRE |
11337                            SUPPORTED_Autoneg |
11338                            SUPPORTED_Pause |
11339                            SUPPORTED_Asym_Pause),
11340         .media_type     = ETH_PHY_KR,
11341         .ver_addr       = 0,
11342         .req_flow_ctrl  = 0,
11343         .req_line_speed = 0,
11344         .speed_cap_mask = 0,
11345         .req_duplex     = 0,
11346         .rsrv           = 0,
11347         .config_init    = (config_init_t)bnx2x_8073_config_init,
11348         .read_status    = (read_status_t)bnx2x_8073_read_status,
11349         .link_reset     = (link_reset_t)bnx2x_8073_link_reset,
11350         .config_loopback = (config_loopback_t)NULL,
11351         .format_fw_ver  = (format_fw_ver_t)bnx2x_format_ver,
11352         .hw_reset       = (hw_reset_t)NULL,
11353         .set_link_led   = (set_link_led_t)NULL,
11354         .phy_specific_func = (phy_specific_func_t)NULL
11355 };
11356 static struct bnx2x_phy phy_8705 = {
11357         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
11358         .addr           = 0xff,
11359         .def_md_devad   = 0,
11360         .flags          = FLAGS_INIT_XGXS_FIRST,
11361         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11362         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11363         .mdio_ctrl      = 0,
11364         .supported      = (SUPPORTED_10000baseT_Full |
11365                            SUPPORTED_FIBRE |
11366                            SUPPORTED_Pause |
11367                            SUPPORTED_Asym_Pause),
11368         .media_type     = ETH_PHY_XFP_FIBER,
11369         .ver_addr       = 0,
11370         .req_flow_ctrl  = 0,
11371         .req_line_speed = 0,
11372         .speed_cap_mask = 0,
11373         .req_duplex     = 0,
11374         .rsrv           = 0,
11375         .config_init    = (config_init_t)bnx2x_8705_config_init,
11376         .read_status    = (read_status_t)bnx2x_8705_read_status,
11377         .link_reset     = (link_reset_t)bnx2x_common_ext_link_reset,
11378         .config_loopback = (config_loopback_t)NULL,
11379         .format_fw_ver  = (format_fw_ver_t)bnx2x_null_format_ver,
11380         .hw_reset       = (hw_reset_t)NULL,
11381         .set_link_led   = (set_link_led_t)NULL,
11382         .phy_specific_func = (phy_specific_func_t)NULL
11383 };
11384 static struct bnx2x_phy phy_8706 = {
11385         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
11386         .addr           = 0xff,
11387         .def_md_devad   = 0,
11388         .flags          = FLAGS_INIT_XGXS_FIRST,
11389         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11390         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11391         .mdio_ctrl      = 0,
11392         .supported      = (SUPPORTED_10000baseT_Full |
11393                            SUPPORTED_1000baseT_Full |
11394                            SUPPORTED_FIBRE |
11395                            SUPPORTED_Pause |
11396                            SUPPORTED_Asym_Pause),
11397         .media_type     = ETH_PHY_SFPP_10G_FIBER,
11398         .ver_addr       = 0,
11399         .req_flow_ctrl  = 0,
11400         .req_line_speed = 0,
11401         .speed_cap_mask = 0,
11402         .req_duplex     = 0,
11403         .rsrv           = 0,
11404         .config_init    = (config_init_t)bnx2x_8706_config_init,
11405         .read_status    = (read_status_t)bnx2x_8706_read_status,
11406         .link_reset     = (link_reset_t)bnx2x_common_ext_link_reset,
11407         .config_loopback = (config_loopback_t)NULL,
11408         .format_fw_ver  = (format_fw_ver_t)bnx2x_format_ver,
11409         .hw_reset       = (hw_reset_t)NULL,
11410         .set_link_led   = (set_link_led_t)NULL,
11411         .phy_specific_func = (phy_specific_func_t)NULL
11412 };
11413
11414 static struct bnx2x_phy phy_8726 = {
11415         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
11416         .addr           = 0xff,
11417         .def_md_devad   = 0,
11418         .flags          = (FLAGS_HW_LOCK_REQUIRED |
11419                            FLAGS_INIT_XGXS_FIRST |
11420                            FLAGS_TX_ERROR_CHECK),
11421         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11422         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11423         .mdio_ctrl      = 0,
11424         .supported      = (SUPPORTED_10000baseT_Full |
11425                            SUPPORTED_1000baseT_Full |
11426                            SUPPORTED_Autoneg |
11427                            SUPPORTED_FIBRE |
11428                            SUPPORTED_Pause |
11429                            SUPPORTED_Asym_Pause),
11430         .media_type     = ETH_PHY_NOT_PRESENT,
11431         .ver_addr       = 0,
11432         .req_flow_ctrl  = 0,
11433         .req_line_speed = 0,
11434         .speed_cap_mask = 0,
11435         .req_duplex     = 0,
11436         .rsrv           = 0,
11437         .config_init    = (config_init_t)bnx2x_8726_config_init,
11438         .read_status    = (read_status_t)bnx2x_8726_read_status,
11439         .link_reset     = (link_reset_t)bnx2x_8726_link_reset,
11440         .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
11441         .format_fw_ver  = (format_fw_ver_t)bnx2x_format_ver,
11442         .hw_reset       = (hw_reset_t)NULL,
11443         .set_link_led   = (set_link_led_t)NULL,
11444         .phy_specific_func = (phy_specific_func_t)NULL
11445 };
11446
11447 static struct bnx2x_phy phy_8727 = {
11448         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
11449         .addr           = 0xff,
11450         .def_md_devad   = 0,
11451         .flags          = (FLAGS_FAN_FAILURE_DET_REQ |
11452                            FLAGS_TX_ERROR_CHECK),
11453         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11454         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11455         .mdio_ctrl      = 0,
11456         .supported      = (SUPPORTED_10000baseT_Full |
11457                            SUPPORTED_1000baseT_Full |
11458                            SUPPORTED_FIBRE |
11459                            SUPPORTED_Pause |
11460                            SUPPORTED_Asym_Pause),
11461         .media_type     = ETH_PHY_NOT_PRESENT,
11462         .ver_addr       = 0,
11463         .req_flow_ctrl  = 0,
11464         .req_line_speed = 0,
11465         .speed_cap_mask = 0,
11466         .req_duplex     = 0,
11467         .rsrv           = 0,
11468         .config_init    = (config_init_t)bnx2x_8727_config_init,
11469         .read_status    = (read_status_t)bnx2x_8727_read_status,
11470         .link_reset     = (link_reset_t)bnx2x_8727_link_reset,
11471         .config_loopback = (config_loopback_t)NULL,
11472         .format_fw_ver  = (format_fw_ver_t)bnx2x_format_ver,
11473         .hw_reset       = (hw_reset_t)bnx2x_8727_hw_reset,
11474         .set_link_led   = (set_link_led_t)bnx2x_8727_set_link_led,
11475         .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
11476 };
11477 static struct bnx2x_phy phy_8481 = {
11478         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
11479         .addr           = 0xff,
11480         .def_md_devad   = 0,
11481         .flags          = FLAGS_FAN_FAILURE_DET_REQ |
11482                           FLAGS_REARM_LATCH_SIGNAL,
11483         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11484         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11485         .mdio_ctrl      = 0,
11486         .supported      = (SUPPORTED_10baseT_Half |
11487                            SUPPORTED_10baseT_Full |
11488                            SUPPORTED_100baseT_Half |
11489                            SUPPORTED_100baseT_Full |
11490                            SUPPORTED_1000baseT_Full |
11491                            SUPPORTED_10000baseT_Full |
11492                            SUPPORTED_TP |
11493                            SUPPORTED_Autoneg |
11494                            SUPPORTED_Pause |
11495                            SUPPORTED_Asym_Pause),
11496         .media_type     = ETH_PHY_BASE_T,
11497         .ver_addr       = 0,
11498         .req_flow_ctrl  = 0,
11499         .req_line_speed = 0,
11500         .speed_cap_mask = 0,
11501         .req_duplex     = 0,
11502         .rsrv           = 0,
11503         .config_init    = (config_init_t)bnx2x_8481_config_init,
11504         .read_status    = (read_status_t)bnx2x_848xx_read_status,
11505         .link_reset     = (link_reset_t)bnx2x_8481_link_reset,
11506         .config_loopback = (config_loopback_t)NULL,
11507         .format_fw_ver  = (format_fw_ver_t)bnx2x_848xx_format_ver,
11508         .hw_reset       = (hw_reset_t)bnx2x_8481_hw_reset,
11509         .set_link_led   = (set_link_led_t)bnx2x_848xx_set_link_led,
11510         .phy_specific_func = (phy_specific_func_t)NULL
11511 };
11512
11513 static struct bnx2x_phy phy_84823 = {
11514         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
11515         .addr           = 0xff,
11516         .def_md_devad   = 0,
11517         .flags          = (FLAGS_FAN_FAILURE_DET_REQ |
11518                            FLAGS_REARM_LATCH_SIGNAL |
11519                            FLAGS_TX_ERROR_CHECK),
11520         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11521         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11522         .mdio_ctrl      = 0,
11523         .supported      = (SUPPORTED_10baseT_Half |
11524                            SUPPORTED_10baseT_Full |
11525                            SUPPORTED_100baseT_Half |
11526                            SUPPORTED_100baseT_Full |
11527                            SUPPORTED_1000baseT_Full |
11528                            SUPPORTED_10000baseT_Full |
11529                            SUPPORTED_TP |
11530                            SUPPORTED_Autoneg |
11531                            SUPPORTED_Pause |
11532                            SUPPORTED_Asym_Pause),
11533         .media_type     = ETH_PHY_BASE_T,
11534         .ver_addr       = 0,
11535         .req_flow_ctrl  = 0,
11536         .req_line_speed = 0,
11537         .speed_cap_mask = 0,
11538         .req_duplex     = 0,
11539         .rsrv           = 0,
11540         .config_init    = (config_init_t)bnx2x_848x3_config_init,
11541         .read_status    = (read_status_t)bnx2x_848xx_read_status,
11542         .link_reset     = (link_reset_t)bnx2x_848x3_link_reset,
11543         .config_loopback = (config_loopback_t)NULL,
11544         .format_fw_ver  = (format_fw_ver_t)bnx2x_848xx_format_ver,
11545         .hw_reset       = (hw_reset_t)NULL,
11546         .set_link_led   = (set_link_led_t)bnx2x_848xx_set_link_led,
11547         .phy_specific_func = (phy_specific_func_t)NULL
11548 };
11549
11550 static struct bnx2x_phy phy_84833 = {
11551         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
11552         .addr           = 0xff,
11553         .def_md_devad   = 0,
11554         .flags          = (FLAGS_FAN_FAILURE_DET_REQ |
11555                            FLAGS_REARM_LATCH_SIGNAL |
11556                            FLAGS_TX_ERROR_CHECK |
11557                            FLAGS_EEE_10GBT),
11558         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11559         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11560         .mdio_ctrl      = 0,
11561         .supported      = (SUPPORTED_100baseT_Half |
11562                            SUPPORTED_100baseT_Full |
11563                            SUPPORTED_1000baseT_Full |
11564                            SUPPORTED_10000baseT_Full |
11565                            SUPPORTED_TP |
11566                            SUPPORTED_Autoneg |
11567                            SUPPORTED_Pause |
11568                            SUPPORTED_Asym_Pause),
11569         .media_type     = ETH_PHY_BASE_T,
11570         .ver_addr       = 0,
11571         .req_flow_ctrl  = 0,
11572         .req_line_speed = 0,
11573         .speed_cap_mask = 0,
11574         .req_duplex     = 0,
11575         .rsrv           = 0,
11576         .config_init    = (config_init_t)bnx2x_848x3_config_init,
11577         .read_status    = (read_status_t)bnx2x_848xx_read_status,
11578         .link_reset     = (link_reset_t)bnx2x_848x3_link_reset,
11579         .config_loopback = (config_loopback_t)NULL,
11580         .format_fw_ver  = (format_fw_ver_t)bnx2x_848xx_format_ver,
11581         .hw_reset       = (hw_reset_t)bnx2x_84833_hw_reset_phy,
11582         .set_link_led   = (set_link_led_t)bnx2x_848xx_set_link_led,
11583         .phy_specific_func = (phy_specific_func_t)NULL
11584 };
11585
11586 static struct bnx2x_phy phy_54618se = {
11587         .type           = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE,
11588         .addr           = 0xff,
11589         .def_md_devad   = 0,
11590         .flags          = FLAGS_INIT_XGXS_FIRST,
11591         .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11592         .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
11593         .mdio_ctrl      = 0,
11594         .supported      = (SUPPORTED_10baseT_Half |
11595                            SUPPORTED_10baseT_Full |
11596                            SUPPORTED_100baseT_Half |
11597                            SUPPORTED_100baseT_Full |
11598                            SUPPORTED_1000baseT_Full |
11599                            SUPPORTED_TP |
11600                            SUPPORTED_Autoneg |
11601                            SUPPORTED_Pause |
11602                            SUPPORTED_Asym_Pause),
11603         .media_type     = ETH_PHY_BASE_T,
11604         .ver_addr       = 0,
11605         .req_flow_ctrl  = 0,
11606         .req_line_speed = 0,
11607         .speed_cap_mask = 0,
11608         /* req_duplex = */0,
11609         /* rsrv = */0,
11610         .config_init    = (config_init_t)bnx2x_54618se_config_init,
11611         .read_status    = (read_status_t)bnx2x_54618se_read_status,
11612         .link_reset     = (link_reset_t)bnx2x_54618se_link_reset,
11613         .config_loopback = (config_loopback_t)bnx2x_54618se_config_loopback,
11614         .format_fw_ver  = (format_fw_ver_t)NULL,
11615         .hw_reset       = (hw_reset_t)NULL,
11616         .set_link_led   = (set_link_led_t)bnx2x_5461x_set_link_led,
11617         .phy_specific_func = (phy_specific_func_t)NULL
11618 };
11619 /*****************************************************************/
11620 /*                                                               */
11621 /* Populate the phy according. Main function: bnx2x_populate_phy   */
11622 /*                                                               */
11623 /*****************************************************************/
11624
11625 static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
11626                                      struct bnx2x_phy *phy, u8 port,
11627                                      u8 phy_index)
11628 {
11629         /* Get the 4 lanes xgxs config rx and tx */
11630         u32 rx = 0, tx = 0, i;
11631         for (i = 0; i < 2; i++) {
11632                 /* INT_PHY and EXT_PHY1 share the same value location in
11633                  * the shmem. When num_phys is greater than 1, than this value
11634                  * applies only to EXT_PHY1
11635                  */
11636                 if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
11637                         rx = REG_RD(bp, shmem_base +
11638                                     offsetof(struct shmem_region,
11639                           dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
11640
11641                         tx = REG_RD(bp, shmem_base +
11642                                     offsetof(struct shmem_region,
11643                           dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
11644                 } else {
11645                         rx = REG_RD(bp, shmem_base +
11646                                     offsetof(struct shmem_region,
11647                          dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
11648
11649                         tx = REG_RD(bp, shmem_base +
11650                                     offsetof(struct shmem_region,
11651                          dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
11652                 }
11653
11654                 phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
11655                 phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
11656
11657                 phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
11658                 phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
11659         }
11660 }
11661
11662 static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
11663                                     u8 phy_index, u8 port)
11664 {
11665         u32 ext_phy_config = 0;
11666         switch (phy_index) {
11667         case EXT_PHY1:
11668                 ext_phy_config = REG_RD(bp, shmem_base +
11669                                               offsetof(struct shmem_region,
11670                         dev_info.port_hw_config[port].external_phy_config));
11671                 break;
11672         case EXT_PHY2:
11673                 ext_phy_config = REG_RD(bp, shmem_base +
11674                                               offsetof(struct shmem_region,
11675                         dev_info.port_hw_config[port].external_phy_config2));
11676                 break;
11677         default:
11678                 DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
11679                 return -EINVAL;
11680         }
11681
11682         return ext_phy_config;
11683 }
11684 static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
11685                                   struct bnx2x_phy *phy)
11686 {
11687         u32 phy_addr;
11688         u32 chip_id;
11689         u32 switch_cfg = (REG_RD(bp, shmem_base +
11690                                        offsetof(struct shmem_region,
11691                         dev_info.port_feature_config[port].link_config)) &
11692                           PORT_FEATURE_CONNECTED_SWITCH_MASK);
11693         chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
11694                 ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
11695
11696         DP(NETIF_MSG_LINK, ":chip_id = 0x%x\n", chip_id);
11697         if (USES_WARPCORE(bp)) {
11698                 u32 serdes_net_if;
11699                 phy_addr = REG_RD(bp,
11700                                   MISC_REG_WC0_CTRL_PHY_ADDR);
11701                 *phy = phy_warpcore;
11702                 if (REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
11703                         phy->flags |= FLAGS_4_PORT_MODE;
11704                 else
11705                         phy->flags &= ~FLAGS_4_PORT_MODE;
11706                         /* Check Dual mode */
11707                 serdes_net_if = (REG_RD(bp, shmem_base +
11708                                         offsetof(struct shmem_region, dev_info.
11709                                         port_hw_config[port].default_cfg)) &
11710                                  PORT_HW_CFG_NET_SERDES_IF_MASK);
11711                 /* Set the appropriate supported and flags indications per
11712                  * interface type of the chip
11713                  */
11714                 switch (serdes_net_if) {
11715                 case PORT_HW_CFG_NET_SERDES_IF_SGMII:
11716                         phy->supported &= (SUPPORTED_10baseT_Half |
11717                                            SUPPORTED_10baseT_Full |
11718                                            SUPPORTED_100baseT_Half |
11719                                            SUPPORTED_100baseT_Full |
11720                                            SUPPORTED_1000baseT_Full |
11721                                            SUPPORTED_FIBRE |
11722                                            SUPPORTED_Autoneg |
11723                                            SUPPORTED_Pause |
11724                                            SUPPORTED_Asym_Pause);
11725                         phy->media_type = ETH_PHY_BASE_T;
11726                         break;
11727                 case PORT_HW_CFG_NET_SERDES_IF_XFI:
11728                         phy->media_type = ETH_PHY_XFP_FIBER;
11729                         break;
11730                 case PORT_HW_CFG_NET_SERDES_IF_SFI:
11731                         phy->supported &= (SUPPORTED_1000baseT_Full |
11732                                            SUPPORTED_10000baseT_Full |
11733                                            SUPPORTED_FIBRE |
11734                                            SUPPORTED_Pause |
11735                                            SUPPORTED_Asym_Pause);
11736                         phy->media_type = ETH_PHY_SFPP_10G_FIBER;
11737                         break;
11738                 case PORT_HW_CFG_NET_SERDES_IF_KR:
11739                         phy->media_type = ETH_PHY_KR;
11740                         phy->supported &= (SUPPORTED_1000baseT_Full |
11741                                            SUPPORTED_10000baseT_Full |
11742                                            SUPPORTED_FIBRE |
11743                                            SUPPORTED_Autoneg |
11744                                            SUPPORTED_Pause |
11745                                            SUPPORTED_Asym_Pause);
11746                         break;
11747                 case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
11748                         phy->media_type = ETH_PHY_KR;
11749                         phy->flags |= FLAGS_WC_DUAL_MODE;
11750                         phy->supported &= (SUPPORTED_20000baseMLD2_Full |
11751                                            SUPPORTED_FIBRE |
11752                                            SUPPORTED_Pause |
11753                                            SUPPORTED_Asym_Pause);
11754                         break;
11755                 case PORT_HW_CFG_NET_SERDES_IF_KR2:
11756                         phy->media_type = ETH_PHY_KR;
11757                         phy->flags |= FLAGS_WC_DUAL_MODE;
11758                         phy->supported &= (SUPPORTED_20000baseKR2_Full |
11759                                            SUPPORTED_FIBRE |
11760                                            SUPPORTED_Pause |
11761                                            SUPPORTED_Asym_Pause);
11762                         break;
11763                 default:
11764                         DP(NETIF_MSG_LINK, "Unknown WC interface type 0x%x\n",
11765                                        serdes_net_if);
11766                         break;
11767                 }
11768
11769                 /* Enable MDC/MDIO work-around for E3 A0 since free running MDC
11770                  * was not set as expected. For B0, ECO will be enabled so there
11771                  * won't be an issue there
11772                  */
11773                 if (CHIP_REV(bp) == CHIP_REV_Ax)
11774                         phy->flags |= FLAGS_MDC_MDIO_WA;
11775                 else
11776                         phy->flags |= FLAGS_MDC_MDIO_WA_B0;
11777         } else {
11778                 switch (switch_cfg) {
11779                 case SWITCH_CFG_1G:
11780                         phy_addr = REG_RD(bp,
11781                                           NIG_REG_SERDES0_CTRL_PHY_ADDR +
11782                                           port * 0x10);
11783                         *phy = phy_serdes;
11784                         break;
11785                 case SWITCH_CFG_10G:
11786                         phy_addr = REG_RD(bp,
11787                                           NIG_REG_XGXS0_CTRL_PHY_ADDR +
11788                                           port * 0x18);
11789                         *phy = phy_xgxs;
11790                         break;
11791                 default:
11792                         DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
11793                         return -EINVAL;
11794                 }
11795         }
11796         phy->addr = (u8)phy_addr;
11797         phy->mdio_ctrl = bnx2x_get_emac_base(bp,
11798                                             SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
11799                                             port);
11800         if (CHIP_IS_E2(bp))
11801                 phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
11802         else
11803                 phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
11804
11805         DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
11806                    port, phy->addr, phy->mdio_ctrl);
11807
11808         bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
11809         return 0;
11810 }
11811
11812 static int bnx2x_populate_ext_phy(struct bnx2x *bp,
11813                                   u8 phy_index,
11814                                   u32 shmem_base,
11815                                   u32 shmem2_base,
11816                                   u8 port,
11817                                   struct bnx2x_phy *phy)
11818 {
11819         u32 ext_phy_config, phy_type, config2;
11820         u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
11821         ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
11822                                                   phy_index, port);
11823         phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
11824         /* Select the phy type */
11825         switch (phy_type) {
11826         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
11827                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
11828                 *phy = phy_8073;
11829                 break;
11830         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
11831                 *phy = phy_8705;
11832                 break;
11833         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
11834                 *phy = phy_8706;
11835                 break;
11836         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
11837                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
11838                 *phy = phy_8726;
11839                 break;
11840         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
11841                 /* BCM8727_NOC => BCM8727 no over current */
11842                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
11843                 *phy = phy_8727;
11844                 phy->flags |= FLAGS_NOC;
11845                 break;
11846         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
11847         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
11848                 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
11849                 *phy = phy_8727;
11850                 break;
11851         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
11852                 *phy = phy_8481;
11853                 break;
11854         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
11855                 *phy = phy_84823;
11856                 break;
11857         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
11858                 *phy = phy_84833;
11859                 break;
11860         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616:
11861         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE:
11862                 *phy = phy_54618se;
11863                 break;
11864         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
11865                 *phy = phy_7101;
11866                 break;
11867         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
11868                 *phy = phy_null;
11869                 return -EINVAL;
11870         default:
11871                 *phy = phy_null;
11872                 /* In case external PHY wasn't found */
11873                 if ((phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
11874                     (phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11875                         return -EINVAL;
11876                 return 0;
11877         }
11878
11879         phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
11880         bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
11881
11882         /* The shmem address of the phy version is located on different
11883          * structures. In case this structure is too old, do not set
11884          * the address
11885          */
11886         config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
11887                                         dev_info.shared_hw_config.config2));
11888         if (phy_index == EXT_PHY1) {
11889                 phy->ver_addr = shmem_base + offsetof(struct shmem_region,
11890                                 port_mb[port].ext_phy_fw_version);
11891
11892                 /* Check specific mdc mdio settings */
11893                 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
11894                         mdc_mdio_access = config2 &
11895                         SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
11896         } else {
11897                 u32 size = REG_RD(bp, shmem2_base);
11898
11899                 if (size >
11900                     offsetof(struct shmem2_region, ext_phy_fw_version2)) {
11901                         phy->ver_addr = shmem2_base +
11902                             offsetof(struct shmem2_region,
11903                                      ext_phy_fw_version2[port]);
11904                 }
11905                 /* Check specific mdc mdio settings */
11906                 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
11907                         mdc_mdio_access = (config2 &
11908                         SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
11909                         (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
11910                          SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
11911         }
11912         phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
11913
11914         if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) &&
11915             (phy->ver_addr)) {
11916                 /* Remove 100Mb link supported for BCM84833 when phy fw
11917                  * version lower than or equal to 1.39
11918                  */
11919                 u32 raw_ver = REG_RD(bp, phy->ver_addr);
11920                 if (((raw_ver & 0x7F) <= 39) &&
11921                     (((raw_ver & 0xF80) >> 7) <= 1))
11922                         phy->supported &= ~(SUPPORTED_100baseT_Half |
11923                                             SUPPORTED_100baseT_Full);
11924         }
11925
11926         /* In case mdc/mdio_access of the external phy is different than the
11927          * mdc/mdio access of the XGXS, a HW lock must be taken in each access
11928          * to prevent one port interfere with another port's CL45 operations.
11929          */
11930         if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
11931                 phy->flags |= FLAGS_HW_LOCK_REQUIRED;
11932         DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
11933                    phy_type, port, phy_index);
11934         DP(NETIF_MSG_LINK, "             addr=0x%x, mdio_ctl=0x%x\n",
11935                    phy->addr, phy->mdio_ctrl);
11936         return 0;
11937 }
11938
11939 static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
11940                               u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
11941 {
11942         int status = 0;
11943         phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
11944         if (phy_index == INT_PHY)
11945                 return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
11946         status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
11947                                         port, phy);
11948         return status;
11949 }
11950
11951 static void bnx2x_phy_def_cfg(struct link_params *params,
11952                               struct bnx2x_phy *phy,
11953                               u8 phy_index)
11954 {
11955         struct bnx2x *bp = params->bp;
11956         u32 link_config;
11957         /* Populate the default phy configuration for MF mode */
11958         if (phy_index == EXT_PHY2) {
11959                 link_config = REG_RD(bp, params->shmem_base +
11960                                      offsetof(struct shmem_region, dev_info.
11961                         port_feature_config[params->port].link_config2));
11962                 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
11963                                              offsetof(struct shmem_region,
11964                                                       dev_info.
11965                         port_hw_config[params->port].speed_capability_mask2));
11966         } else {
11967                 link_config = REG_RD(bp, params->shmem_base +
11968                                      offsetof(struct shmem_region, dev_info.
11969                                 port_feature_config[params->port].link_config));
11970                 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
11971                                              offsetof(struct shmem_region,
11972                                                       dev_info.
11973                         port_hw_config[params->port].speed_capability_mask));
11974         }
11975         DP(NETIF_MSG_LINK,
11976            "Default config phy idx %x cfg 0x%x speed_cap_mask 0x%x\n",
11977            phy_index, link_config, phy->speed_cap_mask);
11978
11979         phy->req_duplex = DUPLEX_FULL;
11980         switch (link_config  & PORT_FEATURE_LINK_SPEED_MASK) {
11981         case PORT_FEATURE_LINK_SPEED_10M_HALF:
11982                 phy->req_duplex = DUPLEX_HALF;
11983         case PORT_FEATURE_LINK_SPEED_10M_FULL:
11984                 phy->req_line_speed = SPEED_10;
11985                 break;
11986         case PORT_FEATURE_LINK_SPEED_100M_HALF:
11987                 phy->req_duplex = DUPLEX_HALF;
11988         case PORT_FEATURE_LINK_SPEED_100M_FULL:
11989                 phy->req_line_speed = SPEED_100;
11990                 break;
11991         case PORT_FEATURE_LINK_SPEED_1G:
11992                 phy->req_line_speed = SPEED_1000;
11993                 break;
11994         case PORT_FEATURE_LINK_SPEED_2_5G:
11995                 phy->req_line_speed = SPEED_2500;
11996                 break;
11997         case PORT_FEATURE_LINK_SPEED_10G_CX4:
11998                 phy->req_line_speed = SPEED_10000;
11999                 break;
12000         default:
12001                 phy->req_line_speed = SPEED_AUTO_NEG;
12002                 break;
12003         }
12004
12005         switch (link_config  & PORT_FEATURE_FLOW_CONTROL_MASK) {
12006         case PORT_FEATURE_FLOW_CONTROL_AUTO:
12007                 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
12008                 break;
12009         case PORT_FEATURE_FLOW_CONTROL_TX:
12010                 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
12011                 break;
12012         case PORT_FEATURE_FLOW_CONTROL_RX:
12013                 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
12014                 break;
12015         case PORT_FEATURE_FLOW_CONTROL_BOTH:
12016                 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
12017                 break;
12018         default:
12019                 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12020                 break;
12021         }
12022 }
12023
12024 u32 bnx2x_phy_selection(struct link_params *params)
12025 {
12026         u32 phy_config_swapped, prio_cfg;
12027         u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
12028
12029         phy_config_swapped = params->multi_phy_config &
12030                 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
12031
12032         prio_cfg = params->multi_phy_config &
12033                         PORT_HW_CFG_PHY_SELECTION_MASK;
12034
12035         if (phy_config_swapped) {
12036                 switch (prio_cfg) {
12037                 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
12038                      return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
12039                      break;
12040                 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
12041                      return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
12042                      break;
12043                 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
12044                      return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
12045                      break;
12046                 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
12047                      return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
12048                      break;
12049                 }
12050         } else
12051                 return_cfg = prio_cfg;
12052
12053         return return_cfg;
12054 }
12055
12056
12057 int bnx2x_phy_probe(struct link_params *params)
12058 {
12059         u8 phy_index, actual_phy_idx;
12060         u32 phy_config_swapped, sync_offset, media_types;
12061         struct bnx2x *bp = params->bp;
12062         struct bnx2x_phy *phy;
12063         params->num_phys = 0;
12064         DP(NETIF_MSG_LINK, "Begin phy probe\n");
12065         phy_config_swapped = params->multi_phy_config &
12066                 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
12067
12068         for (phy_index = INT_PHY; phy_index < MAX_PHYS;
12069               phy_index++) {
12070                 actual_phy_idx = phy_index;
12071                 if (phy_config_swapped) {
12072                         if (phy_index == EXT_PHY1)
12073                                 actual_phy_idx = EXT_PHY2;
12074                         else if (phy_index == EXT_PHY2)
12075                                 actual_phy_idx = EXT_PHY1;
12076                 }
12077                 DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
12078                                " actual_phy_idx %x\n", phy_config_swapped,
12079                            phy_index, actual_phy_idx);
12080                 phy = &params->phy[actual_phy_idx];
12081                 if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
12082                                        params->shmem2_base, params->port,
12083                                        phy) != 0) {
12084                         params->num_phys = 0;
12085                         DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
12086                                    phy_index);
12087                         for (phy_index = INT_PHY;
12088                               phy_index < MAX_PHYS;
12089                               phy_index++)
12090                                 *phy = phy_null;
12091                         return -EINVAL;
12092                 }
12093                 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
12094                         break;
12095
12096                 if (params->feature_config_flags &
12097                     FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET)
12098                         phy->flags &= ~FLAGS_TX_ERROR_CHECK;
12099
12100                 sync_offset = params->shmem_base +
12101                         offsetof(struct shmem_region,
12102                         dev_info.port_hw_config[params->port].media_type);
12103                 media_types = REG_RD(bp, sync_offset);
12104
12105                 /* Update media type for non-PMF sync only for the first time
12106                  * In case the media type changes afterwards, it will be updated
12107                  * using the update_status function
12108                  */
12109                 if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
12110                                     (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
12111                                      actual_phy_idx))) == 0) {
12112                         media_types |= ((phy->media_type &
12113                                         PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
12114                                 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
12115                                  actual_phy_idx));
12116                 }
12117                 REG_WR(bp, sync_offset, media_types);
12118
12119                 bnx2x_phy_def_cfg(params, phy, phy_index);
12120                 params->num_phys++;
12121         }
12122
12123         DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
12124         return 0;
12125 }
12126
12127 void bnx2x_init_bmac_loopback(struct link_params *params,
12128                               struct link_vars *vars)
12129 {
12130         struct bnx2x *bp = params->bp;
12131                 vars->link_up = 1;
12132                 vars->line_speed = SPEED_10000;
12133                 vars->duplex = DUPLEX_FULL;
12134                 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12135                 vars->mac_type = MAC_TYPE_BMAC;
12136
12137                 vars->phy_flags = PHY_XGXS_FLAG;
12138
12139                 bnx2x_xgxs_deassert(params);
12140
12141                 /* set bmac loopback */
12142                 bnx2x_bmac_enable(params, vars, 1);
12143
12144                 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
12145 }
12146
12147 void bnx2x_init_emac_loopback(struct link_params *params,
12148                               struct link_vars *vars)
12149 {
12150         struct bnx2x *bp = params->bp;
12151                 vars->link_up = 1;
12152                 vars->line_speed = SPEED_1000;
12153                 vars->duplex = DUPLEX_FULL;
12154                 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12155                 vars->mac_type = MAC_TYPE_EMAC;
12156
12157                 vars->phy_flags = PHY_XGXS_FLAG;
12158
12159                 bnx2x_xgxs_deassert(params);
12160                 /* set bmac loopback */
12161                 bnx2x_emac_enable(params, vars, 1);
12162                 bnx2x_emac_program(params, vars);
12163                 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
12164 }
12165
12166 void bnx2x_init_xmac_loopback(struct link_params *params,
12167                               struct link_vars *vars)
12168 {
12169         struct bnx2x *bp = params->bp;
12170         vars->link_up = 1;
12171         if (!params->req_line_speed[0])
12172                 vars->line_speed = SPEED_10000;
12173         else
12174                 vars->line_speed = params->req_line_speed[0];
12175         vars->duplex = DUPLEX_FULL;
12176         vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12177         vars->mac_type = MAC_TYPE_XMAC;
12178         vars->phy_flags = PHY_XGXS_FLAG;
12179         /* Set WC to loopback mode since link is required to provide clock
12180          * to the XMAC in 20G mode
12181          */
12182         bnx2x_set_aer_mmd(params, &params->phy[0]);
12183         bnx2x_warpcore_reset_lane(bp, &params->phy[0], 0);
12184         params->phy[INT_PHY].config_loopback(
12185                         &params->phy[INT_PHY],
12186                         params);
12187
12188         bnx2x_xmac_enable(params, vars, 1);
12189         REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
12190 }
12191
12192 void bnx2x_init_umac_loopback(struct link_params *params,
12193                               struct link_vars *vars)
12194 {
12195         struct bnx2x *bp = params->bp;
12196         vars->link_up = 1;
12197         vars->line_speed = SPEED_1000;
12198         vars->duplex = DUPLEX_FULL;
12199         vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12200         vars->mac_type = MAC_TYPE_UMAC;
12201         vars->phy_flags = PHY_XGXS_FLAG;
12202         bnx2x_umac_enable(params, vars, 1);
12203
12204         REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
12205 }
12206
12207 void bnx2x_init_xgxs_loopback(struct link_params *params,
12208                               struct link_vars *vars)
12209 {
12210         struct bnx2x *bp = params->bp;
12211                 vars->link_up = 1;
12212                 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12213                 vars->duplex = DUPLEX_FULL;
12214         if (params->req_line_speed[0] == SPEED_1000)
12215                         vars->line_speed = SPEED_1000;
12216         else
12217                         vars->line_speed = SPEED_10000;
12218
12219         if (!USES_WARPCORE(bp))
12220                 bnx2x_xgxs_deassert(params);
12221         bnx2x_link_initialize(params, vars);
12222
12223         if (params->req_line_speed[0] == SPEED_1000) {
12224                 if (USES_WARPCORE(bp))
12225                         bnx2x_umac_enable(params, vars, 0);
12226                 else {
12227                         bnx2x_emac_program(params, vars);
12228                         bnx2x_emac_enable(params, vars, 0);
12229                 }
12230         } else {
12231                 if (USES_WARPCORE(bp))
12232                         bnx2x_xmac_enable(params, vars, 0);
12233                 else
12234                         bnx2x_bmac_enable(params, vars, 0);
12235         }
12236
12237                 if (params->loopback_mode == LOOPBACK_XGXS) {
12238                         /* set 10G XGXS loopback */
12239                         params->phy[INT_PHY].config_loopback(
12240                                 &params->phy[INT_PHY],
12241                                 params);
12242
12243                 } else {
12244                         /* set external phy loopback */
12245                         u8 phy_index;
12246                         for (phy_index = EXT_PHY1;
12247                               phy_index < params->num_phys; phy_index++) {
12248                                 if (params->phy[phy_index].config_loopback)
12249                                         params->phy[phy_index].config_loopback(
12250                                                 &params->phy[phy_index],
12251                                                 params);
12252                         }
12253                 }
12254                 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
12255
12256         bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
12257 }
12258
12259 int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
12260 {
12261         struct bnx2x *bp = params->bp;
12262         DP(NETIF_MSG_LINK, "Phy Initialization started\n");
12263         DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
12264                    params->req_line_speed[0], params->req_flow_ctrl[0]);
12265         DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
12266                    params->req_line_speed[1], params->req_flow_ctrl[1]);
12267         vars->link_status = 0;
12268         vars->phy_link_up = 0;
12269         vars->link_up = 0;
12270         vars->line_speed = 0;
12271         vars->duplex = DUPLEX_FULL;
12272         vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
12273         vars->mac_type = MAC_TYPE_NONE;
12274         vars->phy_flags = 0;
12275
12276         /* Disable attentions */
12277         bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
12278                        (NIG_MASK_XGXS0_LINK_STATUS |
12279                         NIG_MASK_XGXS0_LINK10G |
12280                         NIG_MASK_SERDES0_LINK_STATUS |
12281                         NIG_MASK_MI_INT));
12282
12283         bnx2x_emac_init(params, vars);
12284
12285         if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
12286                 vars->link_status |= LINK_STATUS_PFC_ENABLED;
12287
12288         if (params->num_phys == 0) {
12289                 DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
12290                 return -EINVAL;
12291         }
12292         set_phy_vars(params, vars);
12293
12294         DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
12295         switch (params->loopback_mode) {
12296         case LOOPBACK_BMAC:
12297                 bnx2x_init_bmac_loopback(params, vars);
12298                 break;
12299         case LOOPBACK_EMAC:
12300                 bnx2x_init_emac_loopback(params, vars);
12301                 break;
12302         case LOOPBACK_XMAC:
12303                 bnx2x_init_xmac_loopback(params, vars);
12304                 break;
12305         case LOOPBACK_UMAC:
12306                 bnx2x_init_umac_loopback(params, vars);
12307                 break;
12308         case LOOPBACK_XGXS:
12309         case LOOPBACK_EXT_PHY:
12310                 bnx2x_init_xgxs_loopback(params, vars);
12311                 break;
12312         default:
12313                 if (!CHIP_IS_E3(bp)) {
12314                         if (params->switch_cfg == SWITCH_CFG_10G)
12315                                 bnx2x_xgxs_deassert(params);
12316                         else
12317                                 bnx2x_serdes_deassert(bp, params->port);
12318                 }
12319                 bnx2x_link_initialize(params, vars);
12320                 msleep(30);
12321                 bnx2x_link_int_enable(params);
12322                 break;
12323         }
12324         bnx2x_update_mng(params, vars->link_status);
12325
12326         bnx2x_update_mng_eee(params, vars->eee_status);
12327         return 0;
12328 }
12329
12330 int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
12331                      u8 reset_ext_phy)
12332 {
12333         struct bnx2x *bp = params->bp;
12334         u8 phy_index, port = params->port, clear_latch_ind = 0;
12335         DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
12336         /* Disable attentions */
12337         vars->link_status = 0;
12338         bnx2x_update_mng(params, vars->link_status);
12339         vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
12340                               SHMEM_EEE_ACTIVE_BIT);
12341         bnx2x_update_mng_eee(params, vars->eee_status);
12342         bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
12343                        (NIG_MASK_XGXS0_LINK_STATUS |
12344                         NIG_MASK_XGXS0_LINK10G |
12345                         NIG_MASK_SERDES0_LINK_STATUS |
12346                         NIG_MASK_MI_INT));
12347
12348         /* Activate nig drain */
12349         REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
12350
12351         /* Disable nig egress interface */
12352         if (!CHIP_IS_E3(bp)) {
12353                 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
12354                 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
12355         }
12356
12357         /* Stop BigMac rx */
12358         if (!CHIP_IS_E3(bp))
12359                 bnx2x_bmac_rx_disable(bp, port);
12360         else {
12361                 bnx2x_xmac_disable(params);
12362                 bnx2x_umac_disable(params);
12363         }
12364         /* Disable emac */
12365         if (!CHIP_IS_E3(bp))
12366                 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
12367
12368         usleep_range(10000, 20000);
12369         /* The PHY reset is controlled by GPIO 1
12370          * Hold it as vars low
12371          */
12372          /* Clear link led */
12373         bnx2x_set_mdio_clk(bp, params->chip_id, port);
12374         bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
12375
12376         if (reset_ext_phy) {
12377                 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
12378                       phy_index++) {
12379                         if (params->phy[phy_index].link_reset) {
12380                                 bnx2x_set_aer_mmd(params,
12381                                                   &params->phy[phy_index]);
12382                                 params->phy[phy_index].link_reset(
12383                                         &params->phy[phy_index],
12384                                         params);
12385                         }
12386                         if (params->phy[phy_index].flags &
12387                             FLAGS_REARM_LATCH_SIGNAL)
12388                                 clear_latch_ind = 1;
12389                 }
12390         }
12391
12392         if (clear_latch_ind) {
12393                 /* Clear latching indication */
12394                 bnx2x_rearm_latch_signal(bp, port, 0);
12395                 bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
12396                                1 << NIG_LATCH_BC_ENABLE_MI_INT);
12397         }
12398         if (params->phy[INT_PHY].link_reset)
12399                 params->phy[INT_PHY].link_reset(
12400                         &params->phy[INT_PHY], params);
12401
12402         /* Disable nig ingress interface */
12403         if (!CHIP_IS_E3(bp)) {
12404                 /* Reset BigMac */
12405                 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
12406                        (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
12407                 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
12408                 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
12409         } else {
12410                 u32 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
12411                 bnx2x_set_xumac_nig(params, 0, 0);
12412                 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
12413                     MISC_REGISTERS_RESET_REG_2_XMAC)
12414                         REG_WR(bp, xmac_base + XMAC_REG_CTRL,
12415                                XMAC_CTRL_REG_SOFT_RESET);
12416         }
12417         vars->link_up = 0;
12418         vars->phy_flags = 0;
12419         return 0;
12420 }
12421
12422 /****************************************************************************/
12423 /*                              Common function                             */
12424 /****************************************************************************/
12425 static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
12426                                       u32 shmem_base_path[],
12427                                       u32 shmem2_base_path[], u8 phy_index,
12428                                       u32 chip_id)
12429 {
12430         struct bnx2x_phy phy[PORT_MAX];
12431         struct bnx2x_phy *phy_blk[PORT_MAX];
12432         u16 val;
12433         s8 port = 0;
12434         s8 port_of_path = 0;
12435         u32 swap_val, swap_override;
12436         swap_val = REG_RD(bp,  NIG_REG_PORT_SWAP);
12437         swap_override = REG_RD(bp,  NIG_REG_STRAP_OVERRIDE);
12438         port ^= (swap_val && swap_override);
12439         bnx2x_ext_phy_hw_reset(bp, port);
12440         /* PART1 - Reset both phys */
12441         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12442                 u32 shmem_base, shmem2_base;
12443                 /* In E2, same phy is using for port0 of the two paths */
12444                 if (CHIP_IS_E1x(bp)) {
12445                         shmem_base = shmem_base_path[0];
12446                         shmem2_base = shmem2_base_path[0];
12447                         port_of_path = port;
12448                 } else {
12449                         shmem_base = shmem_base_path[port];
12450                         shmem2_base = shmem2_base_path[port];
12451                         port_of_path = 0;
12452                 }
12453
12454                 /* Extract the ext phy address for the port */
12455                 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
12456                                        port_of_path, &phy[port]) !=
12457                     0) {
12458                         DP(NETIF_MSG_LINK, "populate_phy failed\n");
12459                         return -EINVAL;
12460                 }
12461                 /* Disable attentions */
12462                 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
12463                                port_of_path*4,
12464                                (NIG_MASK_XGXS0_LINK_STATUS |
12465                                 NIG_MASK_XGXS0_LINK10G |
12466                                 NIG_MASK_SERDES0_LINK_STATUS |
12467                                 NIG_MASK_MI_INT));
12468
12469                 /* Need to take the phy out of low power mode in order
12470                  * to write to access its registers
12471                  */
12472                 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
12473                                MISC_REGISTERS_GPIO_OUTPUT_HIGH,
12474                                port);
12475
12476                 /* Reset the phy */
12477                 bnx2x_cl45_write(bp, &phy[port],
12478                                  MDIO_PMA_DEVAD,
12479                                  MDIO_PMA_REG_CTRL,
12480                                  1<<15);
12481         }
12482
12483         /* Add delay of 150ms after reset */
12484         msleep(150);
12485
12486         if (phy[PORT_0].addr & 0x1) {
12487                 phy_blk[PORT_0] = &(phy[PORT_1]);
12488                 phy_blk[PORT_1] = &(phy[PORT_0]);
12489         } else {
12490                 phy_blk[PORT_0] = &(phy[PORT_0]);
12491                 phy_blk[PORT_1] = &(phy[PORT_1]);
12492         }
12493
12494         /* PART2 - Download firmware to both phys */
12495         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12496                 if (CHIP_IS_E1x(bp))
12497                         port_of_path = port;
12498                 else
12499                         port_of_path = 0;
12500
12501                 DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
12502                            phy_blk[port]->addr);
12503                 if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
12504                                                       port_of_path))
12505                         return -EINVAL;
12506
12507                 /* Only set bit 10 = 1 (Tx power down) */
12508                 bnx2x_cl45_read(bp, phy_blk[port],
12509                                 MDIO_PMA_DEVAD,
12510                                 MDIO_PMA_REG_TX_POWER_DOWN, &val);
12511
12512                 /* Phase1 of TX_POWER_DOWN reset */
12513                 bnx2x_cl45_write(bp, phy_blk[port],
12514                                  MDIO_PMA_DEVAD,
12515                                  MDIO_PMA_REG_TX_POWER_DOWN,
12516                                  (val | 1<<10));
12517         }
12518
12519         /* Toggle Transmitter: Power down and then up with 600ms delay
12520          * between
12521          */
12522         msleep(600);
12523
12524         /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
12525         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12526                 /* Phase2 of POWER_DOWN_RESET */
12527                 /* Release bit 10 (Release Tx power down) */
12528                 bnx2x_cl45_read(bp, phy_blk[port],
12529                                 MDIO_PMA_DEVAD,
12530                                 MDIO_PMA_REG_TX_POWER_DOWN, &val);
12531
12532                 bnx2x_cl45_write(bp, phy_blk[port],
12533                                 MDIO_PMA_DEVAD,
12534                                 MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
12535                 usleep_range(15000, 30000);
12536
12537                 /* Read modify write the SPI-ROM version select register */
12538                 bnx2x_cl45_read(bp, phy_blk[port],
12539                                 MDIO_PMA_DEVAD,
12540                                 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
12541                 bnx2x_cl45_write(bp, phy_blk[port],
12542                                  MDIO_PMA_DEVAD,
12543                                  MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
12544
12545                 /* set GPIO2 back to LOW */
12546                 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
12547                                MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
12548         }
12549         return 0;
12550 }
12551 static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
12552                                       u32 shmem_base_path[],
12553                                       u32 shmem2_base_path[], u8 phy_index,
12554                                       u32 chip_id)
12555 {
12556         u32 val;
12557         s8 port;
12558         struct bnx2x_phy phy;
12559         /* Use port1 because of the static port-swap */
12560         /* Enable the module detection interrupt */
12561         val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
12562         val |= ((1<<MISC_REGISTERS_GPIO_3)|
12563                 (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
12564         REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
12565
12566         bnx2x_ext_phy_hw_reset(bp, 0);
12567         usleep_range(5000, 10000);
12568         for (port = 0; port < PORT_MAX; port++) {
12569                 u32 shmem_base, shmem2_base;
12570
12571                 /* In E2, same phy is using for port0 of the two paths */
12572                 if (CHIP_IS_E1x(bp)) {
12573                         shmem_base = shmem_base_path[0];
12574                         shmem2_base = shmem2_base_path[0];
12575                 } else {
12576                         shmem_base = shmem_base_path[port];
12577                         shmem2_base = shmem2_base_path[port];
12578                 }
12579                 /* Extract the ext phy address for the port */
12580                 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
12581                                        port, &phy) !=
12582                     0) {
12583                         DP(NETIF_MSG_LINK, "populate phy failed\n");
12584                         return -EINVAL;
12585                 }
12586
12587                 /* Reset phy*/
12588                 bnx2x_cl45_write(bp, &phy,
12589                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
12590
12591
12592                 /* Set fault module detected LED on */
12593                 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
12594                                MISC_REGISTERS_GPIO_HIGH,
12595                                port);
12596         }
12597
12598         return 0;
12599 }
12600 static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
12601                                          u8 *io_gpio, u8 *io_port)
12602 {
12603
12604         u32 phy_gpio_reset = REG_RD(bp, shmem_base +
12605                                           offsetof(struct shmem_region,
12606                                 dev_info.port_hw_config[PORT_0].default_cfg));
12607         switch (phy_gpio_reset) {
12608         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
12609                 *io_gpio = 0;
12610                 *io_port = 0;
12611                 break;
12612         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
12613                 *io_gpio = 1;
12614                 *io_port = 0;
12615                 break;
12616         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
12617                 *io_gpio = 2;
12618                 *io_port = 0;
12619                 break;
12620         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
12621                 *io_gpio = 3;
12622                 *io_port = 0;
12623                 break;
12624         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
12625                 *io_gpio = 0;
12626                 *io_port = 1;
12627                 break;
12628         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
12629                 *io_gpio = 1;
12630                 *io_port = 1;
12631                 break;
12632         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
12633                 *io_gpio = 2;
12634                 *io_port = 1;
12635                 break;
12636         case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
12637                 *io_gpio = 3;
12638                 *io_port = 1;
12639                 break;
12640         default:
12641                 /* Don't override the io_gpio and io_port */
12642                 break;
12643         }
12644 }
12645
12646 static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
12647                                       u32 shmem_base_path[],
12648                                       u32 shmem2_base_path[], u8 phy_index,
12649                                       u32 chip_id)
12650 {
12651         s8 port, reset_gpio;
12652         u32 swap_val, swap_override;
12653         struct bnx2x_phy phy[PORT_MAX];
12654         struct bnx2x_phy *phy_blk[PORT_MAX];
12655         s8 port_of_path;
12656         swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
12657         swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
12658
12659         reset_gpio = MISC_REGISTERS_GPIO_1;
12660         port = 1;
12661
12662         /* Retrieve the reset gpio/port which control the reset.
12663          * Default is GPIO1, PORT1
12664          */
12665         bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
12666                                      (u8 *)&reset_gpio, (u8 *)&port);
12667
12668         /* Calculate the port based on port swap */
12669         port ^= (swap_val && swap_override);
12670
12671         /* Initiate PHY reset*/
12672         bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
12673                        port);
12674          usleep_range(1000, 2000);
12675         bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
12676                        port);
12677
12678         usleep_range(5000, 10000);
12679
12680         /* PART1 - Reset both phys */
12681         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12682                 u32 shmem_base, shmem2_base;
12683
12684                 /* In E2, same phy is using for port0 of the two paths */
12685                 if (CHIP_IS_E1x(bp)) {
12686                         shmem_base = shmem_base_path[0];
12687                         shmem2_base = shmem2_base_path[0];
12688                         port_of_path = port;
12689                 } else {
12690                         shmem_base = shmem_base_path[port];
12691                         shmem2_base = shmem2_base_path[port];
12692                         port_of_path = 0;
12693                 }
12694
12695                 /* Extract the ext phy address for the port */
12696                 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
12697                                        port_of_path, &phy[port]) !=
12698                                        0) {
12699                         DP(NETIF_MSG_LINK, "populate phy failed\n");
12700                         return -EINVAL;
12701                 }
12702                 /* disable attentions */
12703                 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
12704                                port_of_path*4,
12705                                (NIG_MASK_XGXS0_LINK_STATUS |
12706                                 NIG_MASK_XGXS0_LINK10G |
12707                                 NIG_MASK_SERDES0_LINK_STATUS |
12708                                 NIG_MASK_MI_INT));
12709
12710
12711                 /* Reset the phy */
12712                 bnx2x_cl45_write(bp, &phy[port],
12713                                  MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
12714         }
12715
12716         /* Add delay of 150ms after reset */
12717         msleep(150);
12718         if (phy[PORT_0].addr & 0x1) {
12719                 phy_blk[PORT_0] = &(phy[PORT_1]);
12720                 phy_blk[PORT_1] = &(phy[PORT_0]);
12721         } else {
12722                 phy_blk[PORT_0] = &(phy[PORT_0]);
12723                 phy_blk[PORT_1] = &(phy[PORT_1]);
12724         }
12725         /* PART2 - Download firmware to both phys */
12726         for (port = PORT_MAX - 1; port >= PORT_0; port--) {
12727                 if (CHIP_IS_E1x(bp))
12728                         port_of_path = port;
12729                 else
12730                         port_of_path = 0;
12731                 DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
12732                            phy_blk[port]->addr);
12733                 if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
12734                                                       port_of_path))
12735                         return -EINVAL;
12736                 /* Disable PHY transmitter output */
12737                 bnx2x_cl45_write(bp, phy_blk[port],
12738                                  MDIO_PMA_DEVAD,
12739                                  MDIO_PMA_REG_TX_DISABLE, 1);
12740
12741         }
12742         return 0;
12743 }
12744
12745 static int bnx2x_84833_common_init_phy(struct bnx2x *bp,
12746                                                 u32 shmem_base_path[],
12747                                                 u32 shmem2_base_path[],
12748                                                 u8 phy_index,
12749                                                 u32 chip_id)
12750 {
12751         u8 reset_gpios;
12752         reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path, chip_id);
12753         bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
12754         udelay(10);
12755         bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_HIGH);
12756         DP(NETIF_MSG_LINK, "84833 reset pulse on pin values 0x%x\n",
12757                 reset_gpios);
12758         return 0;
12759 }
12760
12761 static int bnx2x_84833_pre_init_phy(struct bnx2x *bp,
12762                                                struct bnx2x_phy *phy)
12763 {
12764         u16 val, cnt;
12765         /* Wait for FW completing its initialization. */
12766         for (cnt = 0; cnt < 1500; cnt++) {
12767                 bnx2x_cl45_read(bp, phy,
12768                                 MDIO_PMA_DEVAD,
12769                                 MDIO_PMA_REG_CTRL, &val);
12770                 if (!(val & (1<<15)))
12771                         break;
12772                  usleep_range(1000, 2000);
12773         }
12774         if (cnt >= 1500) {
12775                 DP(NETIF_MSG_LINK, "84833 reset timeout\n");
12776                 return -EINVAL;
12777         }
12778
12779         /* Put the port in super isolate mode. */
12780         bnx2x_cl45_read(bp, phy,
12781                         MDIO_CTL_DEVAD,
12782                         MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
12783         val |= MDIO_84833_SUPER_ISOLATE;
12784         bnx2x_cl45_write(bp, phy,
12785                          MDIO_CTL_DEVAD,
12786                          MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
12787
12788         /* Save spirom version */
12789         bnx2x_save_848xx_spirom_version(phy, bp, PORT_0);
12790         return 0;
12791 }
12792
12793 int bnx2x_pre_init_phy(struct bnx2x *bp,
12794                                   u32 shmem_base,
12795                                   u32 shmem2_base,
12796                                   u32 chip_id)
12797 {
12798         int rc = 0;
12799         struct bnx2x_phy phy;
12800         bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
12801         if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base, shmem2_base,
12802                                PORT_0, &phy)) {
12803                 DP(NETIF_MSG_LINK, "populate_phy failed\n");
12804                 return -EINVAL;
12805         }
12806         switch (phy.type) {
12807         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
12808                 rc = bnx2x_84833_pre_init_phy(bp, &phy);
12809                 break;
12810         default:
12811                 break;
12812         }
12813         return rc;
12814 }
12815
12816 static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
12817                                      u32 shmem2_base_path[], u8 phy_index,
12818                                      u32 ext_phy_type, u32 chip_id)
12819 {
12820         int rc = 0;
12821
12822         switch (ext_phy_type) {
12823         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
12824                 rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
12825                                                 shmem2_base_path,
12826                                                 phy_index, chip_id);
12827                 break;
12828         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
12829         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
12830         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
12831                 rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
12832                                                 shmem2_base_path,
12833                                                 phy_index, chip_id);
12834                 break;
12835
12836         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
12837                 /* GPIO1 affects both ports, so there's need to pull
12838                  * it for single port alone
12839                  */
12840                 rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
12841                                                 shmem2_base_path,
12842                                                 phy_index, chip_id);
12843                 break;
12844         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
12845                 /* GPIO3's are linked, and so both need to be toggled
12846                  * to obtain required 2us pulse.
12847                  */
12848                 rc = bnx2x_84833_common_init_phy(bp, shmem_base_path,
12849                                                 shmem2_base_path,
12850                                                 phy_index, chip_id);
12851                 break;
12852         case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
12853                 rc = -EINVAL;
12854                 break;
12855         default:
12856                 DP(NETIF_MSG_LINK,
12857                            "ext_phy 0x%x common init not required\n",
12858                            ext_phy_type);
12859                 break;
12860         }
12861
12862         if (rc)
12863                 netdev_err(bp->dev,  "Warning: PHY was not initialized,"
12864                                       " Port %d\n",
12865                          0);
12866         return rc;
12867 }
12868
12869 int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
12870                           u32 shmem2_base_path[], u32 chip_id)
12871 {
12872         int rc = 0;
12873         u32 phy_ver, val;
12874         u8 phy_index = 0;
12875         u32 ext_phy_type, ext_phy_config;
12876         bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
12877         bnx2x_set_mdio_clk(bp, chip_id, PORT_1);
12878         DP(NETIF_MSG_LINK, "Begin common phy init\n");
12879         if (CHIP_IS_E3(bp)) {
12880                 /* Enable EPIO */
12881                 val = REG_RD(bp, MISC_REG_GEN_PURP_HWG);
12882                 REG_WR(bp, MISC_REG_GEN_PURP_HWG, val | 1);
12883         }
12884         /* Check if common init was already done */
12885         phy_ver = REG_RD(bp, shmem_base_path[0] +
12886                          offsetof(struct shmem_region,
12887                                   port_mb[PORT_0].ext_phy_fw_version));
12888         if (phy_ver) {
12889                 DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
12890                                phy_ver);
12891                 return 0;
12892         }
12893
12894         /* Read the ext_phy_type for arbitrary port(0) */
12895         for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
12896               phy_index++) {
12897                 ext_phy_config = bnx2x_get_ext_phy_config(bp,
12898                                                           shmem_base_path[0],
12899                                                           phy_index, 0);
12900                 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
12901                 rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
12902                                                 shmem2_base_path,
12903                                                 phy_index, ext_phy_type,
12904                                                 chip_id);
12905         }
12906         return rc;
12907 }
12908
12909 static void bnx2x_check_over_curr(struct link_params *params,
12910                                   struct link_vars *vars)
12911 {
12912         struct bnx2x *bp = params->bp;
12913         u32 cfg_pin;
12914         u8 port = params->port;
12915         u32 pin_val;
12916
12917         cfg_pin = (REG_RD(bp, params->shmem_base +
12918                           offsetof(struct shmem_region,
12919                                dev_info.port_hw_config[port].e3_cmn_pin_cfg1)) &
12920                    PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
12921                 PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
12922
12923         /* Ignore check if no external input PIN available */
12924         if (bnx2x_get_cfg_pin(bp, cfg_pin, &pin_val) != 0)
12925                 return;
12926
12927         if (!pin_val) {
12928                 if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
12929                         netdev_err(bp->dev, "Error:  Power fault on Port %d has"
12930                                             " been detected and the power to "
12931                                             "that SFP+ module has been removed"
12932                                             " to prevent failure of the card."
12933                                             " Please remove the SFP+ module and"
12934                                             " restart the system to clear this"
12935                                             " error.\n",
12936                          params->port);
12937                         vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
12938                 }
12939         } else
12940                 vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
12941 }
12942
12943 /* Returns 0 if no change occured since last check; 1 otherwise. */
12944 static u8 bnx2x_analyze_link_error(struct link_params *params,
12945                                     struct link_vars *vars, u32 status,
12946                                     u32 phy_flag, u32 link_flag, u8 notify)
12947 {
12948         struct bnx2x *bp = params->bp;
12949         /* Compare new value with previous value */
12950         u8 led_mode;
12951         u32 old_status = (vars->phy_flags & phy_flag) ? 1 : 0;
12952
12953         if ((status ^ old_status) == 0)
12954                 return 0;
12955
12956         /* If values differ */
12957         switch (phy_flag) {
12958         case PHY_HALF_OPEN_CONN_FLAG:
12959                 DP(NETIF_MSG_LINK, "Analyze Remote Fault\n");
12960                 break;
12961         case PHY_SFP_TX_FAULT_FLAG:
12962                 DP(NETIF_MSG_LINK, "Analyze TX Fault\n");
12963                 break;
12964         default:
12965                 DP(NETIF_MSG_LINK, "Analyze UNKOWN\n");
12966         }
12967         DP(NETIF_MSG_LINK, "Link changed:[%x %x]->%x\n", vars->link_up,
12968            old_status, status);
12969
12970         /* a. Update shmem->link_status accordingly
12971          * b. Update link_vars->link_up
12972          */
12973         if (status) {
12974                 vars->link_status &= ~LINK_STATUS_LINK_UP;
12975                 vars->link_status |= link_flag;
12976                 vars->link_up = 0;
12977                 vars->phy_flags |= phy_flag;
12978
12979                 /* activate nig drain */
12980                 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 1);
12981                 /* Set LED mode to off since the PHY doesn't know about these
12982                  * errors
12983                  */
12984                 led_mode = LED_MODE_OFF;
12985         } else {
12986                 vars->link_status |= LINK_STATUS_LINK_UP;
12987                 vars->link_status &= ~link_flag;
12988                 vars->link_up = 1;
12989                 vars->phy_flags &= ~phy_flag;
12990                 led_mode = LED_MODE_OPER;
12991
12992                 /* Clear nig drain */
12993                 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
12994         }
12995         bnx2x_sync_link(params, vars);
12996         /* Update the LED according to the link state */
12997         bnx2x_set_led(params, vars, led_mode, SPEED_10000);
12998
12999         /* Update link status in the shared memory */
13000         bnx2x_update_mng(params, vars->link_status);
13001
13002         /* C. Trigger General Attention */
13003         vars->periodic_flags |= PERIODIC_FLAGS_LINK_EVENT;
13004         if (notify)
13005                 bnx2x_notify_link_changed(bp);
13006
13007         return 1;
13008 }
13009
13010 /******************************************************************************
13011 * Description:
13012 *       This function checks for half opened connection change indication.
13013 *       When such change occurs, it calls the bnx2x_analyze_link_error
13014 *       to check if Remote Fault is set or cleared. Reception of remote fault
13015 *       status message in the MAC indicates that the peer's MAC has detected
13016 *       a fault, for example, due to break in the TX side of fiber.
13017 *
13018 ******************************************************************************/
13019 int bnx2x_check_half_open_conn(struct link_params *params,
13020                                 struct link_vars *vars,
13021                                 u8 notify)
13022 {
13023         struct bnx2x *bp = params->bp;
13024         u32 lss_status = 0;
13025         u32 mac_base;
13026         /* In case link status is physically up @ 10G do */
13027         if (((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0) ||
13028             (REG_RD(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4)))
13029                 return 0;
13030
13031         if (CHIP_IS_E3(bp) &&
13032             (REG_RD(bp, MISC_REG_RESET_REG_2) &
13033               (MISC_REGISTERS_RESET_REG_2_XMAC))) {
13034                 /* Check E3 XMAC */
13035                 /* Note that link speed cannot be queried here, since it may be
13036                  * zero while link is down. In case UMAC is active, LSS will
13037                  * simply not be set
13038                  */
13039                 mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
13040
13041                 /* Clear stick bits (Requires rising edge) */
13042                 REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
13043                 REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
13044                        XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
13045                        XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
13046                 if (REG_RD(bp, mac_base + XMAC_REG_RX_LSS_STATUS))
13047                         lss_status = 1;
13048
13049                 bnx2x_analyze_link_error(params, vars, lss_status,
13050                                          PHY_HALF_OPEN_CONN_FLAG,
13051                                          LINK_STATUS_NONE, notify);
13052         } else if (REG_RD(bp, MISC_REG_RESET_REG_2) &
13053                    (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
13054                 /* Check E1X / E2 BMAC */
13055                 u32 lss_status_reg;
13056                 u32 wb_data[2];
13057                 mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
13058                         NIG_REG_INGRESS_BMAC0_MEM;
13059                 /*  Read BIGMAC_REGISTER_RX_LSS_STATUS */
13060                 if (CHIP_IS_E2(bp))
13061                         lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
13062                 else
13063                         lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
13064
13065                 REG_RD_DMAE(bp, mac_base + lss_status_reg, wb_data, 2);
13066                 lss_status = (wb_data[0] > 0);
13067
13068                 bnx2x_analyze_link_error(params, vars, lss_status,
13069                                          PHY_HALF_OPEN_CONN_FLAG,
13070                                          LINK_STATUS_NONE, notify);
13071         }
13072         return 0;
13073 }
13074 static void bnx2x_sfp_tx_fault_detection(struct bnx2x_phy *phy,
13075                                          struct link_params *params,
13076                                          struct link_vars *vars)
13077 {
13078         struct bnx2x *bp = params->bp;
13079         u32 cfg_pin, value = 0;
13080         u8 led_change, port = params->port;
13081
13082         /* Get The SFP+ TX_Fault controlling pin ([eg]pio) */
13083         cfg_pin = (REG_RD(bp, params->shmem_base + offsetof(struct shmem_region,
13084                           dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
13085                    PORT_HW_CFG_E3_TX_FAULT_MASK) >>
13086                   PORT_HW_CFG_E3_TX_FAULT_SHIFT;
13087
13088         if (bnx2x_get_cfg_pin(bp, cfg_pin, &value)) {
13089                 DP(NETIF_MSG_LINK, "Failed to read pin 0x%02x\n", cfg_pin);
13090                 return;
13091         }
13092
13093         led_change = bnx2x_analyze_link_error(params, vars, value,
13094                                               PHY_SFP_TX_FAULT_FLAG,
13095                                               LINK_STATUS_SFP_TX_FAULT, 1);
13096
13097         if (led_change) {
13098                 /* Change TX_Fault led, set link status for further syncs */
13099                 u8 led_mode;
13100
13101                 if (vars->phy_flags & PHY_SFP_TX_FAULT_FLAG) {
13102                         led_mode = MISC_REGISTERS_GPIO_HIGH;
13103                         vars->link_status |= LINK_STATUS_SFP_TX_FAULT;
13104                 } else {
13105                         led_mode = MISC_REGISTERS_GPIO_LOW;
13106                         vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
13107                 }
13108
13109                 /* If module is unapproved, led should be on regardless */
13110                 if (!(phy->flags & FLAGS_SFP_NOT_APPROVED)) {
13111                         DP(NETIF_MSG_LINK, "Change TX_Fault LED: ->%x\n",
13112                            led_mode);
13113                         bnx2x_set_e3_module_fault_led(params, led_mode);
13114                 }
13115         }
13116 }
13117 void bnx2x_period_func(struct link_params *params, struct link_vars *vars)
13118 {
13119         u16 phy_idx;
13120         struct bnx2x *bp = params->bp;
13121         for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
13122                 if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
13123                         bnx2x_set_aer_mmd(params, &params->phy[phy_idx]);
13124                         if (bnx2x_check_half_open_conn(params, vars, 1) !=
13125                             0)
13126                                 DP(NETIF_MSG_LINK, "Fault detection failed\n");
13127                         break;
13128                 }
13129         }
13130
13131         if (CHIP_IS_E3(bp)) {
13132                 struct bnx2x_phy *phy = &params->phy[INT_PHY];
13133                 bnx2x_set_aer_mmd(params, phy);
13134                 bnx2x_check_over_curr(params, vars);
13135                 if (vars->rx_tx_asic_rst)
13136                         bnx2x_warpcore_config_runtime(phy, params, vars);
13137
13138                 if ((REG_RD(bp, params->shmem_base +
13139                             offsetof(struct shmem_region, dev_info.
13140                                 port_hw_config[params->port].default_cfg))
13141                     & PORT_HW_CFG_NET_SERDES_IF_MASK) ==
13142                     PORT_HW_CFG_NET_SERDES_IF_SFI) {
13143                         if (bnx2x_is_sfp_module_plugged(phy, params)) {
13144                                 bnx2x_sfp_tx_fault_detection(phy, params, vars);
13145                         } else if (vars->link_status &
13146                                 LINK_STATUS_SFP_TX_FAULT) {
13147                                 /* Clean trail, interrupt corrects the leds */
13148                                 vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
13149                                 vars->phy_flags &= ~PHY_SFP_TX_FAULT_FLAG;
13150                                 /* Update link status in the shared memory */
13151                                 bnx2x_update_mng(params, vars->link_status);
13152                         }
13153                 }
13154
13155         }
13156
13157 }
13158
13159 u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
13160 {
13161         u8 phy_index;
13162         struct bnx2x_phy phy;
13163         for (phy_index = INT_PHY; phy_index < MAX_PHYS;
13164               phy_index++) {
13165                 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
13166                                        0, &phy) != 0) {
13167                         DP(NETIF_MSG_LINK, "populate phy failed\n");
13168                         return 0;
13169                 }
13170
13171                 if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
13172                         return 1;
13173         }
13174         return 0;
13175 }
13176
13177 u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
13178                              u32 shmem_base,
13179                              u32 shmem2_base,
13180                              u8 port)
13181 {
13182         u8 phy_index, fan_failure_det_req = 0;
13183         struct bnx2x_phy phy;
13184         for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
13185               phy_index++) {
13186                 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
13187                                        port, &phy)
13188                     != 0) {
13189                         DP(NETIF_MSG_LINK, "populate phy failed\n");
13190                         return 0;
13191                 }
13192                 fan_failure_det_req |= (phy.flags &
13193                                         FLAGS_FAN_FAILURE_DET_REQ);
13194         }
13195         return fan_failure_det_req;
13196 }
13197
13198 void bnx2x_hw_reset_phy(struct link_params *params)
13199 {
13200         u8 phy_index;
13201         struct bnx2x *bp = params->bp;
13202         bnx2x_update_mng(params, 0);
13203         bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
13204                        (NIG_MASK_XGXS0_LINK_STATUS |
13205                         NIG_MASK_XGXS0_LINK10G |
13206                         NIG_MASK_SERDES0_LINK_STATUS |
13207                         NIG_MASK_MI_INT));
13208
13209         for (phy_index = INT_PHY; phy_index < MAX_PHYS;
13210               phy_index++) {
13211                 if (params->phy[phy_index].hw_reset) {
13212                         params->phy[phy_index].hw_reset(
13213                                 &params->phy[phy_index],
13214                                 params);
13215                         params->phy[phy_index] = phy_null;
13216                 }
13217         }
13218 }
13219
13220 void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
13221                             u32 chip_id, u32 shmem_base, u32 shmem2_base,
13222                             u8 port)
13223 {
13224         u8 gpio_num = 0xff, gpio_port = 0xff, phy_index;
13225         u32 val;
13226         u32 offset, aeu_mask, swap_val, swap_override, sync_offset;
13227         if (CHIP_IS_E3(bp)) {
13228                 if (bnx2x_get_mod_abs_int_cfg(bp, chip_id,
13229                                               shmem_base,
13230                                               port,
13231                                               &gpio_num,
13232                                               &gpio_port) != 0)
13233                         return;
13234         } else {
13235                 struct bnx2x_phy phy;
13236                 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
13237                       phy_index++) {
13238                         if (bnx2x_populate_phy(bp, phy_index, shmem_base,
13239                                                shmem2_base, port, &phy)
13240                             != 0) {
13241                                 DP(NETIF_MSG_LINK, "populate phy failed\n");
13242                                 return;
13243                         }
13244                         if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
13245                                 gpio_num = MISC_REGISTERS_GPIO_3;
13246                                 gpio_port = port;
13247                                 break;
13248                         }
13249                 }
13250         }
13251
13252         if (gpio_num == 0xff)
13253                 return;
13254
13255         /* Set GPIO3 to trigger SFP+ module insertion/removal */
13256         bnx2x_set_gpio(bp, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z, gpio_port);
13257
13258         swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
13259         swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
13260         gpio_port ^= (swap_val && swap_override);
13261
13262         vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
13263                 (gpio_num + (gpio_port << 2));
13264
13265         sync_offset = shmem_base +
13266                 offsetof(struct shmem_region,
13267                          dev_info.port_hw_config[port].aeu_int_mask);
13268         REG_WR(bp, sync_offset, vars->aeu_int_mask);
13269
13270         DP(NETIF_MSG_LINK, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x\n",
13271                        gpio_num, gpio_port, vars->aeu_int_mask);
13272
13273         if (port == 0)
13274                 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
13275         else
13276                 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
13277
13278         /* Open appropriate AEU for interrupts */
13279         aeu_mask = REG_RD(bp, offset);
13280         aeu_mask |= vars->aeu_int_mask;
13281         REG_WR(bp, offset, aeu_mask);
13282
13283         /* Enable the GPIO to trigger interrupt */
13284         val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
13285         val |= 1 << (gpio_num + (gpio_port << 2));
13286         REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
13287 }