e1000e: Use marco instead of digit for defining e1000_rx_desc_packet_split
[firefly-linux-kernel-4.4.55.git] / drivers / net / ethernet / intel / e1000e / hw.h
1 /*******************************************************************************
2
3   Intel PRO/1000 Linux driver
4   Copyright(c) 1999 - 2013 Intel Corporation.
5
6   This program is free software; you can redistribute it and/or modify it
7   under the terms and conditions of the GNU General Public License,
8   version 2, as published by the Free Software Foundation.
9
10   This program is distributed in the hope it will be useful, but WITHOUT
11   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13   more details.
14
15   You should have received a copy of the GNU General Public License along with
16   this program; if not, write to the Free Software Foundation, Inc.,
17   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19   The full GNU General Public License is included in this distribution in
20   the file called "COPYING".
21
22   Contact Information:
23   Linux NICS <linux.nics@intel.com>
24   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27 *******************************************************************************/
28
29 #ifndef _E1000_HW_H_
30 #define _E1000_HW_H_
31
32 #include "regs.h"
33 #include "defines.h"
34
35 struct e1000_hw;
36
37 #define E1000_DEV_ID_82571EB_COPPER             0x105E
38 #define E1000_DEV_ID_82571EB_FIBER              0x105F
39 #define E1000_DEV_ID_82571EB_SERDES             0x1060
40 #define E1000_DEV_ID_82571EB_QUAD_COPPER        0x10A4
41 #define E1000_DEV_ID_82571PT_QUAD_COPPER        0x10D5
42 #define E1000_DEV_ID_82571EB_QUAD_FIBER         0x10A5
43 #define E1000_DEV_ID_82571EB_QUAD_COPPER_LP     0x10BC
44 #define E1000_DEV_ID_82571EB_SERDES_DUAL        0x10D9
45 #define E1000_DEV_ID_82571EB_SERDES_QUAD        0x10DA
46 #define E1000_DEV_ID_82572EI_COPPER             0x107D
47 #define E1000_DEV_ID_82572EI_FIBER              0x107E
48 #define E1000_DEV_ID_82572EI_SERDES             0x107F
49 #define E1000_DEV_ID_82572EI                    0x10B9
50 #define E1000_DEV_ID_82573E                     0x108B
51 #define E1000_DEV_ID_82573E_IAMT                0x108C
52 #define E1000_DEV_ID_82573L                     0x109A
53 #define E1000_DEV_ID_82574L                     0x10D3
54 #define E1000_DEV_ID_82574LA                    0x10F6
55 #define E1000_DEV_ID_82583V                     0x150C
56 #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT     0x1096
57 #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT     0x1098
58 #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT     0x10BA
59 #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT     0x10BB
60 #define E1000_DEV_ID_ICH8_82567V_3              0x1501
61 #define E1000_DEV_ID_ICH8_IGP_M_AMT             0x1049
62 #define E1000_DEV_ID_ICH8_IGP_AMT               0x104A
63 #define E1000_DEV_ID_ICH8_IGP_C                 0x104B
64 #define E1000_DEV_ID_ICH8_IFE                   0x104C
65 #define E1000_DEV_ID_ICH8_IFE_GT                0x10C4
66 #define E1000_DEV_ID_ICH8_IFE_G                 0x10C5
67 #define E1000_DEV_ID_ICH8_IGP_M                 0x104D
68 #define E1000_DEV_ID_ICH9_IGP_AMT               0x10BD
69 #define E1000_DEV_ID_ICH9_BM                    0x10E5
70 #define E1000_DEV_ID_ICH9_IGP_M_AMT             0x10F5
71 #define E1000_DEV_ID_ICH9_IGP_M                 0x10BF
72 #define E1000_DEV_ID_ICH9_IGP_M_V               0x10CB
73 #define E1000_DEV_ID_ICH9_IGP_C                 0x294C
74 #define E1000_DEV_ID_ICH9_IFE                   0x10C0
75 #define E1000_DEV_ID_ICH9_IFE_GT                0x10C3
76 #define E1000_DEV_ID_ICH9_IFE_G                 0x10C2
77 #define E1000_DEV_ID_ICH10_R_BM_LM              0x10CC
78 #define E1000_DEV_ID_ICH10_R_BM_LF              0x10CD
79 #define E1000_DEV_ID_ICH10_R_BM_V               0x10CE
80 #define E1000_DEV_ID_ICH10_D_BM_LM              0x10DE
81 #define E1000_DEV_ID_ICH10_D_BM_LF              0x10DF
82 #define E1000_DEV_ID_ICH10_D_BM_V               0x1525
83 #define E1000_DEV_ID_PCH_M_HV_LM                0x10EA
84 #define E1000_DEV_ID_PCH_M_HV_LC                0x10EB
85 #define E1000_DEV_ID_PCH_D_HV_DM                0x10EF
86 #define E1000_DEV_ID_PCH_D_HV_DC                0x10F0
87 #define E1000_DEV_ID_PCH2_LV_LM                 0x1502
88 #define E1000_DEV_ID_PCH2_LV_V                  0x1503
89 #define E1000_DEV_ID_PCH_LPT_I217_LM            0x153A
90 #define E1000_DEV_ID_PCH_LPT_I217_V             0x153B
91 #define E1000_DEV_ID_PCH_LPTLP_I218_LM          0x155A
92 #define E1000_DEV_ID_PCH_LPTLP_I218_V           0x1559
93
94 #define E1000_REVISION_4        4
95
96 #define E1000_FUNC_1            1
97
98 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0       0
99 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1       3
100
101 enum e1000_mac_type {
102         e1000_82571,
103         e1000_82572,
104         e1000_82573,
105         e1000_82574,
106         e1000_82583,
107         e1000_80003es2lan,
108         e1000_ich8lan,
109         e1000_ich9lan,
110         e1000_ich10lan,
111         e1000_pchlan,
112         e1000_pch2lan,
113         e1000_pch_lpt,
114 };
115
116 enum e1000_media_type {
117         e1000_media_type_unknown = 0,
118         e1000_media_type_copper = 1,
119         e1000_media_type_fiber = 2,
120         e1000_media_type_internal_serdes = 3,
121         e1000_num_media_types
122 };
123
124 enum e1000_nvm_type {
125         e1000_nvm_unknown = 0,
126         e1000_nvm_none,
127         e1000_nvm_eeprom_spi,
128         e1000_nvm_flash_hw,
129         e1000_nvm_flash_sw
130 };
131
132 enum e1000_nvm_override {
133         e1000_nvm_override_none = 0,
134         e1000_nvm_override_spi_small,
135         e1000_nvm_override_spi_large
136 };
137
138 enum e1000_phy_type {
139         e1000_phy_unknown = 0,
140         e1000_phy_none,
141         e1000_phy_m88,
142         e1000_phy_igp,
143         e1000_phy_igp_2,
144         e1000_phy_gg82563,
145         e1000_phy_igp_3,
146         e1000_phy_ife,
147         e1000_phy_bm,
148         e1000_phy_82578,
149         e1000_phy_82577,
150         e1000_phy_82579,
151         e1000_phy_i217,
152 };
153
154 enum e1000_bus_width {
155         e1000_bus_width_unknown = 0,
156         e1000_bus_width_pcie_x1,
157         e1000_bus_width_pcie_x2,
158         e1000_bus_width_pcie_x4 = 4,
159         e1000_bus_width_32,
160         e1000_bus_width_64,
161         e1000_bus_width_reserved
162 };
163
164 enum e1000_1000t_rx_status {
165         e1000_1000t_rx_status_not_ok = 0,
166         e1000_1000t_rx_status_ok,
167         e1000_1000t_rx_status_undefined = 0xFF
168 };
169
170 enum e1000_rev_polarity {
171         e1000_rev_polarity_normal = 0,
172         e1000_rev_polarity_reversed,
173         e1000_rev_polarity_undefined = 0xFF
174 };
175
176 enum e1000_fc_mode {
177         e1000_fc_none = 0,
178         e1000_fc_rx_pause,
179         e1000_fc_tx_pause,
180         e1000_fc_full,
181         e1000_fc_default = 0xFF
182 };
183
184 enum e1000_ms_type {
185         e1000_ms_hw_default = 0,
186         e1000_ms_force_master,
187         e1000_ms_force_slave,
188         e1000_ms_auto
189 };
190
191 enum e1000_smart_speed {
192         e1000_smart_speed_default = 0,
193         e1000_smart_speed_on,
194         e1000_smart_speed_off
195 };
196
197 enum e1000_serdes_link_state {
198         e1000_serdes_link_down = 0,
199         e1000_serdes_link_autoneg_progress,
200         e1000_serdes_link_autoneg_complete,
201         e1000_serdes_link_forced_up
202 };
203
204 /* Receive Descriptor - Extended */
205 union e1000_rx_desc_extended {
206         struct {
207                 __le64 buffer_addr;
208                 __le64 reserved;
209         } read;
210         struct {
211                 struct {
212                         __le32 mrq;           /* Multiple Rx Queues */
213                         union {
214                                 __le32 rss;         /* RSS Hash */
215                                 struct {
216                                         __le16 ip_id;  /* IP id */
217                                         __le16 csum;   /* Packet Checksum */
218                                 } csum_ip;
219                         } hi_dword;
220                 } lower;
221                 struct {
222                         __le32 status_error;     /* ext status/error */
223                         __le16 length;
224                         __le16 vlan;         /* VLAN tag */
225                 } upper;
226         } wb;  /* writeback */
227 };
228
229 #define MAX_PS_BUFFERS 4
230
231 /* Number of packet split data buffers (not including the header buffer) */
232 #define PS_PAGE_BUFFERS                 (MAX_PS_BUFFERS - 1)
233 /* Receive Descriptor - Packet Split */
234 union e1000_rx_desc_packet_split {
235         struct {
236                 /* one buffer for protocol header(s), three data buffers */
237                 __le64 buffer_addr[MAX_PS_BUFFERS];
238         } read;
239         struct {
240                 struct {
241                         __le32 mrq;           /* Multiple Rx Queues */
242                         union {
243                                 __le32 rss;           /* RSS Hash */
244                                 struct {
245                                         __le16 ip_id;    /* IP id */
246                                         __le16 csum;     /* Packet Checksum */
247                                 } csum_ip;
248                         } hi_dword;
249                 } lower;
250                 struct {
251                         __le32 status_error;     /* ext status/error */
252                         __le16 length0;   /* length of buffer 0 */
253                         __le16 vlan;         /* VLAN tag */
254                 } middle;
255                 struct {
256                         __le16 header_status;
257                         /* length of buffers 1-3 */
258                         __le16 length[PS_PAGE_BUFFERS];
259                 } upper;
260                 __le64 reserved;
261         } wb; /* writeback */
262 };
263
264 /* Transmit Descriptor */
265 struct e1000_tx_desc {
266         __le64 buffer_addr;      /* Address of the descriptor's data buffer */
267         union {
268                 __le32 data;
269                 struct {
270                         __le16 length;    /* Data buffer length */
271                         u8 cso; /* Checksum offset */
272                         u8 cmd; /* Descriptor control */
273                 } flags;
274         } lower;
275         union {
276                 __le32 data;
277                 struct {
278                         u8 status;     /* Descriptor status */
279                         u8 css; /* Checksum start */
280                         __le16 special;
281                 } fields;
282         } upper;
283 };
284
285 /* Offload Context Descriptor */
286 struct e1000_context_desc {
287         union {
288                 __le32 ip_config;
289                 struct {
290                         u8 ipcss;      /* IP checksum start */
291                         u8 ipcso;      /* IP checksum offset */
292                         __le16 ipcse;     /* IP checksum end */
293                 } ip_fields;
294         } lower_setup;
295         union {
296                 __le32 tcp_config;
297                 struct {
298                         u8 tucss;      /* TCP checksum start */
299                         u8 tucso;      /* TCP checksum offset */
300                         __le16 tucse;     /* TCP checksum end */
301                 } tcp_fields;
302         } upper_setup;
303         __le32 cmd_and_length;
304         union {
305                 __le32 data;
306                 struct {
307                         u8 status;     /* Descriptor status */
308                         u8 hdr_len;    /* Header length */
309                         __le16 mss;       /* Maximum segment size */
310                 } fields;
311         } tcp_seg_setup;
312 };
313
314 /* Offload data descriptor */
315 struct e1000_data_desc {
316         __le64 buffer_addr;   /* Address of the descriptor's buffer address */
317         union {
318                 __le32 data;
319                 struct {
320                         __le16 length;    /* Data buffer length */
321                         u8 typ_len_ext;
322                         u8 cmd;
323                 } flags;
324         } lower;
325         union {
326                 __le32 data;
327                 struct {
328                         u8 status;     /* Descriptor status */
329                         u8 popts;      /* Packet Options */
330                         __le16 special;
331                 } fields;
332         } upper;
333 };
334
335 /* Statistics counters collected by the MAC */
336 struct e1000_hw_stats {
337         u64 crcerrs;
338         u64 algnerrc;
339         u64 symerrs;
340         u64 rxerrc;
341         u64 mpc;
342         u64 scc;
343         u64 ecol;
344         u64 mcc;
345         u64 latecol;
346         u64 colc;
347         u64 dc;
348         u64 tncrs;
349         u64 sec;
350         u64 cexterr;
351         u64 rlec;
352         u64 xonrxc;
353         u64 xontxc;
354         u64 xoffrxc;
355         u64 xofftxc;
356         u64 fcruc;
357         u64 prc64;
358         u64 prc127;
359         u64 prc255;
360         u64 prc511;
361         u64 prc1023;
362         u64 prc1522;
363         u64 gprc;
364         u64 bprc;
365         u64 mprc;
366         u64 gptc;
367         u64 gorc;
368         u64 gotc;
369         u64 rnbc;
370         u64 ruc;
371         u64 rfc;
372         u64 roc;
373         u64 rjc;
374         u64 mgprc;
375         u64 mgpdc;
376         u64 mgptc;
377         u64 tor;
378         u64 tot;
379         u64 tpr;
380         u64 tpt;
381         u64 ptc64;
382         u64 ptc127;
383         u64 ptc255;
384         u64 ptc511;
385         u64 ptc1023;
386         u64 ptc1522;
387         u64 mptc;
388         u64 bptc;
389         u64 tsctc;
390         u64 tsctfc;
391         u64 iac;
392         u64 icrxptc;
393         u64 icrxatc;
394         u64 ictxptc;
395         u64 ictxatc;
396         u64 ictxqec;
397         u64 ictxqmtc;
398         u64 icrxdmtc;
399         u64 icrxoc;
400 };
401
402 struct e1000_phy_stats {
403         u32 idle_errors;
404         u32 receive_errors;
405 };
406
407 struct e1000_host_mng_dhcp_cookie {
408         u32 signature;
409         u8 status;
410         u8 reserved0;
411         u16 vlan_id;
412         u32 reserved1;
413         u16 reserved2;
414         u8 reserved3;
415         u8 checksum;
416 };
417
418 /* Host Interface "Rev 1" */
419 struct e1000_host_command_header {
420         u8 command_id;
421         u8 command_length;
422         u8 command_options;
423         u8 checksum;
424 };
425
426 #define E1000_HI_MAX_DATA_LENGTH        252
427 struct e1000_host_command_info {
428         struct e1000_host_command_header command_header;
429         u8 command_data[E1000_HI_MAX_DATA_LENGTH];
430 };
431
432 /* Host Interface "Rev 2" */
433 struct e1000_host_mng_command_header {
434         u8 command_id;
435         u8 checksum;
436         u16 reserved1;
437         u16 reserved2;
438         u16 command_length;
439 };
440
441 #define E1000_HI_MAX_MNG_DATA_LENGTH    0x6F8
442 struct e1000_host_mng_command_info {
443         struct e1000_host_mng_command_header command_header;
444         u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
445 };
446
447 #include "mac.h"
448 #include "phy.h"
449 #include "nvm.h"
450 #include "manage.h"
451
452 /* Function pointers for the MAC. */
453 struct e1000_mac_operations {
454         s32  (*id_led_init)(struct e1000_hw *);
455         s32  (*blink_led)(struct e1000_hw *);
456         bool (*check_mng_mode)(struct e1000_hw *);
457         s32  (*check_for_link)(struct e1000_hw *);
458         s32  (*cleanup_led)(struct e1000_hw *);
459         void (*clear_hw_cntrs)(struct e1000_hw *);
460         void (*clear_vfta)(struct e1000_hw *);
461         s32  (*get_bus_info)(struct e1000_hw *);
462         void (*set_lan_id)(struct e1000_hw *);
463         s32  (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
464         s32  (*led_on)(struct e1000_hw *);
465         s32  (*led_off)(struct e1000_hw *);
466         void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
467         s32  (*reset_hw)(struct e1000_hw *);
468         s32  (*init_hw)(struct e1000_hw *);
469         s32  (*setup_link)(struct e1000_hw *);
470         s32  (*setup_physical_interface)(struct e1000_hw *);
471         s32  (*setup_led)(struct e1000_hw *);
472         void (*write_vfta)(struct e1000_hw *, u32, u32);
473         void (*config_collision_dist)(struct e1000_hw *);
474         void (*rar_set)(struct e1000_hw *, u8 *, u32);
475         s32  (*read_mac_addr)(struct e1000_hw *);
476 };
477
478 /* When to use various PHY register access functions:
479  *
480  *                 Func   Caller
481  *   Function      Does   Does    When to use
482  *   ~~~~~~~~~~~~  ~~~~~  ~~~~~~  ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
483  *   X_reg         L,P,A  n/a     for simple PHY reg accesses
484  *   X_reg_locked  P,A    L       for multiple accesses of different regs
485  *                                on different pages
486  *   X_reg_page    A      L,P     for multiple accesses of different regs
487  *                                on the same page
488  *
489  * Where X=[read|write], L=locking, P=sets page, A=register access
490  *
491  */
492 struct e1000_phy_operations {
493         s32  (*acquire)(struct e1000_hw *);
494         s32  (*cfg_on_link_up)(struct e1000_hw *);
495         s32  (*check_polarity)(struct e1000_hw *);
496         s32  (*check_reset_block)(struct e1000_hw *);
497         s32  (*commit)(struct e1000_hw *);
498         s32  (*force_speed_duplex)(struct e1000_hw *);
499         s32  (*get_cfg_done)(struct e1000_hw *hw);
500         s32  (*get_cable_length)(struct e1000_hw *);
501         s32  (*get_info)(struct e1000_hw *);
502         s32  (*set_page)(struct e1000_hw *, u16);
503         s32  (*read_reg)(struct e1000_hw *, u32, u16 *);
504         s32  (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
505         s32  (*read_reg_page)(struct e1000_hw *, u32, u16 *);
506         void (*release)(struct e1000_hw *);
507         s32  (*reset)(struct e1000_hw *);
508         s32  (*set_d0_lplu_state)(struct e1000_hw *, bool);
509         s32  (*set_d3_lplu_state)(struct e1000_hw *, bool);
510         s32  (*write_reg)(struct e1000_hw *, u32, u16);
511         s32  (*write_reg_locked)(struct e1000_hw *, u32, u16);
512         s32  (*write_reg_page)(struct e1000_hw *, u32, u16);
513         void (*power_up)(struct e1000_hw *);
514         void (*power_down)(struct e1000_hw *);
515 };
516
517 /* Function pointers for the NVM. */
518 struct e1000_nvm_operations {
519         s32  (*acquire)(struct e1000_hw *);
520         s32  (*read)(struct e1000_hw *, u16, u16, u16 *);
521         void (*release)(struct e1000_hw *);
522         void (*reload)(struct e1000_hw *);
523         s32  (*update)(struct e1000_hw *);
524         s32  (*valid_led_default)(struct e1000_hw *, u16 *);
525         s32  (*validate)(struct e1000_hw *);
526         s32  (*write)(struct e1000_hw *, u16, u16, u16 *);
527 };
528
529 struct e1000_mac_info {
530         struct e1000_mac_operations ops;
531         u8 addr[ETH_ALEN];
532         u8 perm_addr[ETH_ALEN];
533
534         enum e1000_mac_type type;
535
536         u32 collision_delta;
537         u32 ledctl_default;
538         u32 ledctl_mode1;
539         u32 ledctl_mode2;
540         u32 mc_filter_type;
541         u32 tx_packet_delta;
542         u32 txcw;
543
544         u16 current_ifs_val;
545         u16 ifs_max_val;
546         u16 ifs_min_val;
547         u16 ifs_ratio;
548         u16 ifs_step_size;
549         u16 mta_reg_count;
550
551         /* Maximum size of the MTA register table in all supported adapters */
552 #define MAX_MTA_REG 128
553         u32 mta_shadow[MAX_MTA_REG];
554         u16 rar_entry_count;
555
556         u8 forced_speed_duplex;
557
558         bool adaptive_ifs;
559         bool has_fwsm;
560         bool arc_subsystem_valid;
561         bool autoneg;
562         bool autoneg_failed;
563         bool get_link_status;
564         bool in_ifs_mode;
565         bool serdes_has_link;
566         bool tx_pkt_filtering;
567         enum e1000_serdes_link_state serdes_link_state;
568 };
569
570 struct e1000_phy_info {
571         struct e1000_phy_operations ops;
572
573         enum e1000_phy_type type;
574
575         enum e1000_1000t_rx_status local_rx;
576         enum e1000_1000t_rx_status remote_rx;
577         enum e1000_ms_type ms_type;
578         enum e1000_ms_type original_ms_type;
579         enum e1000_rev_polarity cable_polarity;
580         enum e1000_smart_speed smart_speed;
581
582         u32 addr;
583         u32 id;
584         u32 reset_delay_us;     /* in usec */
585         u32 revision;
586
587         enum e1000_media_type media_type;
588
589         u16 autoneg_advertised;
590         u16 autoneg_mask;
591         u16 cable_length;
592         u16 max_cable_length;
593         u16 min_cable_length;
594
595         u8 mdix;
596
597         bool disable_polarity_correction;
598         bool is_mdix;
599         bool polarity_correction;
600         bool speed_downgraded;
601         bool autoneg_wait_to_complete;
602 };
603
604 struct e1000_nvm_info {
605         struct e1000_nvm_operations ops;
606
607         enum e1000_nvm_type type;
608         enum e1000_nvm_override override;
609
610         u32 flash_bank_size;
611         u32 flash_base_addr;
612
613         u16 word_size;
614         u16 delay_usec;
615         u16 address_bits;
616         u16 opcode_bits;
617         u16 page_size;
618 };
619
620 struct e1000_bus_info {
621         enum e1000_bus_width width;
622
623         u16 func;
624 };
625
626 struct e1000_fc_info {
627         u32 high_water;          /* Flow control high-water mark */
628         u32 low_water;           /* Flow control low-water mark */
629         u16 pause_time;          /* Flow control pause timer */
630         u16 refresh_time;        /* Flow control refresh timer */
631         bool send_xon;           /* Flow control send XON */
632         bool strict_ieee;        /* Strict IEEE mode */
633         enum e1000_fc_mode current_mode; /* FC mode in effect */
634         enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
635 };
636
637 struct e1000_dev_spec_82571 {
638         bool laa_is_present;
639         u32 smb_counter;
640 };
641
642 struct e1000_dev_spec_80003es2lan {
643         bool mdic_wa_enable;
644 };
645
646 struct e1000_shadow_ram {
647         u16 value;
648         bool modified;
649 };
650
651 #define E1000_ICH8_SHADOW_RAM_WORDS             2048
652
653 struct e1000_dev_spec_ich8lan {
654         bool kmrn_lock_loss_workaround_enabled;
655         struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
656         bool nvm_k1_enabled;
657         bool eee_disable;
658         u16 eee_lp_ability;
659 };
660
661 struct e1000_hw {
662         struct e1000_adapter *adapter;
663
664         void __iomem *hw_addr;
665         void __iomem *flash_address;
666
667         struct e1000_mac_info mac;
668         struct e1000_fc_info fc;
669         struct e1000_phy_info phy;
670         struct e1000_nvm_info nvm;
671         struct e1000_bus_info bus;
672         struct e1000_host_mng_dhcp_cookie mng_cookie;
673
674         union {
675                 struct e1000_dev_spec_82571 e82571;
676                 struct e1000_dev_spec_80003es2lan e80003es2lan;
677                 struct e1000_dev_spec_ich8lan ich8lan;
678         } dev_spec;
679 };
680
681 #include "82571.h"
682 #include "80003es2lan.h"
683 #include "ich8lan.h"
684
685 #endif