2 * RDC R6040 Fast Ethernet MAC support
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
6 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
7 * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/moduleparam.h>
28 #include <linux/string.h>
29 #include <linux/timer.h>
30 #include <linux/errno.h>
31 #include <linux/ioport.h>
32 #include <linux/interrupt.h>
33 #include <linux/pci.h>
34 #include <linux/netdevice.h>
35 #include <linux/etherdevice.h>
36 #include <linux/skbuff.h>
37 #include <linux/init.h>
38 #include <linux/delay.h>
39 #include <linux/mii.h>
40 #include <linux/ethtool.h>
41 #include <linux/crc32.h>
42 #include <linux/spinlock.h>
43 #include <linux/bitops.h>
45 #include <linux/irq.h>
46 #include <linux/uaccess.h>
47 #include <linux/phy.h>
49 #include <asm/processor.h>
51 #define DRV_NAME "r6040"
52 #define DRV_VERSION "0.28"
53 #define DRV_RELDATE "07Oct2011"
55 /* Time in jiffies before concluding the transmitter is hung. */
56 #define TX_TIMEOUT (6000 * HZ / 1000)
58 /* RDC MAC I/O Size */
59 #define R6040_IO_SIZE 256
65 #define MCR0 0x00 /* Control register 0 */
66 #define MCR0_RCVEN 0x0002 /* Receive enable */
67 #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
68 #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
69 #define MCR0_XMTEN 0x1000 /* Transmission enable */
70 #define MCR0_FD 0x8000 /* Full/Half duplex */
71 #define MCR1 0x04 /* Control register 1 */
72 #define MAC_RST 0x0001 /* Reset the MAC */
73 #define MBCR 0x08 /* Bus control */
74 #define MT_ICR 0x0C /* TX interrupt control */
75 #define MR_ICR 0x10 /* RX interrupt control */
76 #define MTPR 0x14 /* TX poll command register */
77 #define TM2TX 0x0001 /* Trigger MAC to transmit */
78 #define MR_BSR 0x18 /* RX buffer size */
79 #define MR_DCR 0x1A /* RX descriptor control */
80 #define MLSR 0x1C /* Last status */
81 #define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
82 #define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
83 #define TX_LATEC 0x4000 /* Transmit late collision */
84 #define MMDIO 0x20 /* MDIO control register */
85 #define MDIO_WRITE 0x4000 /* MDIO write */
86 #define MDIO_READ 0x2000 /* MDIO read */
87 #define MMRD 0x24 /* MDIO read data register */
88 #define MMWD 0x28 /* MDIO write data register */
89 #define MTD_SA0 0x2C /* TX descriptor start address 0 */
90 #define MTD_SA1 0x30 /* TX descriptor start address 1 */
91 #define MRD_SA0 0x34 /* RX descriptor start address 0 */
92 #define MRD_SA1 0x38 /* RX descriptor start address 1 */
93 #define MISR 0x3C /* Status register */
94 #define MIER 0x40 /* INT enable register */
95 #define MSK_INT 0x0000 /* Mask off interrupts */
96 #define RX_FINISH 0x0001 /* RX finished */
97 #define RX_NO_DESC 0x0002 /* No RX descriptor available */
98 #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
99 #define RX_EARLY 0x0008 /* RX early */
100 #define TX_FINISH 0x0010 /* TX finished */
101 #define TX_EARLY 0x0080 /* TX early */
102 #define EVENT_OVRFL 0x0100 /* Event counter overflow */
103 #define LINK_CHANGED 0x0200 /* PHY link changed */
104 #define ME_CISR 0x44 /* Event counter INT status */
105 #define ME_CIER 0x48 /* Event counter INT enable */
106 #define MR_CNT 0x50 /* Successfully received packet counter */
107 #define ME_CNT0 0x52 /* Event counter 0 */
108 #define ME_CNT1 0x54 /* Event counter 1 */
109 #define ME_CNT2 0x56 /* Event counter 2 */
110 #define ME_CNT3 0x58 /* Event counter 3 */
111 #define MT_CNT 0x5A /* Successfully transmit packet counter */
112 #define ME_CNT4 0x5C /* Event counter 4 */
113 #define MP_CNT 0x5E /* Pause frame counter register */
114 #define MAR0 0x60 /* Hash table 0 */
115 #define MAR1 0x62 /* Hash table 1 */
116 #define MAR2 0x64 /* Hash table 2 */
117 #define MAR3 0x66 /* Hash table 3 */
118 #define MID_0L 0x68 /* Multicast address MID0 Low */
119 #define MID_0M 0x6A /* Multicast address MID0 Medium */
120 #define MID_0H 0x6C /* Multicast address MID0 High */
121 #define MID_1L 0x70 /* MID1 Low */
122 #define MID_1M 0x72 /* MID1 Medium */
123 #define MID_1H 0x74 /* MID1 High */
124 #define MID_2L 0x78 /* MID2 Low */
125 #define MID_2M 0x7A /* MID2 Medium */
126 #define MID_2H 0x7C /* MID2 High */
127 #define MID_3L 0x80 /* MID3 Low */
128 #define MID_3M 0x82 /* MID3 Medium */
129 #define MID_3H 0x84 /* MID3 High */
130 #define PHY_CC 0x88 /* PHY status change configuration register */
131 #define SCEN 0x8000 /* PHY status change enable */
132 #define PHYAD_SHIFT 8 /* PHY address shift */
133 #define TMRDIV_SHIFT 0 /* Timer divider shift */
134 #define PHY_ST 0x8A /* PHY status register */
135 #define MAC_SM 0xAC /* MAC status machine */
136 #define MAC_SM_RST 0x0002 /* MAC status machine reset */
137 #define MAC_ID 0xBE /* Identifier register */
139 #define TX_DCNT 0x80 /* TX descriptor count */
140 #define RX_DCNT 0x80 /* RX descriptor count */
141 #define MAX_BUF_SIZE 0x600
142 #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
143 #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
144 #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
145 #define MCAST_MAX 3 /* Max number multicast addresses to filter */
147 #define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
149 /* Descriptor status */
150 #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
151 #define DSC_RX_OK 0x4000 /* RX was successful */
152 #define DSC_RX_ERR 0x0800 /* RX PHY error */
153 #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
154 #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
155 #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
156 #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
157 #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
158 #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
159 #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
160 #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
161 #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
162 #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
164 MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
165 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
166 "Florian Fainelli <florian@openwrt.org>");
167 MODULE_LICENSE("GPL");
168 MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
169 MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
171 /* RX and TX interrupts that we handle */
172 #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
173 #define TX_INTS (TX_FINISH)
174 #define INT_MASK (RX_INTS | TX_INTS)
176 struct r6040_descriptor {
177 u16 status, len; /* 0-3 */
178 __le32 buf; /* 4-7 */
179 __le32 ndesc; /* 8-B */
181 char *vbufp; /* 10-13 */
182 struct r6040_descriptor *vndescp; /* 14-17 */
183 struct sk_buff *skb_ptr; /* 18-1B */
184 u32 rev2; /* 1C-1F */
187 struct r6040_private {
188 spinlock_t lock; /* driver lock */
189 struct pci_dev *pdev;
190 struct r6040_descriptor *rx_insert_ptr;
191 struct r6040_descriptor *rx_remove_ptr;
192 struct r6040_descriptor *tx_insert_ptr;
193 struct r6040_descriptor *tx_remove_ptr;
194 struct r6040_descriptor *rx_ring;
195 struct r6040_descriptor *tx_ring;
196 dma_addr_t rx_ring_dma;
197 dma_addr_t tx_ring_dma;
200 struct net_device *dev;
201 struct mii_bus *mii_bus;
202 struct napi_struct napi;
204 struct phy_device *phydev;
209 static char version[] = DRV_NAME
210 ": RDC R6040 NAPI net driver,"
211 "version "DRV_VERSION " (" DRV_RELDATE ")";
213 /* Read a word data from PHY Chip */
214 static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
216 int limit = MAC_DEF_TIMEOUT;
219 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
220 /* Wait for the read bit to be cleared */
222 cmd = ioread16(ioaddr + MMDIO);
223 if (!(cmd & MDIO_READ))
230 return ioread16(ioaddr + MMRD);
233 /* Write a word data from PHY Chip */
234 static int r6040_phy_write(void __iomem *ioaddr,
235 int phy_addr, int reg, u16 val)
237 int limit = MAC_DEF_TIMEOUT;
240 iowrite16(val, ioaddr + MMWD);
241 /* Write the command to the MDIO bus */
242 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
243 /* Wait for the write bit to be cleared */
245 cmd = ioread16(ioaddr + MMDIO);
246 if (!(cmd & MDIO_WRITE))
250 return (limit < 0) ? -ETIMEDOUT : 0;
253 static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
255 struct net_device *dev = bus->priv;
256 struct r6040_private *lp = netdev_priv(dev);
257 void __iomem *ioaddr = lp->base;
259 return r6040_phy_read(ioaddr, phy_addr, reg);
262 static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
265 struct net_device *dev = bus->priv;
266 struct r6040_private *lp = netdev_priv(dev);
267 void __iomem *ioaddr = lp->base;
269 return r6040_phy_write(ioaddr, phy_addr, reg, value);
272 static int r6040_mdiobus_reset(struct mii_bus *bus)
277 static void r6040_free_txbufs(struct net_device *dev)
279 struct r6040_private *lp = netdev_priv(dev);
282 for (i = 0; i < TX_DCNT; i++) {
283 if (lp->tx_insert_ptr->skb_ptr) {
284 pci_unmap_single(lp->pdev,
285 le32_to_cpu(lp->tx_insert_ptr->buf),
286 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
287 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
288 lp->tx_insert_ptr->skb_ptr = NULL;
290 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
294 static void r6040_free_rxbufs(struct net_device *dev)
296 struct r6040_private *lp = netdev_priv(dev);
299 for (i = 0; i < RX_DCNT; i++) {
300 if (lp->rx_insert_ptr->skb_ptr) {
301 pci_unmap_single(lp->pdev,
302 le32_to_cpu(lp->rx_insert_ptr->buf),
303 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
304 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
305 lp->rx_insert_ptr->skb_ptr = NULL;
307 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
311 static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
312 dma_addr_t desc_dma, int size)
314 struct r6040_descriptor *desc = desc_ring;
315 dma_addr_t mapping = desc_dma;
318 mapping += sizeof(*desc);
319 desc->ndesc = cpu_to_le32(mapping);
320 desc->vndescp = desc + 1;
324 desc->ndesc = cpu_to_le32(desc_dma);
325 desc->vndescp = desc_ring;
328 static void r6040_init_txbufs(struct net_device *dev)
330 struct r6040_private *lp = netdev_priv(dev);
332 lp->tx_free_desc = TX_DCNT;
334 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
335 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
338 static int r6040_alloc_rxbufs(struct net_device *dev)
340 struct r6040_private *lp = netdev_priv(dev);
341 struct r6040_descriptor *desc;
345 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
346 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
348 /* Allocate skbs for the rx descriptors */
351 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
357 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
359 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
360 desc->status = DSC_OWNER_MAC;
361 desc = desc->vndescp;
362 } while (desc != lp->rx_ring);
367 /* Deallocate all previously allocated skbs */
368 r6040_free_rxbufs(dev);
372 static void r6040_reset_mac(struct r6040_private *lp)
374 void __iomem *ioaddr = lp->base;
375 int limit = MAC_DEF_TIMEOUT;
378 iowrite16(MAC_RST, ioaddr + MCR1);
380 cmd = ioread16(ioaddr + MCR1);
385 /* Reset internal state machine */
386 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
387 iowrite16(0, ioaddr + MAC_SM);
391 static void r6040_init_mac_regs(struct net_device *dev)
393 struct r6040_private *lp = netdev_priv(dev);
394 void __iomem *ioaddr = lp->base;
396 /* Mask Off Interrupt */
397 iowrite16(MSK_INT, ioaddr + MIER);
402 /* MAC Bus Control Register */
403 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
405 /* Buffer Size Register */
406 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
408 /* Write TX ring start address */
409 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
410 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
412 /* Write RX ring start address */
413 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
414 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
416 /* Set interrupt waiting time and packet numbers */
417 iowrite16(0, ioaddr + MT_ICR);
418 iowrite16(0, ioaddr + MR_ICR);
420 /* Enable interrupts */
421 iowrite16(INT_MASK, ioaddr + MIER);
423 /* Enable TX and RX */
424 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
426 /* Let TX poll the descriptors
427 * we may got called by r6040_tx_timeout which has left
428 * some unsent tx buffers */
429 iowrite16(TM2TX, ioaddr + MTPR);
432 static void r6040_tx_timeout(struct net_device *dev)
434 struct r6040_private *priv = netdev_priv(dev);
435 void __iomem *ioaddr = priv->base;
437 netdev_warn(dev, "transmit timed out, int enable %4.4x "
439 ioread16(ioaddr + MIER),
440 ioread16(ioaddr + MISR));
442 dev->stats.tx_errors++;
444 /* Reset MAC and re-init all registers */
445 r6040_init_mac_regs(dev);
448 static struct net_device_stats *r6040_get_stats(struct net_device *dev)
450 struct r6040_private *priv = netdev_priv(dev);
451 void __iomem *ioaddr = priv->base;
454 spin_lock_irqsave(&priv->lock, flags);
455 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
456 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
457 spin_unlock_irqrestore(&priv->lock, flags);
462 /* Stop RDC MAC and Free the allocated resource */
463 static void r6040_down(struct net_device *dev)
465 struct r6040_private *lp = netdev_priv(dev);
466 void __iomem *ioaddr = lp->base;
470 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
475 /* Restore MAC Address to MIDx */
476 adrp = (u16 *) dev->dev_addr;
477 iowrite16(adrp[0], ioaddr + MID_0L);
478 iowrite16(adrp[1], ioaddr + MID_0M);
479 iowrite16(adrp[2], ioaddr + MID_0H);
481 phy_stop(lp->phydev);
484 static int r6040_close(struct net_device *dev)
486 struct r6040_private *lp = netdev_priv(dev);
487 struct pci_dev *pdev = lp->pdev;
489 spin_lock_irq(&lp->lock);
490 napi_disable(&lp->napi);
491 netif_stop_queue(dev);
494 free_irq(dev->irq, dev);
497 r6040_free_rxbufs(dev);
500 r6040_free_txbufs(dev);
502 spin_unlock_irq(&lp->lock);
504 /* Free Descriptor memory */
506 pci_free_consistent(pdev,
507 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
512 pci_free_consistent(pdev,
513 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
520 static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
522 struct r6040_private *lp = netdev_priv(dev);
527 return phy_mii_ioctl(lp->phydev, rq, cmd);
530 static int r6040_rx(struct net_device *dev, int limit)
532 struct r6040_private *priv = netdev_priv(dev);
533 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
534 struct sk_buff *skb_ptr, *new_skb;
538 /* Limit not reached and the descriptor belongs to the CPU */
539 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
540 /* Read the descriptor status */
541 err = descptr->status;
542 /* Global error status set */
543 if (err & DSC_RX_ERR) {
545 if (err & DSC_RX_ERR_DRI)
546 dev->stats.rx_frame_errors++;
547 /* Buffer length exceeded */
548 if (err & DSC_RX_ERR_BUF)
549 dev->stats.rx_length_errors++;
550 /* Packet too long */
551 if (err & DSC_RX_ERR_LONG)
552 dev->stats.rx_length_errors++;
553 /* Packet < 64 bytes */
554 if (err & DSC_RX_ERR_RUNT)
555 dev->stats.rx_length_errors++;
557 if (err & DSC_RX_ERR_CRC) {
558 spin_lock(&priv->lock);
559 dev->stats.rx_crc_errors++;
560 spin_unlock(&priv->lock);
565 /* Packet successfully received */
566 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
568 dev->stats.rx_dropped++;
571 skb_ptr = descptr->skb_ptr;
572 skb_ptr->dev = priv->dev;
574 /* Do not count the CRC */
575 skb_put(skb_ptr, descptr->len - 4);
576 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
577 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
578 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
580 /* Send to upper layer */
581 netif_receive_skb(skb_ptr);
582 dev->stats.rx_packets++;
583 dev->stats.rx_bytes += descptr->len - 4;
585 /* put new skb into descriptor */
586 descptr->skb_ptr = new_skb;
587 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
588 descptr->skb_ptr->data,
589 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
592 /* put the descriptor back to the MAC */
593 descptr->status = DSC_OWNER_MAC;
594 descptr = descptr->vndescp;
597 priv->rx_remove_ptr = descptr;
602 static void r6040_tx(struct net_device *dev)
604 struct r6040_private *priv = netdev_priv(dev);
605 struct r6040_descriptor *descptr;
606 void __iomem *ioaddr = priv->base;
607 struct sk_buff *skb_ptr;
610 spin_lock(&priv->lock);
611 descptr = priv->tx_remove_ptr;
612 while (priv->tx_free_desc < TX_DCNT) {
613 /* Check for errors */
614 err = ioread16(ioaddr + MLSR);
616 if (err & TX_FIFO_UNDR)
617 dev->stats.tx_fifo_errors++;
618 if (err & (TX_EXCEEDC | TX_LATEC))
619 dev->stats.tx_carrier_errors++;
621 if (descptr->status & DSC_OWNER_MAC)
622 break; /* Not complete */
623 skb_ptr = descptr->skb_ptr;
624 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
625 skb_ptr->len, PCI_DMA_TODEVICE);
627 dev_kfree_skb_irq(skb_ptr);
628 descptr->skb_ptr = NULL;
629 /* To next descriptor */
630 descptr = descptr->vndescp;
631 priv->tx_free_desc++;
633 priv->tx_remove_ptr = descptr;
635 if (priv->tx_free_desc)
636 netif_wake_queue(dev);
637 spin_unlock(&priv->lock);
640 static int r6040_poll(struct napi_struct *napi, int budget)
642 struct r6040_private *priv =
643 container_of(napi, struct r6040_private, napi);
644 struct net_device *dev = priv->dev;
645 void __iomem *ioaddr = priv->base;
648 work_done = r6040_rx(dev, budget);
650 if (work_done < budget) {
652 /* Enable RX interrupt */
653 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
658 /* The RDC interrupt handler. */
659 static irqreturn_t r6040_interrupt(int irq, void *dev_id)
661 struct net_device *dev = dev_id;
662 struct r6040_private *lp = netdev_priv(dev);
663 void __iomem *ioaddr = lp->base;
667 misr = ioread16(ioaddr + MIER);
668 /* Mask off RDC MAC interrupt */
669 iowrite16(MSK_INT, ioaddr + MIER);
670 /* Read MISR status and clear */
671 status = ioread16(ioaddr + MISR);
673 if (status == 0x0000 || status == 0xffff) {
674 /* Restore RDC MAC interrupt */
675 iowrite16(misr, ioaddr + MIER);
679 /* RX interrupt request */
680 if (status & RX_INTS) {
681 if (status & RX_NO_DESC) {
682 /* RX descriptor unavailable */
683 dev->stats.rx_dropped++;
684 dev->stats.rx_missed_errors++;
686 if (status & RX_FIFO_FULL)
687 dev->stats.rx_fifo_errors++;
689 if (likely(napi_schedule_prep(&lp->napi))) {
690 /* Mask off RX interrupt */
692 __napi_schedule(&lp->napi);
696 /* TX interrupt request */
697 if (status & TX_INTS)
700 /* Restore RDC MAC interrupt */
701 iowrite16(misr, ioaddr + MIER);
706 #ifdef CONFIG_NET_POLL_CONTROLLER
707 static void r6040_poll_controller(struct net_device *dev)
709 disable_irq(dev->irq);
710 r6040_interrupt(dev->irq, dev);
711 enable_irq(dev->irq);
716 static int r6040_up(struct net_device *dev)
718 struct r6040_private *lp = netdev_priv(dev);
719 void __iomem *ioaddr = lp->base;
722 /* Initialise and alloc RX/TX buffers */
723 r6040_init_txbufs(dev);
724 ret = r6040_alloc_rxbufs(dev);
728 /* improve performance (by RDC guys) */
729 r6040_phy_write(ioaddr, 30, 17,
730 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
731 r6040_phy_write(ioaddr, 30, 17,
732 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
733 r6040_phy_write(ioaddr, 0, 19, 0x0000);
734 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
736 /* Initialize all MAC registers */
737 r6040_init_mac_regs(dev);
739 phy_start(lp->phydev);
745 /* Read/set MAC address routines */
746 static void r6040_mac_address(struct net_device *dev)
748 struct r6040_private *lp = netdev_priv(dev);
749 void __iomem *ioaddr = lp->base;
755 /* Restore MAC Address */
756 adrp = (u16 *) dev->dev_addr;
757 iowrite16(adrp[0], ioaddr + MID_0L);
758 iowrite16(adrp[1], ioaddr + MID_0M);
759 iowrite16(adrp[2], ioaddr + MID_0H);
762 static int r6040_open(struct net_device *dev)
764 struct r6040_private *lp = netdev_priv(dev);
767 /* Request IRQ and Register interrupt handler */
768 ret = request_irq(dev->irq, r6040_interrupt,
769 IRQF_SHARED, dev->name, dev);
773 /* Set MAC address */
774 r6040_mac_address(dev);
776 /* Allocate Descriptor memory */
778 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
785 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
788 goto err_free_rx_ring;
793 goto err_free_tx_ring;
795 napi_enable(&lp->napi);
796 netif_start_queue(dev);
801 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
804 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
807 free_irq(dev->irq, dev);
812 static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
813 struct net_device *dev)
815 struct r6040_private *lp = netdev_priv(dev);
816 struct r6040_descriptor *descptr;
817 void __iomem *ioaddr = lp->base;
820 /* Critical Section */
821 spin_lock_irqsave(&lp->lock, flags);
823 /* TX resource check */
824 if (!lp->tx_free_desc) {
825 spin_unlock_irqrestore(&lp->lock, flags);
826 netif_stop_queue(dev);
827 netdev_err(dev, ": no tx descriptor\n");
828 return NETDEV_TX_BUSY;
831 /* Statistic Counter */
832 dev->stats.tx_packets++;
833 dev->stats.tx_bytes += skb->len;
834 /* Set TX descriptor & Transmit it */
836 descptr = lp->tx_insert_ptr;
840 descptr->len = skb->len;
842 descptr->skb_ptr = skb;
843 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
844 skb->data, skb->len, PCI_DMA_TODEVICE));
845 descptr->status = DSC_OWNER_MAC;
847 skb_tx_timestamp(skb);
849 /* Trigger the MAC to check the TX descriptor */
850 iowrite16(TM2TX, ioaddr + MTPR);
851 lp->tx_insert_ptr = descptr->vndescp;
853 /* If no tx resource, stop */
854 if (!lp->tx_free_desc)
855 netif_stop_queue(dev);
857 spin_unlock_irqrestore(&lp->lock, flags);
862 static void r6040_multicast_list(struct net_device *dev)
864 struct r6040_private *lp = netdev_priv(dev);
865 void __iomem *ioaddr = lp->base;
867 struct netdev_hw_addr *ha;
870 u16 hash_table[4] = { 0 };
872 spin_lock_irqsave(&lp->lock, flags);
874 /* Keep our MAC Address */
875 adrp = (u16 *)dev->dev_addr;
876 iowrite16(adrp[0], ioaddr + MID_0L);
877 iowrite16(adrp[1], ioaddr + MID_0M);
878 iowrite16(adrp[2], ioaddr + MID_0H);
880 /* Clear AMCP & PROM bits */
881 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
883 /* Promiscuous mode */
884 if (dev->flags & IFF_PROMISC)
885 lp->mcr0 |= MCR0_PROMISC;
887 /* Enable multicast hash table function to
888 * receive all multicast packets. */
889 else if (dev->flags & IFF_ALLMULTI) {
890 lp->mcr0 |= MCR0_HASH_EN;
892 for (i = 0; i < MCAST_MAX ; i++) {
893 iowrite16(0, ioaddr + MID_1L + 8 * i);
894 iowrite16(0, ioaddr + MID_1M + 8 * i);
895 iowrite16(0, ioaddr + MID_1H + 8 * i);
898 for (i = 0; i < 4; i++)
899 hash_table[i] = 0xffff;
901 /* Use internal multicast address registers if the number of
902 * multicast addresses is not greater than MCAST_MAX. */
903 else if (netdev_mc_count(dev) <= MCAST_MAX) {
905 netdev_for_each_mc_addr(ha, dev) {
906 u16 *adrp = (u16 *) ha->addr;
907 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
908 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
909 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
912 while (i < MCAST_MAX) {
913 iowrite16(0, ioaddr + MID_1L + 8 * i);
914 iowrite16(0, ioaddr + MID_1M + 8 * i);
915 iowrite16(0, ioaddr + MID_1H + 8 * i);
919 /* Otherwise, Enable multicast hash table function. */
923 lp->mcr0 |= MCR0_HASH_EN;
925 for (i = 0; i < MCAST_MAX ; i++) {
926 iowrite16(0, ioaddr + MID_1L + 8 * i);
927 iowrite16(0, ioaddr + MID_1M + 8 * i);
928 iowrite16(0, ioaddr + MID_1H + 8 * i);
931 /* Build multicast hash table */
932 netdev_for_each_mc_addr(ha, dev) {
933 u8 *addrs = ha->addr;
935 crc = ether_crc(ETH_ALEN, addrs);
937 hash_table[crc >> 4] |= 1 << (crc & 0xf);
941 iowrite16(lp->mcr0, ioaddr + MCR0);
943 /* Fill the MAC hash tables with their values */
944 if (lp->mcr0 & MCR0_HASH_EN) {
945 iowrite16(hash_table[0], ioaddr + MAR0);
946 iowrite16(hash_table[1], ioaddr + MAR1);
947 iowrite16(hash_table[2], ioaddr + MAR2);
948 iowrite16(hash_table[3], ioaddr + MAR3);
951 spin_unlock_irqrestore(&lp->lock, flags);
954 static void netdev_get_drvinfo(struct net_device *dev,
955 struct ethtool_drvinfo *info)
957 struct r6040_private *rp = netdev_priv(dev);
959 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
960 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
961 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
964 static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
966 struct r6040_private *rp = netdev_priv(dev);
968 return phy_ethtool_gset(rp->phydev, cmd);
971 static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
973 struct r6040_private *rp = netdev_priv(dev);
975 return phy_ethtool_sset(rp->phydev, cmd);
978 static const struct ethtool_ops netdev_ethtool_ops = {
979 .get_drvinfo = netdev_get_drvinfo,
980 .get_settings = netdev_get_settings,
981 .set_settings = netdev_set_settings,
982 .get_link = ethtool_op_get_link,
983 .get_ts_info = ethtool_op_get_ts_info,
986 static const struct net_device_ops r6040_netdev_ops = {
987 .ndo_open = r6040_open,
988 .ndo_stop = r6040_close,
989 .ndo_start_xmit = r6040_start_xmit,
990 .ndo_get_stats = r6040_get_stats,
991 .ndo_set_rx_mode = r6040_multicast_list,
992 .ndo_change_mtu = eth_change_mtu,
993 .ndo_validate_addr = eth_validate_addr,
994 .ndo_set_mac_address = eth_mac_addr,
995 .ndo_do_ioctl = r6040_ioctl,
996 .ndo_tx_timeout = r6040_tx_timeout,
997 #ifdef CONFIG_NET_POLL_CONTROLLER
998 .ndo_poll_controller = r6040_poll_controller,
1002 static void r6040_adjust_link(struct net_device *dev)
1004 struct r6040_private *lp = netdev_priv(dev);
1005 struct phy_device *phydev = lp->phydev;
1006 int status_changed = 0;
1007 void __iomem *ioaddr = lp->base;
1011 if (lp->old_link != phydev->link) {
1013 lp->old_link = phydev->link;
1016 /* reflect duplex change */
1017 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
1018 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
1019 iowrite16(lp->mcr0, ioaddr);
1022 lp->old_duplex = phydev->duplex;
1025 if (status_changed) {
1026 pr_info("%s: link %s", dev->name, phydev->link ?
1029 pr_cont(" - %d/%s", phydev->speed,
1030 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1035 static int r6040_mii_probe(struct net_device *dev)
1037 struct r6040_private *lp = netdev_priv(dev);
1038 struct phy_device *phydev = NULL;
1040 phydev = phy_find_first(lp->mii_bus);
1042 dev_err(&lp->pdev->dev, "no PHY found\n");
1046 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1047 PHY_INTERFACE_MODE_MII);
1049 if (IS_ERR(phydev)) {
1050 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1051 return PTR_ERR(phydev);
1054 /* mask with MAC supported features */
1055 phydev->supported &= (SUPPORTED_10baseT_Half
1056 | SUPPORTED_10baseT_Full
1057 | SUPPORTED_100baseT_Half
1058 | SUPPORTED_100baseT_Full
1063 phydev->advertising = phydev->supported;
1064 lp->phydev = phydev;
1066 lp->old_duplex = -1;
1068 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1069 "(mii_bus:phy_addr=%s)\n",
1070 phydev->drv->name, dev_name(&phydev->dev));
1075 static int r6040_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1077 struct net_device *dev;
1078 struct r6040_private *lp;
1079 void __iomem *ioaddr;
1080 int err, io_size = R6040_IO_SIZE;
1081 static int card_idx = -1;
1086 pr_info("%s\n", version);
1088 err = pci_enable_device(pdev);
1092 /* this should always be supported */
1093 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1095 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
1096 "not supported by the card\n");
1097 goto err_out_disable_dev;
1099 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1101 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
1102 "not supported by the card\n");
1103 goto err_out_disable_dev;
1107 if (pci_resource_len(pdev, bar) < io_size) {
1108 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
1110 goto err_out_disable_dev;
1113 pci_set_master(pdev);
1115 dev = alloc_etherdev(sizeof(struct r6040_private));
1118 goto err_out_disable_dev;
1120 SET_NETDEV_DEV(dev, &pdev->dev);
1121 lp = netdev_priv(dev);
1123 err = pci_request_regions(pdev, DRV_NAME);
1126 dev_err(&pdev->dev, "Failed to request PCI regions\n");
1127 goto err_out_free_dev;
1130 ioaddr = pci_iomap(pdev, bar, io_size);
1132 dev_err(&pdev->dev, "ioremap failed for device\n");
1134 goto err_out_free_res;
1137 /* If PHY status change register is still set to zero it means the
1138 * bootloader didn't initialize it, so we set it to:
1139 * - enable phy status change
1140 * - enable all phy addresses
1141 * - set to lowest timer divider */
1142 if (ioread16(ioaddr + PHY_CC) == 0)
1143 iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
1144 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
1146 /* Init system & device */
1148 dev->irq = pdev->irq;
1150 spin_lock_init(&lp->lock);
1151 pci_set_drvdata(pdev, dev);
1153 /* Set MAC address */
1156 adrp = (u16 *)dev->dev_addr;
1157 adrp[0] = ioread16(ioaddr + MID_0L);
1158 adrp[1] = ioread16(ioaddr + MID_0M);
1159 adrp[2] = ioread16(ioaddr + MID_0H);
1161 /* Some bootloader/BIOSes do not initialize
1162 * MAC address, warn about that */
1163 if (!(adrp[0] || adrp[1] || adrp[2])) {
1164 netdev_warn(dev, "MAC address not initialized, "
1165 "generating random\n");
1166 eth_hw_addr_random(dev);
1169 /* Link new device into r6040_root_dev */
1173 /* Init RDC private data */
1174 lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
1176 /* The RDC-specific entries in the device structure. */
1177 dev->netdev_ops = &r6040_netdev_ops;
1178 dev->ethtool_ops = &netdev_ethtool_ops;
1179 dev->watchdog_timeo = TX_TIMEOUT;
1181 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
1183 lp->mii_bus = mdiobus_alloc();
1185 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
1190 lp->mii_bus->priv = dev;
1191 lp->mii_bus->read = r6040_mdiobus_read;
1192 lp->mii_bus->write = r6040_mdiobus_write;
1193 lp->mii_bus->reset = r6040_mdiobus_reset;
1194 lp->mii_bus->name = "r6040_eth_mii";
1195 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1196 dev_name(&pdev->dev), card_idx);
1197 lp->mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
1198 if (!lp->mii_bus->irq) {
1203 for (i = 0; i < PHY_MAX_ADDR; i++)
1204 lp->mii_bus->irq[i] = PHY_POLL;
1206 err = mdiobus_register(lp->mii_bus);
1208 dev_err(&pdev->dev, "failed to register MII bus\n");
1209 goto err_out_mdio_irq;
1212 err = r6040_mii_probe(dev);
1214 dev_err(&pdev->dev, "failed to probe MII bus\n");
1215 goto err_out_mdio_unregister;
1218 /* Register net device. After this dev->name assign */
1219 err = register_netdev(dev);
1221 dev_err(&pdev->dev, "Failed to register net device\n");
1222 goto err_out_mdio_unregister;
1226 err_out_mdio_unregister:
1227 mdiobus_unregister(lp->mii_bus);
1229 kfree(lp->mii_bus->irq);
1231 mdiobus_free(lp->mii_bus);
1233 netif_napi_del(&lp->napi);
1234 pci_set_drvdata(pdev, NULL);
1235 pci_iounmap(pdev, ioaddr);
1237 pci_release_regions(pdev);
1240 err_out_disable_dev:
1241 pci_disable_device(pdev);
1246 static void r6040_remove_one(struct pci_dev *pdev)
1248 struct net_device *dev = pci_get_drvdata(pdev);
1249 struct r6040_private *lp = netdev_priv(dev);
1251 unregister_netdev(dev);
1252 mdiobus_unregister(lp->mii_bus);
1253 kfree(lp->mii_bus->irq);
1254 mdiobus_free(lp->mii_bus);
1255 netif_napi_del(&lp->napi);
1256 pci_iounmap(pdev, lp->base);
1257 pci_release_regions(pdev);
1259 pci_disable_device(pdev);
1260 pci_set_drvdata(pdev, NULL);
1264 static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
1265 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1268 MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1270 static struct pci_driver r6040_driver = {
1272 .id_table = r6040_pci_tbl,
1273 .probe = r6040_init_one,
1274 .remove = r6040_remove_one,
1277 module_pci_driver(r6040_driver);