2 * RDC R6040 Fast Ethernet MAC support
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
6 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
7 * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/moduleparam.h>
28 #include <linux/string.h>
29 #include <linux/timer.h>
30 #include <linux/errno.h>
31 #include <linux/ioport.h>
32 #include <linux/interrupt.h>
33 #include <linux/pci.h>
34 #include <linux/netdevice.h>
35 #include <linux/etherdevice.h>
36 #include <linux/skbuff.h>
37 #include <linux/init.h>
38 #include <linux/delay.h>
39 #include <linux/mii.h>
40 #include <linux/ethtool.h>
41 #include <linux/crc32.h>
42 #include <linux/spinlock.h>
43 #include <linux/bitops.h>
45 #include <linux/irq.h>
46 #include <linux/uaccess.h>
47 #include <linux/phy.h>
49 #include <asm/processor.h>
51 #define DRV_NAME "r6040"
52 #define DRV_VERSION "0.28"
53 #define DRV_RELDATE "07Oct2011"
55 /* Time in jiffies before concluding the transmitter is hung. */
56 #define TX_TIMEOUT (6000 * HZ / 1000)
58 /* RDC MAC I/O Size */
59 #define R6040_IO_SIZE 256
65 #define MCR0 0x00 /* Control register 0 */
66 #define MCR0_RCVEN 0x0002 /* Receive enable */
67 #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
68 #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
69 #define MCR0_XMTEN 0x1000 /* Transmission enable */
70 #define MCR0_FD 0x8000 /* Full/Half duplex */
71 #define MCR1 0x04 /* Control register 1 */
72 #define MAC_RST 0x0001 /* Reset the MAC */
73 #define MBCR 0x08 /* Bus control */
74 #define MT_ICR 0x0C /* TX interrupt control */
75 #define MR_ICR 0x10 /* RX interrupt control */
76 #define MTPR 0x14 /* TX poll command register */
77 #define TM2TX 0x0001 /* Trigger MAC to transmit */
78 #define MR_BSR 0x18 /* RX buffer size */
79 #define MR_DCR 0x1A /* RX descriptor control */
80 #define MLSR 0x1C /* Last status */
81 #define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
82 #define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
83 #define TX_LATEC 0x4000 /* Transmit late collision */
84 #define MMDIO 0x20 /* MDIO control register */
85 #define MDIO_WRITE 0x4000 /* MDIO write */
86 #define MDIO_READ 0x2000 /* MDIO read */
87 #define MMRD 0x24 /* MDIO read data register */
88 #define MMWD 0x28 /* MDIO write data register */
89 #define MTD_SA0 0x2C /* TX descriptor start address 0 */
90 #define MTD_SA1 0x30 /* TX descriptor start address 1 */
91 #define MRD_SA0 0x34 /* RX descriptor start address 0 */
92 #define MRD_SA1 0x38 /* RX descriptor start address 1 */
93 #define MISR 0x3C /* Status register */
94 #define MIER 0x40 /* INT enable register */
95 #define MSK_INT 0x0000 /* Mask off interrupts */
96 #define RX_FINISH 0x0001 /* RX finished */
97 #define RX_NO_DESC 0x0002 /* No RX descriptor available */
98 #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
99 #define RX_EARLY 0x0008 /* RX early */
100 #define TX_FINISH 0x0010 /* TX finished */
101 #define TX_EARLY 0x0080 /* TX early */
102 #define EVENT_OVRFL 0x0100 /* Event counter overflow */
103 #define LINK_CHANGED 0x0200 /* PHY link changed */
104 #define ME_CISR 0x44 /* Event counter INT status */
105 #define ME_CIER 0x48 /* Event counter INT enable */
106 #define MR_CNT 0x50 /* Successfully received packet counter */
107 #define ME_CNT0 0x52 /* Event counter 0 */
108 #define ME_CNT1 0x54 /* Event counter 1 */
109 #define ME_CNT2 0x56 /* Event counter 2 */
110 #define ME_CNT3 0x58 /* Event counter 3 */
111 #define MT_CNT 0x5A /* Successfully transmit packet counter */
112 #define ME_CNT4 0x5C /* Event counter 4 */
113 #define MP_CNT 0x5E /* Pause frame counter register */
114 #define MAR0 0x60 /* Hash table 0 */
115 #define MAR1 0x62 /* Hash table 1 */
116 #define MAR2 0x64 /* Hash table 2 */
117 #define MAR3 0x66 /* Hash table 3 */
118 #define MID_0L 0x68 /* Multicast address MID0 Low */
119 #define MID_0M 0x6A /* Multicast address MID0 Medium */
120 #define MID_0H 0x6C /* Multicast address MID0 High */
121 #define MID_1L 0x70 /* MID1 Low */
122 #define MID_1M 0x72 /* MID1 Medium */
123 #define MID_1H 0x74 /* MID1 High */
124 #define MID_2L 0x78 /* MID2 Low */
125 #define MID_2M 0x7A /* MID2 Medium */
126 #define MID_2H 0x7C /* MID2 High */
127 #define MID_3L 0x80 /* MID3 Low */
128 #define MID_3M 0x82 /* MID3 Medium */
129 #define MID_3H 0x84 /* MID3 High */
130 #define PHY_CC 0x88 /* PHY status change configuration register */
131 #define SCEN 0x8000 /* PHY status change enable */
132 #define PHYAD_SHIFT 8 /* PHY address shift */
133 #define TMRDIV_SHIFT 0 /* Timer divider shift */
134 #define PHY_ST 0x8A /* PHY status register */
135 #define MAC_SM 0xAC /* MAC status machine */
136 #define MAC_SM_RST 0x0002 /* MAC status machine reset */
137 #define MAC_ID 0xBE /* Identifier register */
139 #define TX_DCNT 0x80 /* TX descriptor count */
140 #define RX_DCNT 0x80 /* RX descriptor count */
141 #define MAX_BUF_SIZE 0x600
142 #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
143 #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
144 #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
145 #define MCAST_MAX 3 /* Max number multicast addresses to filter */
147 #define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
149 /* Descriptor status */
150 #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
151 #define DSC_RX_OK 0x4000 /* RX was successful */
152 #define DSC_RX_ERR 0x0800 /* RX PHY error */
153 #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
154 #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
155 #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
156 #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
157 #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
158 #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
159 #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
160 #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
161 #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
162 #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
164 MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
165 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
166 "Florian Fainelli <florian@openwrt.org>");
167 MODULE_LICENSE("GPL");
168 MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
169 MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
171 /* RX and TX interrupts that we handle */
172 #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
173 #define TX_INTS (TX_FINISH)
174 #define INT_MASK (RX_INTS | TX_INTS)
176 struct r6040_descriptor {
177 u16 status, len; /* 0-3 */
178 __le32 buf; /* 4-7 */
179 __le32 ndesc; /* 8-B */
181 char *vbufp; /* 10-13 */
182 struct r6040_descriptor *vndescp; /* 14-17 */
183 struct sk_buff *skb_ptr; /* 18-1B */
184 u32 rev2; /* 1C-1F */
187 struct r6040_private {
188 spinlock_t lock; /* driver lock */
189 struct pci_dev *pdev;
190 struct r6040_descriptor *rx_insert_ptr;
191 struct r6040_descriptor *rx_remove_ptr;
192 struct r6040_descriptor *tx_insert_ptr;
193 struct r6040_descriptor *tx_remove_ptr;
194 struct r6040_descriptor *rx_ring;
195 struct r6040_descriptor *tx_ring;
196 dma_addr_t rx_ring_dma;
197 dma_addr_t tx_ring_dma;
200 struct net_device *dev;
201 struct mii_bus *mii_bus;
202 struct napi_struct napi;
204 struct phy_device *phydev;
209 static char version[] __devinitdata = DRV_NAME
210 ": RDC R6040 NAPI net driver,"
211 "version "DRV_VERSION " (" DRV_RELDATE ")";
213 /* Read a word data from PHY Chip */
214 static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
216 int limit = MAC_DEF_TIMEOUT;
219 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
220 /* Wait for the read bit to be cleared */
222 cmd = ioread16(ioaddr + MMDIO);
223 if (!(cmd & MDIO_READ))
227 return ioread16(ioaddr + MMRD);
230 /* Write a word data from PHY Chip */
231 static void r6040_phy_write(void __iomem *ioaddr,
232 int phy_addr, int reg, u16 val)
234 int limit = MAC_DEF_TIMEOUT;
237 iowrite16(val, ioaddr + MMWD);
238 /* Write the command to the MDIO bus */
239 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
240 /* Wait for the write bit to be cleared */
242 cmd = ioread16(ioaddr + MMDIO);
243 if (!(cmd & MDIO_WRITE))
248 static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
250 struct net_device *dev = bus->priv;
251 struct r6040_private *lp = netdev_priv(dev);
252 void __iomem *ioaddr = lp->base;
254 return r6040_phy_read(ioaddr, phy_addr, reg);
257 static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
260 struct net_device *dev = bus->priv;
261 struct r6040_private *lp = netdev_priv(dev);
262 void __iomem *ioaddr = lp->base;
264 r6040_phy_write(ioaddr, phy_addr, reg, value);
269 static int r6040_mdiobus_reset(struct mii_bus *bus)
274 static void r6040_free_txbufs(struct net_device *dev)
276 struct r6040_private *lp = netdev_priv(dev);
279 for (i = 0; i < TX_DCNT; i++) {
280 if (lp->tx_insert_ptr->skb_ptr) {
281 pci_unmap_single(lp->pdev,
282 le32_to_cpu(lp->tx_insert_ptr->buf),
283 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
284 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
285 lp->tx_insert_ptr->skb_ptr = NULL;
287 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
291 static void r6040_free_rxbufs(struct net_device *dev)
293 struct r6040_private *lp = netdev_priv(dev);
296 for (i = 0; i < RX_DCNT; i++) {
297 if (lp->rx_insert_ptr->skb_ptr) {
298 pci_unmap_single(lp->pdev,
299 le32_to_cpu(lp->rx_insert_ptr->buf),
300 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
301 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
302 lp->rx_insert_ptr->skb_ptr = NULL;
304 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
308 static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
309 dma_addr_t desc_dma, int size)
311 struct r6040_descriptor *desc = desc_ring;
312 dma_addr_t mapping = desc_dma;
315 mapping += sizeof(*desc);
316 desc->ndesc = cpu_to_le32(mapping);
317 desc->vndescp = desc + 1;
321 desc->ndesc = cpu_to_le32(desc_dma);
322 desc->vndescp = desc_ring;
325 static void r6040_init_txbufs(struct net_device *dev)
327 struct r6040_private *lp = netdev_priv(dev);
329 lp->tx_free_desc = TX_DCNT;
331 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
332 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
335 static int r6040_alloc_rxbufs(struct net_device *dev)
337 struct r6040_private *lp = netdev_priv(dev);
338 struct r6040_descriptor *desc;
342 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
343 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
345 /* Allocate skbs for the rx descriptors */
348 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
350 netdev_err(dev, "failed to alloc skb for rx\n");
355 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
357 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
358 desc->status = DSC_OWNER_MAC;
359 desc = desc->vndescp;
360 } while (desc != lp->rx_ring);
365 /* Deallocate all previously allocated skbs */
366 r6040_free_rxbufs(dev);
370 static void r6040_reset_mac(struct r6040_private *lp)
372 void __iomem *ioaddr = lp->base;
373 int limit = MAC_DEF_TIMEOUT;
376 iowrite16(MAC_RST, ioaddr + MCR1);
378 cmd = ioread16(ioaddr + MCR1);
383 /* Reset internal state machine */
384 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
385 iowrite16(0, ioaddr + MAC_SM);
389 static void r6040_init_mac_regs(struct net_device *dev)
391 struct r6040_private *lp = netdev_priv(dev);
392 void __iomem *ioaddr = lp->base;
394 /* Mask Off Interrupt */
395 iowrite16(MSK_INT, ioaddr + MIER);
400 /* MAC Bus Control Register */
401 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
403 /* Buffer Size Register */
404 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
406 /* Write TX ring start address */
407 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
408 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
410 /* Write RX ring start address */
411 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
412 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
414 /* Set interrupt waiting time and packet numbers */
415 iowrite16(0, ioaddr + MT_ICR);
416 iowrite16(0, ioaddr + MR_ICR);
418 /* Enable interrupts */
419 iowrite16(INT_MASK, ioaddr + MIER);
421 /* Enable TX and RX */
422 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
424 /* Let TX poll the descriptors
425 * we may got called by r6040_tx_timeout which has left
426 * some unsent tx buffers */
427 iowrite16(TM2TX, ioaddr + MTPR);
430 static void r6040_tx_timeout(struct net_device *dev)
432 struct r6040_private *priv = netdev_priv(dev);
433 void __iomem *ioaddr = priv->base;
435 netdev_warn(dev, "transmit timed out, int enable %4.4x "
437 ioread16(ioaddr + MIER),
438 ioread16(ioaddr + MISR));
440 dev->stats.tx_errors++;
442 /* Reset MAC and re-init all registers */
443 r6040_init_mac_regs(dev);
446 static struct net_device_stats *r6040_get_stats(struct net_device *dev)
448 struct r6040_private *priv = netdev_priv(dev);
449 void __iomem *ioaddr = priv->base;
452 spin_lock_irqsave(&priv->lock, flags);
453 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
454 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
455 spin_unlock_irqrestore(&priv->lock, flags);
460 /* Stop RDC MAC and Free the allocated resource */
461 static void r6040_down(struct net_device *dev)
463 struct r6040_private *lp = netdev_priv(dev);
464 void __iomem *ioaddr = lp->base;
468 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
473 /* Restore MAC Address to MIDx */
474 adrp = (u16 *) dev->dev_addr;
475 iowrite16(adrp[0], ioaddr + MID_0L);
476 iowrite16(adrp[1], ioaddr + MID_0M);
477 iowrite16(adrp[2], ioaddr + MID_0H);
479 phy_stop(lp->phydev);
482 static int r6040_close(struct net_device *dev)
484 struct r6040_private *lp = netdev_priv(dev);
485 struct pci_dev *pdev = lp->pdev;
487 spin_lock_irq(&lp->lock);
488 napi_disable(&lp->napi);
489 netif_stop_queue(dev);
492 free_irq(dev->irq, dev);
495 r6040_free_rxbufs(dev);
498 r6040_free_txbufs(dev);
500 spin_unlock_irq(&lp->lock);
502 /* Free Descriptor memory */
504 pci_free_consistent(pdev,
505 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
510 pci_free_consistent(pdev,
511 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
518 static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
520 struct r6040_private *lp = netdev_priv(dev);
525 return phy_mii_ioctl(lp->phydev, rq, cmd);
528 static int r6040_rx(struct net_device *dev, int limit)
530 struct r6040_private *priv = netdev_priv(dev);
531 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
532 struct sk_buff *skb_ptr, *new_skb;
536 /* Limit not reached and the descriptor belongs to the CPU */
537 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
538 /* Read the descriptor status */
539 err = descptr->status;
540 /* Global error status set */
541 if (err & DSC_RX_ERR) {
543 if (err & DSC_RX_ERR_DRI)
544 dev->stats.rx_frame_errors++;
545 /* Buffer length exceeded */
546 if (err & DSC_RX_ERR_BUF)
547 dev->stats.rx_length_errors++;
548 /* Packet too long */
549 if (err & DSC_RX_ERR_LONG)
550 dev->stats.rx_length_errors++;
551 /* Packet < 64 bytes */
552 if (err & DSC_RX_ERR_RUNT)
553 dev->stats.rx_length_errors++;
555 if (err & DSC_RX_ERR_CRC) {
556 spin_lock(&priv->lock);
557 dev->stats.rx_crc_errors++;
558 spin_unlock(&priv->lock);
563 /* Packet successfully received */
564 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
566 dev->stats.rx_dropped++;
569 skb_ptr = descptr->skb_ptr;
570 skb_ptr->dev = priv->dev;
572 /* Do not count the CRC */
573 skb_put(skb_ptr, descptr->len - 4);
574 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
575 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
576 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
578 /* Send to upper layer */
579 netif_receive_skb(skb_ptr);
580 dev->stats.rx_packets++;
581 dev->stats.rx_bytes += descptr->len - 4;
583 /* put new skb into descriptor */
584 descptr->skb_ptr = new_skb;
585 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
586 descptr->skb_ptr->data,
587 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
590 /* put the descriptor back to the MAC */
591 descptr->status = DSC_OWNER_MAC;
592 descptr = descptr->vndescp;
595 priv->rx_remove_ptr = descptr;
600 static void r6040_tx(struct net_device *dev)
602 struct r6040_private *priv = netdev_priv(dev);
603 struct r6040_descriptor *descptr;
604 void __iomem *ioaddr = priv->base;
605 struct sk_buff *skb_ptr;
608 spin_lock(&priv->lock);
609 descptr = priv->tx_remove_ptr;
610 while (priv->tx_free_desc < TX_DCNT) {
611 /* Check for errors */
612 err = ioread16(ioaddr + MLSR);
614 if (err & TX_FIFO_UNDR)
615 dev->stats.tx_fifo_errors++;
616 if (err & (TX_EXCEEDC | TX_LATEC))
617 dev->stats.tx_carrier_errors++;
619 if (descptr->status & DSC_OWNER_MAC)
620 break; /* Not complete */
621 skb_ptr = descptr->skb_ptr;
622 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
623 skb_ptr->len, PCI_DMA_TODEVICE);
625 dev_kfree_skb_irq(skb_ptr);
626 descptr->skb_ptr = NULL;
627 /* To next descriptor */
628 descptr = descptr->vndescp;
629 priv->tx_free_desc++;
631 priv->tx_remove_ptr = descptr;
633 if (priv->tx_free_desc)
634 netif_wake_queue(dev);
635 spin_unlock(&priv->lock);
638 static int r6040_poll(struct napi_struct *napi, int budget)
640 struct r6040_private *priv =
641 container_of(napi, struct r6040_private, napi);
642 struct net_device *dev = priv->dev;
643 void __iomem *ioaddr = priv->base;
646 work_done = r6040_rx(dev, budget);
648 if (work_done < budget) {
650 /* Enable RX interrupt */
651 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
656 /* The RDC interrupt handler. */
657 static irqreturn_t r6040_interrupt(int irq, void *dev_id)
659 struct net_device *dev = dev_id;
660 struct r6040_private *lp = netdev_priv(dev);
661 void __iomem *ioaddr = lp->base;
665 misr = ioread16(ioaddr + MIER);
666 /* Mask off RDC MAC interrupt */
667 iowrite16(MSK_INT, ioaddr + MIER);
668 /* Read MISR status and clear */
669 status = ioread16(ioaddr + MISR);
671 if (status == 0x0000 || status == 0xffff) {
672 /* Restore RDC MAC interrupt */
673 iowrite16(misr, ioaddr + MIER);
677 /* RX interrupt request */
678 if (status & RX_INTS) {
679 if (status & RX_NO_DESC) {
680 /* RX descriptor unavailable */
681 dev->stats.rx_dropped++;
682 dev->stats.rx_missed_errors++;
684 if (status & RX_FIFO_FULL)
685 dev->stats.rx_fifo_errors++;
687 if (likely(napi_schedule_prep(&lp->napi))) {
688 /* Mask off RX interrupt */
690 __napi_schedule(&lp->napi);
694 /* TX interrupt request */
695 if (status & TX_INTS)
698 /* Restore RDC MAC interrupt */
699 iowrite16(misr, ioaddr + MIER);
704 #ifdef CONFIG_NET_POLL_CONTROLLER
705 static void r6040_poll_controller(struct net_device *dev)
707 disable_irq(dev->irq);
708 r6040_interrupt(dev->irq, dev);
709 enable_irq(dev->irq);
714 static int r6040_up(struct net_device *dev)
716 struct r6040_private *lp = netdev_priv(dev);
717 void __iomem *ioaddr = lp->base;
720 /* Initialise and alloc RX/TX buffers */
721 r6040_init_txbufs(dev);
722 ret = r6040_alloc_rxbufs(dev);
726 /* improve performance (by RDC guys) */
727 r6040_phy_write(ioaddr, 30, 17,
728 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
729 r6040_phy_write(ioaddr, 30, 17,
730 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
731 r6040_phy_write(ioaddr, 0, 19, 0x0000);
732 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
734 /* Initialize all MAC registers */
735 r6040_init_mac_regs(dev);
737 phy_start(lp->phydev);
743 /* Read/set MAC address routines */
744 static void r6040_mac_address(struct net_device *dev)
746 struct r6040_private *lp = netdev_priv(dev);
747 void __iomem *ioaddr = lp->base;
753 /* Restore MAC Address */
754 adrp = (u16 *) dev->dev_addr;
755 iowrite16(adrp[0], ioaddr + MID_0L);
756 iowrite16(adrp[1], ioaddr + MID_0M);
757 iowrite16(adrp[2], ioaddr + MID_0H);
759 /* Store MAC Address in perm_addr */
760 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
763 static int r6040_open(struct net_device *dev)
765 struct r6040_private *lp = netdev_priv(dev);
768 /* Request IRQ and Register interrupt handler */
769 ret = request_irq(dev->irq, r6040_interrupt,
770 IRQF_SHARED, dev->name, dev);
774 /* Set MAC address */
775 r6040_mac_address(dev);
777 /* Allocate Descriptor memory */
779 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
786 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
789 goto err_free_rx_ring;
794 goto err_free_tx_ring;
796 napi_enable(&lp->napi);
797 netif_start_queue(dev);
802 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
805 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
808 free_irq(dev->irq, dev);
813 static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
814 struct net_device *dev)
816 struct r6040_private *lp = netdev_priv(dev);
817 struct r6040_descriptor *descptr;
818 void __iomem *ioaddr = lp->base;
821 /* Critical Section */
822 spin_lock_irqsave(&lp->lock, flags);
824 /* TX resource check */
825 if (!lp->tx_free_desc) {
826 spin_unlock_irqrestore(&lp->lock, flags);
827 netif_stop_queue(dev);
828 netdev_err(dev, ": no tx descriptor\n");
829 return NETDEV_TX_BUSY;
832 /* Statistic Counter */
833 dev->stats.tx_packets++;
834 dev->stats.tx_bytes += skb->len;
835 /* Set TX descriptor & Transmit it */
837 descptr = lp->tx_insert_ptr;
841 descptr->len = skb->len;
843 descptr->skb_ptr = skb;
844 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
845 skb->data, skb->len, PCI_DMA_TODEVICE));
846 descptr->status = DSC_OWNER_MAC;
848 skb_tx_timestamp(skb);
850 /* Trigger the MAC to check the TX descriptor */
851 iowrite16(TM2TX, ioaddr + MTPR);
852 lp->tx_insert_ptr = descptr->vndescp;
854 /* If no tx resource, stop */
855 if (!lp->tx_free_desc)
856 netif_stop_queue(dev);
858 spin_unlock_irqrestore(&lp->lock, flags);
863 static void r6040_multicast_list(struct net_device *dev)
865 struct r6040_private *lp = netdev_priv(dev);
866 void __iomem *ioaddr = lp->base;
868 struct netdev_hw_addr *ha;
871 u16 hash_table[4] = { 0 };
873 spin_lock_irqsave(&lp->lock, flags);
875 /* Keep our MAC Address */
876 adrp = (u16 *)dev->dev_addr;
877 iowrite16(adrp[0], ioaddr + MID_0L);
878 iowrite16(adrp[1], ioaddr + MID_0M);
879 iowrite16(adrp[2], ioaddr + MID_0H);
881 /* Clear AMCP & PROM bits */
882 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
884 /* Promiscuous mode */
885 if (dev->flags & IFF_PROMISC)
886 lp->mcr0 |= MCR0_PROMISC;
888 /* Enable multicast hash table function to
889 * receive all multicast packets. */
890 else if (dev->flags & IFF_ALLMULTI) {
891 lp->mcr0 |= MCR0_HASH_EN;
893 for (i = 0; i < MCAST_MAX ; i++) {
894 iowrite16(0, ioaddr + MID_1L + 8 * i);
895 iowrite16(0, ioaddr + MID_1M + 8 * i);
896 iowrite16(0, ioaddr + MID_1H + 8 * i);
899 for (i = 0; i < 4; i++)
900 hash_table[i] = 0xffff;
902 /* Use internal multicast address registers if the number of
903 * multicast addresses is not greater than MCAST_MAX. */
904 else if (netdev_mc_count(dev) <= MCAST_MAX) {
906 netdev_for_each_mc_addr(ha, dev) {
907 u16 *adrp = (u16 *) ha->addr;
908 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
909 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
910 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
913 while (i < MCAST_MAX) {
914 iowrite16(0, ioaddr + MID_1L + 8 * i);
915 iowrite16(0, ioaddr + MID_1M + 8 * i);
916 iowrite16(0, ioaddr + MID_1H + 8 * i);
920 /* Otherwise, Enable multicast hash table function. */
924 lp->mcr0 |= MCR0_HASH_EN;
926 for (i = 0; i < MCAST_MAX ; i++) {
927 iowrite16(0, ioaddr + MID_1L + 8 * i);
928 iowrite16(0, ioaddr + MID_1M + 8 * i);
929 iowrite16(0, ioaddr + MID_1H + 8 * i);
932 /* Build multicast hash table */
933 netdev_for_each_mc_addr(ha, dev) {
934 u8 *addrs = ha->addr;
936 crc = ether_crc(ETH_ALEN, addrs);
938 hash_table[crc >> 4] |= 1 << (crc & 0xf);
942 iowrite16(lp->mcr0, ioaddr + MCR0);
944 /* Fill the MAC hash tables with their values */
945 if (lp->mcr0 & MCR0_HASH_EN) {
946 iowrite16(hash_table[0], ioaddr + MAR0);
947 iowrite16(hash_table[1], ioaddr + MAR1);
948 iowrite16(hash_table[2], ioaddr + MAR2);
949 iowrite16(hash_table[3], ioaddr + MAR3);
952 spin_unlock_irqrestore(&lp->lock, flags);
955 static void netdev_get_drvinfo(struct net_device *dev,
956 struct ethtool_drvinfo *info)
958 struct r6040_private *rp = netdev_priv(dev);
960 strcpy(info->driver, DRV_NAME);
961 strcpy(info->version, DRV_VERSION);
962 strcpy(info->bus_info, pci_name(rp->pdev));
965 static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
967 struct r6040_private *rp = netdev_priv(dev);
969 return phy_ethtool_gset(rp->phydev, cmd);
972 static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
974 struct r6040_private *rp = netdev_priv(dev);
976 return phy_ethtool_sset(rp->phydev, cmd);
979 static const struct ethtool_ops netdev_ethtool_ops = {
980 .get_drvinfo = netdev_get_drvinfo,
981 .get_settings = netdev_get_settings,
982 .set_settings = netdev_set_settings,
983 .get_link = ethtool_op_get_link,
984 .get_ts_info = ethtool_op_get_ts_info,
987 static const struct net_device_ops r6040_netdev_ops = {
988 .ndo_open = r6040_open,
989 .ndo_stop = r6040_close,
990 .ndo_start_xmit = r6040_start_xmit,
991 .ndo_get_stats = r6040_get_stats,
992 .ndo_set_rx_mode = r6040_multicast_list,
993 .ndo_change_mtu = eth_change_mtu,
994 .ndo_validate_addr = eth_validate_addr,
995 .ndo_set_mac_address = eth_mac_addr,
996 .ndo_do_ioctl = r6040_ioctl,
997 .ndo_tx_timeout = r6040_tx_timeout,
998 #ifdef CONFIG_NET_POLL_CONTROLLER
999 .ndo_poll_controller = r6040_poll_controller,
1003 static void r6040_adjust_link(struct net_device *dev)
1005 struct r6040_private *lp = netdev_priv(dev);
1006 struct phy_device *phydev = lp->phydev;
1007 int status_changed = 0;
1008 void __iomem *ioaddr = lp->base;
1012 if (lp->old_link != phydev->link) {
1014 lp->old_link = phydev->link;
1017 /* reflect duplex change */
1018 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
1019 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
1020 iowrite16(lp->mcr0, ioaddr);
1023 lp->old_duplex = phydev->duplex;
1026 if (status_changed) {
1027 pr_info("%s: link %s", dev->name, phydev->link ?
1030 pr_cont(" - %d/%s", phydev->speed,
1031 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1036 static int r6040_mii_probe(struct net_device *dev)
1038 struct r6040_private *lp = netdev_priv(dev);
1039 struct phy_device *phydev = NULL;
1041 phydev = phy_find_first(lp->mii_bus);
1043 dev_err(&lp->pdev->dev, "no PHY found\n");
1047 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1048 0, PHY_INTERFACE_MODE_MII);
1050 if (IS_ERR(phydev)) {
1051 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1052 return PTR_ERR(phydev);
1055 /* mask with MAC supported features */
1056 phydev->supported &= (SUPPORTED_10baseT_Half
1057 | SUPPORTED_10baseT_Full
1058 | SUPPORTED_100baseT_Half
1059 | SUPPORTED_100baseT_Full
1064 phydev->advertising = phydev->supported;
1065 lp->phydev = phydev;
1067 lp->old_duplex = -1;
1069 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1070 "(mii_bus:phy_addr=%s)\n",
1071 phydev->drv->name, dev_name(&phydev->dev));
1076 static int __devinit r6040_init_one(struct pci_dev *pdev,
1077 const struct pci_device_id *ent)
1079 struct net_device *dev;
1080 struct r6040_private *lp;
1081 void __iomem *ioaddr;
1082 int err, io_size = R6040_IO_SIZE;
1083 static int card_idx = -1;
1088 pr_info("%s\n", version);
1090 err = pci_enable_device(pdev);
1094 /* this should always be supported */
1095 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1097 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
1098 "not supported by the card\n");
1101 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1103 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
1104 "not supported by the card\n");
1109 if (pci_resource_len(pdev, bar) < io_size) {
1110 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
1115 pci_set_master(pdev);
1117 dev = alloc_etherdev(sizeof(struct r6040_private));
1122 SET_NETDEV_DEV(dev, &pdev->dev);
1123 lp = netdev_priv(dev);
1125 err = pci_request_regions(pdev, DRV_NAME);
1128 dev_err(&pdev->dev, "Failed to request PCI regions\n");
1129 goto err_out_free_dev;
1132 ioaddr = pci_iomap(pdev, bar, io_size);
1134 dev_err(&pdev->dev, "ioremap failed for device\n");
1136 goto err_out_free_res;
1139 /* If PHY status change register is still set to zero it means the
1140 * bootloader didn't initialize it, so we set it to:
1141 * - enable phy status change
1142 * - enable all phy addresses
1143 * - set to lowest timer divider */
1144 if (ioread16(ioaddr + PHY_CC) == 0)
1145 iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
1146 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
1148 /* Init system & device */
1150 dev->irq = pdev->irq;
1152 spin_lock_init(&lp->lock);
1153 pci_set_drvdata(pdev, dev);
1155 /* Set MAC address */
1158 adrp = (u16 *)dev->dev_addr;
1159 adrp[0] = ioread16(ioaddr + MID_0L);
1160 adrp[1] = ioread16(ioaddr + MID_0M);
1161 adrp[2] = ioread16(ioaddr + MID_0H);
1163 /* Some bootloader/BIOSes do not initialize
1164 * MAC address, warn about that */
1165 if (!(adrp[0] || adrp[1] || adrp[2])) {
1166 netdev_warn(dev, "MAC address not initialized, "
1167 "generating random\n");
1168 eth_hw_addr_random(dev);
1171 /* Link new device into r6040_root_dev */
1175 /* Init RDC private data */
1176 lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
1178 /* The RDC-specific entries in the device structure. */
1179 dev->netdev_ops = &r6040_netdev_ops;
1180 dev->ethtool_ops = &netdev_ethtool_ops;
1181 dev->watchdog_timeo = TX_TIMEOUT;
1183 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
1185 lp->mii_bus = mdiobus_alloc();
1187 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
1192 lp->mii_bus->priv = dev;
1193 lp->mii_bus->read = r6040_mdiobus_read;
1194 lp->mii_bus->write = r6040_mdiobus_write;
1195 lp->mii_bus->reset = r6040_mdiobus_reset;
1196 lp->mii_bus->name = "r6040_eth_mii";
1197 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1198 dev_name(&pdev->dev), card_idx);
1199 lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1200 if (!lp->mii_bus->irq) {
1201 dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
1206 for (i = 0; i < PHY_MAX_ADDR; i++)
1207 lp->mii_bus->irq[i] = PHY_POLL;
1209 err = mdiobus_register(lp->mii_bus);
1211 dev_err(&pdev->dev, "failed to register MII bus\n");
1212 goto err_out_mdio_irq;
1215 err = r6040_mii_probe(dev);
1217 dev_err(&pdev->dev, "failed to probe MII bus\n");
1218 goto err_out_mdio_unregister;
1221 /* Register net device. After this dev->name assign */
1222 err = register_netdev(dev);
1224 dev_err(&pdev->dev, "Failed to register net device\n");
1225 goto err_out_mdio_unregister;
1229 err_out_mdio_unregister:
1230 mdiobus_unregister(lp->mii_bus);
1232 kfree(lp->mii_bus->irq);
1234 mdiobus_free(lp->mii_bus);
1236 pci_iounmap(pdev, ioaddr);
1238 pci_release_regions(pdev);
1245 static void __devexit r6040_remove_one(struct pci_dev *pdev)
1247 struct net_device *dev = pci_get_drvdata(pdev);
1248 struct r6040_private *lp = netdev_priv(dev);
1250 unregister_netdev(dev);
1251 mdiobus_unregister(lp->mii_bus);
1252 kfree(lp->mii_bus->irq);
1253 mdiobus_free(lp->mii_bus);
1254 pci_release_regions(pdev);
1256 pci_disable_device(pdev);
1257 pci_set_drvdata(pdev, NULL);
1261 static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
1262 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1265 MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1267 static struct pci_driver r6040_driver = {
1269 .id_table = r6040_pci_tbl,
1270 .probe = r6040_init_one,
1271 .remove = __devexit_p(r6040_remove_one),
1275 static int __init r6040_init(void)
1277 return pci_register_driver(&r6040_driver);
1281 static void __exit r6040_cleanup(void)
1283 pci_unregister_driver(&r6040_driver);
1286 module_init(r6040_init);
1287 module_exit(r6040_cleanup);