1 /*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
4 * Copyright (C) 2005 - 2009 Myricom, Inc.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
36 * Contact Information:
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
41 #include <linux/tcp.h>
42 #include <linux/netdevice.h>
43 #include <linux/skbuff.h>
44 #include <linux/string.h>
45 #include <linux/module.h>
46 #include <linux/pci.h>
47 #include <linux/dma-mapping.h>
48 #include <linux/etherdevice.h>
49 #include <linux/if_ether.h>
50 #include <linux/if_vlan.h>
51 #include <linux/inet_lro.h>
52 #include <linux/dca.h>
54 #include <linux/inet.h>
56 #include <linux/ethtool.h>
57 #include <linux/firmware.h>
58 #include <linux/delay.h>
59 #include <linux/timer.h>
60 #include <linux/vmalloc.h>
61 #include <linux/crc32.h>
62 #include <linux/moduleparam.h>
64 #include <linux/log2.h>
65 #include <net/checksum.h>
68 #include <asm/byteorder.h>
70 #include <asm/processor.h>
75 #include "myri10ge_mcp.h"
76 #include "myri10ge_mcp_gen_header.h"
78 #define MYRI10GE_VERSION_STR "1.5.0-1.418"
80 MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
81 MODULE_AUTHOR("Maintainer: help@myri.com");
82 MODULE_VERSION(MYRI10GE_VERSION_STR);
83 MODULE_LICENSE("Dual BSD/GPL");
85 #define MYRI10GE_MAX_ETHER_MTU 9014
87 #define MYRI10GE_ETH_STOPPED 0
88 #define MYRI10GE_ETH_STOPPING 1
89 #define MYRI10GE_ETH_STARTING 2
90 #define MYRI10GE_ETH_RUNNING 3
91 #define MYRI10GE_ETH_OPEN_FAILED 4
93 #define MYRI10GE_EEPROM_STRINGS_SIZE 256
94 #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
95 #define MYRI10GE_MAX_LRO_DESCRIPTORS 8
96 #define MYRI10GE_LRO_MAX_PKTS 64
98 #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
99 #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
101 #define MYRI10GE_ALLOC_ORDER 0
102 #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
103 #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
105 #define MYRI10GE_MAX_SLICES 32
107 struct myri10ge_rx_buffer_state {
110 DECLARE_PCI_UNMAP_ADDR(bus)
111 DECLARE_PCI_UNMAP_LEN(len)
114 struct myri10ge_tx_buffer_state {
117 DECLARE_PCI_UNMAP_ADDR(bus)
118 DECLARE_PCI_UNMAP_LEN(len)
121 struct myri10ge_cmd {
127 struct myri10ge_rx_buf {
128 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
129 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
130 struct myri10ge_rx_buffer_state *info;
137 int mask; /* number of rx slots -1 */
141 struct myri10ge_tx_buf {
142 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
143 __be32 __iomem *send_go; /* "go" doorbell ptr */
144 __be32 __iomem *send_stop; /* "stop" doorbell ptr */
145 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
147 struct myri10ge_tx_buffer_state *info;
148 int mask; /* number of transmit slots -1 */
149 int req ____cacheline_aligned; /* transmit slots submitted */
150 int pkt_start; /* packets started */
153 int done ____cacheline_aligned; /* transmit slots completed */
154 int pkt_done; /* packets completed */
159 struct myri10ge_rx_done {
160 struct mcp_slot *entry;
164 struct net_lro_mgr lro_mgr;
165 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
168 struct myri10ge_slice_netstats {
169 unsigned long rx_packets;
170 unsigned long tx_packets;
171 unsigned long rx_bytes;
172 unsigned long tx_bytes;
173 unsigned long rx_dropped;
174 unsigned long tx_dropped;
177 struct myri10ge_slice_state {
178 struct myri10ge_tx_buf tx; /* transmit ring */
179 struct myri10ge_rx_buf rx_small;
180 struct myri10ge_rx_buf rx_big;
181 struct myri10ge_rx_done rx_done;
182 struct net_device *dev;
183 struct napi_struct napi;
184 struct myri10ge_priv *mgp;
185 struct myri10ge_slice_netstats stats;
186 __be32 __iomem *irq_claim;
187 struct mcp_irq_data *fw_stats;
188 dma_addr_t fw_stats_bus;
189 int watchdog_tx_done;
191 #ifdef CONFIG_MYRI10GE_DCA
194 __be32 __iomem *dca_tag;
199 struct myri10ge_priv {
200 struct myri10ge_slice_state *ss;
201 int tx_boundary; /* boundary transmits cannot cross */
203 int running; /* running? */
204 int csum_flag; /* rx_csums? */
208 struct net_device *dev;
209 struct net_device_stats stats;
210 spinlock_t stats_lock;
213 unsigned long board_span;
214 unsigned long iomem_base;
215 __be32 __iomem *irq_deassert;
216 char *mac_addr_string;
217 struct mcp_cmd_response *cmd;
219 struct pci_dev *pdev;
222 struct msix_entry *msix_vectors;
223 #ifdef CONFIG_MYRI10GE_DCA
227 unsigned int rdma_tags_available;
229 __be32 __iomem *intr_coal_delay_ptr;
233 wait_queue_head_t down_wq;
234 struct work_struct watchdog_work;
235 struct timer_list watchdog_timer;
240 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
241 char *product_code_string;
242 char fw_version[128];
246 int adopted_rx_filter_bug;
247 u8 mac_addr[6]; /* eeprom mac address */
248 unsigned long serial_number;
249 int vendor_specific_offset;
250 int fw_multicast_support;
251 unsigned long features;
258 unsigned int board_number;
261 static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
262 static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
263 static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
264 static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
266 static char *myri10ge_fw_name = NULL;
267 module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
268 MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
270 #define MYRI10GE_MAX_BOARDS 8
271 static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
272 {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
273 module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
275 MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
277 static int myri10ge_ecrc_enable = 1;
278 module_param(myri10ge_ecrc_enable, int, S_IRUGO);
279 MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
281 static int myri10ge_small_bytes = -1; /* -1 == auto */
282 module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
283 MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
285 static int myri10ge_msi = 1; /* enable msi by default */
286 module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
287 MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
289 static int myri10ge_intr_coal_delay = 75;
290 module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
291 MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
293 static int myri10ge_flow_control = 1;
294 module_param(myri10ge_flow_control, int, S_IRUGO);
295 MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
297 static int myri10ge_deassert_wait = 1;
298 module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
299 MODULE_PARM_DESC(myri10ge_deassert_wait,
300 "Wait when deasserting legacy interrupts");
302 static int myri10ge_force_firmware = 0;
303 module_param(myri10ge_force_firmware, int, S_IRUGO);
304 MODULE_PARM_DESC(myri10ge_force_firmware,
305 "Force firmware to assume aligned completions");
307 static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
308 module_param(myri10ge_initial_mtu, int, S_IRUGO);
309 MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
311 static int myri10ge_napi_weight = 64;
312 module_param(myri10ge_napi_weight, int, S_IRUGO);
313 MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
315 static int myri10ge_watchdog_timeout = 1;
316 module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
317 MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
319 static int myri10ge_max_irq_loops = 1048576;
320 module_param(myri10ge_max_irq_loops, int, S_IRUGO);
321 MODULE_PARM_DESC(myri10ge_max_irq_loops,
322 "Set stuck legacy IRQ detection threshold");
324 #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
326 static int myri10ge_debug = -1; /* defaults above */
327 module_param(myri10ge_debug, int, 0);
328 MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
330 static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
331 module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
332 MODULE_PARM_DESC(myri10ge_lro_max_pkts,
333 "Number of LRO packets to be aggregated");
335 static int myri10ge_fill_thresh = 256;
336 module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
337 MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
339 static int myri10ge_reset_recover = 1;
341 static int myri10ge_max_slices = 1;
342 module_param(myri10ge_max_slices, int, S_IRUGO);
343 MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
345 static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
346 module_param(myri10ge_rss_hash, int, S_IRUGO);
347 MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
349 static int myri10ge_dca = 1;
350 module_param(myri10ge_dca, int, S_IRUGO);
351 MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
353 #define MYRI10GE_FW_OFFSET 1024*1024
354 #define MYRI10GE_HIGHPART_TO_U32(X) \
355 (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
356 #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
358 #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
360 static void myri10ge_set_multicast_list(struct net_device *dev);
361 static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev);
363 static inline void put_be32(__be32 val, __be32 __iomem * p)
365 __raw_writel((__force __u32) val, (__force void __iomem *)p);
368 static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
371 myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
372 struct myri10ge_cmd *data, int atomic)
375 char buf_bytes[sizeof(*buf) + 8];
376 struct mcp_cmd_response *response = mgp->cmd;
377 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
378 u32 dma_low, dma_high, result, value;
381 /* ensure buf is aligned to 8 bytes */
382 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
384 buf->data0 = htonl(data->data0);
385 buf->data1 = htonl(data->data1);
386 buf->data2 = htonl(data->data2);
387 buf->cmd = htonl(cmd);
388 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
389 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
391 buf->response_addr.low = htonl(dma_low);
392 buf->response_addr.high = htonl(dma_high);
393 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
395 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
397 /* wait up to 15ms. Longest command is the DMA benchmark,
398 * which is capped at 5ms, but runs from a timeout handler
399 * that runs every 7.8ms. So a 15ms timeout leaves us with
403 /* if atomic is set, do not sleep,
404 * and try to get the completion quickly
405 * (1ms will be enough for those commands) */
406 for (sleep_total = 0;
408 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
414 /* use msleep for most command */
415 for (sleep_total = 0;
417 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
422 result = ntohl(response->result);
423 value = ntohl(response->data);
424 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
428 } else if (result == MXGEFW_CMD_UNKNOWN) {
430 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
432 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
433 cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
435 data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
439 dev_err(&mgp->pdev->dev,
440 "command %d failed, result = %d\n",
446 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
452 * The eeprom strings on the lanaiX have the format
455 * PT:ddd mmm xx xx:xx:xx xx\0
456 * PV:ddd mmm xx xx:xx:xx xx\0
458 static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
463 ptr = mgp->eeprom_strings;
464 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
466 while (*ptr != '\0' && ptr < limit) {
467 if (memcmp(ptr, "MAC=", 4) == 0) {
469 mgp->mac_addr_string = ptr;
470 for (i = 0; i < 6; i++) {
471 if ((ptr + 2) > limit)
474 simple_strtoul(ptr, &ptr, 16);
478 if (memcmp(ptr, "PC=", 3) == 0) {
480 mgp->product_code_string = ptr;
482 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
484 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
486 while (ptr < limit && *ptr++) ;
492 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
497 * Enable or disable periodic RDMAs from the host to make certain
498 * chipsets resend dropped PCIe messages
501 static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
503 char __iomem *submit;
504 __be32 buf[16] __attribute__ ((__aligned__(8)));
505 u32 dma_low, dma_high;
508 /* clear confirmation addr */
512 /* send a rdma command to the PCIe engine, and wait for the
513 * response in the confirmation address. The firmware should
514 * write a -1 there to indicate it is alive and well
516 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
517 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
519 buf[0] = htonl(dma_high); /* confirm addr MSW */
520 buf[1] = htonl(dma_low); /* confirm addr LSW */
521 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
522 buf[3] = htonl(dma_high); /* dummy addr MSW */
523 buf[4] = htonl(dma_low); /* dummy addr LSW */
524 buf[5] = htonl(enable); /* enable? */
526 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
528 myri10ge_pio_copy(submit, &buf, sizeof(buf));
529 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
531 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
532 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
533 (enable ? "enable" : "disable"));
537 myri10ge_validate_firmware(struct myri10ge_priv *mgp,
538 struct mcp_gen_header *hdr)
540 struct device *dev = &mgp->pdev->dev;
542 /* check firmware type */
543 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
544 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
548 /* save firmware version for ethtool */
549 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
551 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
552 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
554 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
555 && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
556 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
557 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
558 MXGEFW_VERSION_MINOR);
564 static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
566 unsigned crc, reread_crc;
567 const struct firmware *fw;
568 struct device *dev = &mgp->pdev->dev;
569 unsigned char *fw_readback;
570 struct mcp_gen_header *hdr;
575 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
576 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
579 goto abort_with_nothing;
584 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
585 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
586 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
592 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
593 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
594 dev_err(dev, "Bad firmware file\n");
598 hdr = (void *)(fw->data + hdr_offset);
600 status = myri10ge_validate_firmware(mgp, hdr);
604 crc = crc32(~0, fw->data, fw->size);
605 for (i = 0; i < fw->size; i += 256) {
606 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
608 min(256U, (unsigned)(fw->size - i)));
612 fw_readback = vmalloc(fw->size);
617 /* corruption checking is good for parity recovery and buggy chipset */
618 memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
619 reread_crc = crc32(~0, fw_readback, fw->size);
621 if (crc != reread_crc) {
622 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
623 (unsigned)fw->size, reread_crc, crc);
627 *size = (u32) fw->size;
630 release_firmware(fw);
636 static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
638 struct mcp_gen_header *hdr;
639 struct device *dev = &mgp->pdev->dev;
640 const size_t bytes = sizeof(struct mcp_gen_header);
644 /* find running firmware header */
645 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
647 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
648 dev_err(dev, "Running firmware has bad header offset (%d)\n",
653 /* copy header of running firmware from SRAM to host memory to
654 * validate firmware */
655 hdr = kmalloc(bytes, GFP_KERNEL);
657 dev_err(dev, "could not malloc firmware hdr\n");
660 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
661 status = myri10ge_validate_firmware(mgp, hdr);
664 /* check to see if adopted firmware has bug where adopting
665 * it will cause broadcasts to be filtered unless the NIC
666 * is kept in ALLMULTI mode */
667 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
668 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
669 mgp->adopted_rx_filter_bug = 1;
670 dev_warn(dev, "Adopting fw %d.%d.%d: "
671 "working around rx filter bug\n",
672 mgp->fw_ver_major, mgp->fw_ver_minor,
678 static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
680 struct myri10ge_cmd cmd;
683 /* probe for IPv6 TSO support */
684 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
685 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
688 mgp->max_tso6 = cmd.data0;
689 mgp->features |= NETIF_F_TSO6;
692 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
694 dev_err(&mgp->pdev->dev,
695 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
699 mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
704 static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
706 char __iomem *submit;
707 __be32 buf[16] __attribute__ ((__aligned__(8)));
708 u32 dma_low, dma_high, size;
712 status = myri10ge_load_hotplug_firmware(mgp, &size);
716 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
718 /* Do not attempt to adopt firmware if there
723 status = myri10ge_adopt_running_firmware(mgp);
725 dev_err(&mgp->pdev->dev,
726 "failed to adopt running firmware\n");
729 dev_info(&mgp->pdev->dev,
730 "Successfully adopted running firmware\n");
731 if (mgp->tx_boundary == 4096) {
732 dev_warn(&mgp->pdev->dev,
733 "Using firmware currently running on NIC"
735 dev_warn(&mgp->pdev->dev,
736 "performance consider loading optimized "
738 dev_warn(&mgp->pdev->dev, "via hotplug\n");
741 mgp->fw_name = "adopted";
742 mgp->tx_boundary = 2048;
743 myri10ge_dummy_rdma(mgp, 1);
744 status = myri10ge_get_firmware_capabilities(mgp);
748 /* clear confirmation addr */
752 /* send a reload command to the bootstrap MCP, and wait for the
753 * response in the confirmation address. The firmware should
754 * write a -1 there to indicate it is alive and well
756 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
757 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
759 buf[0] = htonl(dma_high); /* confirm addr MSW */
760 buf[1] = htonl(dma_low); /* confirm addr LSW */
761 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
763 /* FIX: All newest firmware should un-protect the bottom of
764 * the sram before handoff. However, the very first interfaces
765 * do not. Therefore the handoff copy must skip the first 8 bytes
767 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
768 buf[4] = htonl(size - 8); /* length of code */
769 buf[5] = htonl(8); /* where to copy to */
770 buf[6] = htonl(0); /* where to jump to */
772 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
774 myri10ge_pio_copy(submit, &buf, sizeof(buf));
779 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
783 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
784 dev_err(&mgp->pdev->dev, "handoff failed\n");
787 myri10ge_dummy_rdma(mgp, 1);
788 status = myri10ge_get_firmware_capabilities(mgp);
793 static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
795 struct myri10ge_cmd cmd;
798 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
799 | (addr[2] << 8) | addr[3]);
801 cmd.data1 = ((addr[4] << 8) | (addr[5]));
803 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
807 static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
809 struct myri10ge_cmd cmd;
812 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
813 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
817 "myri10ge: %s: Failed to set flow control mode\n",
826 myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
828 struct myri10ge_cmd cmd;
831 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
832 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
834 printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
838 static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
840 struct myri10ge_cmd cmd;
843 struct page *dmatest_page;
844 dma_addr_t dmatest_bus;
847 dmatest_page = alloc_page(GFP_KERNEL);
850 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
853 /* Run a small DMA test.
854 * The magic multipliers to the length tell the firmware
855 * to do DMA read, write, or read+write tests. The
856 * results are returned in cmd.data0. The upper 16
857 * bits or the return is the number of transfers completed.
858 * The lower 16 bits is the time in 0.5us ticks that the
859 * transfers took to complete.
862 len = mgp->tx_boundary;
864 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
865 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
866 cmd.data2 = len * 0x10000;
867 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
872 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
873 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
874 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
875 cmd.data2 = len * 0x1;
876 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
881 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
883 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
884 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
885 cmd.data2 = len * 0x10001;
886 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
891 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
892 (cmd.data0 & 0xffff);
895 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
896 put_page(dmatest_page);
898 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
899 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
905 static int myri10ge_reset(struct myri10ge_priv *mgp)
907 struct myri10ge_cmd cmd;
908 struct myri10ge_slice_state *ss;
911 #ifdef CONFIG_MYRI10GE_DCA
912 unsigned long dca_tag_off;
915 /* try to send a reset command to the card to see if it
917 memset(&cmd, 0, sizeof(cmd));
918 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
920 dev_err(&mgp->pdev->dev, "failed reset\n");
924 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
926 * Use non-ndis mcp_slot (eg, 4 bytes total,
927 * no toeplitz hash value returned. Older firmware will
928 * not understand this command, but will use the correct
929 * sized mcp_slot, so we ignore error returns
931 cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
932 (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
934 /* Now exchange information about interrupts */
936 bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
937 cmd.data0 = (u32) bytes;
938 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
941 * Even though we already know how many slices are supported
942 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
943 * has magic side effects, and must be called after a reset.
944 * It must be called prior to calling any RSS related cmds,
945 * including assigning an interrupt queue for anything but
946 * slice 0. It must also be called *after*
947 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
948 * the firmware to compute offsets.
951 if (mgp->num_slices > 1) {
953 /* ask the maximum number of slices it supports */
954 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
957 dev_err(&mgp->pdev->dev,
958 "failed to get number of slices\n");
962 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
963 * to setting up the interrupt queue DMA
966 cmd.data0 = mgp->num_slices;
967 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
968 if (mgp->dev->real_num_tx_queues > 1)
969 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
970 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
973 /* Firmware older than 1.4.32 only supports multiple
974 * RX queues, so if we get an error, first retry using a
975 * single TX queue before giving up */
976 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
977 mgp->dev->real_num_tx_queues = 1;
978 cmd.data0 = mgp->num_slices;
979 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
980 status = myri10ge_send_cmd(mgp,
981 MXGEFW_CMD_ENABLE_RSS_QUEUES,
986 dev_err(&mgp->pdev->dev,
987 "failed to set number of slices\n");
992 for (i = 0; i < mgp->num_slices; i++) {
994 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
995 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
997 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1002 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
1003 for (i = 0; i < mgp->num_slices; i++) {
1006 (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1008 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1010 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
1012 status |= myri10ge_send_cmd
1013 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
1014 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
1016 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1019 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1021 #ifdef CONFIG_MYRI10GE_DCA
1022 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1023 dca_tag_off = cmd.data0;
1024 for (i = 0; i < mgp->num_slices; i++) {
1027 ss->dca_tag = (__iomem __be32 *)
1028 (mgp->sram + dca_tag_off + 4 * i);
1033 #endif /* CONFIG_MYRI10GE_DCA */
1035 /* reset mcp/driver shared state back to 0 */
1037 mgp->link_changes = 0;
1038 for (i = 0; i < mgp->num_slices; i++) {
1041 memset(ss->rx_done.entry, 0, bytes);
1044 ss->tx.pkt_start = 0;
1045 ss->tx.pkt_done = 0;
1047 ss->rx_small.cnt = 0;
1048 ss->rx_done.idx = 0;
1049 ss->rx_done.cnt = 0;
1050 ss->tx.wake_queue = 0;
1051 ss->tx.stop_queue = 0;
1054 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
1055 myri10ge_change_pause(mgp, mgp->pause);
1056 myri10ge_set_multicast_list(mgp->dev);
1060 #ifdef CONFIG_MYRI10GE_DCA
1062 myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1065 ss->cached_dca_tag = tag;
1066 put_be32(htonl(tag), ss->dca_tag);
1069 static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1071 int cpu = get_cpu();
1074 if (cpu != ss->cpu) {
1075 tag = dca_get_tag(cpu);
1076 if (ss->cached_dca_tag != tag)
1077 myri10ge_write_dca(ss, cpu, tag);
1082 static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1085 struct pci_dev *pdev = mgp->pdev;
1087 if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1089 if (!myri10ge_dca) {
1090 dev_err(&pdev->dev, "dca disabled by administrator\n");
1093 err = dca_add_requester(&pdev->dev);
1097 "dca_add_requester() failed, err=%d\n", err);
1100 mgp->dca_enabled = 1;
1101 for (i = 0; i < mgp->num_slices; i++)
1102 myri10ge_write_dca(&mgp->ss[i], -1, 0);
1105 static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1107 struct pci_dev *pdev = mgp->pdev;
1110 if (!mgp->dca_enabled)
1112 mgp->dca_enabled = 0;
1113 err = dca_remove_requester(&pdev->dev);
1116 static int myri10ge_notify_dca_device(struct device *dev, void *data)
1118 struct myri10ge_priv *mgp;
1119 unsigned long event;
1121 mgp = dev_get_drvdata(dev);
1122 event = *(unsigned long *)data;
1124 if (event == DCA_PROVIDER_ADD)
1125 myri10ge_setup_dca(mgp);
1126 else if (event == DCA_PROVIDER_REMOVE)
1127 myri10ge_teardown_dca(mgp);
1130 #endif /* CONFIG_MYRI10GE_DCA */
1133 myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1134 struct mcp_kreq_ether_recv *src)
1138 low = src->addr_low;
1139 src->addr_low = htonl(DMA_BIT_MASK(32));
1140 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1142 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
1144 src->addr_low = low;
1145 put_be32(low, &dst->addr_low);
1149 static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
1151 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1153 if ((skb->protocol == htons(ETH_P_8021Q)) &&
1154 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1155 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1156 skb->csum = hw_csum;
1157 skb->ip_summed = CHECKSUM_COMPLETE;
1162 myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1163 struct skb_frag_struct *rx_frags, int len, int hlen)
1165 struct skb_frag_struct *skb_frags;
1167 skb->len = skb->data_len = len;
1168 skb->truesize = len + sizeof(struct sk_buff);
1169 /* attach the page(s) */
1171 skb_frags = skb_shinfo(skb)->frags;
1173 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1174 len -= rx_frags->size;
1177 skb_shinfo(skb)->nr_frags++;
1180 /* pskb_may_pull is not available in irq context, but
1181 * skb_pull() (for ether_pad and eth_type_trans()) requires
1182 * the beginning of the packet in skb_headlen(), move it
1184 skb_copy_to_linear_data(skb, va, hlen);
1185 skb_shinfo(skb)->frags[0].page_offset += hlen;
1186 skb_shinfo(skb)->frags[0].size -= hlen;
1187 skb->data_len -= hlen;
1189 skb_pull(skb, MXGEFW_PAD);
1193 myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1194 int bytes, int watchdog)
1199 if (unlikely(rx->watchdog_needed && !watchdog))
1202 /* try to refill entire ring */
1203 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1204 idx = rx->fill_cnt & rx->mask;
1205 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
1206 /* we can use part of previous page */
1209 /* we need a new page */
1211 alloc_pages(GFP_ATOMIC | __GFP_COMP,
1212 MYRI10GE_ALLOC_ORDER);
1213 if (unlikely(page == NULL)) {
1214 if (rx->fill_cnt - rx->cnt < 16)
1215 rx->watchdog_needed = 1;
1219 rx->page_offset = 0;
1220 rx->bus = pci_map_page(mgp->pdev, page, 0,
1221 MYRI10GE_ALLOC_SIZE,
1222 PCI_DMA_FROMDEVICE);
1224 rx->info[idx].page = rx->page;
1225 rx->info[idx].page_offset = rx->page_offset;
1226 /* note that this is the address of the start of the
1228 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1229 rx->shadow[idx].addr_low =
1230 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1231 rx->shadow[idx].addr_high =
1232 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1234 /* start next packet on a cacheline boundary */
1235 rx->page_offset += SKB_DATA_ALIGN(bytes);
1237 #if MYRI10GE_ALLOC_SIZE > 4096
1238 /* don't cross a 4KB boundary */
1239 if ((rx->page_offset >> 12) !=
1240 ((rx->page_offset + bytes - 1) >> 12))
1241 rx->page_offset = (rx->page_offset + 4096) & ~4095;
1245 /* copy 8 descriptors to the firmware at a time */
1246 if ((idx & 7) == 7) {
1247 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1248 &rx->shadow[idx - 7]);
1254 myri10ge_unmap_rx_page(struct pci_dev *pdev,
1255 struct myri10ge_rx_buffer_state *info, int bytes)
1257 /* unmap the recvd page if we're the only or last user of it */
1258 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1259 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1260 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1261 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1262 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1266 #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1267 * page into an skb */
1270 myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
1271 int bytes, int len, __wsum csum)
1273 struct myri10ge_priv *mgp = ss->mgp;
1274 struct sk_buff *skb;
1275 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1276 int i, idx, hlen, remainder;
1277 struct pci_dev *pdev = mgp->pdev;
1278 struct net_device *dev = mgp->dev;
1282 idx = rx->cnt & rx->mask;
1283 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1285 /* Fill skb_frag_struct(s) with data from our receive */
1286 for (i = 0, remainder = len; remainder > 0; i++) {
1287 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1288 rx_frags[i].page = rx->info[idx].page;
1289 rx_frags[i].page_offset = rx->info[idx].page_offset;
1290 if (remainder < MYRI10GE_ALLOC_SIZE)
1291 rx_frags[i].size = remainder;
1293 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1295 idx = rx->cnt & rx->mask;
1296 remainder -= MYRI10GE_ALLOC_SIZE;
1299 if (dev->features & NETIF_F_LRO) {
1300 rx_frags[0].page_offset += MXGEFW_PAD;
1301 rx_frags[0].size -= MXGEFW_PAD;
1303 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
1304 /* opaque, will come back in get_frag_header */
1306 (void *)(__force unsigned long)csum, csum);
1311 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1313 /* allocate an skb to attach the page(s) to. This is done
1314 * after trying LRO, so as to avoid skb allocation overheads */
1316 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1317 if (unlikely(skb == NULL)) {
1318 ss->stats.rx_dropped++;
1321 put_page(rx_frags[i].page);
1326 /* Attach the pages to the skb, and trim off any padding */
1327 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1328 if (skb_shinfo(skb)->frags[0].size <= 0) {
1329 put_page(skb_shinfo(skb)->frags[0].page);
1330 skb_shinfo(skb)->nr_frags = 0;
1332 skb->protocol = eth_type_trans(skb, dev);
1333 skb_record_rx_queue(skb, ss - &mgp->ss[0]);
1335 if (mgp->csum_flag) {
1336 if ((skb->protocol == htons(ETH_P_IP)) ||
1337 (skb->protocol == htons(ETH_P_IPV6))) {
1339 skb->ip_summed = CHECKSUM_COMPLETE;
1341 myri10ge_vlan_ip_csum(skb, csum);
1343 netif_receive_skb(skb);
1348 myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
1350 struct pci_dev *pdev = ss->mgp->pdev;
1351 struct myri10ge_tx_buf *tx = &ss->tx;
1352 struct netdev_queue *dev_queue;
1353 struct sk_buff *skb;
1356 while (tx->pkt_done != mcp_index) {
1357 idx = tx->done & tx->mask;
1358 skb = tx->info[idx].skb;
1361 tx->info[idx].skb = NULL;
1362 if (tx->info[idx].last) {
1364 tx->info[idx].last = 0;
1367 len = pci_unmap_len(&tx->info[idx], len);
1368 pci_unmap_len_set(&tx->info[idx], len, 0);
1370 ss->stats.tx_bytes += skb->len;
1371 ss->stats.tx_packets++;
1372 dev_kfree_skb_irq(skb);
1374 pci_unmap_single(pdev,
1375 pci_unmap_addr(&tx->info[idx],
1380 pci_unmap_page(pdev,
1381 pci_unmap_addr(&tx->info[idx],
1387 dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1389 * Make a minimal effort to prevent the NIC from polling an
1390 * idle tx queue. If we can't get the lock we leave the queue
1391 * active. In this case, either a thread was about to start
1392 * using the queue anyway, or we lost a race and the NIC will
1393 * waste some of its resources polling an inactive queue for a
1397 if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1398 __netif_tx_trylock(dev_queue)) {
1399 if (tx->req == tx->done) {
1400 tx->queue_active = 0;
1401 put_be32(htonl(1), tx->send_stop);
1405 __netif_tx_unlock(dev_queue);
1408 /* start the queue if we've stopped it */
1409 if (netif_tx_queue_stopped(dev_queue)
1410 && tx->req - tx->done < (tx->mask >> 1)) {
1412 netif_tx_wake_queue(dev_queue);
1417 myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
1419 struct myri10ge_rx_done *rx_done = &ss->rx_done;
1420 struct myri10ge_priv *mgp = ss->mgp;
1421 struct net_device *netdev = mgp->dev;
1422 unsigned long rx_bytes = 0;
1423 unsigned long rx_packets = 0;
1424 unsigned long rx_ok;
1426 int idx = rx_done->idx;
1427 int cnt = rx_done->cnt;
1432 while (rx_done->entry[idx].length != 0 && work_done < budget) {
1433 length = ntohs(rx_done->entry[idx].length);
1434 rx_done->entry[idx].length = 0;
1435 checksum = csum_unfold(rx_done->entry[idx].checksum);
1436 if (length <= mgp->small_bytes)
1437 rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
1441 rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
1444 rx_packets += rx_ok;
1445 rx_bytes += rx_ok * (unsigned long)length;
1447 idx = cnt & (mgp->max_intr_slots - 1);
1452 ss->stats.rx_packets += rx_packets;
1453 ss->stats.rx_bytes += rx_bytes;
1455 if (netdev->features & NETIF_F_LRO)
1456 lro_flush_all(&rx_done->lro_mgr);
1458 /* restock receive rings if needed */
1459 if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1460 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
1461 mgp->small_bytes + MXGEFW_PAD, 0);
1462 if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1463 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
1468 static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1470 struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
1472 if (unlikely(stats->stats_updated)) {
1473 unsigned link_up = ntohl(stats->link_up);
1474 if (mgp->link_state != link_up) {
1475 mgp->link_state = link_up;
1477 if (mgp->link_state == MXGEFW_LINK_UP) {
1478 if (netif_msg_link(mgp))
1480 "myri10ge: %s: link up\n",
1482 netif_carrier_on(mgp->dev);
1483 mgp->link_changes++;
1485 if (netif_msg_link(mgp))
1487 "myri10ge: %s: link %s\n",
1489 (link_up == MXGEFW_LINK_MYRINET ?
1490 "mismatch (Myrinet detected)" :
1492 netif_carrier_off(mgp->dev);
1493 mgp->link_changes++;
1496 if (mgp->rdma_tags_available !=
1497 ntohl(stats->rdma_tags_available)) {
1498 mgp->rdma_tags_available =
1499 ntohl(stats->rdma_tags_available);
1500 printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
1501 "%d tags left\n", mgp->dev->name,
1502 mgp->rdma_tags_available);
1504 mgp->down_cnt += stats->link_down;
1505 if (stats->link_down)
1506 wake_up(&mgp->down_wq);
1510 static int myri10ge_poll(struct napi_struct *napi, int budget)
1512 struct myri10ge_slice_state *ss =
1513 container_of(napi, struct myri10ge_slice_state, napi);
1516 #ifdef CONFIG_MYRI10GE_DCA
1517 if (ss->mgp->dca_enabled)
1518 myri10ge_update_dca(ss);
1521 /* process as many rx events as NAPI will allow */
1522 work_done = myri10ge_clean_rx_done(ss, budget);
1524 if (work_done < budget) {
1525 napi_complete(napi);
1526 put_be32(htonl(3), ss->irq_claim);
1531 static irqreturn_t myri10ge_intr(int irq, void *arg)
1533 struct myri10ge_slice_state *ss = arg;
1534 struct myri10ge_priv *mgp = ss->mgp;
1535 struct mcp_irq_data *stats = ss->fw_stats;
1536 struct myri10ge_tx_buf *tx = &ss->tx;
1537 u32 send_done_count;
1540 /* an interrupt on a non-zero receive-only slice is implicitly
1541 * valid since MSI-X irqs are not shared */
1542 if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
1543 napi_schedule(&ss->napi);
1544 return (IRQ_HANDLED);
1547 /* make sure it is our IRQ, and that the DMA has finished */
1548 if (unlikely(!stats->valid))
1551 /* low bit indicates receives are present, so schedule
1552 * napi poll handler */
1553 if (stats->valid & 1)
1554 napi_schedule(&ss->napi);
1556 if (!mgp->msi_enabled && !mgp->msix_enabled) {
1557 put_be32(0, mgp->irq_deassert);
1558 if (!myri10ge_deassert_wait)
1564 /* Wait for IRQ line to go low, if using INTx */
1568 /* check for transmit completes and receives */
1569 send_done_count = ntohl(stats->send_done_count);
1570 if (send_done_count != tx->pkt_done)
1571 myri10ge_tx_done(ss, (int)send_done_count);
1572 if (unlikely(i > myri10ge_max_irq_loops)) {
1573 printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
1576 schedule_work(&mgp->watchdog_work);
1578 if (likely(stats->valid == 0))
1584 /* Only slice 0 updates stats */
1586 myri10ge_check_statblock(mgp);
1588 put_be32(htonl(3), ss->irq_claim + 1);
1589 return (IRQ_HANDLED);
1593 myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1595 struct myri10ge_priv *mgp = netdev_priv(netdev);
1599 cmd->autoneg = AUTONEG_DISABLE;
1600 cmd->speed = SPEED_10000;
1601 cmd->duplex = DUPLEX_FULL;
1604 * parse the product code to deterimine the interface type
1605 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1606 * after the 3rd dash in the driver's cached copy of the
1607 * EEPROM's product code string.
1609 ptr = mgp->product_code_string;
1611 printk(KERN_ERR "myri10ge: %s: Missing product code\n",
1615 for (i = 0; i < 3; i++, ptr++) {
1616 ptr = strchr(ptr, '-');
1618 printk(KERN_ERR "myri10ge: %s: Invalid product "
1619 "code %s\n", netdev->name,
1620 mgp->product_code_string);
1624 if (*ptr == 'R' || *ptr == 'Q') {
1625 /* We've found either an XFP or quad ribbon fiber */
1626 cmd->port = PORT_FIBRE;
1632 myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1634 struct myri10ge_priv *mgp = netdev_priv(netdev);
1636 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1637 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1638 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1639 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1643 myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1645 struct myri10ge_priv *mgp = netdev_priv(netdev);
1647 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1652 myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1654 struct myri10ge_priv *mgp = netdev_priv(netdev);
1656 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
1657 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1662 myri10ge_get_pauseparam(struct net_device *netdev,
1663 struct ethtool_pauseparam *pause)
1665 struct myri10ge_priv *mgp = netdev_priv(netdev);
1668 pause->rx_pause = mgp->pause;
1669 pause->tx_pause = mgp->pause;
1673 myri10ge_set_pauseparam(struct net_device *netdev,
1674 struct ethtool_pauseparam *pause)
1676 struct myri10ge_priv *mgp = netdev_priv(netdev);
1678 if (pause->tx_pause != mgp->pause)
1679 return myri10ge_change_pause(mgp, pause->tx_pause);
1680 if (pause->rx_pause != mgp->pause)
1681 return myri10ge_change_pause(mgp, pause->tx_pause);
1682 if (pause->autoneg != 0)
1688 myri10ge_get_ringparam(struct net_device *netdev,
1689 struct ethtool_ringparam *ring)
1691 struct myri10ge_priv *mgp = netdev_priv(netdev);
1693 ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1694 ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
1695 ring->rx_jumbo_max_pending = 0;
1696 ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
1697 ring->rx_mini_pending = ring->rx_mini_max_pending;
1698 ring->rx_pending = ring->rx_max_pending;
1699 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1700 ring->tx_pending = ring->tx_max_pending;
1703 static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1705 struct myri10ge_priv *mgp = netdev_priv(netdev);
1713 static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1715 struct myri10ge_priv *mgp = netdev_priv(netdev);
1719 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
1721 u32 flags = ethtool_op_get_flags(netdev);
1722 err = ethtool_op_set_flags(netdev, (flags & ~ETH_FLAG_LRO));
1729 static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
1731 struct myri10ge_priv *mgp = netdev_priv(netdev);
1732 unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
1735 netdev->features |= flags;
1737 netdev->features &= ~flags;
1741 static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
1742 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1743 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1744 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1745 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1746 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1747 "tx_heartbeat_errors", "tx_window_errors",
1748 /* device-specific stats */
1749 "tx_boundary", "WC", "irq", "MSI", "MSIX",
1750 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1751 "serial_number", "watchdog_resets",
1752 #ifdef CONFIG_MYRI10GE_DCA
1753 "dca_capable_firmware", "dca_device_present",
1755 "link_changes", "link_up", "dropped_link_overflow",
1756 "dropped_link_error_or_filtered",
1757 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1758 "dropped_unicast_filtered", "dropped_multicast_filtered",
1759 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1760 "dropped_no_big_buffer"
1763 static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1764 "----------- slice ---------",
1765 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1766 "rx_small_cnt", "rx_big_cnt",
1767 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1769 "LRO avg aggr", "LRO no_desc"
1772 #define MYRI10GE_NET_STATS_LEN 21
1773 #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1774 #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
1777 myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1779 struct myri10ge_priv *mgp = netdev_priv(netdev);
1782 switch (stringset) {
1784 memcpy(data, *myri10ge_gstrings_main_stats,
1785 sizeof(myri10ge_gstrings_main_stats));
1786 data += sizeof(myri10ge_gstrings_main_stats);
1787 for (i = 0; i < mgp->num_slices; i++) {
1788 memcpy(data, *myri10ge_gstrings_slice_stats,
1789 sizeof(myri10ge_gstrings_slice_stats));
1790 data += sizeof(myri10ge_gstrings_slice_stats);
1796 static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
1798 struct myri10ge_priv *mgp = netdev_priv(netdev);
1802 return MYRI10GE_MAIN_STATS_LEN +
1803 mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
1810 myri10ge_get_ethtool_stats(struct net_device *netdev,
1811 struct ethtool_stats *stats, u64 * data)
1813 struct myri10ge_priv *mgp = netdev_priv(netdev);
1814 struct myri10ge_slice_state *ss;
1818 /* force stats update */
1819 (void)myri10ge_get_stats(netdev);
1820 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1821 data[i] = ((unsigned long *)&mgp->stats)[i];
1823 data[i++] = (unsigned int)mgp->tx_boundary;
1824 data[i++] = (unsigned int)mgp->wc_enabled;
1825 data[i++] = (unsigned int)mgp->pdev->irq;
1826 data[i++] = (unsigned int)mgp->msi_enabled;
1827 data[i++] = (unsigned int)mgp->msix_enabled;
1828 data[i++] = (unsigned int)mgp->read_dma;
1829 data[i++] = (unsigned int)mgp->write_dma;
1830 data[i++] = (unsigned int)mgp->read_write_dma;
1831 data[i++] = (unsigned int)mgp->serial_number;
1832 data[i++] = (unsigned int)mgp->watchdog_resets;
1833 #ifdef CONFIG_MYRI10GE_DCA
1834 data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1835 data[i++] = (unsigned int)(mgp->dca_enabled);
1837 data[i++] = (unsigned int)mgp->link_changes;
1839 /* firmware stats are useful only in the first slice */
1841 data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1842 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
1844 (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1845 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1846 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1847 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1848 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
1850 (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1851 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1852 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1853 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1854 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1856 for (slice = 0; slice < mgp->num_slices; slice++) {
1857 ss = &mgp->ss[slice];
1859 data[i++] = (unsigned int)ss->tx.pkt_start;
1860 data[i++] = (unsigned int)ss->tx.pkt_done;
1861 data[i++] = (unsigned int)ss->tx.req;
1862 data[i++] = (unsigned int)ss->tx.done;
1863 data[i++] = (unsigned int)ss->rx_small.cnt;
1864 data[i++] = (unsigned int)ss->rx_big.cnt;
1865 data[i++] = (unsigned int)ss->tx.wake_queue;
1866 data[i++] = (unsigned int)ss->tx.stop_queue;
1867 data[i++] = (unsigned int)ss->tx.linearized;
1868 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1869 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1870 if (ss->rx_done.lro_mgr.stats.flushed)
1871 data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1872 ss->rx_done.lro_mgr.stats.flushed;
1875 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1879 static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1881 struct myri10ge_priv *mgp = netdev_priv(netdev);
1882 mgp->msg_enable = value;
1885 static u32 myri10ge_get_msglevel(struct net_device *netdev)
1887 struct myri10ge_priv *mgp = netdev_priv(netdev);
1888 return mgp->msg_enable;
1891 static const struct ethtool_ops myri10ge_ethtool_ops = {
1892 .get_settings = myri10ge_get_settings,
1893 .get_drvinfo = myri10ge_get_drvinfo,
1894 .get_coalesce = myri10ge_get_coalesce,
1895 .set_coalesce = myri10ge_set_coalesce,
1896 .get_pauseparam = myri10ge_get_pauseparam,
1897 .set_pauseparam = myri10ge_set_pauseparam,
1898 .get_ringparam = myri10ge_get_ringparam,
1899 .get_rx_csum = myri10ge_get_rx_csum,
1900 .set_rx_csum = myri10ge_set_rx_csum,
1901 .set_tx_csum = ethtool_op_set_tx_hw_csum,
1902 .set_sg = ethtool_op_set_sg,
1903 .set_tso = myri10ge_set_tso,
1904 .get_link = ethtool_op_get_link,
1905 .get_strings = myri10ge_get_strings,
1906 .get_sset_count = myri10ge_get_sset_count,
1907 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1908 .set_msglevel = myri10ge_set_msglevel,
1909 .get_msglevel = myri10ge_get_msglevel,
1910 .get_flags = ethtool_op_get_flags,
1911 .set_flags = ethtool_op_set_flags
1914 static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
1916 struct myri10ge_priv *mgp = ss->mgp;
1917 struct myri10ge_cmd cmd;
1918 struct net_device *dev = mgp->dev;
1919 int tx_ring_size, rx_ring_size;
1920 int tx_ring_entries, rx_ring_entries;
1921 int i, slice, status;
1924 /* get ring sizes */
1925 slice = ss - mgp->ss;
1927 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1928 tx_ring_size = cmd.data0;
1930 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
1933 rx_ring_size = cmd.data0;
1935 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1936 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1937 ss->tx.mask = tx_ring_entries - 1;
1938 ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
1942 /* allocate the host shadow rings */
1944 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1945 * sizeof(*ss->tx.req_list);
1946 ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1947 if (ss->tx.req_bytes == NULL)
1948 goto abort_with_nothing;
1950 /* ensure req_list entries are aligned to 8 bytes */
1951 ss->tx.req_list = (struct mcp_kreq_ether_send *)
1952 ALIGN((unsigned long)ss->tx.req_bytes, 8);
1953 ss->tx.queue_active = 0;
1955 bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1956 ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1957 if (ss->rx_small.shadow == NULL)
1958 goto abort_with_tx_req_bytes;
1960 bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1961 ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1962 if (ss->rx_big.shadow == NULL)
1963 goto abort_with_rx_small_shadow;
1965 /* allocate the host info rings */
1967 bytes = tx_ring_entries * sizeof(*ss->tx.info);
1968 ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1969 if (ss->tx.info == NULL)
1970 goto abort_with_rx_big_shadow;
1972 bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1973 ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1974 if (ss->rx_small.info == NULL)
1975 goto abort_with_tx_info;
1977 bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1978 ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1979 if (ss->rx_big.info == NULL)
1980 goto abort_with_rx_small_info;
1982 /* Fill the receive rings */
1984 ss->rx_small.cnt = 0;
1985 ss->rx_big.fill_cnt = 0;
1986 ss->rx_small.fill_cnt = 0;
1987 ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1988 ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1989 ss->rx_small.watchdog_needed = 0;
1990 ss->rx_big.watchdog_needed = 0;
1991 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
1992 mgp->small_bytes + MXGEFW_PAD, 0);
1994 if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
1996 "myri10ge: %s:slice-%d: alloced only %d small bufs\n",
1997 dev->name, slice, ss->rx_small.fill_cnt);
1998 goto abort_with_rx_small_ring;
2001 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2002 if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
2004 "myri10ge: %s:slice-%d: alloced only %d big bufs\n",
2005 dev->name, slice, ss->rx_big.fill_cnt);
2006 goto abort_with_rx_big_ring;
2011 abort_with_rx_big_ring:
2012 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2013 int idx = i & ss->rx_big.mask;
2014 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2016 put_page(ss->rx_big.info[idx].page);
2019 abort_with_rx_small_ring:
2020 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2021 int idx = i & ss->rx_small.mask;
2022 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2023 mgp->small_bytes + MXGEFW_PAD);
2024 put_page(ss->rx_small.info[idx].page);
2027 kfree(ss->rx_big.info);
2029 abort_with_rx_small_info:
2030 kfree(ss->rx_small.info);
2035 abort_with_rx_big_shadow:
2036 kfree(ss->rx_big.shadow);
2038 abort_with_rx_small_shadow:
2039 kfree(ss->rx_small.shadow);
2041 abort_with_tx_req_bytes:
2042 kfree(ss->tx.req_bytes);
2043 ss->tx.req_bytes = NULL;
2044 ss->tx.req_list = NULL;
2050 static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
2052 struct myri10ge_priv *mgp = ss->mgp;
2053 struct sk_buff *skb;
2054 struct myri10ge_tx_buf *tx;
2057 /* If not allocated, skip it */
2058 if (ss->tx.req_list == NULL)
2061 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2062 idx = i & ss->rx_big.mask;
2063 if (i == ss->rx_big.fill_cnt - 1)
2064 ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2065 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2067 put_page(ss->rx_big.info[idx].page);
2070 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2071 idx = i & ss->rx_small.mask;
2072 if (i == ss->rx_small.fill_cnt - 1)
2073 ss->rx_small.info[idx].page_offset =
2074 MYRI10GE_ALLOC_SIZE;
2075 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2076 mgp->small_bytes + MXGEFW_PAD);
2077 put_page(ss->rx_small.info[idx].page);
2080 while (tx->done != tx->req) {
2081 idx = tx->done & tx->mask;
2082 skb = tx->info[idx].skb;
2085 tx->info[idx].skb = NULL;
2087 len = pci_unmap_len(&tx->info[idx], len);
2088 pci_unmap_len_set(&tx->info[idx], len, 0);
2090 ss->stats.tx_dropped++;
2091 dev_kfree_skb_any(skb);
2093 pci_unmap_single(mgp->pdev,
2094 pci_unmap_addr(&tx->info[idx],
2099 pci_unmap_page(mgp->pdev,
2100 pci_unmap_addr(&tx->info[idx],
2105 kfree(ss->rx_big.info);
2107 kfree(ss->rx_small.info);
2111 kfree(ss->rx_big.shadow);
2113 kfree(ss->rx_small.shadow);
2115 kfree(ss->tx.req_bytes);
2116 ss->tx.req_bytes = NULL;
2117 ss->tx.req_list = NULL;
2120 static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2122 struct pci_dev *pdev = mgp->pdev;
2123 struct myri10ge_slice_state *ss;
2124 struct net_device *netdev = mgp->dev;
2128 mgp->msi_enabled = 0;
2129 mgp->msix_enabled = 0;
2132 if (mgp->num_slices > 1) {
2134 pci_enable_msix(pdev, mgp->msix_vectors,
2137 mgp->msix_enabled = 1;
2140 "Error %d setting up MSI-X\n", status);
2144 if (mgp->msix_enabled == 0) {
2145 status = pci_enable_msi(pdev);
2148 "Error %d setting up MSI; falling back to xPIC\n",
2151 mgp->msi_enabled = 1;
2155 if (mgp->msix_enabled) {
2156 for (i = 0; i < mgp->num_slices; i++) {
2158 snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2159 "%s:slice-%d", netdev->name, i);
2160 status = request_irq(mgp->msix_vectors[i].vector,
2161 myri10ge_intr, 0, ss->irq_desc,
2165 "slice %d failed to allocate IRQ\n", i);
2168 free_irq(mgp->msix_vectors[i].vector,
2172 pci_disable_msix(pdev);
2177 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2178 mgp->dev->name, &mgp->ss[0]);
2180 dev_err(&pdev->dev, "failed to allocate IRQ\n");
2181 if (mgp->msi_enabled)
2182 pci_disable_msi(pdev);
2188 static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2190 struct pci_dev *pdev = mgp->pdev;
2193 if (mgp->msix_enabled) {
2194 for (i = 0; i < mgp->num_slices; i++)
2195 free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2197 free_irq(pdev->irq, &mgp->ss[0]);
2199 if (mgp->msi_enabled)
2200 pci_disable_msi(pdev);
2201 if (mgp->msix_enabled)
2202 pci_disable_msix(pdev);
2206 myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2207 void **ip_hdr, void **tcpudp_hdr,
2208 u64 * hdr_flags, void *priv)
2211 struct vlan_ethhdr *veh;
2213 u8 *va = page_address(frag->page) + frag->page_offset;
2214 unsigned long ll_hlen;
2215 /* passed opaque through lro_receive_frags() */
2216 __wsum csum = (__force __wsum) (unsigned long)priv;
2218 /* find the mac header, aborting if not IPv4 */
2220 eh = (struct ethhdr *)va;
2223 if (eh->h_proto != htons(ETH_P_IP)) {
2224 if (eh->h_proto == htons(ETH_P_8021Q)) {
2225 veh = (struct vlan_ethhdr *)va;
2226 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2229 ll_hlen += VLAN_HLEN;
2232 * HW checksum starts ETH_HLEN bytes into
2233 * frame, so we must subtract off the VLAN
2234 * header's checksum before csum can be used
2236 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2242 *hdr_flags = LRO_IPV4;
2244 iph = (struct iphdr *)(va + ll_hlen);
2246 if (iph->protocol != IPPROTO_TCP)
2248 if (iph->frag_off & htons(IP_MF | IP_OFFSET))
2250 *hdr_flags |= LRO_TCP;
2251 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2253 /* verify the IP checksum */
2254 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2257 /* verify the checksum */
2258 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2259 ntohs(iph->tot_len) - (iph->ihl << 2),
2260 IPPROTO_TCP, csum)))
2266 static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2268 struct myri10ge_cmd cmd;
2269 struct myri10ge_slice_state *ss;
2272 ss = &mgp->ss[slice];
2274 if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2276 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2278 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2279 (mgp->sram + cmd.data0);
2282 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2284 ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2285 (mgp->sram + cmd.data0);
2288 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2289 ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2290 (mgp->sram + cmd.data0);
2292 ss->tx.send_go = (__iomem __be32 *)
2293 (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2294 ss->tx.send_stop = (__iomem __be32 *)
2295 (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
2300 static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2302 struct myri10ge_cmd cmd;
2303 struct myri10ge_slice_state *ss;
2306 ss = &mgp->ss[slice];
2307 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2308 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
2309 cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
2310 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2311 if (status == -ENOSYS) {
2312 dma_addr_t bus = ss->fw_stats_bus;
2315 bus += offsetof(struct mcp_irq_data, send_done_count);
2316 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2317 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2318 status = myri10ge_send_cmd(mgp,
2319 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2321 /* Firmware cannot support multicast without STATS_DMA_V2 */
2322 mgp->fw_multicast_support = 0;
2324 mgp->fw_multicast_support = 1;
2329 static int myri10ge_open(struct net_device *dev)
2331 struct myri10ge_slice_state *ss;
2332 struct myri10ge_priv *mgp = netdev_priv(dev);
2333 struct myri10ge_cmd cmd;
2334 int i, status, big_pow2, slice;
2336 struct net_lro_mgr *lro_mgr;
2338 if (mgp->running != MYRI10GE_ETH_STOPPED)
2341 mgp->running = MYRI10GE_ETH_STARTING;
2342 status = myri10ge_reset(mgp);
2344 printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
2345 goto abort_with_nothing;
2348 if (mgp->num_slices > 1) {
2349 cmd.data0 = mgp->num_slices;
2350 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2351 if (mgp->dev->real_num_tx_queues > 1)
2352 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
2353 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2357 "myri10ge: %s: failed to set number of slices\n",
2359 goto abort_with_nothing;
2361 /* setup the indirection table */
2362 cmd.data0 = mgp->num_slices;
2363 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2366 status |= myri10ge_send_cmd(mgp,
2367 MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2371 "myri10ge: %s: failed to setup rss tables\n",
2373 goto abort_with_nothing;
2376 /* just enable an identity mapping */
2377 itable = mgp->sram + cmd.data0;
2378 for (i = 0; i < mgp->num_slices; i++)
2379 __raw_writeb(i, &itable[i]);
2382 cmd.data1 = myri10ge_rss_hash;
2383 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2387 "myri10ge: %s: failed to enable slices\n",
2389 goto abort_with_nothing;
2393 status = myri10ge_request_irq(mgp);
2395 goto abort_with_nothing;
2397 /* decide what small buffer size to use. For good TCP rx
2398 * performance, it is important to not receive 1514 byte
2399 * frames into jumbo buffers, as it confuses the socket buffer
2400 * accounting code, leading to drops and erratic performance.
2403 if (dev->mtu <= ETH_DATA_LEN)
2404 /* enough for a TCP header */
2405 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2406 ? (128 - MXGEFW_PAD)
2407 : (SMP_CACHE_BYTES - MXGEFW_PAD);
2409 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2410 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
2412 /* Override the small buffer size? */
2413 if (myri10ge_small_bytes > 0)
2414 mgp->small_bytes = myri10ge_small_bytes;
2416 /* Firmware needs the big buff size as a power of 2. Lie and
2417 * tell him the buffer is larger, because we only use 1
2418 * buffer/pkt, and the mtu will prevent overruns.
2420 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2421 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
2422 while (!is_power_of_2(big_pow2))
2424 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2426 big_pow2 = MYRI10GE_ALLOC_SIZE;
2427 mgp->big_bytes = big_pow2;
2430 /* setup the per-slice data structures */
2431 for (slice = 0; slice < mgp->num_slices; slice++) {
2432 ss = &mgp->ss[slice];
2434 status = myri10ge_get_txrx(mgp, slice);
2437 "myri10ge: %s: failed to get ring sizes or locations\n",
2439 goto abort_with_rings;
2441 status = myri10ge_allocate_rings(ss);
2443 goto abort_with_rings;
2445 /* only firmware which supports multiple TX queues
2446 * supports setting up the tx stats on non-zero
2448 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
2449 status = myri10ge_set_stats(mgp, slice);
2452 "myri10ge: %s: Couldn't set stats DMA\n",
2454 goto abort_with_rings;
2457 lro_mgr = &ss->rx_done.lro_mgr;
2459 lro_mgr->features = LRO_F_NAPI;
2460 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2461 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2462 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2463 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2464 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2465 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
2466 lro_mgr->frag_align_pad = 2;
2467 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2468 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2470 /* must happen prior to any irq */
2471 napi_enable(&(ss)->napi);
2474 /* now give firmware buffers sizes, and MTU */
2475 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2476 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2477 cmd.data0 = mgp->small_bytes;
2479 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2480 cmd.data0 = big_pow2;
2482 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2484 printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
2486 goto abort_with_rings;
2490 * Set Linux style TSO mode; this is needed only on newer
2491 * firmware versions. Older versions default to Linux
2495 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2496 if (status && status != -ENOSYS) {
2497 printk(KERN_ERR "myri10ge: %s: Couldn't set TSO mode\n",
2499 goto abort_with_rings;
2502 mgp->link_state = ~0U;
2503 mgp->rdma_tags_available = 15;
2505 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2507 printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
2509 goto abort_with_rings;
2512 mgp->running = MYRI10GE_ETH_RUNNING;
2513 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2514 add_timer(&mgp->watchdog_timer);
2515 netif_tx_wake_all_queues(dev);
2522 napi_disable(&mgp->ss[slice].napi);
2524 for (i = 0; i < mgp->num_slices; i++)
2525 myri10ge_free_rings(&mgp->ss[i]);
2527 myri10ge_free_irq(mgp);
2530 mgp->running = MYRI10GE_ETH_STOPPED;
2534 static int myri10ge_close(struct net_device *dev)
2536 struct myri10ge_priv *mgp = netdev_priv(dev);
2537 struct myri10ge_cmd cmd;
2538 int status, old_down_cnt;
2541 if (mgp->running != MYRI10GE_ETH_RUNNING)
2544 if (mgp->ss[0].tx.req_bytes == NULL)
2547 del_timer_sync(&mgp->watchdog_timer);
2548 mgp->running = MYRI10GE_ETH_STOPPING;
2549 for (i = 0; i < mgp->num_slices; i++) {
2550 napi_disable(&mgp->ss[i].napi);
2552 netif_carrier_off(dev);
2554 netif_tx_stop_all_queues(dev);
2555 old_down_cnt = mgp->down_cnt;
2557 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2559 printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
2562 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
2563 if (old_down_cnt == mgp->down_cnt)
2564 printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
2566 netif_tx_disable(dev);
2567 myri10ge_free_irq(mgp);
2568 for (i = 0; i < mgp->num_slices; i++)
2569 myri10ge_free_rings(&mgp->ss[i]);
2571 mgp->running = MYRI10GE_ETH_STOPPED;
2575 /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2576 * backwards one at a time and handle ring wraps */
2579 myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2580 struct mcp_kreq_ether_send *src, int cnt)
2582 int idx, starting_slot;
2583 starting_slot = tx->req;
2586 idx = (starting_slot + cnt) & tx->mask;
2587 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2593 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2594 * at most 32 bytes at a time, so as to avoid involving the software
2595 * pio handler in the nic. We re-write the first segment's flags
2596 * to mark them valid only after writing the entire chain.
2600 myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2604 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2605 struct mcp_kreq_ether_send *srcp;
2608 idx = tx->req & tx->mask;
2610 last_flags = src->flags;
2613 dst = dstp = &tx->lanai[idx];
2616 if ((idx + cnt) < tx->mask) {
2617 for (i = 0; i < (cnt - 1); i += 2) {
2618 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2619 mb(); /* force write every 32 bytes */
2624 /* submit all but the first request, and ensure
2625 * that it is submitted below */
2626 myri10ge_submit_req_backwards(tx, src, cnt);
2630 /* submit the first request */
2631 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2632 mb(); /* barrier before setting valid flag */
2635 /* re-write the last 32-bits with the valid flags */
2636 src->flags = last_flags;
2637 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
2643 * Transmit a packet. We need to split the packet so that a single
2644 * segment does not cross myri10ge->tx_boundary, so this makes segment
2645 * counting tricky. So rather than try to count segments up front, we
2646 * just give up if there are too few segments to hold a reasonably
2647 * fragmented packet currently available. If we run
2648 * out of segments while preparing a packet for DMA, we just linearize
2652 static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
2654 struct myri10ge_priv *mgp = netdev_priv(dev);
2655 struct myri10ge_slice_state *ss;
2656 struct mcp_kreq_ether_send *req;
2657 struct myri10ge_tx_buf *tx;
2658 struct skb_frag_struct *frag;
2659 struct netdev_queue *netdev_queue;
2662 __be32 high_swapped;
2664 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
2665 u16 pseudo_hdr_offset, cksum_offset, queue;
2666 int cum_len, seglen, boundary, rdma_count;
2669 queue = skb_get_queue_mapping(skb);
2670 ss = &mgp->ss[queue];
2671 netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
2676 avail = tx->mask - 1 - (tx->req - tx->done);
2679 max_segments = MXGEFW_MAX_SEND_DESC;
2681 if (skb_is_gso(skb)) {
2682 mss = skb_shinfo(skb)->gso_size;
2683 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
2686 if ((unlikely(avail < max_segments))) {
2687 /* we are out of transmit resources */
2689 netif_tx_stop_queue(netdev_queue);
2693 /* Setup checksum offloading, if needed */
2695 pseudo_hdr_offset = 0;
2697 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
2698 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
2699 cksum_offset = skb_transport_offset(skb);
2700 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
2701 /* If the headers are excessively large, then we must
2702 * fall back to a software checksum */
2703 if (unlikely(!mss && (cksum_offset > 255 ||
2704 pseudo_hdr_offset > 127))) {
2705 if (skb_checksum_help(skb))
2708 pseudo_hdr_offset = 0;
2710 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2711 flags |= MXGEFW_FLAGS_CKSUM;
2717 if (mss) { /* TSO */
2718 /* this removes any CKSUM flag from before */
2719 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2721 /* negative cum_len signifies to the
2722 * send loop that we are still in the
2723 * header portion of the TSO packet.
2724 * TSO header can be at most 1KB long */
2725 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
2727 /* for IPv6 TSO, the checksum offset stores the
2728 * TCP header length, to save the firmware from
2729 * the need to parse the headers */
2730 if (skb_is_gso_v6(skb)) {
2731 cksum_offset = tcp_hdrlen(skb);
2732 /* Can only handle headers <= max_tso6 long */
2733 if (unlikely(-cum_len > mgp->max_tso6))
2734 return myri10ge_sw_tso(skb, dev);
2736 /* for TSO, pseudo_hdr_offset holds mss.
2737 * The firmware figures out where to put
2738 * the checksum by parsing the header. */
2739 pseudo_hdr_offset = mss;
2741 /* Mark small packets, and pad out tiny packets */
2742 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2743 flags |= MXGEFW_FLAGS_SMALL;
2745 /* pad frames to at least ETH_ZLEN bytes */
2746 if (unlikely(skb->len < ETH_ZLEN)) {
2747 if (skb_padto(skb, ETH_ZLEN)) {
2748 /* The packet is gone, so we must
2750 ss->stats.tx_dropped += 1;
2753 /* adjust the len to account for the zero pad
2754 * so that the nic can know how long it is */
2755 skb->len = ETH_ZLEN;
2759 /* map the skb for DMA */
2760 len = skb->len - skb->data_len;
2761 idx = tx->req & tx->mask;
2762 tx->info[idx].skb = skb;
2763 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2764 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2765 pci_unmap_len_set(&tx->info[idx], len, len);
2767 frag_cnt = skb_shinfo(skb)->nr_frags;
2772 /* "rdma_count" is the number of RDMAs belonging to the
2773 * current packet BEFORE the current send request. For
2774 * non-TSO packets, this is equal to "count".
2775 * For TSO packets, rdma_count needs to be reset
2776 * to 0 after a segment cut.
2778 * The rdma_count field of the send request is
2779 * the number of RDMAs of the packet starting at
2780 * that request. For TSO send requests with one ore more cuts
2781 * in the middle, this is the number of RDMAs starting
2782 * after the last cut in the request. All previous
2783 * segments before the last cut implicitly have 1 RDMA.
2785 * Since the number of RDMAs is not known beforehand,
2786 * it must be filled-in retroactively - after each
2787 * segmentation cut or at the end of the entire packet.
2791 /* Break the SKB or Fragment up into pieces which
2792 * do not cross mgp->tx_boundary */
2793 low = MYRI10GE_LOWPART_TO_U32(bus);
2794 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2799 if (unlikely(count == max_segments))
2800 goto abort_linearize;
2803 (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
2804 seglen = boundary - low;
2807 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2808 cum_len_next = cum_len + seglen;
2809 if (mss) { /* TSO */
2810 (req - rdma_count)->rdma_count = rdma_count + 1;
2812 if (likely(cum_len >= 0)) { /* payload */
2813 int next_is_first, chop;
2815 chop = (cum_len_next > mss);
2816 cum_len_next = cum_len_next % mss;
2817 next_is_first = (cum_len_next == 0);
2818 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2819 flags_next |= next_is_first *
2821 rdma_count |= -(chop | next_is_first);
2822 rdma_count += chop & !next_is_first;
2823 } else if (likely(cum_len_next >= 0)) { /* header ends */
2829 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2830 flags_next = MXGEFW_FLAGS_TSO_PLD |
2831 MXGEFW_FLAGS_FIRST |
2832 (small * MXGEFW_FLAGS_SMALL);
2835 req->addr_high = high_swapped;
2836 req->addr_low = htonl(low);
2837 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
2838 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2839 req->rdma_count = 1;
2840 req->length = htons(seglen);
2841 req->cksum_offset = cksum_offset;
2842 req->flags = flags | ((cum_len & 1) * odd_flag);
2846 cum_len = cum_len_next;
2851 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2852 if (unlikely(cksum_offset > seglen))
2853 cksum_offset -= seglen;
2858 if (frag_idx == frag_cnt)
2861 /* map next fragment for DMA */
2862 idx = (count + tx->req) & tx->mask;
2863 frag = &skb_shinfo(skb)->frags[frag_idx];
2866 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2867 len, PCI_DMA_TODEVICE);
2868 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2869 pci_unmap_len_set(&tx->info[idx], len, len);
2872 (req - rdma_count)->rdma_count = rdma_count;
2876 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2877 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2878 MXGEFW_FLAGS_FIRST)));
2879 idx = ((count - 1) + tx->req) & tx->mask;
2880 tx->info[idx].last = 1;
2881 myri10ge_submit_req(tx, tx->req_list, count);
2882 /* if using multiple tx queues, make sure NIC polls the
2884 if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2885 tx->queue_active = 1;
2886 put_be32(htonl(1), tx->send_go);
2891 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2893 netif_tx_stop_queue(netdev_queue);
2895 dev->trans_start = jiffies;
2899 /* Free any DMA resources we've alloced and clear out the skb
2900 * slot so as to not trip up assertions, and to avoid a
2901 * double-free if linearizing fails */
2903 last_idx = (idx + 1) & tx->mask;
2904 idx = tx->req & tx->mask;
2905 tx->info[idx].skb = NULL;
2907 len = pci_unmap_len(&tx->info[idx], len);
2909 if (tx->info[idx].skb != NULL)
2910 pci_unmap_single(mgp->pdev,
2911 pci_unmap_addr(&tx->info[idx],
2915 pci_unmap_page(mgp->pdev,
2916 pci_unmap_addr(&tx->info[idx],
2919 pci_unmap_len_set(&tx->info[idx], len, 0);
2920 tx->info[idx].skb = NULL;
2922 idx = (idx + 1) & tx->mask;
2923 } while (idx != last_idx);
2924 if (skb_is_gso(skb)) {
2926 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2931 if (skb_linearize(skb))
2938 dev_kfree_skb_any(skb);
2939 ss->stats.tx_dropped += 1;
2944 static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev)
2946 struct sk_buff *segs, *curr;
2947 struct myri10ge_priv *mgp = netdev_priv(dev);
2948 struct myri10ge_slice_state *ss;
2951 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
2959 status = myri10ge_xmit(curr, dev);
2961 dev_kfree_skb_any(curr);
2966 dev_kfree_skb_any(segs);
2971 dev_kfree_skb_any(skb);
2975 ss = &mgp->ss[skb_get_queue_mapping(skb)];
2976 dev_kfree_skb_any(skb);
2977 ss->stats.tx_dropped += 1;
2981 static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2983 struct myri10ge_priv *mgp = netdev_priv(dev);
2984 struct myri10ge_slice_netstats *slice_stats;
2985 struct net_device_stats *stats = &mgp->stats;
2988 spin_lock(&mgp->stats_lock);
2989 memset(stats, 0, sizeof(*stats));
2990 for (i = 0; i < mgp->num_slices; i++) {
2991 slice_stats = &mgp->ss[i].stats;
2992 stats->rx_packets += slice_stats->rx_packets;
2993 stats->tx_packets += slice_stats->tx_packets;
2994 stats->rx_bytes += slice_stats->rx_bytes;
2995 stats->tx_bytes += slice_stats->tx_bytes;
2996 stats->rx_dropped += slice_stats->rx_dropped;
2997 stats->tx_dropped += slice_stats->tx_dropped;
2999 spin_unlock(&mgp->stats_lock);
3003 static void myri10ge_set_multicast_list(struct net_device *dev)
3005 struct myri10ge_priv *mgp = netdev_priv(dev);
3006 struct myri10ge_cmd cmd;
3007 struct dev_mc_list *mc_list;
3008 __be32 data[2] = { 0, 0 };
3011 /* can be called from atomic contexts,
3012 * pass 1 to force atomicity in myri10ge_send_cmd() */
3013 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
3015 /* This firmware is known to not support multicast */
3016 if (!mgp->fw_multicast_support)
3019 /* Disable multicast filtering */
3021 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3023 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
3024 " error status: %d\n", dev->name, err);
3028 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
3029 /* request to disable multicast filtering, so quit here */
3033 /* Flush the filters */
3035 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3039 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
3040 ", error status: %d\n", dev->name, err);
3044 /* Walk the multicast list, and add each address */
3045 for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
3046 memcpy(data, &mc_list->dmi_addr, 6);
3047 cmd.data0 = ntohl(data[0]);
3048 cmd.data1 = ntohl(data[1]);
3049 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3053 printk(KERN_ERR "myri10ge: %s: Failed "
3054 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
3055 "%d\t", dev->name, err);
3056 printk(KERN_ERR "MAC %pM\n", mc_list->dmi_addr);
3060 /* Enable multicast filtering */
3061 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3063 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
3064 "error status: %d\n", dev->name, err);
3074 static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3076 struct sockaddr *sa = addr;
3077 struct myri10ge_priv *mgp = netdev_priv(dev);
3080 if (!is_valid_ether_addr(sa->sa_data))
3081 return -EADDRNOTAVAIL;
3083 status = myri10ge_update_mac_address(mgp, sa->sa_data);
3086 "myri10ge: %s: changing mac address failed with %d\n",
3091 /* change the dev structure */
3092 memcpy(dev->dev_addr, sa->sa_data, 6);
3096 static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3098 struct myri10ge_priv *mgp = netdev_priv(dev);
3101 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
3102 printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
3103 dev->name, new_mtu);
3106 printk(KERN_INFO "%s: changing mtu from %d to %d\n",
3107 dev->name, dev->mtu, new_mtu);
3109 /* if we change the mtu on an active device, we must
3110 * reset the device so the firmware sees the change */
3111 myri10ge_close(dev);
3121 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3122 * Only do it if the bridge is a root port since we don't want to disturb
3123 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3126 static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3128 struct pci_dev *bridge = mgp->pdev->bus->self;
3129 struct device *dev = &mgp->pdev->dev;
3136 if (!myri10ge_ecrc_enable || !bridge)
3139 /* check that the bridge is a root port */
3140 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3141 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3142 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3143 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3144 if (myri10ge_ecrc_enable > 1) {
3145 struct pci_dev *prev_bridge, *old_bridge = bridge;
3147 /* Walk the hierarchy up to the root port
3148 * where ECRC has to be enabled */
3150 prev_bridge = bridge;
3151 bridge = bridge->bus->self;
3152 if (!bridge || prev_bridge == bridge) {
3154 "Failed to find root port"
3155 " to force ECRC\n");
3159 pci_find_capability(bridge, PCI_CAP_ID_EXP);
3160 pci_read_config_word(bridge,
3161 cap + PCI_CAP_FLAGS, &val);
3162 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3163 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3166 "Forcing ECRC on non-root port %s"
3167 " (enabling on root port %s)\n",
3168 pci_name(old_bridge), pci_name(bridge));
3171 "Not enabling ECRC on non-root port %s\n",
3177 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
3181 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3183 dev_err(dev, "failed reading ext-conf-space of %s\n",
3185 dev_err(dev, "\t pci=nommconf in use? "
3186 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3189 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3192 err_cap |= PCI_ERR_CAP_ECRC_GENE;
3193 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3194 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
3198 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3199 * when the PCI-E Completion packets are aligned on an 8-byte
3200 * boundary. Some PCI-E chip sets always align Completion packets; on
3201 * the ones that do not, the alignment can be enforced by enabling
3202 * ECRC generation (if supported).
3204 * When PCI-E Completion packets are not aligned, it is actually more
3205 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3207 * If the driver can neither enable ECRC nor verify that it has
3208 * already been enabled, then it must use a firmware image which works
3209 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
3210 * should also ensure that it never gives the device a Read-DMA which is
3211 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
3212 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
3213 * firmware image, and set tx_boundary to 4KB.
3216 static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
3218 struct pci_dev *pdev = mgp->pdev;
3219 struct device *dev = &pdev->dev;
3222 mgp->tx_boundary = 4096;
3224 * Verify the max read request size was set to 4KB
3225 * before trying the test with 4KB.
3227 status = pcie_get_readrq(pdev);
3229 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3232 if (status != 4096) {
3233 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
3234 mgp->tx_boundary = 2048;
3237 * load the optimized firmware (which assumes aligned PCIe
3238 * completions) in order to see if it works on this host.
3240 mgp->fw_name = myri10ge_fw_aligned;
3241 status = myri10ge_load_firmware(mgp, 1);
3247 * Enable ECRC if possible
3249 myri10ge_enable_ecrc(mgp);
3252 * Run a DMA test which watches for unaligned completions and
3253 * aborts on the first one seen.
3256 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3258 return; /* keep the aligned firmware */
3260 if (status != -E2BIG)
3261 dev_warn(dev, "DMA test failed: %d\n", status);
3262 if (status == -ENOSYS)
3263 dev_warn(dev, "Falling back to ethp! "
3264 "Please install up to date fw\n");
3266 /* fall back to using the unaligned firmware */
3267 mgp->tx_boundary = 2048;
3268 mgp->fw_name = myri10ge_fw_unaligned;
3272 static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3276 if (myri10ge_force_firmware == 0) {
3277 int link_width, exp_cap;
3280 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3281 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3282 link_width = (lnk >> 4) & 0x3f;
3284 /* Check to see if Link is less than 8 or if the
3285 * upstream bridge is known to provide aligned
3287 if (link_width < 8) {
3288 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3290 mgp->tx_boundary = 4096;
3291 mgp->fw_name = myri10ge_fw_aligned;
3293 myri10ge_firmware_probe(mgp);
3296 if (myri10ge_force_firmware == 1) {
3297 dev_info(&mgp->pdev->dev,
3298 "Assuming aligned completions (forced)\n");
3299 mgp->tx_boundary = 4096;
3300 mgp->fw_name = myri10ge_fw_aligned;
3302 dev_info(&mgp->pdev->dev,
3303 "Assuming unaligned completions (forced)\n");
3304 mgp->tx_boundary = 2048;
3305 mgp->fw_name = myri10ge_fw_unaligned;
3308 if (myri10ge_fw_name != NULL) {
3310 mgp->fw_name = myri10ge_fw_name;
3312 if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3313 myri10ge_fw_names[mgp->board_number] != NULL &&
3314 strlen(myri10ge_fw_names[mgp->board_number])) {
3315 mgp->fw_name = myri10ge_fw_names[mgp->board_number];
3319 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3324 static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3326 struct myri10ge_priv *mgp;
3327 struct net_device *netdev;
3329 mgp = pci_get_drvdata(pdev);
3334 netif_device_detach(netdev);
3335 if (netif_running(netdev)) {
3336 printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
3338 myri10ge_close(netdev);
3341 myri10ge_dummy_rdma(mgp, 0);
3342 pci_save_state(pdev);
3343 pci_disable_device(pdev);
3345 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
3348 static int myri10ge_resume(struct pci_dev *pdev)
3350 struct myri10ge_priv *mgp;
3351 struct net_device *netdev;
3355 mgp = pci_get_drvdata(pdev);
3359 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
3360 msleep(5); /* give card time to respond */
3361 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3362 if (vendor == 0xffff) {
3363 printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
3368 status = pci_restore_state(pdev);
3372 status = pci_enable_device(pdev);
3374 dev_err(&pdev->dev, "failed to enable device\n");
3378 pci_set_master(pdev);
3380 myri10ge_reset(mgp);
3381 myri10ge_dummy_rdma(mgp, 1);
3383 /* Save configuration space to be restored if the
3384 * nic resets due to a parity error */
3385 pci_save_state(pdev);
3387 if (netif_running(netdev)) {
3389 status = myri10ge_open(netdev);
3392 goto abort_with_enabled;
3395 netif_device_attach(netdev);
3400 pci_disable_device(pdev);
3404 #endif /* CONFIG_PM */
3406 static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3408 struct pci_dev *pdev = mgp->pdev;
3409 int vs = mgp->vendor_specific_offset;
3412 /*enter read32 mode */
3413 pci_write_config_byte(pdev, vs + 0x10, 0x3);
3415 /*read REBOOT_STATUS (0xfffffff0) */
3416 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3417 pci_read_config_dword(pdev, vs + 0x14, &reboot);
3422 * This watchdog is used to check whether the board has suffered
3423 * from a parity error and needs to be recovered.
3425 static void myri10ge_watchdog(struct work_struct *work)
3427 struct myri10ge_priv *mgp =
3428 container_of(work, struct myri10ge_priv, watchdog_work);
3429 struct myri10ge_tx_buf *tx;
3435 mgp->watchdog_resets++;
3436 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3437 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3438 /* Bus master DMA disabled? Check to see
3439 * if the card rebooted due to a parity error
3440 * For now, just report it */
3441 reboot = myri10ge_read_reboot(mgp);
3443 "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n",
3444 mgp->dev->name, reboot,
3445 myri10ge_reset_recover ? " " : " not");
3446 if (myri10ge_reset_recover == 0)
3449 myri10ge_reset_recover--;
3452 * A rebooted nic will come back with config space as
3453 * it was after power was applied to PCIe bus.
3454 * Attempt to restore config space which was saved
3455 * when the driver was loaded, or the last time the
3456 * nic was resumed from power saving mode.
3458 pci_restore_state(mgp->pdev);
3460 /* save state again for accounting reasons */
3461 pci_save_state(mgp->pdev);
3464 /* if we get back -1's from our slot, perhaps somebody
3465 * powered off our card. Don't try to reset it in
3467 if (cmd == 0xffff) {
3468 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3469 if (vendor == 0xffff) {
3471 "myri10ge: %s: device disappeared!\n",
3476 /* Perhaps it is a software error. Try to reset */
3478 printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
3480 for (i = 0; i < mgp->num_slices; i++) {
3481 tx = &mgp->ss[i].tx;
3483 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3484 mgp->dev->name, i, tx->queue_active, tx->req,
3485 tx->done, tx->pkt_start, tx->pkt_done,
3486 (int)ntohl(mgp->ss[i].fw_stats->
3490 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3491 mgp->dev->name, i, tx->queue_active, tx->req,
3492 tx->done, tx->pkt_start, tx->pkt_done,
3493 (int)ntohl(mgp->ss[i].fw_stats->
3499 myri10ge_close(mgp->dev);
3500 status = myri10ge_load_firmware(mgp, 1);
3502 printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
3505 myri10ge_open(mgp->dev);
3510 * We use our own timer routine rather than relying upon
3511 * netdev->tx_timeout because we have a very large hardware transmit
3512 * queue. Due to the large queue, the netdev->tx_timeout function
3513 * cannot detect a NIC with a parity error in a timely fashion if the
3514 * NIC is lightly loaded.
3516 static void myri10ge_watchdog_timer(unsigned long arg)
3518 struct myri10ge_priv *mgp;
3519 struct myri10ge_slice_state *ss;
3520 int i, reset_needed;
3523 mgp = (struct myri10ge_priv *)arg;
3525 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3526 for (i = 0, reset_needed = 0;
3527 i < mgp->num_slices && reset_needed == 0; ++i) {
3530 if (ss->rx_small.watchdog_needed) {
3531 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3532 mgp->small_bytes + MXGEFW_PAD,
3534 if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3535 myri10ge_fill_thresh)
3536 ss->rx_small.watchdog_needed = 0;
3538 if (ss->rx_big.watchdog_needed) {
3539 myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3541 if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3542 myri10ge_fill_thresh)
3543 ss->rx_big.watchdog_needed = 0;
3546 if (ss->tx.req != ss->tx.done &&
3547 ss->tx.done == ss->watchdog_tx_done &&
3548 ss->watchdog_tx_req != ss->watchdog_tx_done) {
3549 /* nic seems like it might be stuck.. */
3550 if (rx_pause_cnt != mgp->watchdog_pause) {
3551 if (net_ratelimit())
3553 "myri10ge %s slice %d:"
3554 "TX paused, check link partner\n",
3558 "myri10ge %s slice %d stuck:",
3563 ss->watchdog_tx_done = ss->tx.done;
3564 ss->watchdog_tx_req = ss->tx.req;
3566 mgp->watchdog_pause = rx_pause_cnt;
3569 schedule_work(&mgp->watchdog_work);
3572 mod_timer(&mgp->watchdog_timer,
3573 jiffies + myri10ge_watchdog_timeout * HZ);
3577 static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3579 struct myri10ge_slice_state *ss;
3580 struct pci_dev *pdev = mgp->pdev;
3584 if (mgp->ss == NULL)
3587 for (i = 0; i < mgp->num_slices; i++) {
3589 if (ss->rx_done.entry != NULL) {
3590 bytes = mgp->max_intr_slots *
3591 sizeof(*ss->rx_done.entry);
3592 dma_free_coherent(&pdev->dev, bytes,
3593 ss->rx_done.entry, ss->rx_done.bus);
3594 ss->rx_done.entry = NULL;
3596 if (ss->fw_stats != NULL) {
3597 bytes = sizeof(*ss->fw_stats);
3598 dma_free_coherent(&pdev->dev, bytes,
3599 ss->fw_stats, ss->fw_stats_bus);
3600 ss->fw_stats = NULL;
3607 static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3609 struct myri10ge_slice_state *ss;
3610 struct pci_dev *pdev = mgp->pdev;
3614 bytes = sizeof(*mgp->ss) * mgp->num_slices;
3615 mgp->ss = kzalloc(bytes, GFP_KERNEL);
3616 if (mgp->ss == NULL) {
3620 for (i = 0; i < mgp->num_slices; i++) {
3622 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3623 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3626 if (ss->rx_done.entry == NULL)
3628 memset(ss->rx_done.entry, 0, bytes);
3629 bytes = sizeof(*ss->fw_stats);
3630 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3633 if (ss->fw_stats == NULL)
3637 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3638 myri10ge_napi_weight);
3642 myri10ge_free_slices(mgp);
3647 * This function determines the number of slices supported.
3648 * The number slices is the minumum of the number of CPUS,
3649 * the number of MSI-X irqs supported, the number of slices
3650 * supported by the firmware
3652 static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3654 struct myri10ge_cmd cmd;
3655 struct pci_dev *pdev = mgp->pdev;
3657 int i, status, ncpus, msix_cap;
3659 mgp->num_slices = 1;
3660 msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3661 ncpus = num_online_cpus();
3663 if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3664 (myri10ge_max_slices == -1 && ncpus < 2))
3667 /* try to load the slice aware rss firmware */
3668 old_fw = mgp->fw_name;
3669 if (myri10ge_fw_name != NULL) {
3670 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3672 mgp->fw_name = myri10ge_fw_name;
3673 } else if (old_fw == myri10ge_fw_aligned)
3674 mgp->fw_name = myri10ge_fw_rss_aligned;
3676 mgp->fw_name = myri10ge_fw_rss_unaligned;
3677 status = myri10ge_load_firmware(mgp, 0);
3679 dev_info(&pdev->dev, "Rss firmware not found\n");
3683 /* hit the board with a reset to ensure it is alive */
3684 memset(&cmd, 0, sizeof(cmd));
3685 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3687 dev_err(&mgp->pdev->dev, "failed reset\n");
3692 mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3694 /* tell it the size of the interrupt queues */
3695 cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3696 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3698 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3702 /* ask the maximum number of slices it supports */
3703 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3707 mgp->num_slices = cmd.data0;
3709 /* Only allow multiple slices if MSI-X is usable */
3710 if (!myri10ge_msi) {
3714 /* if the admin did not specify a limit to how many
3715 * slices we should use, cap it automatically to the
3716 * number of CPUs currently online */
3717 if (myri10ge_max_slices == -1)
3718 myri10ge_max_slices = ncpus;
3720 if (mgp->num_slices > myri10ge_max_slices)
3721 mgp->num_slices = myri10ge_max_slices;
3723 /* Now try to allocate as many MSI-X vectors as we have
3724 * slices. We give up on MSI-X if we can only get a single
3727 mgp->msix_vectors = kzalloc(mgp->num_slices *
3728 sizeof(*mgp->msix_vectors), GFP_KERNEL);
3729 if (mgp->msix_vectors == NULL)
3731 for (i = 0; i < mgp->num_slices; i++) {
3732 mgp->msix_vectors[i].entry = i;
3735 while (mgp->num_slices > 1) {
3736 /* make sure it is a power of two */
3737 while (!is_power_of_2(mgp->num_slices))
3739 if (mgp->num_slices == 1)
3741 status = pci_enable_msix(pdev, mgp->msix_vectors,
3744 pci_disable_msix(pdev);
3748 mgp->num_slices = status;
3754 if (mgp->msix_vectors != NULL) {
3755 kfree(mgp->msix_vectors);
3756 mgp->msix_vectors = NULL;
3760 mgp->num_slices = 1;
3761 mgp->fw_name = old_fw;
3762 myri10ge_load_firmware(mgp, 0);
3765 static const struct net_device_ops myri10ge_netdev_ops = {
3766 .ndo_open = myri10ge_open,
3767 .ndo_stop = myri10ge_close,
3768 .ndo_start_xmit = myri10ge_xmit,
3769 .ndo_get_stats = myri10ge_get_stats,
3770 .ndo_validate_addr = eth_validate_addr,
3771 .ndo_change_mtu = myri10ge_change_mtu,
3772 .ndo_set_multicast_list = myri10ge_set_multicast_list,
3773 .ndo_set_mac_address = myri10ge_set_mac_address,
3776 static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3778 struct net_device *netdev;
3779 struct myri10ge_priv *mgp;
3780 struct device *dev = &pdev->dev;
3782 int status = -ENXIO;
3784 unsigned hdr_offset, ss_offset;
3785 static int board_number;
3787 netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
3788 if (netdev == NULL) {
3789 dev_err(dev, "Could not allocate ethernet device\n");
3793 SET_NETDEV_DEV(netdev, &pdev->dev);
3795 mgp = netdev_priv(netdev);
3798 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
3799 mgp->pause = myri10ge_flow_control;
3800 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
3801 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
3802 mgp->board_number = board_number;
3803 init_waitqueue_head(&mgp->down_wq);
3805 if (pci_enable_device(pdev)) {
3806 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3808 goto abort_with_netdev;
3811 /* Find the vendor-specific cap so we can check
3812 * the reboot register later on */
3813 mgp->vendor_specific_offset
3814 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3816 /* Set our max read request to 4KB */
3817 status = pcie_set_readrq(pdev, 4096);
3819 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3821 goto abort_with_enabled;
3824 pci_set_master(pdev);
3826 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3830 "64-bit pci address mask was refused, "
3832 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3835 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3836 goto abort_with_enabled;
3838 (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3839 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3840 &mgp->cmd_bus, GFP_KERNEL);
3841 if (mgp->cmd == NULL)
3842 goto abort_with_enabled;
3844 mgp->board_span = pci_resource_len(pdev, 0);
3845 mgp->iomem_base = pci_resource_start(pdev, 0);
3847 mgp->wc_enabled = 0;
3849 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3850 MTRR_TYPE_WRCOMB, 1);
3852 mgp->wc_enabled = 1;
3854 mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
3855 if (mgp->sram == NULL) {
3856 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3857 mgp->board_span, mgp->iomem_base);
3859 goto abort_with_mtrr;
3862 ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3863 ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3864 mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3865 if (mgp->sram_size > mgp->board_span ||
3866 mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3868 "invalid sram_size %dB or board span %ldB\n",
3869 mgp->sram_size, mgp->board_span);
3870 goto abort_with_ioremap;
3872 memcpy_fromio(mgp->eeprom_strings,
3873 mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
3874 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3875 status = myri10ge_read_mac_addr(mgp);
3877 goto abort_with_ioremap;
3879 for (i = 0; i < ETH_ALEN; i++)
3880 netdev->dev_addr[i] = mgp->mac_addr[i];
3882 myri10ge_select_firmware(mgp);
3884 status = myri10ge_load_firmware(mgp, 1);
3886 dev_err(&pdev->dev, "failed to load firmware\n");
3887 goto abort_with_ioremap;
3889 myri10ge_probe_slices(mgp);
3890 status = myri10ge_alloc_slices(mgp);
3892 dev_err(&pdev->dev, "failed to alloc slice state\n");
3893 goto abort_with_firmware;
3895 netdev->real_num_tx_queues = mgp->num_slices;
3896 status = myri10ge_reset(mgp);
3898 dev_err(&pdev->dev, "failed reset\n");
3899 goto abort_with_slices;
3901 #ifdef CONFIG_MYRI10GE_DCA
3902 myri10ge_setup_dca(mgp);
3904 pci_set_drvdata(pdev, mgp);
3905 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3906 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3907 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3908 myri10ge_initial_mtu = 68;
3910 netdev->netdev_ops = &myri10ge_netdev_ops;
3911 netdev->mtu = myri10ge_initial_mtu;
3912 netdev->base_addr = mgp->iomem_base;
3913 netdev->features = mgp->features;
3916 netdev->features |= NETIF_F_HIGHDMA;
3917 netdev->features |= NETIF_F_LRO;
3919 netdev->vlan_features |= mgp->features;
3920 if (mgp->fw_ver_tiny < 37)
3921 netdev->vlan_features &= ~NETIF_F_TSO6;
3922 if (mgp->fw_ver_tiny < 32)
3923 netdev->vlan_features &= ~NETIF_F_TSO;
3925 /* make sure we can get an irq, and that MSI can be
3926 * setup (if available). Also ensure netdev->irq
3927 * is set to correct value if MSI is enabled */
3928 status = myri10ge_request_irq(mgp);
3930 goto abort_with_firmware;
3931 netdev->irq = pdev->irq;
3932 myri10ge_free_irq(mgp);
3934 /* Save configuration space to be restored if the
3935 * nic resets due to a parity error */
3936 pci_save_state(pdev);
3938 /* Setup the watchdog timer */
3939 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3940 (unsigned long)mgp);
3942 spin_lock_init(&mgp->stats_lock);
3943 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
3944 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
3945 status = register_netdev(netdev);
3947 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
3948 goto abort_with_state;
3950 if (mgp->msix_enabled)
3951 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3952 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3953 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3955 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3956 mgp->msi_enabled ? "MSI" : "xPIC",
3957 netdev->irq, mgp->tx_boundary, mgp->fw_name,
3958 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3964 pci_restore_state(pdev);
3967 myri10ge_free_slices(mgp);
3969 abort_with_firmware:
3970 myri10ge_dummy_rdma(mgp, 0);
3973 if (mgp->mac_addr_string != NULL)
3975 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
3976 mgp->mac_addr_string, mgp->serial_number);
3982 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3984 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3985 mgp->cmd, mgp->cmd_bus);
3988 pci_disable_device(pdev);
3991 free_netdev(netdev);
3998 * Does what is necessary to shutdown one Myrinet device. Called
3999 * once for each Myrinet card by the kernel when a module is
4002 static void myri10ge_remove(struct pci_dev *pdev)
4004 struct myri10ge_priv *mgp;
4005 struct net_device *netdev;
4007 mgp = pci_get_drvdata(pdev);
4011 flush_scheduled_work();
4013 unregister_netdev(netdev);
4015 #ifdef CONFIG_MYRI10GE_DCA
4016 myri10ge_teardown_dca(mgp);
4018 myri10ge_dummy_rdma(mgp, 0);
4020 /* avoid a memory leak */
4021 pci_restore_state(pdev);
4027 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4029 myri10ge_free_slices(mgp);
4030 if (mgp->msix_vectors != NULL)
4031 kfree(mgp->msix_vectors);
4032 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4033 mgp->cmd, mgp->cmd_bus);
4035 free_netdev(netdev);
4036 pci_disable_device(pdev);
4037 pci_set_drvdata(pdev, NULL);
4040 #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
4041 #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
4043 static struct pci_device_id myri10ge_pci_tbl[] = {
4044 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
4046 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
4050 MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
4052 static struct pci_driver myri10ge_driver = {
4054 .probe = myri10ge_probe,
4055 .remove = myri10ge_remove,
4056 .id_table = myri10ge_pci_tbl,
4058 .suspend = myri10ge_suspend,
4059 .resume = myri10ge_resume,
4063 #ifdef CONFIG_MYRI10GE_DCA
4065 myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4067 int err = driver_for_each_device(&myri10ge_driver.driver,
4069 myri10ge_notify_dca_device);
4076 static struct notifier_block myri10ge_dca_notifier = {
4077 .notifier_call = myri10ge_notify_dca,
4081 #endif /* CONFIG_MYRI10GE_DCA */
4083 static __init int myri10ge_init_module(void)
4085 printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
4086 MYRI10GE_VERSION_STR);
4088 if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
4090 "%s: Illegal rssh hash type %d, defaulting to source port\n",
4091 myri10ge_driver.name, myri10ge_rss_hash);
4092 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4094 #ifdef CONFIG_MYRI10GE_DCA
4095 dca_register_notify(&myri10ge_dca_notifier);
4097 if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4098 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
4100 return pci_register_driver(&myri10ge_driver);
4103 module_init(myri10ge_init_module);
4105 static __exit void myri10ge_cleanup_module(void)
4107 #ifdef CONFIG_MYRI10GE_DCA
4108 dca_unregister_notify(&myri10ge_dca_notifier);
4110 pci_unregister_driver(&myri10ge_driver);
4113 module_exit(myri10ge_cleanup_module);