2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
21 #include "targaddrs.h"
23 #define ATH10K_FW_DIR "ath10k"
25 /* QCA988X 1.0 definitions (unsupported) */
26 #define QCA988X_HW_1_0_CHIP_ID_REV 0x0
28 /* QCA988X 2.0 definitions */
29 #define QCA988X_HW_2_0_VERSION 0x4100016c
30 #define QCA988X_HW_2_0_CHIP_ID_REV 0x2
31 #define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
32 #define QCA988X_HW_2_0_FW_FILE "firmware.bin"
33 #define QCA988X_HW_2_0_OTP_FILE "otp.bin"
34 #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
35 #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
37 /* QCA6174 target BMI version signatures */
38 #define QCA6174_HW_1_0_VERSION 0x05000000
39 #define QCA6174_HW_1_1_VERSION 0x05000001
40 #define QCA6174_HW_1_3_VERSION 0x05000003
41 #define QCA6174_HW_2_1_VERSION 0x05010000
42 #define QCA6174_HW_3_0_VERSION 0x05020000
43 #define QCA6174_HW_3_2_VERSION 0x05030000
45 enum qca6174_pci_rev {
46 QCA6174_PCI_REV_1_1 = 0x11,
47 QCA6174_PCI_REV_1_3 = 0x13,
48 QCA6174_PCI_REV_2_0 = 0x20,
49 QCA6174_PCI_REV_3_0 = 0x30,
52 enum qca6174_chip_id_rev {
53 QCA6174_HW_1_0_CHIP_ID_REV = 0,
54 QCA6174_HW_1_1_CHIP_ID_REV = 1,
55 QCA6174_HW_1_3_CHIP_ID_REV = 2,
56 QCA6174_HW_2_1_CHIP_ID_REV = 4,
57 QCA6174_HW_2_2_CHIP_ID_REV = 5,
58 QCA6174_HW_3_0_CHIP_ID_REV = 8,
59 QCA6174_HW_3_1_CHIP_ID_REV = 9,
60 QCA6174_HW_3_2_CHIP_ID_REV = 10,
63 #define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
64 #define QCA6174_HW_2_1_FW_FILE "firmware.bin"
65 #define QCA6174_HW_2_1_OTP_FILE "otp.bin"
66 #define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
67 #define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
69 #define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
70 #define QCA6174_HW_3_0_FW_FILE "firmware.bin"
71 #define QCA6174_HW_3_0_OTP_FILE "otp.bin"
72 #define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
73 #define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
75 #define ATH10K_FW_API2_FILE "firmware-2.bin"
76 #define ATH10K_FW_API3_FILE "firmware-3.bin"
78 /* added support for ATH10K_FW_IE_WMI_OP_VERSION */
79 #define ATH10K_FW_API4_FILE "firmware-4.bin"
81 #define ATH10K_FW_UTF_FILE "utf.bin"
83 /* includes also the null byte */
84 #define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
86 #define REG_DUMP_COUNT_QCA988X 60
88 #define QCA988X_CAL_DATA_LEN 2116
96 enum ath10k_fw_ie_type {
97 ATH10K_FW_IE_FW_VERSION = 0,
98 ATH10K_FW_IE_TIMESTAMP = 1,
99 ATH10K_FW_IE_FEATURES = 2,
100 ATH10K_FW_IE_FW_IMAGE = 3,
101 ATH10K_FW_IE_OTP_IMAGE = 4,
103 /* WMI "operations" interface version, 32 bit value. Supported from
104 * FW API 4 and above.
106 ATH10K_FW_IE_WMI_OP_VERSION = 5,
108 /* HTT "operations" interface version, 32 bit value. Supported from
109 * FW API 5 and above.
111 ATH10K_FW_IE_HTT_OP_VERSION = 6,
114 enum ath10k_fw_wmi_op_version {
115 ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
117 ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
118 ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
119 ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
120 ATH10K_FW_WMI_OP_VERSION_TLV = 4,
121 ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
124 ATH10K_FW_WMI_OP_VERSION_MAX,
127 enum ath10k_fw_htt_op_version {
128 ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
130 ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
132 /* also used in 10.2 and 10.2.4 branches */
133 ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
135 ATH10K_FW_HTT_OP_VERSION_TLV = 3,
138 ATH10K_FW_HTT_OP_VERSION_MAX,
146 struct ath10k_hw_regs {
147 u32 rtc_state_cold_reset_mask;
148 u32 rtc_soc_base_address;
149 u32 rtc_wmac_base_address;
150 u32 soc_core_base_address;
151 u32 ce_wrapper_base_address;
152 u32 ce0_base_address;
153 u32 ce1_base_address;
154 u32 ce2_base_address;
155 u32 ce3_base_address;
156 u32 ce4_base_address;
157 u32 ce5_base_address;
158 u32 ce6_base_address;
159 u32 ce7_base_address;
160 u32 soc_reset_control_si0_rst_mask;
161 u32 soc_reset_control_ce_rst_mask;
162 u32 soc_chip_id_address;
163 u32 scratch_3_address;
166 extern const struct ath10k_hw_regs qca988x_regs;
167 extern const struct ath10k_hw_regs qca6174_regs;
169 #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
170 #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
172 /* Known pecularities:
173 * - current FW doesn't support raw rx mode (last tested v599)
174 * - current FW dumps upon raw tx mode (last tested v599)
175 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
176 * - raw have FCS, nwifi doesn't
177 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
178 * param, llc/snap) are aligned to 4byte boundaries each */
179 enum ath10k_hw_txrx_mode {
180 ATH10K_HW_TXRX_RAW = 0,
181 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
182 ATH10K_HW_TXRX_ETHERNET = 2,
184 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
185 ATH10K_HW_TXRX_MGMT = 3,
188 enum ath10k_mcast2ucast_mode {
189 ATH10K_MCAST2UCAST_DISABLED = 0,
190 ATH10K_MCAST2UCAST_ENABLED = 1,
193 struct ath10k_pktlog_hdr {
202 /* Target specific defines for MAIN firmware */
203 #define TARGET_NUM_VDEVS 8
204 #define TARGET_NUM_PEER_AST 2
205 #define TARGET_NUM_WDS_ENTRIES 32
206 #define TARGET_DMA_BURST_SIZE 0
207 #define TARGET_MAC_AGGR_DELIM 0
208 #define TARGET_AST_SKID_LIMIT 16
209 #define TARGET_NUM_STATIONS 16
210 #define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
212 #define TARGET_NUM_OFFLOAD_PEERS 0
213 #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
214 #define TARGET_NUM_PEER_KEYS 2
215 #define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
216 #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
217 #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
218 #define TARGET_RX_TIMEOUT_LO_PRI 100
219 #define TARGET_RX_TIMEOUT_HI_PRI 40
221 /* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
222 * avoid a very expensive re-alignment in mac80211. */
223 #define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
225 #define TARGET_SCAN_MAX_PENDING_REQS 4
226 #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
227 #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
228 #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
229 #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
230 #define TARGET_NUM_MCAST_GROUPS 0
231 #define TARGET_NUM_MCAST_TABLE_ELEMS 0
232 #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
233 #define TARGET_TX_DBG_LOG_SIZE 1024
234 #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
235 #define TARGET_VOW_CONFIG 0
236 #define TARGET_NUM_MSDU_DESC (1024 + 400)
237 #define TARGET_MAX_FRAG_ENTRIES 0
239 /* Target specific defines for 10.X firmware */
240 #define TARGET_10X_NUM_VDEVS 16
241 #define TARGET_10X_NUM_PEER_AST 2
242 #define TARGET_10X_NUM_WDS_ENTRIES 32
243 #define TARGET_10X_DMA_BURST_SIZE 0
244 #define TARGET_10X_MAC_AGGR_DELIM 0
245 #define TARGET_10X_AST_SKID_LIMIT 128
246 #define TARGET_10X_NUM_STATIONS 128
247 #define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
248 (TARGET_10X_NUM_VDEVS))
249 #define TARGET_10X_NUM_OFFLOAD_PEERS 0
250 #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
251 #define TARGET_10X_NUM_PEER_KEYS 2
252 #define TARGET_10X_NUM_TIDS_MAX 256
253 #define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
254 (TARGET_10X_NUM_PEERS) * 2)
255 #define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
256 #define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
257 #define TARGET_10X_RX_TIMEOUT_LO_PRI 100
258 #define TARGET_10X_RX_TIMEOUT_HI_PRI 40
259 #define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
260 #define TARGET_10X_SCAN_MAX_PENDING_REQS 4
261 #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
262 #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
263 #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
264 #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
265 #define TARGET_10X_NUM_MCAST_GROUPS 0
266 #define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
267 #define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
268 #define TARGET_10X_TX_DBG_LOG_SIZE 1024
269 #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
270 #define TARGET_10X_VOW_CONFIG 0
271 #define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
272 #define TARGET_10X_MAX_FRAG_ENTRIES 0
274 /* 10.2 parameters */
275 #define TARGET_10_2_DMA_BURST_SIZE 1
277 /* Target specific defines for WMI-TLV firmware */
278 #define TARGET_TLV_NUM_VDEVS 3
279 #define TARGET_TLV_NUM_STATIONS 32
280 #define TARGET_TLV_NUM_PEERS ((TARGET_TLV_NUM_STATIONS) + \
281 (TARGET_TLV_NUM_VDEVS) + \
283 #define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
284 #define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
285 #define TARGET_TLV_NUM_WOW_PATTERNS 22
287 /* Number of Copy Engines supported */
291 * Total number of PCIe MSI interrupts requested for all interrupt sources.
292 * PCIe standard forces this to be a power of 2.
293 * Some Host OS's limit MSI requests that can be granted to 8
294 * so for now we abide by this limit and avoid requesting more
297 #define MSI_NUM_REQUEST_LOG2 3
298 #define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
301 * Granted MSIs are assigned as follows:
302 * Firmware uses the first
303 * Remaining MSIs, if any, are used by Copy Engines
304 * This mapping is known to both Target firmware and Host software.
305 * It may be changed as long as Host and Target are kept in sync.
307 /* MSI for firmware (errors, etc.) */
308 #define MSI_ASSIGN_FW 0
310 /* MSIs for Copy Engines */
311 #define MSI_ASSIGN_CE_INITIAL 1
312 #define MSI_ASSIGN_CE_MAX 7
315 #define RTC_STATE_V_ON 3
317 #define RTC_STATE_COLD_RESET_MASK ar->regs->rtc_state_cold_reset_mask
318 #define RTC_STATE_V_LSB 0
319 #define RTC_STATE_V_MASK 0x00000007
320 #define RTC_STATE_ADDRESS 0x0000
321 #define PCIE_SOC_WAKE_V_MASK 0x00000001
322 #define PCIE_SOC_WAKE_ADDRESS 0x0004
323 #define PCIE_SOC_WAKE_RESET 0x00000000
324 #define SOC_GLOBAL_RESET_ADDRESS 0x0008
326 #define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
327 #define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
328 #define MAC_COEX_BASE_ADDRESS 0x00006000
329 #define BT_COEX_BASE_ADDRESS 0x00007000
330 #define SOC_PCIE_BASE_ADDRESS 0x00008000
331 #define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
332 #define WLAN_UART_BASE_ADDRESS 0x0000c000
333 #define WLAN_SI_BASE_ADDRESS 0x00010000
334 #define WLAN_GPIO_BASE_ADDRESS 0x00014000
335 #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
336 #define WLAN_MAC_BASE_ADDRESS 0x00020000
337 #define EFUSE_BASE_ADDRESS 0x00030000
338 #define FPGA_REG_BASE_ADDRESS 0x00039000
339 #define WLAN_UART2_BASE_ADDRESS 0x00054c00
340 #define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
341 #define CE0_BASE_ADDRESS ar->regs->ce0_base_address
342 #define CE1_BASE_ADDRESS ar->regs->ce1_base_address
343 #define CE2_BASE_ADDRESS ar->regs->ce2_base_address
344 #define CE3_BASE_ADDRESS ar->regs->ce3_base_address
345 #define CE4_BASE_ADDRESS ar->regs->ce4_base_address
346 #define CE5_BASE_ADDRESS ar->regs->ce5_base_address
347 #define CE6_BASE_ADDRESS ar->regs->ce6_base_address
348 #define CE7_BASE_ADDRESS ar->regs->ce7_base_address
349 #define DBI_BASE_ADDRESS 0x00060000
350 #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
351 #define PCIE_LOCAL_BASE_ADDRESS 0x00080000
353 #define SOC_RESET_CONTROL_ADDRESS 0x00000000
354 #define SOC_RESET_CONTROL_OFFSET 0x00000000
355 #define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
356 #define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
357 #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
358 #define SOC_CPU_CLOCK_OFFSET 0x00000020
359 #define SOC_CPU_CLOCK_STANDARD_LSB 0
360 #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
361 #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
362 #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
363 #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
364 #define SOC_LPO_CAL_OFFSET 0x000000e0
365 #define SOC_LPO_CAL_ENABLE_LSB 20
366 #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
367 #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
368 #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
370 #define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
371 #define SOC_CHIP_ID_REV_LSB 8
372 #define SOC_CHIP_ID_REV_MASK 0x00000f00
374 #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
375 #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
376 #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
377 #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
379 #define WLAN_GPIO_PIN0_ADDRESS 0x00000028
380 #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
381 #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
382 #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
383 #define WLAN_GPIO_PIN10_ADDRESS 0x00000050
384 #define WLAN_GPIO_PIN11_ADDRESS 0x00000054
385 #define WLAN_GPIO_PIN12_ADDRESS 0x00000058
386 #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
388 #define CLOCK_GPIO_OFFSET 0xffffffff
389 #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
390 #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
392 #define SI_CONFIG_OFFSET 0x00000000
393 #define SI_CONFIG_BIDIR_OD_DATA_LSB 18
394 #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
395 #define SI_CONFIG_I2C_LSB 16
396 #define SI_CONFIG_I2C_MASK 0x00010000
397 #define SI_CONFIG_POS_SAMPLE_LSB 7
398 #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
399 #define SI_CONFIG_INACTIVE_DATA_LSB 5
400 #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
401 #define SI_CONFIG_INACTIVE_CLK_LSB 4
402 #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
403 #define SI_CONFIG_DIVIDER_LSB 0
404 #define SI_CONFIG_DIVIDER_MASK 0x0000000f
405 #define SI_CS_OFFSET 0x00000004
406 #define SI_CS_DONE_ERR_MASK 0x00000400
407 #define SI_CS_DONE_INT_MASK 0x00000200
408 #define SI_CS_START_LSB 8
409 #define SI_CS_START_MASK 0x00000100
410 #define SI_CS_RX_CNT_LSB 4
411 #define SI_CS_RX_CNT_MASK 0x000000f0
412 #define SI_CS_TX_CNT_LSB 0
413 #define SI_CS_TX_CNT_MASK 0x0000000f
415 #define SI_TX_DATA0_OFFSET 0x00000008
416 #define SI_TX_DATA1_OFFSET 0x0000000c
417 #define SI_RX_DATA0_OFFSET 0x00000010
418 #define SI_RX_DATA1_OFFSET 0x00000014
420 #define CORE_CTRL_CPU_INTR_MASK 0x00002000
421 #define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
422 #define CORE_CTRL_ADDRESS 0x0000
423 #define PCIE_INTR_ENABLE_ADDRESS 0x0008
424 #define PCIE_INTR_CAUSE_ADDRESS 0x000c
425 #define PCIE_INTR_CLR_ADDRESS 0x0014
426 #define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
427 #define CPU_INTR_ADDRESS 0x0010
429 /* Firmware indications to the Host via SCRATCH_3 register. */
430 #define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
431 #define FW_IND_EVENT_PENDING 1
432 #define FW_IND_INITIALIZED 2
434 /* HOST_REG interrupt from firmware */
435 #define PCIE_INTR_FIRMWARE_MASK 0x00000400
436 #define PCIE_INTR_CE_MASK_ALL 0x0007f800
438 #define DRAM_BASE_ADDRESS 0x00400000
442 #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
443 #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
444 #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
445 #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
446 #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
447 #define RESET_CONTROL_MBOX_RST_MASK MISSING
448 #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
449 #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
450 #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
451 #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
452 #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
453 #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
454 #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
455 #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
456 #define LOCAL_SCRATCH_OFFSET 0x18
457 #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
458 #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
459 #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
460 #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
461 #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
462 #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
463 #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
464 #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
465 #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
466 #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
467 #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
468 #define MBOX_BASE_ADDRESS MISSING
469 #define INT_STATUS_ENABLE_ERROR_LSB MISSING
470 #define INT_STATUS_ENABLE_ERROR_MASK MISSING
471 #define INT_STATUS_ENABLE_CPU_LSB MISSING
472 #define INT_STATUS_ENABLE_CPU_MASK MISSING
473 #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
474 #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
475 #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
476 #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
477 #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
478 #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
479 #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
480 #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
481 #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
482 #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
483 #define INT_STATUS_ENABLE_ADDRESS MISSING
484 #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
485 #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
486 #define HOST_INT_STATUS_ADDRESS MISSING
487 #define CPU_INT_STATUS_ADDRESS MISSING
488 #define ERROR_INT_STATUS_ADDRESS MISSING
489 #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
490 #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
491 #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
492 #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
493 #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
494 #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
495 #define COUNT_DEC_ADDRESS MISSING
496 #define HOST_INT_STATUS_CPU_MASK MISSING
497 #define HOST_INT_STATUS_CPU_LSB MISSING
498 #define HOST_INT_STATUS_ERROR_MASK MISSING
499 #define HOST_INT_STATUS_ERROR_LSB MISSING
500 #define HOST_INT_STATUS_COUNTER_MASK MISSING
501 #define HOST_INT_STATUS_COUNTER_LSB MISSING
502 #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
503 #define WINDOW_DATA_ADDRESS MISSING
504 #define WINDOW_READ_ADDR_ADDRESS MISSING
505 #define WINDOW_WRITE_ADDR_ADDRESS MISSING
507 #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)