2 * Copyright (c) 2008-2011 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/dma-mapping.h>
19 #include "ar9003_mac.h"
21 #define BITS_PER_BYTE 8
22 #define OFDM_PLCP_BITS 22
23 #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
29 #define HT_LTF(_ns) (4 * (_ns))
30 #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31 #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32 #define TIME_SYMBOLS(t) ((t) >> 2)
33 #define TIME_SYMBOLS_HALFGI(t) (((t) * 5 - 4) / 18)
34 #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
35 #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
38 static u16 bits_per_symbol[][2] = {
40 { 26, 54 }, /* 0: BPSK */
41 { 52, 108 }, /* 1: QPSK 1/2 */
42 { 78, 162 }, /* 2: QPSK 3/4 */
43 { 104, 216 }, /* 3: 16-QAM 1/2 */
44 { 156, 324 }, /* 4: 16-QAM 3/4 */
45 { 208, 432 }, /* 5: 64-QAM 2/3 */
46 { 234, 486 }, /* 6: 64-QAM 3/4 */
47 { 260, 540 }, /* 7: 64-QAM 5/6 */
50 #define IS_HT_RATE(_rate) ((_rate) & 0x80)
52 static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
53 struct ath_atx_tid *tid, struct sk_buff *skb);
54 static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
55 int tx_flags, struct ath_txq *txq);
56 static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
57 struct ath_txq *txq, struct list_head *bf_q,
58 struct ath_tx_status *ts, int txok);
59 static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
60 struct list_head *head, bool internal);
61 static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
62 struct ath_tx_status *ts, int nframes, int nbad,
64 static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
66 static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
68 struct ath_atx_tid *tid,
78 /*********************/
79 /* Aggregation logic */
80 /*********************/
82 void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq)
83 __acquires(&txq->axq_lock)
85 spin_lock_bh(&txq->axq_lock);
88 void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq)
89 __releases(&txq->axq_lock)
91 spin_unlock_bh(&txq->axq_lock);
94 void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq)
95 __releases(&txq->axq_lock)
97 struct sk_buff_head q;
100 __skb_queue_head_init(&q);
101 skb_queue_splice_init(&txq->complete_q, &q);
102 spin_unlock_bh(&txq->axq_lock);
104 while ((skb = __skb_dequeue(&q)))
105 ieee80211_tx_status(sc->hw, skb);
108 static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
110 struct ath_atx_ac *ac = tid->ac;
119 list_add_tail(&tid->list, &ac->tid_q);
125 list_add_tail(&ac->list, &txq->axq_acq);
128 static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
130 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
131 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
132 sizeof(tx_info->rate_driver_data));
133 return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
136 static void ath_send_bar(struct ath_atx_tid *tid, u16 seqno)
138 ieee80211_send_bar(tid->an->vif, tid->an->sta->addr, tid->tidno,
139 seqno << IEEE80211_SEQ_SEQ_SHIFT);
142 static void ath_set_rates(struct ieee80211_vif *vif, struct ieee80211_sta *sta,
145 ieee80211_get_tx_rates(vif, sta, bf->bf_mpdu, bf->rates,
146 ARRAY_SIZE(bf->rates));
149 static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
151 struct ath_txq *txq = tid->ac->txq;
154 struct list_head bf_head;
155 struct ath_tx_status ts;
156 struct ath_frame_info *fi;
157 bool sendbar = false;
159 INIT_LIST_HEAD(&bf_head);
161 memset(&ts, 0, sizeof(ts));
163 while ((skb = __skb_dequeue(&tid->buf_q))) {
164 fi = get_frame_info(skb);
168 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
170 ieee80211_free_txskb(sc->hw, skb);
176 list_add_tail(&bf->list, &bf_head);
177 ath_tx_update_baw(sc, tid, bf->bf_state.seqno);
178 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
181 ath_set_rates(tid->an->vif, tid->an->sta, bf);
182 ath_tx_send_normal(sc, txq, NULL, skb);
187 ath_txq_unlock(sc, txq);
188 ath_send_bar(tid, tid->seq_start);
189 ath_txq_lock(sc, txq);
193 static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
198 index = ATH_BA_INDEX(tid->seq_start, seqno);
199 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
201 __clear_bit(cindex, tid->tx_buf);
203 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
204 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
205 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
206 if (tid->bar_index >= 0)
211 static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
216 index = ATH_BA_INDEX(tid->seq_start, seqno);
217 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
218 __set_bit(cindex, tid->tx_buf);
220 if (index >= ((tid->baw_tail - tid->baw_head) &
221 (ATH_TID_MAX_BUFS - 1))) {
222 tid->baw_tail = cindex;
223 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
228 * TODO: For frame(s) that are in the retry state, we will reuse the
229 * sequence number(s) without setting the retry bit. The
230 * alternative is to give up on these and BAR the receiver's window
233 static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
234 struct ath_atx_tid *tid)
239 struct list_head bf_head;
240 struct ath_tx_status ts;
241 struct ath_frame_info *fi;
243 memset(&ts, 0, sizeof(ts));
244 INIT_LIST_HEAD(&bf_head);
246 while ((skb = __skb_dequeue(&tid->buf_q))) {
247 fi = get_frame_info(skb);
251 ath_tx_complete(sc, skb, ATH_TX_ERROR, txq);
255 list_add_tail(&bf->list, &bf_head);
257 ath_tx_update_baw(sc, tid, bf->bf_state.seqno);
258 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
261 tid->seq_next = tid->seq_start;
262 tid->baw_tail = tid->baw_head;
266 static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
267 struct sk_buff *skb, int count)
269 struct ath_frame_info *fi = get_frame_info(skb);
270 struct ath_buf *bf = fi->bf;
271 struct ieee80211_hdr *hdr;
272 int prev = fi->retries;
274 TX_STAT_INC(txq->axq_qnum, a_retries);
275 fi->retries += count;
280 hdr = (struct ieee80211_hdr *)skb->data;
281 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
282 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
283 sizeof(*hdr), DMA_TO_DEVICE);
286 static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
288 struct ath_buf *bf = NULL;
290 spin_lock_bh(&sc->tx.txbuflock);
292 if (unlikely(list_empty(&sc->tx.txbuf))) {
293 spin_unlock_bh(&sc->tx.txbuflock);
297 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
300 spin_unlock_bh(&sc->tx.txbuflock);
305 static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
307 spin_lock_bh(&sc->tx.txbuflock);
308 list_add_tail(&bf->list, &sc->tx.txbuf);
309 spin_unlock_bh(&sc->tx.txbuflock);
312 static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
316 tbf = ath_tx_get_buffer(sc);
320 ATH_TXBUF_RESET(tbf);
322 tbf->bf_mpdu = bf->bf_mpdu;
323 tbf->bf_buf_addr = bf->bf_buf_addr;
324 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
325 tbf->bf_state = bf->bf_state;
330 static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
331 struct ath_tx_status *ts, int txok,
332 int *nframes, int *nbad)
334 struct ath_frame_info *fi;
336 u32 ba[WME_BA_BMP_SIZE >> 5];
343 isaggr = bf_isaggr(bf);
345 seq_st = ts->ts_seqnum;
346 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
350 fi = get_frame_info(bf->bf_mpdu);
351 ba_index = ATH_BA_INDEX(seq_st, bf->bf_state.seqno);
354 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
362 static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
363 struct ath_buf *bf, struct list_head *bf_q,
364 struct ath_tx_status *ts, int txok)
366 struct ath_node *an = NULL;
368 struct ieee80211_sta *sta;
369 struct ieee80211_hw *hw = sc->hw;
370 struct ieee80211_hdr *hdr;
371 struct ieee80211_tx_info *tx_info;
372 struct ath_atx_tid *tid = NULL;
373 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
374 struct list_head bf_head;
375 struct sk_buff_head bf_pending;
376 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0, seq_first;
377 u32 ba[WME_BA_BMP_SIZE >> 5];
378 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
379 bool rc_update = true, isba;
380 struct ieee80211_tx_rate rates[4];
381 struct ath_frame_info *fi;
384 bool flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
389 hdr = (struct ieee80211_hdr *)skb->data;
391 tx_info = IEEE80211_SKB_CB(skb);
393 memcpy(rates, bf->rates, sizeof(rates));
395 retries = ts->ts_longretry + 1;
396 for (i = 0; i < ts->ts_rateindex; i++)
397 retries += rates[i].count;
401 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
405 INIT_LIST_HEAD(&bf_head);
407 bf_next = bf->bf_next;
409 if (!bf->bf_stale || bf_next != NULL)
410 list_move_tail(&bf->list, &bf_head);
412 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts, 0);
419 an = (struct ath_node *)sta->drv_priv;
420 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
421 tid = ATH_AN_2_TID(an, tidno);
422 seq_first = tid->seq_start;
423 isba = ts->ts_flags & ATH9K_TX_BA;
426 * The hardware occasionally sends a tx status for the wrong TID.
427 * In this case, the BA status cannot be considered valid and all
428 * subframes need to be retransmitted
430 * Only BlockAcks have a TID and therefore normal Acks cannot be
433 if (isba && tidno != ts->tid)
436 isaggr = bf_isaggr(bf);
437 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
439 if (isaggr && txok) {
440 if (ts->ts_flags & ATH9K_TX_BA) {
441 seq_st = ts->ts_seqnum;
442 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
445 * AR5416 can become deaf/mute when BA
446 * issue happens. Chip needs to be reset.
447 * But AP code may have sychronization issues
448 * when perform internal reset in this routine.
449 * Only enable reset in STA mode for now.
451 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
456 __skb_queue_head_init(&bf_pending);
458 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
460 u16 seqno = bf->bf_state.seqno;
462 txfail = txpending = sendbar = 0;
463 bf_next = bf->bf_next;
466 tx_info = IEEE80211_SKB_CB(skb);
467 fi = get_frame_info(skb);
469 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno)) {
471 * Outside of the current BlockAck window,
472 * maybe part of a previous session
475 } else if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, seqno))) {
476 /* transmit completion, subframe is
477 * acked by block ack */
479 } else if (!isaggr && txok) {
480 /* transmit completion */
484 } else if (fi->retries < ATH_MAX_SW_RETRIES) {
485 if (txok || !an->sleeping)
486 ath_tx_set_retry(sc, txq, bf->bf_mpdu,
493 bar_index = max_t(int, bar_index,
494 ATH_BA_INDEX(seq_first, seqno));
498 * Make sure the last desc is reclaimed if it
499 * not a holding desc.
501 INIT_LIST_HEAD(&bf_head);
502 if (bf_next != NULL || !bf_last->bf_stale)
503 list_move_tail(&bf->list, &bf_head);
507 * complete the acked-ones/xretried ones; update
510 ath_tx_update_baw(sc, tid, seqno);
512 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
513 memcpy(tx_info->control.rates, rates, sizeof(rates));
514 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok);
518 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
521 /* retry the un-acked ones */
522 if (bf->bf_next == NULL && bf_last->bf_stale) {
525 tbf = ath_clone_txbuf(sc, bf_last);
527 * Update tx baw and complete the
528 * frame with failed status if we
532 ath_tx_update_baw(sc, tid, seqno);
534 ath_tx_complete_buf(sc, bf, txq,
536 bar_index = max_t(int, bar_index,
537 ATH_BA_INDEX(seq_first, seqno));
545 * Put this buffer to the temporary pending
546 * queue to retain ordering
548 __skb_queue_tail(&bf_pending, skb);
554 /* prepend un-acked frames to the beginning of the pending frame queue */
555 if (!skb_queue_empty(&bf_pending)) {
557 ieee80211_sta_set_buffered(sta, tid->tidno, true);
559 skb_queue_splice(&bf_pending, &tid->buf_q);
561 ath_tx_queue_tid(txq, tid);
563 if (ts->ts_status & (ATH9K_TXERR_FILT | ATH9K_TXERR_XRETRY))
564 tid->ac->clear_ps_filter = true;
568 if (bar_index >= 0) {
569 u16 bar_seq = ATH_BA_INDEX2SEQ(seq_first, bar_index);
571 if (BAW_WITHIN(tid->seq_start, tid->baw_size, bar_seq))
572 tid->bar_index = ATH_BA_INDEX(tid->seq_start, bar_seq);
574 ath_txq_unlock(sc, txq);
575 ath_send_bar(tid, ATH_BA_INDEX2SEQ(seq_first, bar_index + 1));
576 ath_txq_lock(sc, txq);
582 ath9k_queue_reset(sc, RESET_TYPE_TX_ERROR);
585 static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
587 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
588 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
591 static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
592 struct ath_tx_status *ts, struct ath_buf *bf,
593 struct list_head *bf_head)
595 struct ieee80211_tx_info *info;
598 txok = !(ts->ts_status & ATH9K_TXERR_MASK);
599 flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
600 txq->axq_tx_inprogress = false;
603 if (bf_is_ampdu_not_probing(bf))
604 txq->axq_ampdu_depth--;
606 if (!bf_isampdu(bf)) {
608 info = IEEE80211_SKB_CB(bf->bf_mpdu);
609 memcpy(info->control.rates, bf->rates,
610 sizeof(info->control.rates));
611 ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok);
613 ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok);
615 ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok);
617 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) && !flush)
618 ath_txq_schedule(sc, txq);
621 static bool ath_lookup_legacy(struct ath_buf *bf)
624 struct ieee80211_tx_info *tx_info;
625 struct ieee80211_tx_rate *rates;
629 tx_info = IEEE80211_SKB_CB(skb);
630 rates = tx_info->control.rates;
632 for (i = 0; i < 4; i++) {
633 if (!rates[i].count || rates[i].idx < 0)
636 if (!(rates[i].flags & IEEE80211_TX_RC_MCS))
643 static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
644 struct ath_atx_tid *tid)
647 struct ieee80211_tx_info *tx_info;
648 struct ieee80211_tx_rate *rates;
649 u32 max_4ms_framelen, frmlen;
650 u16 aggr_limit, bt_aggr_limit, legacy = 0;
651 int q = tid->ac->txq->mac80211_qnum;
655 tx_info = IEEE80211_SKB_CB(skb);
659 * Find the lowest frame length among the rate series that will have a
660 * 4ms (or TXOP limited) transmit duration.
662 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
664 for (i = 0; i < 4; i++) {
670 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
675 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
680 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
683 frmlen = sc->tx.max_aggr_framelen[q][modeidx][rates[i].idx];
684 max_4ms_framelen = min(max_4ms_framelen, frmlen);
688 * limit aggregate size by the minimum rate if rate selected is
689 * not a probe rate, if rate selected is a probe rate then
690 * avoid aggregation of this packet.
692 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
695 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
698 * Override the default aggregation limit for BTCOEX.
700 bt_aggr_limit = ath9k_btcoex_aggr_limit(sc, max_4ms_framelen);
702 aggr_limit = bt_aggr_limit;
705 * h/w can accept aggregates up to 16 bit lengths (65535).
706 * The IE, however can hold up to 65536, which shows up here
707 * as zero. Ignore 65536 since we are constrained by hw.
709 if (tid->an->maxampdu)
710 aggr_limit = min(aggr_limit, tid->an->maxampdu);
716 * Returns the number of delimiters to be added to
717 * meet the minimum required mpdudensity.
719 static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
720 struct ath_buf *bf, u16 frmlen,
723 #define FIRST_DESC_NDELIMS 60
724 u32 nsymbits, nsymbols;
727 int width, streams, half_gi, ndelim, mindelim;
728 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
730 /* Select standard number of delimiters based on frame length alone */
731 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
734 * If encryption enabled, hardware requires some more padding between
736 * TODO - this could be improved to be dependent on the rate.
737 * The hardware can keep up at lower rates, but not higher rates
739 if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
740 !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
741 ndelim += ATH_AGGR_ENCRYPTDELIM;
744 * Add delimiter when using RTS/CTS with aggregation
745 * and non enterprise AR9003 card
747 if (first_subfrm && !AR_SREV_9580_10_OR_LATER(sc->sc_ah) &&
748 (sc->sc_ah->ent_mode & AR_ENT_OTP_MIN_PKT_SIZE_DISABLE))
749 ndelim = max(ndelim, FIRST_DESC_NDELIMS);
752 * Convert desired mpdu density from microeconds to bytes based
753 * on highest rate in rate series (i.e. first rate) to determine
754 * required minimum length for subframe. Take into account
755 * whether high rate is 20 or 40Mhz and half or full GI.
757 * If there is no mpdu density restriction, no further calculation
761 if (tid->an->mpdudensity == 0)
764 rix = bf->rates[0].idx;
765 flags = bf->rates[0].flags;
766 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
767 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
770 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
772 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
777 streams = HT_RC_2_STREAMS(rix);
778 nsymbits = bits_per_symbol[rix % 8][width] * streams;
779 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
781 if (frmlen < minlen) {
782 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
783 ndelim = max(mindelim, ndelim);
789 static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
791 struct ath_atx_tid *tid,
792 struct list_head *bf_q,
795 #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
796 struct ath_buf *bf, *bf_first = NULL, *bf_prev = NULL;
797 int rl = 0, nframes = 0, ndelim, prev_al = 0;
798 u16 aggr_limit = 0, al = 0, bpad = 0,
799 al_delta, h_baw = tid->baw_size / 2;
800 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
801 struct ieee80211_tx_info *tx_info;
802 struct ath_frame_info *fi;
807 skb = skb_peek(&tid->buf_q);
808 fi = get_frame_info(skb);
811 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
814 __skb_unlink(skb, &tid->buf_q);
815 ieee80211_free_txskb(sc->hw, skb);
819 bf->bf_state.bf_type = BUF_AMPDU | BUF_AGGR;
820 seqno = bf->bf_state.seqno;
822 /* do not step over block-ack window */
823 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno)) {
824 status = ATH_AGGR_BAW_CLOSED;
828 if (tid->bar_index > ATH_BA_INDEX(tid->seq_start, seqno)) {
829 struct ath_tx_status ts = {};
830 struct list_head bf_head;
832 INIT_LIST_HEAD(&bf_head);
833 list_add(&bf->list, &bf_head);
834 __skb_unlink(skb, &tid->buf_q);
835 ath_tx_update_baw(sc, tid, seqno);
836 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
844 ath_set_rates(tid->an->vif, tid->an->sta, bf);
845 aggr_limit = ath_lookup_rate(sc, bf, tid);
849 /* do not exceed aggregation limit */
850 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
853 ((aggr_limit < (al + bpad + al_delta + prev_al)) ||
854 ath_lookup_legacy(bf))) {
855 status = ATH_AGGR_LIMITED;
859 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
860 if (nframes && (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE))
863 /* do not exceed subframe limit */
864 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
865 status = ATH_AGGR_LIMITED;
869 /* add padding for previous frame to aggregation length */
870 al += bpad + al_delta;
873 * Get the delimiters needed to meet the MPDU
874 * density for this node.
876 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen,
878 bpad = PADBYTES(al_delta) + (ndelim << 2);
883 /* link buffers of this frame to the aggregate */
885 ath_tx_addto_baw(sc, tid, seqno);
886 bf->bf_state.ndelim = ndelim;
888 __skb_unlink(skb, &tid->buf_q);
889 list_add_tail(&bf->list, bf_q);
891 bf_prev->bf_next = bf;
895 } while (!skb_queue_empty(&tid->buf_q));
905 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
906 * width - 0 for 20 MHz, 1 for 40 MHz
907 * half_gi - to use 4us v/s 3.6 us for symbol time
909 static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
910 int width, int half_gi, bool shortPreamble)
912 u32 nbits, nsymbits, duration, nsymbols;
915 /* find number of symbols: PLCP + data */
916 streams = HT_RC_2_STREAMS(rix);
917 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
918 nsymbits = bits_per_symbol[rix % 8][width] * streams;
919 nsymbols = (nbits + nsymbits - 1) / nsymbits;
922 duration = SYMBOL_TIME(nsymbols);
924 duration = SYMBOL_TIME_HALFGI(nsymbols);
926 /* addup duration for legacy/ht training and signal fields */
927 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
932 static int ath_max_framelen(int usec, int mcs, bool ht40, bool sgi)
934 int streams = HT_RC_2_STREAMS(mcs);
938 symbols = sgi ? TIME_SYMBOLS_HALFGI(usec) : TIME_SYMBOLS(usec);
939 bits = symbols * bits_per_symbol[mcs % 8][ht40] * streams;
940 bits -= OFDM_PLCP_BITS;
942 bytes -= L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
949 void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop)
951 u16 *cur_ht20, *cur_ht20_sgi, *cur_ht40, *cur_ht40_sgi;
954 /* 4ms is the default (and maximum) duration */
955 if (!txop || txop > 4096)
958 cur_ht20 = sc->tx.max_aggr_framelen[queue][MCS_HT20];
959 cur_ht20_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT20_SGI];
960 cur_ht40 = sc->tx.max_aggr_framelen[queue][MCS_HT40];
961 cur_ht40_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT40_SGI];
962 for (mcs = 0; mcs < 32; mcs++) {
963 cur_ht20[mcs] = ath_max_framelen(txop, mcs, false, false);
964 cur_ht20_sgi[mcs] = ath_max_framelen(txop, mcs, false, true);
965 cur_ht40[mcs] = ath_max_framelen(txop, mcs, true, false);
966 cur_ht40_sgi[mcs] = ath_max_framelen(txop, mcs, true, true);
970 static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf,
971 struct ath_tx_info *info, int len)
973 struct ath_hw *ah = sc->sc_ah;
975 struct ieee80211_tx_info *tx_info;
976 struct ieee80211_tx_rate *rates;
977 const struct ieee80211_rate *rate;
978 struct ieee80211_hdr *hdr;
979 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
984 tx_info = IEEE80211_SKB_CB(skb);
986 hdr = (struct ieee80211_hdr *)skb->data;
988 /* set dur_update_en for l-sig computation except for PS-Poll frames */
989 info->dur_update = !ieee80211_is_pspoll(hdr->frame_control);
990 info->rtscts_rate = fi->rtscts_rate;
992 for (i = 0; i < ARRAY_SIZE(bf->rates); i++) {
993 bool is_40, is_sgi, is_sp;
996 if (!rates[i].count || (rates[i].idx < 0))
1000 info->rates[i].Tries = rates[i].count;
1002 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1003 info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1004 info->flags |= ATH9K_TXDESC_RTSENA;
1005 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1006 info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1007 info->flags |= ATH9K_TXDESC_CTSENA;
1010 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1011 info->rates[i].RateFlags |= ATH9K_RATESERIES_2040;
1012 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1013 info->rates[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
1015 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1016 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1017 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1019 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1021 info->rates[i].Rate = rix | 0x80;
1022 info->rates[i].ChSel = ath_txchainmask_reduction(sc,
1023 ah->txchainmask, info->rates[i].Rate);
1024 info->rates[i].PktDuration = ath_pkt_duration(sc, rix, len,
1025 is_40, is_sgi, is_sp);
1026 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1027 info->rates[i].RateFlags |= ATH9K_RATESERIES_STBC;
1032 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1033 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1034 !(rate->flags & IEEE80211_RATE_ERP_G))
1035 phy = WLAN_RC_PHY_CCK;
1037 phy = WLAN_RC_PHY_OFDM;
1039 info->rates[i].Rate = rate->hw_value;
1040 if (rate->hw_value_short) {
1041 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1042 info->rates[i].Rate |= rate->hw_value_short;
1047 if (bf->bf_state.bfs_paprd)
1048 info->rates[i].ChSel = ah->txchainmask;
1050 info->rates[i].ChSel = ath_txchainmask_reduction(sc,
1051 ah->txchainmask, info->rates[i].Rate);
1053 info->rates[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1054 phy, rate->bitrate * 100, len, rix, is_sp);
1057 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1058 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
1059 info->flags &= ~ATH9K_TXDESC_RTSENA;
1061 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1062 if (info->flags & ATH9K_TXDESC_RTSENA)
1063 info->flags &= ~ATH9K_TXDESC_CTSENA;
1066 static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1068 struct ieee80211_hdr *hdr;
1069 enum ath9k_pkt_type htype;
1072 hdr = (struct ieee80211_hdr *)skb->data;
1073 fc = hdr->frame_control;
1075 if (ieee80211_is_beacon(fc))
1076 htype = ATH9K_PKT_TYPE_BEACON;
1077 else if (ieee80211_is_probe_resp(fc))
1078 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1079 else if (ieee80211_is_atim(fc))
1080 htype = ATH9K_PKT_TYPE_ATIM;
1081 else if (ieee80211_is_pspoll(fc))
1082 htype = ATH9K_PKT_TYPE_PSPOLL;
1084 htype = ATH9K_PKT_TYPE_NORMAL;
1089 static void ath_tx_fill_desc(struct ath_softc *sc, struct ath_buf *bf,
1090 struct ath_txq *txq, int len)
1092 struct ath_hw *ah = sc->sc_ah;
1093 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1094 struct ath_buf *bf_first = bf;
1095 struct ath_tx_info info;
1096 bool aggr = !!(bf->bf_state.bf_type & BUF_AGGR);
1098 memset(&info, 0, sizeof(info));
1099 info.is_first = true;
1100 info.is_last = true;
1101 info.txpower = MAX_RATE_POWER;
1102 info.qcu = txq->axq_qnum;
1104 info.flags = ATH9K_TXDESC_INTREQ;
1105 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1106 info.flags |= ATH9K_TXDESC_NOACK;
1107 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1108 info.flags |= ATH9K_TXDESC_LDPC;
1110 ath_buf_set_rate(sc, bf, &info, len);
1112 if (tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
1113 info.flags |= ATH9K_TXDESC_CLRDMASK;
1115 if (bf->bf_state.bfs_paprd)
1116 info.flags |= (u32) bf->bf_state.bfs_paprd << ATH9K_TXDESC_PAPRD_S;
1120 struct sk_buff *skb = bf->bf_mpdu;
1121 struct ath_frame_info *fi = get_frame_info(skb);
1123 info.type = get_hw_packet_type(skb);
1125 info.link = bf->bf_next->bf_daddr;
1129 info.buf_addr[0] = bf->bf_buf_addr;
1130 info.buf_len[0] = skb->len;
1131 info.pkt_len = fi->framelen;
1132 info.keyix = fi->keyix;
1133 info.keytype = fi->keytype;
1137 info.aggr = AGGR_BUF_FIRST;
1138 else if (!bf->bf_next)
1139 info.aggr = AGGR_BUF_LAST;
1141 info.aggr = AGGR_BUF_MIDDLE;
1143 info.ndelim = bf->bf_state.ndelim;
1144 info.aggr_len = len;
1147 ath9k_hw_set_txdesc(ah, bf->bf_desc, &info);
1152 static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
1153 struct ath_atx_tid *tid)
1156 enum ATH_AGGR_STATUS status;
1157 struct ieee80211_tx_info *tx_info;
1158 struct list_head bf_q;
1162 if (skb_queue_empty(&tid->buf_q))
1165 INIT_LIST_HEAD(&bf_q);
1167 status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
1170 * no frames picked up to be aggregated;
1171 * block-ack window is not open.
1173 if (list_empty(&bf_q))
1176 bf = list_first_entry(&bf_q, struct ath_buf, list);
1177 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
1178 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1180 if (tid->ac->clear_ps_filter) {
1181 tid->ac->clear_ps_filter = false;
1182 tx_info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
1184 tx_info->flags &= ~IEEE80211_TX_CTL_CLEAR_PS_FILT;
1187 /* if only one frame, send as non-aggregate */
1188 if (bf == bf->bf_lastbf) {
1189 aggr_len = get_frame_info(bf->bf_mpdu)->framelen;
1190 bf->bf_state.bf_type = BUF_AMPDU;
1192 TX_STAT_INC(txq->axq_qnum, a_aggr);
1195 ath_tx_fill_desc(sc, bf, txq, aggr_len);
1196 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
1197 } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
1198 status != ATH_AGGR_BAW_CLOSED);
1201 int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
1204 struct ath_atx_tid *txtid;
1205 struct ath_node *an;
1208 an = (struct ath_node *)sta->drv_priv;
1209 txtid = ATH_AN_2_TID(an, tid);
1211 /* update ampdu factor/density, they may have changed. This may happen
1212 * in HT IBSS when a beacon with HT-info is received after the station
1213 * has already been added.
1215 if (sta->ht_cap.ht_supported) {
1216 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
1217 sta->ht_cap.ampdu_factor);
1218 density = ath9k_parse_mpdudensity(sta->ht_cap.ampdu_density);
1219 an->mpdudensity = density;
1222 txtid->active = true;
1223 txtid->paused = true;
1224 *ssn = txtid->seq_start = txtid->seq_next;
1225 txtid->bar_index = -1;
1227 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
1228 txtid->baw_head = txtid->baw_tail = 0;
1233 void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
1235 struct ath_node *an = (struct ath_node *)sta->drv_priv;
1236 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
1237 struct ath_txq *txq = txtid->ac->txq;
1239 ath_txq_lock(sc, txq);
1240 txtid->active = false;
1241 txtid->paused = true;
1242 ath_tx_flush_tid(sc, txtid);
1243 ath_txq_unlock_complete(sc, txq);
1246 void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
1247 struct ath_node *an)
1249 struct ath_atx_tid *tid;
1250 struct ath_atx_ac *ac;
1251 struct ath_txq *txq;
1255 for (tidno = 0, tid = &an->tid[tidno];
1256 tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
1264 ath_txq_lock(sc, txq);
1266 buffered = !skb_queue_empty(&tid->buf_q);
1269 list_del(&tid->list);
1273 list_del(&ac->list);
1276 ath_txq_unlock(sc, txq);
1278 ieee80211_sta_set_buffered(sta, tidno, buffered);
1282 void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
1284 struct ath_atx_tid *tid;
1285 struct ath_atx_ac *ac;
1286 struct ath_txq *txq;
1289 for (tidno = 0, tid = &an->tid[tidno];
1290 tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
1295 ath_txq_lock(sc, txq);
1296 ac->clear_ps_filter = true;
1298 if (!skb_queue_empty(&tid->buf_q) && !tid->paused) {
1299 ath_tx_queue_tid(txq, tid);
1300 ath_txq_schedule(sc, txq);
1303 ath_txq_unlock_complete(sc, txq);
1307 void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta,
1310 struct ath_atx_tid *tid;
1311 struct ath_node *an;
1312 struct ath_txq *txq;
1314 an = (struct ath_node *)sta->drv_priv;
1315 tid = ATH_AN_2_TID(an, tidno);
1318 ath_txq_lock(sc, txq);
1320 tid->baw_size = IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
1321 tid->paused = false;
1323 if (!skb_queue_empty(&tid->buf_q)) {
1324 ath_tx_queue_tid(txq, tid);
1325 ath_txq_schedule(sc, txq);
1328 ath_txq_unlock_complete(sc, txq);
1331 /********************/
1332 /* Queue Management */
1333 /********************/
1335 struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
1337 struct ath_hw *ah = sc->sc_ah;
1338 struct ath9k_tx_queue_info qi;
1339 static const int subtype_txq_to_hwq[] = {
1340 [IEEE80211_AC_BE] = ATH_TXQ_AC_BE,
1341 [IEEE80211_AC_BK] = ATH_TXQ_AC_BK,
1342 [IEEE80211_AC_VI] = ATH_TXQ_AC_VI,
1343 [IEEE80211_AC_VO] = ATH_TXQ_AC_VO,
1347 memset(&qi, 0, sizeof(qi));
1348 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
1349 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
1350 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
1351 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
1352 qi.tqi_physCompBuf = 0;
1355 * Enable interrupts only for EOL and DESC conditions.
1356 * We mark tx descriptors to receive a DESC interrupt
1357 * when a tx queue gets deep; otherwise waiting for the
1358 * EOL to reap descriptors. Note that this is done to
1359 * reduce interrupt load and this only defers reaping
1360 * descriptors, never transmitting frames. Aside from
1361 * reducing interrupts this also permits more concurrency.
1362 * The only potential downside is if the tx queue backs
1363 * up in which case the top half of the kernel may backup
1364 * due to a lack of tx descriptors.
1366 * The UAPSD queue is an exception, since we take a desc-
1367 * based intr on the EOSP frames.
1369 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1370 qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
1372 if (qtype == ATH9K_TX_QUEUE_UAPSD)
1373 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
1375 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
1376 TXQ_FLAG_TXDESCINT_ENABLE;
1378 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
1379 if (axq_qnum == -1) {
1381 * NB: don't print a message, this happens
1382 * normally on parts with too few tx queues
1386 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
1387 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
1389 txq->axq_qnum = axq_qnum;
1390 txq->mac80211_qnum = -1;
1391 txq->axq_link = NULL;
1392 __skb_queue_head_init(&txq->complete_q);
1393 INIT_LIST_HEAD(&txq->axq_q);
1394 INIT_LIST_HEAD(&txq->axq_acq);
1395 spin_lock_init(&txq->axq_lock);
1397 txq->axq_ampdu_depth = 0;
1398 txq->axq_tx_inprogress = false;
1399 sc->tx.txqsetup |= 1<<axq_qnum;
1401 txq->txq_headidx = txq->txq_tailidx = 0;
1402 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1403 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1405 return &sc->tx.txq[axq_qnum];
1408 int ath_txq_update(struct ath_softc *sc, int qnum,
1409 struct ath9k_tx_queue_info *qinfo)
1411 struct ath_hw *ah = sc->sc_ah;
1413 struct ath9k_tx_queue_info qi;
1415 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
1417 ath9k_hw_get_txq_props(ah, qnum, &qi);
1418 qi.tqi_aifs = qinfo->tqi_aifs;
1419 qi.tqi_cwmin = qinfo->tqi_cwmin;
1420 qi.tqi_cwmax = qinfo->tqi_cwmax;
1421 qi.tqi_burstTime = qinfo->tqi_burstTime;
1422 qi.tqi_readyTime = qinfo->tqi_readyTime;
1424 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
1425 ath_err(ath9k_hw_common(sc->sc_ah),
1426 "Unable to update hardware queue %u!\n", qnum);
1429 ath9k_hw_resettxqueue(ah, qnum);
1435 int ath_cabq_update(struct ath_softc *sc)
1437 struct ath9k_tx_queue_info qi;
1438 struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
1439 int qnum = sc->beacon.cabq->axq_qnum;
1441 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1443 * Ensure the readytime % is within the bounds.
1445 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1446 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1447 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1448 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
1450 qi.tqi_readyTime = (cur_conf->beacon_interval *
1451 sc->config.cabqReadytime) / 100;
1452 ath_txq_update(sc, qnum, &qi);
1457 static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
1458 struct list_head *list)
1460 struct ath_buf *bf, *lastbf;
1461 struct list_head bf_head;
1462 struct ath_tx_status ts;
1464 memset(&ts, 0, sizeof(ts));
1465 ts.ts_status = ATH9K_TX_FLUSH;
1466 INIT_LIST_HEAD(&bf_head);
1468 while (!list_empty(list)) {
1469 bf = list_first_entry(list, struct ath_buf, list);
1472 list_del(&bf->list);
1474 ath_tx_return_buffer(sc, bf);
1478 lastbf = bf->bf_lastbf;
1479 list_cut_position(&bf_head, list, &lastbf->list);
1480 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
1485 * Drain a given TX queue (could be Beacon or Data)
1487 * This assumes output has been stopped and
1488 * we do not need to block ath_tx_tasklet.
1490 void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq)
1492 ath_txq_lock(sc, txq);
1494 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1495 int idx = txq->txq_tailidx;
1497 while (!list_empty(&txq->txq_fifo[idx])) {
1498 ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx]);
1500 INCR(idx, ATH_TXFIFO_DEPTH);
1502 txq->txq_tailidx = idx;
1505 txq->axq_link = NULL;
1506 txq->axq_tx_inprogress = false;
1507 ath_drain_txq_list(sc, txq, &txq->axq_q);
1509 ath_txq_unlock_complete(sc, txq);
1512 bool ath_drain_all_txq(struct ath_softc *sc)
1514 struct ath_hw *ah = sc->sc_ah;
1515 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1516 struct ath_txq *txq;
1520 if (test_bit(SC_OP_INVALID, &sc->sc_flags))
1523 ath9k_hw_abort_tx_dma(ah);
1525 /* Check if any queue remains active */
1526 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1527 if (!ATH_TXQ_SETUP(sc, i))
1530 if (ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum))
1535 ath_err(common, "Failed to stop TX DMA, queues=0x%03x!\n", npend);
1537 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1538 if (!ATH_TXQ_SETUP(sc, i))
1542 * The caller will resume queues with ieee80211_wake_queues.
1543 * Mark the queue as not stopped to prevent ath_tx_complete
1544 * from waking the queue too early.
1546 txq = &sc->tx.txq[i];
1547 txq->stopped = false;
1548 ath_draintxq(sc, txq);
1554 void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1556 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1557 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1560 /* For each axq_acq entry, for each tid, try to schedule packets
1561 * for transmit until ampdu_depth has reached min Q depth.
1563 void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1565 struct ath_atx_ac *ac, *ac_tmp, *last_ac;
1566 struct ath_atx_tid *tid, *last_tid;
1568 if (test_bit(SC_OP_HW_RESET, &sc->sc_flags) ||
1569 list_empty(&txq->axq_acq) ||
1570 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1575 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1576 last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
1578 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
1579 last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
1580 list_del(&ac->list);
1583 while (!list_empty(&ac->tid_q)) {
1584 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
1586 list_del(&tid->list);
1592 ath_tx_sched_aggr(sc, txq, tid);
1595 * add tid to round-robin queue if more frames
1596 * are pending for the tid
1598 if (!skb_queue_empty(&tid->buf_q))
1599 ath_tx_queue_tid(txq, tid);
1601 if (tid == last_tid ||
1602 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1606 if (!list_empty(&ac->tid_q) && !ac->sched) {
1608 list_add_tail(&ac->list, &txq->axq_acq);
1611 if (ac == last_ac ||
1612 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1624 * Insert a chain of ath_buf (descriptors) on a txq and
1625 * assume the descriptors are already chained together by caller.
1627 static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1628 struct list_head *head, bool internal)
1630 struct ath_hw *ah = sc->sc_ah;
1631 struct ath_common *common = ath9k_hw_common(ah);
1632 struct ath_buf *bf, *bf_last;
1633 bool puttxbuf = false;
1637 * Insert the frame on the outbound list and
1638 * pass it on to the hardware.
1641 if (list_empty(head))
1644 edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1645 bf = list_first_entry(head, struct ath_buf, list);
1646 bf_last = list_entry(head->prev, struct ath_buf, list);
1648 ath_dbg(common, QUEUE, "qnum: %d, txq depth: %d\n",
1649 txq->axq_qnum, txq->axq_depth);
1651 if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
1652 list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
1653 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
1656 list_splice_tail_init(head, &txq->axq_q);
1658 if (txq->axq_link) {
1659 ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
1660 ath_dbg(common, XMIT, "link[%u] (%p)=%llx (%p)\n",
1661 txq->axq_qnum, txq->axq_link,
1662 ito64(bf->bf_daddr), bf->bf_desc);
1666 txq->axq_link = bf_last->bf_desc;
1670 TX_STAT_INC(txq->axq_qnum, puttxbuf);
1671 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1672 ath_dbg(common, XMIT, "TXDP[%u] = %llx (%p)\n",
1673 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
1677 TX_STAT_INC(txq->axq_qnum, txstart);
1678 ath9k_hw_txstart(ah, txq->axq_qnum);
1683 if (bf_is_ampdu_not_probing(bf))
1684 txq->axq_ampdu_depth++;
1688 static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1689 struct sk_buff *skb, struct ath_tx_control *txctl)
1691 struct ath_frame_info *fi = get_frame_info(skb);
1692 struct list_head bf_head;
1696 * Do not queue to h/w when any of the following conditions is true:
1697 * - there are pending frames in software queue
1698 * - the TID is currently paused for ADDBA/BAR request
1699 * - seqno is not within block-ack window
1700 * - h/w queue depth exceeds low water mark
1702 if (!skb_queue_empty(&tid->buf_q) || tid->paused ||
1703 !BAW_WITHIN(tid->seq_start, tid->baw_size, tid->seq_next) ||
1704 txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
1706 * Add this frame to software queue for scheduling later
1709 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
1710 __skb_queue_tail(&tid->buf_q, skb);
1711 if (!txctl->an || !txctl->an->sleeping)
1712 ath_tx_queue_tid(txctl->txq, tid);
1716 bf = ath_tx_setup_buffer(sc, txctl->txq, tid, skb);
1718 ieee80211_free_txskb(sc->hw, skb);
1722 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1723 bf->bf_state.bf_type = BUF_AMPDU;
1724 INIT_LIST_HEAD(&bf_head);
1725 list_add(&bf->list, &bf_head);
1727 /* Add sub-frame to BAW */
1728 ath_tx_addto_baw(sc, tid, bf->bf_state.seqno);
1730 /* Queue to h/w without aggregation */
1731 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
1733 ath_tx_fill_desc(sc, bf, txctl->txq, fi->framelen);
1734 ath_tx_txqaddbuf(sc, txctl->txq, &bf_head, false);
1737 static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1738 struct ath_atx_tid *tid, struct sk_buff *skb)
1740 struct ath_frame_info *fi = get_frame_info(skb);
1741 struct list_head bf_head;
1746 INIT_LIST_HEAD(&bf_head);
1747 list_add_tail(&bf->list, &bf_head);
1748 bf->bf_state.bf_type = 0;
1752 ath_tx_fill_desc(sc, bf, txq, fi->framelen);
1753 ath_tx_txqaddbuf(sc, txq, &bf_head, false);
1754 TX_STAT_INC(txq->axq_qnum, queued);
1757 static void setup_frame_info(struct ieee80211_hw *hw,
1758 struct ieee80211_sta *sta,
1759 struct sk_buff *skb,
1762 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1763 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
1764 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1765 const struct ieee80211_rate *rate;
1766 struct ath_frame_info *fi = get_frame_info(skb);
1767 struct ath_node *an = NULL;
1768 enum ath9k_key_type keytype;
1769 bool short_preamble = false;
1772 * We check if Short Preamble is needed for the CTS rate by
1773 * checking the BSS's global flag.
1774 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1776 if (tx_info->control.vif &&
1777 tx_info->control.vif->bss_conf.use_short_preamble)
1778 short_preamble = true;
1780 rate = ieee80211_get_rts_cts_rate(hw, tx_info);
1781 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
1784 an = (struct ath_node *) sta->drv_priv;
1786 memset(fi, 0, sizeof(*fi));
1788 fi->keyix = hw_key->hw_key_idx;
1789 else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
1790 fi->keyix = an->ps_key;
1792 fi->keyix = ATH9K_TXKEYIX_INVALID;
1793 fi->keytype = keytype;
1794 fi->framelen = framelen;
1795 fi->rtscts_rate = rate->hw_value;
1797 fi->rtscts_rate |= rate->hw_value_short;
1800 u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
1802 struct ath_hw *ah = sc->sc_ah;
1803 struct ath9k_channel *curchan = ah->curchan;
1805 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) &&
1806 (curchan->channelFlags & CHANNEL_5GHZ) &&
1807 (chainmask == 0x7) && (rate < 0x90))
1809 else if (AR_SREV_9462(ah) && ath9k_hw_btcoex_is_enabled(ah) &&
1817 * Assign a descriptor (and sequence number if necessary,
1818 * and map buffer for DMA. Frees skb on error
1820 static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
1821 struct ath_txq *txq,
1822 struct ath_atx_tid *tid,
1823 struct sk_buff *skb)
1825 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1826 struct ath_frame_info *fi = get_frame_info(skb);
1827 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1832 bf = ath_tx_get_buffer(sc);
1834 ath_dbg(common, XMIT, "TX buffers are full\n");
1838 ATH_TXBUF_RESET(bf);
1841 fragno = le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG;
1842 seqno = tid->seq_next;
1843 hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
1846 hdr->seq_ctrl |= cpu_to_le16(fragno);
1848 if (!ieee80211_has_morefrags(hdr->frame_control))
1849 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
1851 bf->bf_state.seqno = seqno;
1856 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
1857 skb->len, DMA_TO_DEVICE);
1858 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
1860 bf->bf_buf_addr = 0;
1861 ath_err(ath9k_hw_common(sc->sc_ah),
1862 "dma_mapping_error() on TX\n");
1863 ath_tx_return_buffer(sc, bf);
1872 /* Upon failure caller should free skb */
1873 int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
1874 struct ath_tx_control *txctl)
1876 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1877 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1878 struct ieee80211_sta *sta = txctl->sta;
1879 struct ieee80211_vif *vif = info->control.vif;
1880 struct ath_softc *sc = hw->priv;
1881 struct ath_txq *txq = txctl->txq;
1882 struct ath_atx_tid *tid = NULL;
1884 int padpos, padsize;
1885 int frmlen = skb->len + FCS_LEN;
1889 /* NOTE: sta can be NULL according to net/mac80211.h */
1891 txctl->an = (struct ath_node *)sta->drv_priv;
1893 if (info->control.hw_key)
1894 frmlen += info->control.hw_key->icv_len;
1897 * As a temporary workaround, assign seq# here; this will likely need
1898 * to be cleaned up to work better with Beacon transmission and virtual
1901 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1902 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1903 sc->tx.seq_no += 0x10;
1904 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1905 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1908 /* Add the padding after the header if this is not already done */
1909 padpos = ieee80211_hdrlen(hdr->frame_control);
1910 padsize = padpos & 3;
1911 if (padsize && skb->len > padpos) {
1912 if (skb_headroom(skb) < padsize)
1915 skb_push(skb, padsize);
1916 memmove(skb->data, skb->data + padsize, padpos);
1917 hdr = (struct ieee80211_hdr *) skb->data;
1920 if ((vif && vif->type != NL80211_IFTYPE_AP &&
1921 vif->type != NL80211_IFTYPE_AP_VLAN) ||
1922 !ieee80211_is_data(hdr->frame_control))
1923 info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
1925 setup_frame_info(hw, sta, skb, frmlen);
1928 * At this point, the vif, hw_key and sta pointers in the tx control
1929 * info are no longer valid (overwritten by the ath_frame_info data.
1932 q = skb_get_queue_mapping(skb);
1934 ath_txq_lock(sc, txq);
1935 if (txq == sc->tx.txq_map[q] &&
1936 ++txq->pending_frames > sc->tx.txq_max_pending[q] &&
1938 ieee80211_stop_queue(sc->hw, q);
1939 txq->stopped = true;
1942 if (txctl->an && ieee80211_is_data_qos(hdr->frame_control)) {
1943 tidno = ieee80211_get_qos_ctl(hdr)[0] &
1944 IEEE80211_QOS_CTL_TID_MASK;
1945 tid = ATH_AN_2_TID(txctl->an, tidno);
1947 WARN_ON(tid->ac->txq != txctl->txq);
1950 if ((info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
1952 * Try aggregation if it's a unicast data frame
1953 * and the destination is HT capable.
1955 ath_tx_send_ampdu(sc, tid, skb, txctl);
1959 bf = ath_tx_setup_buffer(sc, txctl->txq, tid, skb);
1962 dev_kfree_skb_any(skb);
1964 ieee80211_free_txskb(sc->hw, skb);
1968 bf->bf_state.bfs_paprd = txctl->paprd;
1971 bf->bf_state.bfs_paprd_timestamp = jiffies;
1973 ath_set_rates(vif, sta, bf);
1974 ath_tx_send_normal(sc, txctl->txq, tid, skb);
1977 ath_txq_unlock(sc, txq);
1986 static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
1987 int tx_flags, struct ath_txq *txq)
1989 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1990 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1991 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1992 int q, padpos, padsize;
1993 unsigned long flags;
1995 ath_dbg(common, XMIT, "TX complete: skb: %p\n", skb);
1997 if (sc->sc_ah->caldata)
1998 sc->sc_ah->caldata->paprd_packet_sent = true;
2000 if (!(tx_flags & ATH_TX_ERROR))
2001 /* Frame was ACKed */
2002 tx_info->flags |= IEEE80211_TX_STAT_ACK;
2004 padpos = ieee80211_hdrlen(hdr->frame_control);
2005 padsize = padpos & 3;
2006 if (padsize && skb->len>padpos+padsize) {
2008 * Remove MAC header padding before giving the frame back to
2011 memmove(skb->data + padsize, skb->data, padpos);
2012 skb_pull(skb, padsize);
2015 spin_lock_irqsave(&sc->sc_pm_lock, flags);
2016 if ((sc->ps_flags & PS_WAIT_FOR_TX_ACK) && !txq->axq_depth) {
2017 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
2019 "Going back to sleep after having received TX status (0x%lx)\n",
2020 sc->ps_flags & (PS_WAIT_FOR_BEACON |
2022 PS_WAIT_FOR_PSPOLL_DATA |
2023 PS_WAIT_FOR_TX_ACK));
2025 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
2027 q = skb_get_queue_mapping(skb);
2028 if (txq == sc->tx.txq_map[q]) {
2029 if (WARN_ON(--txq->pending_frames < 0))
2030 txq->pending_frames = 0;
2033 txq->pending_frames < sc->tx.txq_max_pending[q]) {
2034 ieee80211_wake_queue(sc->hw, q);
2035 txq->stopped = false;
2039 __skb_queue_tail(&txq->complete_q, skb);
2042 static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
2043 struct ath_txq *txq, struct list_head *bf_q,
2044 struct ath_tx_status *ts, int txok)
2046 struct sk_buff *skb = bf->bf_mpdu;
2047 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2048 unsigned long flags;
2052 tx_flags |= ATH_TX_ERROR;
2054 if (ts->ts_status & ATH9K_TXERR_FILT)
2055 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
2057 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
2058 bf->bf_buf_addr = 0;
2060 if (bf->bf_state.bfs_paprd) {
2061 if (time_after(jiffies,
2062 bf->bf_state.bfs_paprd_timestamp +
2063 msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
2064 dev_kfree_skb_any(skb);
2066 complete(&sc->paprd_complete);
2068 ath_debug_stat_tx(sc, bf, ts, txq, tx_flags);
2069 ath_tx_complete(sc, skb, tx_flags, txq);
2071 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
2072 * accidentally reference it later.
2077 * Return the list of ath_buf of this mpdu to free queue
2079 spin_lock_irqsave(&sc->tx.txbuflock, flags);
2080 list_splice_tail_init(bf_q, &sc->tx.txbuf);
2081 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
2084 static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
2085 struct ath_tx_status *ts, int nframes, int nbad,
2088 struct sk_buff *skb = bf->bf_mpdu;
2089 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2090 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2091 struct ieee80211_hw *hw = sc->hw;
2092 struct ath_hw *ah = sc->sc_ah;
2096 tx_info->status.ack_signal = ts->ts_rssi;
2098 tx_rateindex = ts->ts_rateindex;
2099 WARN_ON(tx_rateindex >= hw->max_rates);
2101 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
2102 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
2104 BUG_ON(nbad > nframes);
2106 tx_info->status.ampdu_len = nframes;
2107 tx_info->status.ampdu_ack_len = nframes - nbad;
2109 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
2110 (tx_info->flags & IEEE80211_TX_CTL_NO_ACK) == 0) {
2112 * If an underrun error is seen assume it as an excessive
2113 * retry only if max frame trigger level has been reached
2114 * (2 KB for single stream, and 4 KB for dual stream).
2115 * Adjust the long retry as if the frame was tried
2116 * hw->max_rate_tries times to affect how rate control updates
2117 * PER for the failed rate.
2118 * In case of congestion on the bus penalizing this type of
2119 * underruns should help hardware actually transmit new frames
2120 * successfully by eventually preferring slower rates.
2121 * This itself should also alleviate congestion on the bus.
2123 if (unlikely(ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
2124 ATH9K_TX_DELIM_UNDERRUN)) &&
2125 ieee80211_is_data(hdr->frame_control) &&
2126 ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
2127 tx_info->status.rates[tx_rateindex].count =
2131 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
2132 tx_info->status.rates[i].count = 0;
2133 tx_info->status.rates[i].idx = -1;
2136 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
2139 static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
2141 struct ath_hw *ah = sc->sc_ah;
2142 struct ath_common *common = ath9k_hw_common(ah);
2143 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2144 struct list_head bf_head;
2145 struct ath_desc *ds;
2146 struct ath_tx_status ts;
2149 ath_dbg(common, QUEUE, "tx queue %d (%x), link %p\n",
2150 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2153 ath_txq_lock(sc, txq);
2155 if (test_bit(SC_OP_HW_RESET, &sc->sc_flags))
2158 if (list_empty(&txq->axq_q)) {
2159 txq->axq_link = NULL;
2160 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
2161 ath_txq_schedule(sc, txq);
2164 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2167 * There is a race condition that a BH gets scheduled
2168 * after sw writes TxE and before hw re-load the last
2169 * descriptor to get the newly chained one.
2170 * Software must keep the last DONE descriptor as a
2171 * holding descriptor - software does so by marking
2172 * it with the STALE flag.
2177 if (list_is_last(&bf_held->list, &txq->axq_q))
2180 bf = list_entry(bf_held->list.next, struct ath_buf,
2184 lastbf = bf->bf_lastbf;
2185 ds = lastbf->bf_desc;
2187 memset(&ts, 0, sizeof(ts));
2188 status = ath9k_hw_txprocdesc(ah, ds, &ts);
2189 if (status == -EINPROGRESS)
2192 TX_STAT_INC(txq->axq_qnum, txprocdesc);
2195 * Remove ath_buf's of the same transmit unit from txq,
2196 * however leave the last descriptor back as the holding
2197 * descriptor for hw.
2199 lastbf->bf_stale = true;
2200 INIT_LIST_HEAD(&bf_head);
2201 if (!list_is_singular(&lastbf->list))
2202 list_cut_position(&bf_head,
2203 &txq->axq_q, lastbf->list.prev);
2206 list_del(&bf_held->list);
2207 ath_tx_return_buffer(sc, bf_held);
2210 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2212 ath_txq_unlock_complete(sc, txq);
2215 void ath_tx_tasklet(struct ath_softc *sc)
2217 struct ath_hw *ah = sc->sc_ah;
2218 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1) & ah->intr_txqs;
2221 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2222 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2223 ath_tx_processq(sc, &sc->tx.txq[i]);
2227 void ath_tx_edma_tasklet(struct ath_softc *sc)
2229 struct ath_tx_status ts;
2230 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2231 struct ath_hw *ah = sc->sc_ah;
2232 struct ath_txq *txq;
2233 struct ath_buf *bf, *lastbf;
2234 struct list_head bf_head;
2235 struct list_head *fifo_list;
2239 if (test_bit(SC_OP_HW_RESET, &sc->sc_flags))
2242 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
2243 if (status == -EINPROGRESS)
2245 if (status == -EIO) {
2246 ath_dbg(common, XMIT, "Error processing tx status\n");
2250 /* Process beacon completions separately */
2251 if (ts.qid == sc->beacon.beaconq) {
2252 sc->beacon.tx_processed = true;
2253 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
2257 txq = &sc->tx.txq[ts.qid];
2259 ath_txq_lock(sc, txq);
2261 TX_STAT_INC(txq->axq_qnum, txprocdesc);
2263 fifo_list = &txq->txq_fifo[txq->txq_tailidx];
2264 if (list_empty(fifo_list)) {
2265 ath_txq_unlock(sc, txq);
2269 bf = list_first_entry(fifo_list, struct ath_buf, list);
2271 list_del(&bf->list);
2272 ath_tx_return_buffer(sc, bf);
2273 bf = list_first_entry(fifo_list, struct ath_buf, list);
2276 lastbf = bf->bf_lastbf;
2278 INIT_LIST_HEAD(&bf_head);
2279 if (list_is_last(&lastbf->list, fifo_list)) {
2280 list_splice_tail_init(fifo_list, &bf_head);
2281 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2283 if (!list_empty(&txq->axq_q)) {
2284 struct list_head bf_q;
2286 INIT_LIST_HEAD(&bf_q);
2287 txq->axq_link = NULL;
2288 list_splice_tail_init(&txq->axq_q, &bf_q);
2289 ath_tx_txqaddbuf(sc, txq, &bf_q, true);
2292 lastbf->bf_stale = true;
2294 list_cut_position(&bf_head, fifo_list,
2298 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2299 ath_txq_unlock_complete(sc, txq);
2307 static int ath_txstatus_setup(struct ath_softc *sc, int size)
2309 struct ath_descdma *dd = &sc->txsdma;
2310 u8 txs_len = sc->sc_ah->caps.txs_len;
2312 dd->dd_desc_len = size * txs_len;
2313 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
2314 &dd->dd_desc_paddr, GFP_KERNEL);
2321 static int ath_tx_edma_init(struct ath_softc *sc)
2325 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2327 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2328 sc->txsdma.dd_desc_paddr,
2329 ATH_TXSTATUS_RING_SIZE);
2334 int ath_tx_init(struct ath_softc *sc, int nbufs)
2336 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2339 spin_lock_init(&sc->tx.txbuflock);
2341 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2345 "Failed to allocate tx descriptors: %d\n", error);
2349 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2350 "beacon", ATH_BCBUF, 1, 1);
2353 "Failed to allocate beacon descriptors: %d\n", error);
2357 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2359 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2360 error = ath_tx_edma_init(sc);
2365 void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2367 struct ath_atx_tid *tid;
2368 struct ath_atx_ac *ac;
2371 for (tidno = 0, tid = &an->tid[tidno];
2372 tidno < IEEE80211_NUM_TIDS;
2376 tid->seq_start = tid->seq_next = 0;
2377 tid->baw_size = WME_MAX_BA;
2378 tid->baw_head = tid->baw_tail = 0;
2380 tid->paused = false;
2381 tid->active = false;
2382 __skb_queue_head_init(&tid->buf_q);
2383 acno = TID_TO_WME_AC(tidno);
2384 tid->ac = &an->ac[acno];
2387 for (acno = 0, ac = &an->ac[acno];
2388 acno < IEEE80211_NUM_ACS; acno++, ac++) {
2390 ac->txq = sc->tx.txq_map[acno];
2391 INIT_LIST_HEAD(&ac->tid_q);
2395 void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
2397 struct ath_atx_ac *ac;
2398 struct ath_atx_tid *tid;
2399 struct ath_txq *txq;
2402 for (tidno = 0, tid = &an->tid[tidno];
2403 tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
2408 ath_txq_lock(sc, txq);
2411 list_del(&tid->list);
2416 list_del(&ac->list);
2417 tid->ac->sched = false;
2420 ath_tid_drain(sc, txq, tid);
2421 tid->active = false;
2423 ath_txq_unlock(sc, txq);