iwlegacy: indentions and whitespaces
[firefly-linux-kernel-4.4.55.git] / drivers / net / wireless / iwlegacy / 3945.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  * The full GNU General Public License is included in this distribution in the
19  * file called LICENSE.
20  *
21  * Contact Information:
22  *  Intel Linux Wireless <ilw@linux.intel.com>
23  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24  *
25  *****************************************************************************/
26
27 #include <linux/kernel.h>
28 #include <linux/module.h>
29 #include <linux/init.h>
30 #include <linux/slab.h>
31 #include <linux/pci.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/delay.h>
34 #include <linux/sched.h>
35 #include <linux/skbuff.h>
36 #include <linux/netdevice.h>
37 #include <linux/firmware.h>
38 #include <linux/etherdevice.h>
39 #include <asm/unaligned.h>
40 #include <net/mac80211.h>
41
42 #include "common.h"
43 #include "3945.h"
44
45 /* Send led command */
46 static int
47 il3945_send_led_cmd(struct il_priv *il, struct il_led_cmd *led_cmd)
48 {
49         struct il_host_cmd cmd = {
50                 .id = C_LEDS,
51                 .len = sizeof(struct il_led_cmd),
52                 .data = led_cmd,
53                 .flags = CMD_ASYNC,
54                 .callback = NULL,
55         };
56
57         return il_send_cmd(il, &cmd);
58 }
59
60 const struct il_led_ops il3945_led_ops = {
61         .cmd = il3945_send_led_cmd,
62 };
63
64 #define IL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np)    \
65         [RATE_##r##M_IDX] = { RATE_##r##M_PLCP,   \
66                                     RATE_##r##M_IEEE,   \
67                                     RATE_##ip##M_IDX, \
68                                     RATE_##in##M_IDX, \
69                                     RATE_##rp##M_IDX, \
70                                     RATE_##rn##M_IDX, \
71                                     RATE_##pp##M_IDX, \
72                                     RATE_##np##M_IDX, \
73                                     RATE_##r##M_IDX_TBL, \
74                                     RATE_##ip##M_IDX_TBL }
75
76 /*
77  * Parameter order:
78  *   rate, prev rate, next rate, prev tgg rate, next tgg rate
79  *
80  * If there isn't a valid next or previous rate then INV is used which
81  * maps to RATE_INVALID
82  *
83  */
84 const struct il3945_rate_info il3945_rates[RATE_COUNT_3945] = {
85         IL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2),        /*  1mbps */
86         IL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5),      /*  2mbps */
87         IL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11),    /*5.5mbps */
88         IL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18),  /* 11mbps */
89         IL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11),    /*  6mbps */
90         IL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11),   /*  9mbps */
91         IL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18),       /* 12mbps */
92         IL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24),       /* 18mbps */
93         IL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36),       /* 24mbps */
94         IL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48),       /* 36mbps */
95         IL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54),       /* 48mbps */
96         IL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),    /* 54mbps */
97 };
98
99 static inline u8
100 il3945_get_prev_ieee_rate(u8 rate_idx)
101 {
102         u8 rate = il3945_rates[rate_idx].prev_ieee;
103
104         if (rate == RATE_INVALID)
105                 rate = rate_idx;
106         return rate;
107 }
108
109 /* 1 = enable the il3945_disable_events() function */
110 #define IL_EVT_DISABLE (0)
111 #define IL_EVT_DISABLE_SIZE (1532/32)
112
113 /**
114  * il3945_disable_events - Disable selected events in uCode event log
115  *
116  * Disable an event by writing "1"s into "disable"
117  *   bitmap in SRAM.  Bit position corresponds to Event # (id/type).
118  *   Default values of 0 enable uCode events to be logged.
119  * Use for only special debugging.  This function is just a placeholder as-is,
120  *   you'll need to provide the special bits! ...
121  *   ... and set IL_EVT_DISABLE to 1. */
122 void
123 il3945_disable_events(struct il_priv *il)
124 {
125         int i;
126         u32 base;               /* SRAM address of event log header */
127         u32 disable_ptr;        /* SRAM address of event-disable bitmap array */
128         u32 array_size;         /* # of u32 entries in array */
129         static const u32 evt_disable[IL_EVT_DISABLE_SIZE] = {
130                 0x00000000,     /*   31 -    0  Event id numbers */
131                 0x00000000,     /*   63 -   32 */
132                 0x00000000,     /*   95 -   64 */
133                 0x00000000,     /*  127 -   96 */
134                 0x00000000,     /*  159 -  128 */
135                 0x00000000,     /*  191 -  160 */
136                 0x00000000,     /*  223 -  192 */
137                 0x00000000,     /*  255 -  224 */
138                 0x00000000,     /*  287 -  256 */
139                 0x00000000,     /*  319 -  288 */
140                 0x00000000,     /*  351 -  320 */
141                 0x00000000,     /*  383 -  352 */
142                 0x00000000,     /*  415 -  384 */
143                 0x00000000,     /*  447 -  416 */
144                 0x00000000,     /*  479 -  448 */
145                 0x00000000,     /*  511 -  480 */
146                 0x00000000,     /*  543 -  512 */
147                 0x00000000,     /*  575 -  544 */
148                 0x00000000,     /*  607 -  576 */
149                 0x00000000,     /*  639 -  608 */
150                 0x00000000,     /*  671 -  640 */
151                 0x00000000,     /*  703 -  672 */
152                 0x00000000,     /*  735 -  704 */
153                 0x00000000,     /*  767 -  736 */
154                 0x00000000,     /*  799 -  768 */
155                 0x00000000,     /*  831 -  800 */
156                 0x00000000,     /*  863 -  832 */
157                 0x00000000,     /*  895 -  864 */
158                 0x00000000,     /*  927 -  896 */
159                 0x00000000,     /*  959 -  928 */
160                 0x00000000,     /*  991 -  960 */
161                 0x00000000,     /* 1023 -  992 */
162                 0x00000000,     /* 1055 - 1024 */
163                 0x00000000,     /* 1087 - 1056 */
164                 0x00000000,     /* 1119 - 1088 */
165                 0x00000000,     /* 1151 - 1120 */
166                 0x00000000,     /* 1183 - 1152 */
167                 0x00000000,     /* 1215 - 1184 */
168                 0x00000000,     /* 1247 - 1216 */
169                 0x00000000,     /* 1279 - 1248 */
170                 0x00000000,     /* 1311 - 1280 */
171                 0x00000000,     /* 1343 - 1312 */
172                 0x00000000,     /* 1375 - 1344 */
173                 0x00000000,     /* 1407 - 1376 */
174                 0x00000000,     /* 1439 - 1408 */
175                 0x00000000,     /* 1471 - 1440 */
176                 0x00000000,     /* 1503 - 1472 */
177         };
178
179         base = le32_to_cpu(il->card_alive.log_event_table_ptr);
180         if (!il3945_hw_valid_rtc_data_addr(base)) {
181                 IL_ERR("Invalid event log pointer 0x%08X\n", base);
182                 return;
183         }
184
185         disable_ptr = il_read_targ_mem(il, base + (4 * sizeof(u32)));
186         array_size = il_read_targ_mem(il, base + (5 * sizeof(u32)));
187
188         if (IL_EVT_DISABLE && array_size == IL_EVT_DISABLE_SIZE) {
189                 D_INFO("Disabling selected uCode log events at 0x%x\n",
190                        disable_ptr);
191                 for (i = 0; i < IL_EVT_DISABLE_SIZE; i++)
192                         il_write_targ_mem(il, disable_ptr + (i * sizeof(u32)),
193                                           evt_disable[i]);
194
195         } else {
196                 D_INFO("Selected uCode log events may be disabled\n");
197                 D_INFO("  by writing \"1\"s into disable bitmap\n");
198                 D_INFO("  in SRAM at 0x%x, size %d u32s\n", disable_ptr,
199                        array_size);
200         }
201
202 }
203
204 static int
205 il3945_hwrate_to_plcp_idx(u8 plcp)
206 {
207         int idx;
208
209         for (idx = 0; idx < RATE_COUNT_3945; idx++)
210                 if (il3945_rates[idx].plcp == plcp)
211                         return idx;
212         return -1;
213 }
214
215 #ifdef CONFIG_IWLEGACY_DEBUG
216 #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
217
218 static const char *
219 il3945_get_tx_fail_reason(u32 status)
220 {
221         switch (status & TX_STATUS_MSK) {
222         case TX_3945_STATUS_SUCCESS:
223                 return "SUCCESS";
224                 TX_STATUS_ENTRY(SHORT_LIMIT);
225                 TX_STATUS_ENTRY(LONG_LIMIT);
226                 TX_STATUS_ENTRY(FIFO_UNDERRUN);
227                 TX_STATUS_ENTRY(MGMNT_ABORT);
228                 TX_STATUS_ENTRY(NEXT_FRAG);
229                 TX_STATUS_ENTRY(LIFE_EXPIRE);
230                 TX_STATUS_ENTRY(DEST_PS);
231                 TX_STATUS_ENTRY(ABORTED);
232                 TX_STATUS_ENTRY(BT_RETRY);
233                 TX_STATUS_ENTRY(STA_INVALID);
234                 TX_STATUS_ENTRY(FRAG_DROPPED);
235                 TX_STATUS_ENTRY(TID_DISABLE);
236                 TX_STATUS_ENTRY(FRAME_FLUSHED);
237                 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
238                 TX_STATUS_ENTRY(TX_LOCKED);
239                 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
240         }
241
242         return "UNKNOWN";
243 }
244 #else
245 static inline const char *
246 il3945_get_tx_fail_reason(u32 status)
247 {
248         return "";
249 }
250 #endif
251
252 /*
253  * get ieee prev rate from rate scale table.
254  * for A and B mode we need to overright prev
255  * value
256  */
257 int
258 il3945_rs_next_rate(struct il_priv *il, int rate)
259 {
260         int next_rate = il3945_get_prev_ieee_rate(rate);
261
262         switch (il->band) {
263         case IEEE80211_BAND_5GHZ:
264                 if (rate == RATE_12M_IDX)
265                         next_rate = RATE_9M_IDX;
266                 else if (rate == RATE_6M_IDX)
267                         next_rate = RATE_6M_IDX;
268                 break;
269         case IEEE80211_BAND_2GHZ:
270                 if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
271                     il_is_associated(il)) {
272                         if (rate == RATE_11M_IDX)
273                                 next_rate = RATE_5M_IDX;
274                 }
275                 break;
276
277         default:
278                 break;
279         }
280
281         return next_rate;
282 }
283
284 /**
285  * il3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
286  *
287  * When FW advances 'R' idx, all entries between old and new 'R' idx
288  * need to be reclaimed. As result, some free space forms. If there is
289  * enough free space (> low mark), wake the stack that feeds us.
290  */
291 static void
292 il3945_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
293 {
294         struct il_tx_queue *txq = &il->txq[txq_id];
295         struct il_queue *q = &txq->q;
296         struct il_tx_info *tx_info;
297
298         BUG_ON(txq_id == IL39_CMD_QUEUE_NUM);
299
300         for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
301              q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
302
303                 tx_info = &txq->txb[txq->q.read_ptr];
304                 ieee80211_tx_status_irqsafe(il->hw, tx_info->skb);
305                 tx_info->skb = NULL;
306                 il->cfg->ops->lib->txq_free_tfd(il, txq);
307         }
308
309         if (il_queue_space(q) > q->low_mark && txq_id >= 0 &&
310             txq_id != IL39_CMD_QUEUE_NUM && il->mac80211_registered)
311                 il_wake_queue(il, txq);
312 }
313
314 /**
315  * il3945_hdl_tx - Handle Tx response
316  */
317 static void
318 il3945_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
319 {
320         struct il_rx_pkt *pkt = rxb_addr(rxb);
321         u16 sequence = le16_to_cpu(pkt->hdr.sequence);
322         int txq_id = SEQ_TO_QUEUE(sequence);
323         int idx = SEQ_TO_IDX(sequence);
324         struct il_tx_queue *txq = &il->txq[txq_id];
325         struct ieee80211_tx_info *info;
326         struct il3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
327         u32 status = le32_to_cpu(tx_resp->status);
328         int rate_idx;
329         int fail;
330
331         if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
332                 IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
333                        "is out of range [0-%d] %d %d\n", txq_id, idx,
334                        txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
335                 return;
336         }
337
338         txq->time_stamp = jiffies;
339         info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
340         ieee80211_tx_info_clear_status(info);
341
342         /* Fill the MRR chain with some info about on-chip retransmissions */
343         rate_idx = il3945_hwrate_to_plcp_idx(tx_resp->rate);
344         if (info->band == IEEE80211_BAND_5GHZ)
345                 rate_idx -= IL_FIRST_OFDM_RATE;
346
347         fail = tx_resp->failure_frame;
348
349         info->status.rates[0].idx = rate_idx;
350         info->status.rates[0].count = fail + 1; /* add final attempt */
351
352         /* tx_status->rts_retry_count = tx_resp->failure_rts; */
353         info->flags |=
354             ((status & TX_STATUS_MSK) ==
355              TX_STATUS_SUCCESS) ? IEEE80211_TX_STAT_ACK : 0;
356
357         D_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n", txq_id,
358              il3945_get_tx_fail_reason(status), status, tx_resp->rate,
359              tx_resp->failure_frame);
360
361         D_TX_REPLY("Tx queue reclaim %d\n", idx);
362         il3945_tx_queue_reclaim(il, txq_id, idx);
363
364         if (status & TX_ABORT_REQUIRED_MSK)
365                 IL_ERR("TODO:  Implement Tx ABORT REQUIRED!!!\n");
366 }
367
368 /*****************************************************************************
369  *
370  * Intel PRO/Wireless 3945ABG/BG Network Connection
371  *
372  *  RX handler implementations
373  *
374  *****************************************************************************/
375 #ifdef CONFIG_IWLEGACY_DEBUGFS
376 static void
377 il3945_accumulative_stats(struct il_priv *il, __le32 * stats)
378 {
379         int i;
380         __le32 *prev_stats;
381         u32 *accum_stats;
382         u32 *delta, *max_delta;
383
384         prev_stats = (__le32 *) & il->_3945.stats;
385         accum_stats = (u32 *) & il->_3945.accum_stats;
386         delta = (u32 *) & il->_3945.delta_stats;
387         max_delta = (u32 *) & il->_3945.max_delta;
388
389         for (i = sizeof(__le32); i < sizeof(struct il3945_notif_stats);
390              i +=
391              sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
392              accum_stats++) {
393                 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
394                         *delta =
395                             (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
396                         *accum_stats += *delta;
397                         if (*delta > *max_delta)
398                                 *max_delta = *delta;
399                 }
400         }
401
402         /* reset accumulative stats for "no-counter" type stats */
403         il->_3945.accum_stats.general.temperature =
404             il->_3945.stats.general.temperature;
405         il->_3945.accum_stats.general.ttl_timestamp =
406             il->_3945.stats.general.ttl_timestamp;
407 }
408 #endif
409
410 void
411 il3945_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
412 {
413         struct il_rx_pkt *pkt = rxb_addr(rxb);
414
415         D_RX("Statistics notification received (%d vs %d).\n",
416              (int)sizeof(struct il3945_notif_stats),
417              le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
418 #ifdef CONFIG_IWLEGACY_DEBUGFS
419         il3945_accumulative_stats(il, (__le32 *) & pkt->u.raw);
420 #endif
421
422         memcpy(&il->_3945.stats, pkt->u.raw, sizeof(il->_3945.stats));
423 }
424
425 void
426 il3945_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
427 {
428         struct il_rx_pkt *pkt = rxb_addr(rxb);
429         __le32 *flag = (__le32 *) & pkt->u.raw;
430
431         if (le32_to_cpu(*flag) & UCODE_STATS_CLEAR_MSK) {
432 #ifdef CONFIG_IWLEGACY_DEBUGFS
433                 memset(&il->_3945.accum_stats, 0,
434                        sizeof(struct il3945_notif_stats));
435                 memset(&il->_3945.delta_stats, 0,
436                        sizeof(struct il3945_notif_stats));
437                 memset(&il->_3945.max_delta, 0,
438                        sizeof(struct il3945_notif_stats));
439 #endif
440                 D_RX("Statistics have been cleared\n");
441         }
442         il3945_hdl_stats(il, rxb);
443 }
444
445 /******************************************************************************
446  *
447  * Misc. internal state and helper functions
448  *
449  ******************************************************************************/
450
451 /* This is necessary only for a number of stats, see the caller. */
452 static int
453 il3945_is_network_packet(struct il_priv *il, struct ieee80211_hdr *header)
454 {
455         /* Filter incoming packets to determine if they are targeted toward
456          * this network, discarding packets coming from ourselves */
457         switch (il->iw_mode) {
458         case NL80211_IFTYPE_ADHOC:      /* Header: Dest. | Source    | BSSID */
459                 /* packets to our IBSS update information */
460                 return !compare_ether_addr(header->addr3, il->bssid);
461         case NL80211_IFTYPE_STATION:    /* Header: Dest. | AP{BSSID} | Source */
462                 /* packets to our IBSS update information */
463                 return !compare_ether_addr(header->addr2, il->bssid);
464         default:
465                 return 1;
466         }
467 }
468
469 static void
470 il3945_pass_packet_to_mac80211(struct il_priv *il, struct il_rx_buf *rxb,
471                                struct ieee80211_rx_status *stats)
472 {
473         struct il_rx_pkt *pkt = rxb_addr(rxb);
474         struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
475         struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
476         struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
477         u16 len = le16_to_cpu(rx_hdr->len);
478         struct sk_buff *skb;
479         __le16 fc = hdr->frame_control;
480
481         /* We received data from the HW, so stop the watchdog */
482         if (unlikely
483             (len + IL39_RX_FRAME_SIZE >
484              PAGE_SIZE << il->hw_params.rx_page_order)) {
485                 D_DROP("Corruption detected!\n");
486                 return;
487         }
488
489         /* We only process data packets if the interface is open */
490         if (unlikely(!il->is_open)) {
491                 D_DROP("Dropping packet while interface is not open.\n");
492                 return;
493         }
494
495         skb = dev_alloc_skb(128);
496         if (!skb) {
497                 IL_ERR("dev_alloc_skb failed\n");
498                 return;
499         }
500
501         if (!il3945_mod_params.sw_crypto)
502                 il_set_decrypted_flag(il, (struct ieee80211_hdr *)rxb_addr(rxb),
503                                       le32_to_cpu(rx_end->status), stats);
504
505         skb_add_rx_frag(skb, 0, rxb->page,
506                         (void *)rx_hdr->payload - (void *)pkt, len);
507
508         il_update_stats(il, false, fc, len);
509         memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
510
511         ieee80211_rx(il->hw, skb);
512         il->alloc_rxb_page--;
513         rxb->page = NULL;
514 }
515
516 #define IL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
517
518 static void
519 il3945_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
520 {
521         struct ieee80211_hdr *header;
522         struct ieee80211_rx_status rx_status;
523         struct il_rx_pkt *pkt = rxb_addr(rxb);
524         struct il3945_rx_frame_stats *rx_stats = IL_RX_STATS(pkt);
525         struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
526         struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
527         u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
528         u16 rx_stats_noise_diff __maybe_unused =
529             le16_to_cpu(rx_stats->noise_diff);
530         u8 network_packet;
531
532         rx_status.flag = 0;
533         rx_status.mactime = le64_to_cpu(rx_end->timestamp);
534         rx_status.band =
535             (rx_hdr->
536              phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
537             IEEE80211_BAND_5GHZ;
538         rx_status.freq =
539             ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
540                                            rx_status.band);
541
542         rx_status.rate_idx = il3945_hwrate_to_plcp_idx(rx_hdr->rate);
543         if (rx_status.band == IEEE80211_BAND_5GHZ)
544                 rx_status.rate_idx -= IL_FIRST_OFDM_RATE;
545
546         rx_status.antenna =
547             (le16_to_cpu(rx_hdr->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
548             4;
549
550         /* set the preamble flag if appropriate */
551         if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
552                 rx_status.flag |= RX_FLAG_SHORTPRE;
553
554         if ((unlikely(rx_stats->phy_count > 20))) {
555                 D_DROP("dsp size out of range [0,20]: %d/n",
556                        rx_stats->phy_count);
557                 return;
558         }
559
560         if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR) ||
561             !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
562                 D_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
563                 return;
564         }
565
566         /* Convert 3945's rssi indicator to dBm */
567         rx_status.signal = rx_stats->rssi - IL39_RSSI_OFFSET;
568
569         D_STATS("Rssi %d sig_avg %d noise_diff %d\n", rx_status.signal,
570                 rx_stats_sig_avg, rx_stats_noise_diff);
571
572         header = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
573
574         network_packet = il3945_is_network_packet(il, header);
575
576         D_STATS("[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
577                 network_packet ? '*' : ' ', le16_to_cpu(rx_hdr->channel),
578                 rx_status.signal, rx_status.signal, rx_status.rate_idx);
579
580         il_dbg_log_rx_data_frame(il, le16_to_cpu(rx_hdr->len), header);
581
582         if (network_packet) {
583                 il->_3945.last_beacon_time =
584                     le32_to_cpu(rx_end->beacon_timestamp);
585                 il->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
586                 il->_3945.last_rx_rssi = rx_status.signal;
587         }
588
589         il3945_pass_packet_to_mac80211(il, rxb, &rx_status);
590 }
591
592 int
593 il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
594                                 dma_addr_t addr, u16 len, u8 reset, u8 pad)
595 {
596         int count;
597         struct il_queue *q;
598         struct il3945_tfd *tfd, *tfd_tmp;
599
600         q = &txq->q;
601         tfd_tmp = (struct il3945_tfd *)txq->tfds;
602         tfd = &tfd_tmp[q->write_ptr];
603
604         if (reset)
605                 memset(tfd, 0, sizeof(*tfd));
606
607         count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
608
609         if (count >= NUM_TFD_CHUNKS || count < 0) {
610                 IL_ERR("Error can not send more than %d chunks\n",
611                        NUM_TFD_CHUNKS);
612                 return -EINVAL;
613         }
614
615         tfd->tbs[count].addr = cpu_to_le32(addr);
616         tfd->tbs[count].len = cpu_to_le32(len);
617
618         count++;
619
620         tfd->control_flags =
621             cpu_to_le32(TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad));
622
623         return 0;
624 }
625
626 /**
627  * il3945_hw_txq_free_tfd - Free one TFD, those at idx [txq->q.read_ptr]
628  *
629  * Does NOT advance any idxes
630  */
631 void
632 il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
633 {
634         struct il3945_tfd *tfd_tmp = (struct il3945_tfd *)txq->tfds;
635         int idx = txq->q.read_ptr;
636         struct il3945_tfd *tfd = &tfd_tmp[idx];
637         struct pci_dev *dev = il->pci_dev;
638         int i;
639         int counter;
640
641         /* sanity check */
642         counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
643         if (counter > NUM_TFD_CHUNKS) {
644                 IL_ERR("Too many chunks: %i\n", counter);
645                 /* @todo issue fatal error, it is quite serious situation */
646                 return;
647         }
648
649         /* Unmap tx_cmd */
650         if (counter)
651                 pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
652                                  dma_unmap_len(&txq->meta[idx], len),
653                                  PCI_DMA_TODEVICE);
654
655         /* unmap chunks if any */
656
657         for (i = 1; i < counter; i++)
658                 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
659                                  le32_to_cpu(tfd->tbs[i].len),
660                                  PCI_DMA_TODEVICE);
661
662         /* free SKB */
663         if (txq->txb) {
664                 struct sk_buff *skb;
665
666                 skb = txq->txb[txq->q.read_ptr].skb;
667
668                 /* can be called from irqs-disabled context */
669                 if (skb) {
670                         dev_kfree_skb_any(skb);
671                         txq->txb[txq->q.read_ptr].skb = NULL;
672                 }
673         }
674 }
675
676 /**
677  * il3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
678  *
679 */
680 void
681 il3945_hw_build_tx_cmd_rate(struct il_priv *il, struct il_device_cmd *cmd,
682                             struct ieee80211_tx_info *info,
683                             struct ieee80211_hdr *hdr, int sta_id, int tx_id)
684 {
685         u16 hw_value = ieee80211_get_tx_rate(il->hw, info)->hw_value;
686         u16 rate_idx = min(hw_value & 0xffff, RATE_COUNT_3945);
687         u16 rate_mask;
688         int rate;
689         u8 rts_retry_limit;
690         u8 data_retry_limit;
691         __le32 tx_flags;
692         __le16 fc = hdr->frame_control;
693         struct il3945_tx_cmd *tx_cmd = (struct il3945_tx_cmd *)cmd->cmd.payload;
694
695         rate = il3945_rates[rate_idx].plcp;
696         tx_flags = tx_cmd->tx_flags;
697
698         /* We need to figure out how to get the sta->supp_rates while
699          * in this running context */
700         rate_mask = RATES_MASK_3945;
701
702         /* Set retry limit on DATA packets and Probe Responses */
703         if (ieee80211_is_probe_resp(fc))
704                 data_retry_limit = 3;
705         else
706                 data_retry_limit = IL_DEFAULT_TX_RETRY;
707         tx_cmd->data_retry_limit = data_retry_limit;
708
709         if (tx_id >= IL39_CMD_QUEUE_NUM)
710                 rts_retry_limit = 3;
711         else
712                 rts_retry_limit = 7;
713
714         if (data_retry_limit < rts_retry_limit)
715                 rts_retry_limit = data_retry_limit;
716         tx_cmd->rts_retry_limit = rts_retry_limit;
717
718         tx_cmd->rate = rate;
719         tx_cmd->tx_flags = tx_flags;
720
721         /* OFDM */
722         tx_cmd->supp_rates[0] =
723             ((rate_mask & IL_OFDM_RATES_MASK) >> IL_FIRST_OFDM_RATE) & 0xFF;
724
725         /* CCK */
726         tx_cmd->supp_rates[1] = (rate_mask & 0xF);
727
728         D_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
729                "cck/ofdm mask: 0x%x/0x%x\n", sta_id, tx_cmd->rate,
730                le32_to_cpu(tx_cmd->tx_flags), tx_cmd->supp_rates[1],
731                tx_cmd->supp_rates[0]);
732 }
733
734 static u8
735 il3945_sync_sta(struct il_priv *il, int sta_id, u16 tx_rate)
736 {
737         unsigned long flags_spin;
738         struct il_station_entry *station;
739
740         if (sta_id == IL_INVALID_STATION)
741                 return IL_INVALID_STATION;
742
743         spin_lock_irqsave(&il->sta_lock, flags_spin);
744         station = &il->stations[sta_id];
745
746         station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
747         station->sta.rate_n_flags = cpu_to_le16(tx_rate);
748         station->sta.mode = STA_CONTROL_MODIFY_MSK;
749         il_send_add_sta(il, &station->sta, CMD_ASYNC);
750         spin_unlock_irqrestore(&il->sta_lock, flags_spin);
751
752         D_RATE("SCALE sync station %d to rate %d\n", sta_id, tx_rate);
753         return sta_id;
754 }
755
756 static void
757 il3945_set_pwr_vmain(struct il_priv *il)
758 {
759 /*
760  * (for documentation purposes)
761  * to set power to V_AUX, do
762
763                 if (pci_pme_capable(il->pci_dev, PCI_D3cold)) {
764                         il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
765                                         APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
766                                         ~APMG_PS_CTRL_MSK_PWR_SRC);
767
768                         _il_poll_bit(il, CSR_GPIO_IN,
769                                      CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
770                                      CSR_GPIO_IN_BIT_AUX_POWER, 5000);
771                 }
772  */
773
774         il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
775                               APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
776                               ~APMG_PS_CTRL_MSK_PWR_SRC);
777
778         _il_poll_bit(il, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC, CSR_GPIO_IN_BIT_AUX_POWER, 5000);  /* uS */
779 }
780
781 static int
782 il3945_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
783 {
784         il_wr(il, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
785         il_wr(il, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
786         il_wr(il, FH39_RCSR_WPTR(0), 0);
787         il_wr(il, FH39_RCSR_CONFIG(0),
788               FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
789               FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
790               FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
791               FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 | (RX_QUEUE_SIZE_LOG
792                                                                <<
793                                                                FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE)
794               | FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST | (1 <<
795                                                                  FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH)
796               | FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
797
798         /* fake read to flush all prev I/O */
799         il_rd(il, FH39_RSSR_CTRL);
800
801         return 0;
802 }
803
804 static int
805 il3945_tx_reset(struct il_priv *il)
806 {
807
808         /* bypass mode */
809         il_wr_prph(il, ALM_SCD_MODE_REG, 0x2);
810
811         /* RA 0 is active */
812         il_wr_prph(il, ALM_SCD_ARASTAT_REG, 0x01);
813
814         /* all 6 fifo are active */
815         il_wr_prph(il, ALM_SCD_TXFACT_REG, 0x3f);
816
817         il_wr_prph(il, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
818         il_wr_prph(il, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
819         il_wr_prph(il, ALM_SCD_TXF4MF_REG, 0x000004);
820         il_wr_prph(il, ALM_SCD_TXF5MF_REG, 0x000005);
821
822         il_wr(il, FH39_TSSR_CBB_BASE, il->_3945.shared_phys);
823
824         il_wr(il, FH39_TSSR_MSG_CONFIG,
825               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
826               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
827               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
828               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
829               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
830               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
831               FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
832
833         return 0;
834 }
835
836 /**
837  * il3945_txq_ctx_reset - Reset TX queue context
838  *
839  * Destroys all DMA structures and initialize them again
840  */
841 static int
842 il3945_txq_ctx_reset(struct il_priv *il)
843 {
844         int rc;
845         int txq_id, slots_num;
846
847         il3945_hw_txq_ctx_free(il);
848
849         /* allocate tx queue structure */
850         rc = il_alloc_txq_mem(il);
851         if (rc)
852                 return rc;
853
854         /* Tx CMD queue */
855         rc = il3945_tx_reset(il);
856         if (rc)
857                 goto error;
858
859         /* Tx queue(s) */
860         for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
861                 slots_num =
862                     (txq_id ==
863                      IL39_CMD_QUEUE_NUM) ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
864                 rc = il_tx_queue_init(il, &il->txq[txq_id], slots_num, txq_id);
865                 if (rc) {
866                         IL_ERR("Tx %d queue init failed\n", txq_id);
867                         goto error;
868                 }
869         }
870
871         return rc;
872
873 error:
874         il3945_hw_txq_ctx_free(il);
875         return rc;
876 }
877
878 /*
879  * Start up 3945's basic functionality after it has been reset
880  * (e.g. after platform boot, or shutdown via il_apm_stop())
881  * NOTE:  This does not load uCode nor start the embedded processor
882  */
883 static int
884 il3945_apm_init(struct il_priv *il)
885 {
886         int ret = il_apm_init(il);
887
888         /* Clear APMG (NIC's internal power management) interrupts */
889         il_wr_prph(il, APMG_RTC_INT_MSK_REG, 0x0);
890         il_wr_prph(il, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
891
892         /* Reset radio chip */
893         il_set_bits_prph(il, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
894         udelay(5);
895         il_clear_bits_prph(il, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
896
897         return ret;
898 }
899
900 static void
901 il3945_nic_config(struct il_priv *il)
902 {
903         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
904         unsigned long flags;
905         u8 rev_id = il->pci_dev->revision;
906
907         spin_lock_irqsave(&il->lock, flags);
908
909         /* Determine HW type */
910         D_INFO("HW Revision ID = 0x%X\n", rev_id);
911
912         if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
913                 D_INFO("RTP type\n");
914         else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
915                 D_INFO("3945 RADIO-MB type\n");
916                 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
917                            CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
918         } else {
919                 D_INFO("3945 RADIO-MM type\n");
920                 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
921                            CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
922         }
923
924         if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
925                 D_INFO("SKU OP mode is mrc\n");
926                 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
927                            CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
928         } else
929                 D_INFO("SKU OP mode is basic\n");
930
931         if ((eeprom->board_revision & 0xF0) == 0xD0) {
932                 D_INFO("3945ABG revision is 0x%X\n", eeprom->board_revision);
933                 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
934                            CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
935         } else {
936                 D_INFO("3945ABG revision is 0x%X\n", eeprom->board_revision);
937                 il_clear_bit(il, CSR_HW_IF_CONFIG_REG,
938                              CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
939         }
940
941         if (eeprom->almgor_m_version <= 1) {
942                 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
943                            CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
944                 D_INFO("Card M type A version is 0x%X\n",
945                        eeprom->almgor_m_version);
946         } else {
947                 D_INFO("Card M type B version is 0x%X\n",
948                        eeprom->almgor_m_version);
949                 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
950                            CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
951         }
952         spin_unlock_irqrestore(&il->lock, flags);
953
954         if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
955                 D_RF_KILL("SW RF KILL supported in EEPROM.\n");
956
957         if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
958                 D_RF_KILL("HW RF KILL supported in EEPROM.\n");
959 }
960
961 int
962 il3945_hw_nic_init(struct il_priv *il)
963 {
964         int rc;
965         unsigned long flags;
966         struct il_rx_queue *rxq = &il->rxq;
967
968         spin_lock_irqsave(&il->lock, flags);
969         il->cfg->ops->lib->apm_ops.init(il);
970         spin_unlock_irqrestore(&il->lock, flags);
971
972         il3945_set_pwr_vmain(il);
973
974         il->cfg->ops->lib->apm_ops.config(il);
975
976         /* Allocate the RX queue, or reset if it is already allocated */
977         if (!rxq->bd) {
978                 rc = il_rx_queue_alloc(il);
979                 if (rc) {
980                         IL_ERR("Unable to initialize Rx queue\n");
981                         return -ENOMEM;
982                 }
983         } else
984                 il3945_rx_queue_reset(il, rxq);
985
986         il3945_rx_replenish(il);
987
988         il3945_rx_init(il, rxq);
989
990         /* Look at using this instead:
991            rxq->need_update = 1;
992            il_rx_queue_update_write_ptr(il, rxq);
993          */
994
995         il_wr(il, FH39_RCSR_WPTR(0), rxq->write & ~7);
996
997         rc = il3945_txq_ctx_reset(il);
998         if (rc)
999                 return rc;
1000
1001         set_bit(S_INIT, &il->status);
1002
1003         return 0;
1004 }
1005
1006 /**
1007  * il3945_hw_txq_ctx_free - Free TXQ Context
1008  *
1009  * Destroy all TX DMA queues and structures
1010  */
1011 void
1012 il3945_hw_txq_ctx_free(struct il_priv *il)
1013 {
1014         int txq_id;
1015
1016         /* Tx queues */
1017         if (il->txq)
1018                 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
1019                         if (txq_id == IL39_CMD_QUEUE_NUM)
1020                                 il_cmd_queue_free(il);
1021                         else
1022                                 il_tx_queue_free(il, txq_id);
1023
1024         /* free tx queue structure */
1025         il_txq_mem(il);
1026 }
1027
1028 void
1029 il3945_hw_txq_ctx_stop(struct il_priv *il)
1030 {
1031         int txq_id;
1032
1033         /* stop SCD */
1034         il_wr_prph(il, ALM_SCD_MODE_REG, 0);
1035         il_wr_prph(il, ALM_SCD_TXFACT_REG, 0);
1036
1037         /* reset TFD queues */
1038         for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
1039                 il_wr(il, FH39_TCSR_CONFIG(txq_id), 0x0);
1040                 il_poll_bit(il, FH39_TSSR_TX_STATUS,
1041                             FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
1042                             1000);
1043         }
1044
1045         il3945_hw_txq_ctx_free(il);
1046 }
1047
1048 /**
1049  * il3945_hw_reg_adjust_power_by_temp
1050  * return idx delta into power gain settings table
1051 */
1052 static int
1053 il3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
1054 {
1055         return (new_reading - old_reading) * (-11) / 100;
1056 }
1057
1058 /**
1059  * il3945_hw_reg_temp_out_of_range - Keep temperature in sane range
1060  */
1061 static inline int
1062 il3945_hw_reg_temp_out_of_range(int temperature)
1063 {
1064         return (temperature < -260 || temperature > 25) ? 1 : 0;
1065 }
1066
1067 int
1068 il3945_hw_get_temperature(struct il_priv *il)
1069 {
1070         return _il_rd(il, CSR_UCODE_DRV_GP2);
1071 }
1072
1073 /**
1074  * il3945_hw_reg_txpower_get_temperature
1075  * get the current temperature by reading from NIC
1076 */
1077 static int
1078 il3945_hw_reg_txpower_get_temperature(struct il_priv *il)
1079 {
1080         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
1081         int temperature;
1082
1083         temperature = il3945_hw_get_temperature(il);
1084
1085         /* driver's okay range is -260 to +25.
1086          *   human readable okay range is 0 to +285 */
1087         D_INFO("Temperature: %d\n", temperature + IL_TEMP_CONVERT);
1088
1089         /* handle insane temp reading */
1090         if (il3945_hw_reg_temp_out_of_range(temperature)) {
1091                 IL_ERR("Error bad temperature value  %d\n", temperature);
1092
1093                 /* if really really hot(?),
1094                  *   substitute the 3rd band/group's temp measured at factory */
1095                 if (il->last_temperature > 100)
1096                         temperature = eeprom->groups[2].temperature;
1097                 else            /* else use most recent "sane" value from driver */
1098                         temperature = il->last_temperature;
1099         }
1100
1101         return temperature;     /* raw, not "human readable" */
1102 }
1103
1104 /* Adjust Txpower only if temperature variance is greater than threshold.
1105  *
1106  * Both are lower than older versions' 9 degrees */
1107 #define IL_TEMPERATURE_LIMIT_TIMER   6
1108
1109 /**
1110  * il3945_is_temp_calib_needed - determines if new calibration is needed
1111  *
1112  * records new temperature in tx_mgr->temperature.
1113  * replaces tx_mgr->last_temperature *only* if calib needed
1114  *    (assumes caller will actually do the calibration!). */
1115 static int
1116 il3945_is_temp_calib_needed(struct il_priv *il)
1117 {
1118         int temp_diff;
1119
1120         il->temperature = il3945_hw_reg_txpower_get_temperature(il);
1121         temp_diff = il->temperature - il->last_temperature;
1122
1123         /* get absolute value */
1124         if (temp_diff < 0) {
1125                 D_POWER("Getting cooler, delta %d,\n", temp_diff);
1126                 temp_diff = -temp_diff;
1127         } else if (temp_diff == 0)
1128                 D_POWER("Same temp,\n");
1129         else
1130                 D_POWER("Getting warmer, delta %d,\n", temp_diff);
1131
1132         /* if we don't need calibration, *don't* update last_temperature */
1133         if (temp_diff < IL_TEMPERATURE_LIMIT_TIMER) {
1134                 D_POWER("Timed thermal calib not needed\n");
1135                 return 0;
1136         }
1137
1138         D_POWER("Timed thermal calib needed\n");
1139
1140         /* assume that caller will actually do calib ...
1141          *   update the "last temperature" value */
1142         il->last_temperature = il->temperature;
1143         return 1;
1144 }
1145
1146 #define IL_MAX_GAIN_ENTRIES 78
1147 #define IL_CCK_FROM_OFDM_POWER_DIFF  -5
1148 #define IL_CCK_FROM_OFDM_IDX_DIFF (10)
1149
1150 /* radio and DSP power table, each step is 1/2 dB.
1151  * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
1152 static struct il3945_tx_power power_gain_table[2][IL_MAX_GAIN_ENTRIES] = {
1153         {
1154          {251, 127},            /* 2.4 GHz, highest power */
1155          {251, 127},
1156          {251, 127},
1157          {251, 127},
1158          {251, 125},
1159          {251, 110},
1160          {251, 105},
1161          {251, 98},
1162          {187, 125},
1163          {187, 115},
1164          {187, 108},
1165          {187, 99},
1166          {243, 119},
1167          {243, 111},
1168          {243, 105},
1169          {243, 97},
1170          {243, 92},
1171          {211, 106},
1172          {211, 100},
1173          {179, 120},
1174          {179, 113},
1175          {179, 107},
1176          {147, 125},
1177          {147, 119},
1178          {147, 112},
1179          {147, 106},
1180          {147, 101},
1181          {147, 97},
1182          {147, 91},
1183          {115, 107},
1184          {235, 121},
1185          {235, 115},
1186          {235, 109},
1187          {203, 127},
1188          {203, 121},
1189          {203, 115},
1190          {203, 108},
1191          {203, 102},
1192          {203, 96},
1193          {203, 92},
1194          {171, 110},
1195          {171, 104},
1196          {171, 98},
1197          {139, 116},
1198          {227, 125},
1199          {227, 119},
1200          {227, 113},
1201          {227, 107},
1202          {227, 101},
1203          {227, 96},
1204          {195, 113},
1205          {195, 106},
1206          {195, 102},
1207          {195, 95},
1208          {163, 113},
1209          {163, 106},
1210          {163, 102},
1211          {163, 95},
1212          {131, 113},
1213          {131, 106},
1214          {131, 102},
1215          {131, 95},
1216          {99, 113},
1217          {99, 106},
1218          {99, 102},
1219          {99, 95},
1220          {67, 113},
1221          {67, 106},
1222          {67, 102},
1223          {67, 95},
1224          {35, 113},
1225          {35, 106},
1226          {35, 102},
1227          {35, 95},
1228          {3, 113},
1229          {3, 106},
1230          {3, 102},
1231          {3, 95}},              /* 2.4 GHz, lowest power */
1232         {
1233          {251, 127},            /* 5.x GHz, highest power */
1234          {251, 120},
1235          {251, 114},
1236          {219, 119},
1237          {219, 101},
1238          {187, 113},
1239          {187, 102},
1240          {155, 114},
1241          {155, 103},
1242          {123, 117},
1243          {123, 107},
1244          {123, 99},
1245          {123, 92},
1246          {91, 108},
1247          {59, 125},
1248          {59, 118},
1249          {59, 109},
1250          {59, 102},
1251          {59, 96},
1252          {59, 90},
1253          {27, 104},
1254          {27, 98},
1255          {27, 92},
1256          {115, 118},
1257          {115, 111},
1258          {115, 104},
1259          {83, 126},
1260          {83, 121},
1261          {83, 113},
1262          {83, 105},
1263          {83, 99},
1264          {51, 118},
1265          {51, 111},
1266          {51, 104},
1267          {51, 98},
1268          {19, 116},
1269          {19, 109},
1270          {19, 102},
1271          {19, 98},
1272          {19, 93},
1273          {171, 113},
1274          {171, 107},
1275          {171, 99},
1276          {139, 120},
1277          {139, 113},
1278          {139, 107},
1279          {139, 99},
1280          {107, 120},
1281          {107, 113},
1282          {107, 107},
1283          {107, 99},
1284          {75, 120},
1285          {75, 113},
1286          {75, 107},
1287          {75, 99},
1288          {43, 120},
1289          {43, 113},
1290          {43, 107},
1291          {43, 99},
1292          {11, 120},
1293          {11, 113},
1294          {11, 107},
1295          {11, 99},
1296          {131, 107},
1297          {131, 99},
1298          {99, 120},
1299          {99, 113},
1300          {99, 107},
1301          {99, 99},
1302          {67, 120},
1303          {67, 113},
1304          {67, 107},
1305          {67, 99},
1306          {35, 120},
1307          {35, 113},
1308          {35, 107},
1309          {35, 99},
1310          {3, 120}}              /* 5.x GHz, lowest power */
1311 };
1312
1313 static inline u8
1314 il3945_hw_reg_fix_power_idx(int idx)
1315 {
1316         if (idx < 0)
1317                 return 0;
1318         if (idx >= IL_MAX_GAIN_ENTRIES)
1319                 return IL_MAX_GAIN_ENTRIES - 1;
1320         return (u8) idx;
1321 }
1322
1323 /* Kick off thermal recalibration check every 60 seconds */
1324 #define REG_RECALIB_PERIOD (60)
1325
1326 /**
1327  * il3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
1328  *
1329  * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1330  * or 6 Mbit (OFDM) rates.
1331  */
1332 static void
1333 il3945_hw_reg_set_scan_power(struct il_priv *il, u32 scan_tbl_idx, s32 rate_idx,
1334                              const s8 * clip_pwrs,
1335                              struct il_channel_info *ch_info, int band_idx)
1336 {
1337         struct il3945_scan_power_info *scan_power_info;
1338         s8 power;
1339         u8 power_idx;
1340
1341         scan_power_info = &ch_info->scan_pwr_info[scan_tbl_idx];
1342
1343         /* use this channel group's 6Mbit clipping/saturation pwr,
1344          *   but cap at regulatory scan power restriction (set during init
1345          *   based on eeprom channel data) for this channel.  */
1346         power = min(ch_info->scan_power, clip_pwrs[RATE_6M_IDX_TBL]);
1347
1348         power = min(power, il->tx_power_user_lmt);
1349         scan_power_info->requested_power = power;
1350
1351         /* find difference between new scan *power* and current "normal"
1352          *   Tx *power* for 6Mb.  Use this difference (x2) to adjust the
1353          *   current "normal" temperature-compensated Tx power *idx* for
1354          *   this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1355          *   *idx*. */
1356         power_idx =
1357             ch_info->power_info[rate_idx].power_table_idx - (power -
1358                                                              ch_info->
1359                                                              power_info
1360                                                              [RATE_6M_IDX_TBL].
1361                                                              requested_power) *
1362             2;
1363
1364         /* store reference idx that we use when adjusting *all* scan
1365          *   powers.  So we can accommodate user (all channel) or spectrum
1366          *   management (single channel) power changes "between" temperature
1367          *   feedback compensation procedures.
1368          * don't force fit this reference idx into gain table; it may be a
1369          *   negative number.  This will help avoid errors when we're at
1370          *   the lower bounds (highest gains, for warmest temperatures)
1371          *   of the table. */
1372
1373         /* don't exceed table bounds for "real" setting */
1374         power_idx = il3945_hw_reg_fix_power_idx(power_idx);
1375
1376         scan_power_info->power_table_idx = power_idx;
1377         scan_power_info->tpc.tx_gain =
1378             power_gain_table[band_idx][power_idx].tx_gain;
1379         scan_power_info->tpc.dsp_atten =
1380             power_gain_table[band_idx][power_idx].dsp_atten;
1381 }
1382
1383 /**
1384  * il3945_send_tx_power - fill in Tx Power command with gain settings
1385  *
1386  * Configures power settings for all rates for the current channel,
1387  * using values from channel info struct, and send to NIC
1388  */
1389 static int
1390 il3945_send_tx_power(struct il_priv *il)
1391 {
1392         int rate_idx, i;
1393         const struct il_channel_info *ch_info = NULL;
1394         struct il3945_txpowertable_cmd txpower = {
1395                 .channel = il->ctx.active.channel,
1396         };
1397         u16 chan;
1398
1399         if (WARN_ONCE
1400             (test_bit(S_SCAN_HW, &il->status),
1401              "TX Power requested while scanning!\n"))
1402                 return -EAGAIN;
1403
1404         chan = le16_to_cpu(il->ctx.active.channel);
1405
1406         txpower.band = (il->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
1407         ch_info = il_get_channel_info(il, il->band, chan);
1408         if (!ch_info) {
1409                 IL_ERR("Failed to get channel info for channel %d [%d]\n", chan,
1410                        il->band);
1411                 return -EINVAL;
1412         }
1413
1414         if (!il_is_channel_valid(ch_info)) {
1415                 D_POWER("Not calling TX_PWR_TBL_CMD on " "non-Tx channel.\n");
1416                 return 0;
1417         }
1418
1419         /* fill cmd with power settings for all rates for current channel */
1420         /* Fill OFDM rate */
1421         for (rate_idx = IL_FIRST_OFDM_RATE, i = 0;
1422              rate_idx <= IL39_LAST_OFDM_RATE; rate_idx++, i++) {
1423
1424                 txpower.power[i].tpc = ch_info->power_info[i].tpc;
1425                 txpower.power[i].rate = il3945_rates[rate_idx].plcp;
1426
1427                 D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1428                         le16_to_cpu(txpower.channel), txpower.band,
1429                         txpower.power[i].tpc.tx_gain,
1430                         txpower.power[i].tpc.dsp_atten, txpower.power[i].rate);
1431         }
1432         /* Fill CCK rates */
1433         for (rate_idx = IL_FIRST_CCK_RATE; rate_idx <= IL_LAST_CCK_RATE;
1434              rate_idx++, i++) {
1435                 txpower.power[i].tpc = ch_info->power_info[i].tpc;
1436                 txpower.power[i].rate = il3945_rates[rate_idx].plcp;
1437
1438                 D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1439                         le16_to_cpu(txpower.channel), txpower.band,
1440                         txpower.power[i].tpc.tx_gain,
1441                         txpower.power[i].tpc.dsp_atten, txpower.power[i].rate);
1442         }
1443
1444         return il_send_cmd_pdu(il, C_TX_PWR_TBL,
1445                                sizeof(struct il3945_txpowertable_cmd),
1446                                &txpower);
1447
1448 }
1449
1450 /**
1451  * il3945_hw_reg_set_new_power - Configures power tables at new levels
1452  * @ch_info: Channel to update.  Uses power_info.requested_power.
1453  *
1454  * Replace requested_power and base_power_idx ch_info fields for
1455  * one channel.
1456  *
1457  * Called if user or spectrum management changes power preferences.
1458  * Takes into account h/w and modulation limitations (clip power).
1459  *
1460  * This does *not* send anything to NIC, just sets up ch_info for one channel.
1461  *
1462  * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1463  *       properly fill out the scan powers, and actual h/w gain settings,
1464  *       and send changes to NIC
1465  */
1466 static int
1467 il3945_hw_reg_set_new_power(struct il_priv *il, struct il_channel_info *ch_info)
1468 {
1469         struct il3945_channel_power_info *power_info;
1470         int power_changed = 0;
1471         int i;
1472         const s8 *clip_pwrs;
1473         int power;
1474
1475         /* Get this chnlgrp's rate-to-max/clip-powers table */
1476         clip_pwrs = il->_3945.clip_groups[ch_info->group_idx].clip_powers;
1477
1478         /* Get this channel's rate-to-current-power settings table */
1479         power_info = ch_info->power_info;
1480
1481         /* update OFDM Txpower settings */
1482         for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL; i++, ++power_info) {
1483                 int delta_idx;
1484
1485                 /* limit new power to be no more than h/w capability */
1486                 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1487                 if (power == power_info->requested_power)
1488                         continue;
1489
1490                 /* find difference between old and new requested powers,
1491                  *    update base (non-temp-compensated) power idx */
1492                 delta_idx = (power - power_info->requested_power) * 2;
1493                 power_info->base_power_idx -= delta_idx;
1494
1495                 /* save new requested power value */
1496                 power_info->requested_power = power;
1497
1498                 power_changed = 1;
1499         }
1500
1501         /* update CCK Txpower settings, based on OFDM 12M setting ...
1502          *    ... all CCK power settings for a given channel are the *same*. */
1503         if (power_changed) {
1504                 power =
1505                     ch_info->power_info[RATE_12M_IDX_TBL].requested_power +
1506                     IL_CCK_FROM_OFDM_POWER_DIFF;
1507
1508                 /* do all CCK rates' il3945_channel_power_info structures */
1509                 for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++) {
1510                         power_info->requested_power = power;
1511                         power_info->base_power_idx =
1512                             ch_info->power_info[RATE_12M_IDX_TBL].
1513                             base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
1514                         ++power_info;
1515                 }
1516         }
1517
1518         return 0;
1519 }
1520
1521 /**
1522  * il3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
1523  *
1524  * NOTE: Returned power limit may be less (but not more) than requested,
1525  *       based strictly on regulatory (eeprom and spectrum mgt) limitations
1526  *       (no consideration for h/w clipping limitations).
1527  */
1528 static int
1529 il3945_hw_reg_get_ch_txpower_limit(struct il_channel_info *ch_info)
1530 {
1531         s8 max_power;
1532
1533 #if 0
1534         /* if we're using TGd limits, use lower of TGd or EEPROM */
1535         if (ch_info->tgd_data.max_power != 0)
1536                 max_power =
1537                     min(ch_info->tgd_data.max_power,
1538                         ch_info->eeprom.max_power_avg);
1539
1540         /* else just use EEPROM limits */
1541         else
1542 #endif
1543                 max_power = ch_info->eeprom.max_power_avg;
1544
1545         return min(max_power, ch_info->max_power_avg);
1546 }
1547
1548 /**
1549  * il3945_hw_reg_comp_txpower_temp - Compensate for temperature
1550  *
1551  * Compensate txpower settings of *all* channels for temperature.
1552  * This only accounts for the difference between current temperature
1553  *   and the factory calibration temperatures, and bases the new settings
1554  *   on the channel's base_power_idx.
1555  *
1556  * If RxOn is "associated", this sends the new Txpower to NIC!
1557  */
1558 static int
1559 il3945_hw_reg_comp_txpower_temp(struct il_priv *il)
1560 {
1561         struct il_channel_info *ch_info = NULL;
1562         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
1563         int delta_idx;
1564         const s8 *clip_pwrs;    /* array of h/w max power levels for each rate */
1565         u8 a_band;
1566         u8 rate_idx;
1567         u8 scan_tbl_idx;
1568         u8 i;
1569         int ref_temp;
1570         int temperature = il->temperature;
1571
1572         if (il->disable_tx_power_cal || test_bit(S_SCANNING, &il->status)) {
1573                 /* do not perform tx power calibration */
1574                 return 0;
1575         }
1576         /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1577         for (i = 0; i < il->channel_count; i++) {
1578                 ch_info = &il->channel_info[i];
1579                 a_band = il_is_channel_a_band(ch_info);
1580
1581                 /* Get this chnlgrp's factory calibration temperature */
1582                 ref_temp = (s16) eeprom->groups[ch_info->group_idx].temperature;
1583
1584                 /* get power idx adjustment based on current and factory
1585                  * temps */
1586                 delta_idx =
1587                     il3945_hw_reg_adjust_power_by_temp(temperature, ref_temp);
1588
1589                 /* set tx power value for all rates, OFDM and CCK */
1590                 for (rate_idx = 0; rate_idx < RATE_COUNT_3945; rate_idx++) {
1591                         int power_idx =
1592                             ch_info->power_info[rate_idx].base_power_idx;
1593
1594                         /* temperature compensate */
1595                         power_idx += delta_idx;
1596
1597                         /* stay within table range */
1598                         power_idx = il3945_hw_reg_fix_power_idx(power_idx);
1599                         ch_info->power_info[rate_idx].power_table_idx =
1600                             (u8) power_idx;
1601                         ch_info->power_info[rate_idx].tpc =
1602                             power_gain_table[a_band][power_idx];
1603                 }
1604
1605                 /* Get this chnlgrp's rate-to-max/clip-powers table */
1606                 clip_pwrs =
1607                     il->_3945.clip_groups[ch_info->group_idx].clip_powers;
1608
1609                 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1610                 for (scan_tbl_idx = 0; scan_tbl_idx < IL_NUM_SCAN_RATES;
1611                      scan_tbl_idx++) {
1612                         s32 actual_idx =
1613                             (scan_tbl_idx ==
1614                              0) ? RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
1615                         il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
1616                                                      actual_idx, clip_pwrs,
1617                                                      ch_info, a_band);
1618                 }
1619         }
1620
1621         /* send Txpower command for current channel to ucode */
1622         return il->cfg->ops->lib->send_tx_power(il);
1623 }
1624
1625 int
1626 il3945_hw_reg_set_txpower(struct il_priv *il, s8 power)
1627 {
1628         struct il_channel_info *ch_info;
1629         s8 max_power;
1630         u8 a_band;
1631         u8 i;
1632
1633         if (il->tx_power_user_lmt == power) {
1634                 D_POWER("Requested Tx power same as current " "limit: %ddBm.\n",
1635                         power);
1636                 return 0;
1637         }
1638
1639         D_POWER("Setting upper limit clamp to %ddBm.\n", power);
1640         il->tx_power_user_lmt = power;
1641
1642         /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1643
1644         for (i = 0; i < il->channel_count; i++) {
1645                 ch_info = &il->channel_info[i];
1646                 a_band = il_is_channel_a_band(ch_info);
1647
1648                 /* find minimum power of all user and regulatory constraints
1649                  *    (does not consider h/w clipping limitations) */
1650                 max_power = il3945_hw_reg_get_ch_txpower_limit(ch_info);
1651                 max_power = min(power, max_power);
1652                 if (max_power != ch_info->curr_txpow) {
1653                         ch_info->curr_txpow = max_power;
1654
1655                         /* this considers the h/w clipping limitations */
1656                         il3945_hw_reg_set_new_power(il, ch_info);
1657                 }
1658         }
1659
1660         /* update txpower settings for all channels,
1661          *   send to NIC if associated. */
1662         il3945_is_temp_calib_needed(il);
1663         il3945_hw_reg_comp_txpower_temp(il);
1664
1665         return 0;
1666 }
1667
1668 static int
1669 il3945_send_rxon_assoc(struct il_priv *il, struct il_rxon_context *ctx)
1670 {
1671         int rc = 0;
1672         struct il_rx_pkt *pkt;
1673         struct il3945_rxon_assoc_cmd rxon_assoc;
1674         struct il_host_cmd cmd = {
1675                 .id = C_RXON_ASSOC,
1676                 .len = sizeof(rxon_assoc),
1677                 .flags = CMD_WANT_SKB,
1678                 .data = &rxon_assoc,
1679         };
1680         const struct il_rxon_cmd *rxon1 = &ctx->staging;
1681         const struct il_rxon_cmd *rxon2 = &ctx->active;
1682
1683         if (rxon1->flags == rxon2->flags &&
1684             rxon1->filter_flags == rxon2->filter_flags &&
1685             rxon1->cck_basic_rates == rxon2->cck_basic_rates &&
1686             rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates) {
1687                 D_INFO("Using current RXON_ASSOC.  Not resending.\n");
1688                 return 0;
1689         }
1690
1691         rxon_assoc.flags = ctx->staging.flags;
1692         rxon_assoc.filter_flags = ctx->staging.filter_flags;
1693         rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
1694         rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
1695         rxon_assoc.reserved = 0;
1696
1697         rc = il_send_cmd_sync(il, &cmd);
1698         if (rc)
1699                 return rc;
1700
1701         pkt = (struct il_rx_pkt *)cmd.reply_page;
1702         if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
1703                 IL_ERR("Bad return from C_RXON_ASSOC command\n");
1704                 rc = -EIO;
1705         }
1706
1707         il_free_pages(il, cmd.reply_page);
1708
1709         return rc;
1710 }
1711
1712 /**
1713  * il3945_commit_rxon - commit staging_rxon to hardware
1714  *
1715  * The RXON command in staging_rxon is committed to the hardware and
1716  * the active_rxon structure is updated with the new data.  This
1717  * function correctly transitions out of the RXON_ASSOC_MSK state if
1718  * a HW tune is required based on the RXON structure changes.
1719  */
1720 int
1721 il3945_commit_rxon(struct il_priv *il, struct il_rxon_context *ctx)
1722 {
1723         /* cast away the const for active_rxon in this function */
1724         struct il3945_rxon_cmd *active_rxon = (void *)&ctx->active;
1725         struct il3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
1726         int rc = 0;
1727         bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
1728
1729         if (test_bit(S_EXIT_PENDING, &il->status))
1730                 return -EINVAL;
1731
1732         if (!il_is_alive(il))
1733                 return -1;
1734
1735         /* always get timestamp with Rx frame */
1736         staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
1737
1738         /* select antenna */
1739         staging_rxon->flags &= ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1740         staging_rxon->flags |= il3945_get_antenna_flags(il);
1741
1742         rc = il_check_rxon_cmd(il, ctx);
1743         if (rc) {
1744                 IL_ERR("Invalid RXON configuration.  Not committing.\n");
1745                 return -EINVAL;
1746         }
1747
1748         /* If we don't need to send a full RXON, we can use
1749          * il3945_rxon_assoc_cmd which is used to reconfigure filter
1750          * and other flags for the current radio configuration. */
1751         if (!il_full_rxon_required(il, &il->ctx)) {
1752                 rc = il_send_rxon_assoc(il, &il->ctx);
1753                 if (rc) {
1754                         IL_ERR("Error setting RXON_ASSOC "
1755                                "configuration (%d).\n", rc);
1756                         return rc;
1757                 }
1758
1759                 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1760                 /*
1761                  * We do not commit tx power settings while channel changing,
1762                  * do it now if tx power changed.
1763                  */
1764                 il_set_tx_power(il, il->tx_power_next, false);
1765                 return 0;
1766         }
1767
1768         /* If we are currently associated and the new config requires
1769          * an RXON_ASSOC and the new config wants the associated mask enabled,
1770          * we must clear the associated from the active configuration
1771          * before we apply the new config */
1772         if (il_is_associated(il) && new_assoc) {
1773                 D_INFO("Toggling associated bit on current RXON\n");
1774                 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1775
1776                 /*
1777                  * reserved4 and 5 could have been filled by the iwlcore code.
1778                  * Let's clear them before pushing to the 3945.
1779                  */
1780                 active_rxon->reserved4 = 0;
1781                 active_rxon->reserved5 = 0;
1782                 rc = il_send_cmd_pdu(il, C_RXON, sizeof(struct il3945_rxon_cmd),
1783                                      &il->ctx.active);
1784
1785                 /* If the mask clearing failed then we set
1786                  * active_rxon back to what it was previously */
1787                 if (rc) {
1788                         active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1789                         IL_ERR("Error clearing ASSOC_MSK on current "
1790                                "configuration (%d).\n", rc);
1791                         return rc;
1792                 }
1793                 il_clear_ucode_stations(il, &il->ctx);
1794                 il_restore_stations(il, &il->ctx);
1795         }
1796
1797         D_INFO("Sending RXON\n" "* with%s RXON_FILTER_ASSOC_MSK\n"
1798                "* channel = %d\n" "* bssid = %pM\n", (new_assoc ? "" : "out"),
1799                le16_to_cpu(staging_rxon->channel), staging_rxon->bssid_addr);
1800
1801         /*
1802          * reserved4 and 5 could have been filled by the iwlcore code.
1803          * Let's clear them before pushing to the 3945.
1804          */
1805         staging_rxon->reserved4 = 0;
1806         staging_rxon->reserved5 = 0;
1807
1808         il_set_rxon_hwcrypto(il, ctx, !il3945_mod_params.sw_crypto);
1809
1810         /* Apply the new configuration */
1811         rc = il_send_cmd_pdu(il, C_RXON, sizeof(struct il3945_rxon_cmd),
1812                              staging_rxon);
1813         if (rc) {
1814                 IL_ERR("Error setting new configuration (%d).\n", rc);
1815                 return rc;
1816         }
1817
1818         memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1819
1820         if (!new_assoc) {
1821                 il_clear_ucode_stations(il, &il->ctx);
1822                 il_restore_stations(il, &il->ctx);
1823         }
1824
1825         /* If we issue a new RXON command which required a tune then we must
1826          * send a new TXPOWER command or we won't be able to Tx any frames */
1827         rc = il_set_tx_power(il, il->tx_power_next, true);
1828         if (rc) {
1829                 IL_ERR("Error setting Tx power (%d).\n", rc);
1830                 return rc;
1831         }
1832
1833         /* Init the hardware's rate fallback order based on the band */
1834         rc = il3945_init_hw_rate_table(il);
1835         if (rc) {
1836                 IL_ERR("Error setting HW rate table: %02X\n", rc);
1837                 return -EIO;
1838         }
1839
1840         return 0;
1841 }
1842
1843 /**
1844  * il3945_reg_txpower_periodic -  called when time to check our temperature.
1845  *
1846  * -- reset periodic timer
1847  * -- see if temp has changed enough to warrant re-calibration ... if so:
1848  *     -- correct coeffs for temp (can reset temp timer)
1849  *     -- save this temp as "last",
1850  *     -- send new set of gain settings to NIC
1851  * NOTE:  This should continue working, even when we're not associated,
1852  *   so we can keep our internal table of scan powers current. */
1853 void
1854 il3945_reg_txpower_periodic(struct il_priv *il)
1855 {
1856         /* This will kick in the "brute force"
1857          * il3945_hw_reg_comp_txpower_temp() below */
1858         if (!il3945_is_temp_calib_needed(il))
1859                 goto reschedule;
1860
1861         /* Set up a new set of temp-adjusted TxPowers, send to NIC.
1862          * This is based *only* on current temperature,
1863          * ignoring any previous power measurements */
1864         il3945_hw_reg_comp_txpower_temp(il);
1865
1866 reschedule:
1867         queue_delayed_work(il->workqueue, &il->_3945.thermal_periodic,
1868                            REG_RECALIB_PERIOD * HZ);
1869 }
1870
1871 static void
1872 il3945_bg_reg_txpower_periodic(struct work_struct *work)
1873 {
1874         struct il_priv *il = container_of(work, struct il_priv,
1875                                           _3945.thermal_periodic.work);
1876
1877         if (test_bit(S_EXIT_PENDING, &il->status))
1878                 return;
1879
1880         mutex_lock(&il->mutex);
1881         il3945_reg_txpower_periodic(il);
1882         mutex_unlock(&il->mutex);
1883 }
1884
1885 /**
1886  * il3945_hw_reg_get_ch_grp_idx - find the channel-group idx (0-4)
1887  *                                 for the channel.
1888  *
1889  * This function is used when initializing channel-info structs.
1890  *
1891  * NOTE: These channel groups do *NOT* match the bands above!
1892  *       These channel groups are based on factory-tested channels;
1893  *       on A-band, EEPROM's "group frequency" entries represent the top
1894  *       channel in each group 1-4.  Group 5 All B/G channels are in group 0.
1895  */
1896 static u16
1897 il3945_hw_reg_get_ch_grp_idx(struct il_priv *il,
1898                              const struct il_channel_info *ch_info)
1899 {
1900         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
1901         struct il3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
1902         u8 group;
1903         u16 group_idx = 0;      /* based on factory calib frequencies */
1904         u8 grp_channel;
1905
1906         /* Find the group idx for the channel ... don't use idx 1(?) */
1907         if (il_is_channel_a_band(ch_info)) {
1908                 for (group = 1; group < 5; group++) {
1909                         grp_channel = ch_grp[group].group_channel;
1910                         if (ch_info->channel <= grp_channel) {
1911                                 group_idx = group;
1912                                 break;
1913                         }
1914                 }
1915                 /* group 4 has a few channels *above* its factory cal freq */
1916                 if (group == 5)
1917                         group_idx = 4;
1918         } else
1919                 group_idx = 0;  /* 2.4 GHz, group 0 */
1920
1921         D_POWER("Chnl %d mapped to grp %d\n", ch_info->channel, group_idx);
1922         return group_idx;
1923 }
1924
1925 /**
1926  * il3945_hw_reg_get_matched_power_idx - Interpolate to get nominal idx
1927  *
1928  * Interpolate to get nominal (i.e. at factory calibration temperature) idx
1929  *   into radio/DSP gain settings table for requested power.
1930  */
1931 static int
1932 il3945_hw_reg_get_matched_power_idx(struct il_priv *il, s8 requested_power,
1933                                     s32 setting_idx, s32 * new_idx)
1934 {
1935         const struct il3945_eeprom_txpower_group *chnl_grp = NULL;
1936         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
1937         s32 idx0, idx1;
1938         s32 power = 2 * requested_power;
1939         s32 i;
1940         const struct il3945_eeprom_txpower_sample *samples;
1941         s32 gains0, gains1;
1942         s32 res;
1943         s32 denominator;
1944
1945         chnl_grp = &eeprom->groups[setting_idx];
1946         samples = chnl_grp->samples;
1947         for (i = 0; i < 5; i++) {
1948                 if (power == samples[i].power) {
1949                         *new_idx = samples[i].gain_idx;
1950                         return 0;
1951                 }
1952         }
1953
1954         if (power > samples[1].power) {
1955                 idx0 = 0;
1956                 idx1 = 1;
1957         } else if (power > samples[2].power) {
1958                 idx0 = 1;
1959                 idx1 = 2;
1960         } else if (power > samples[3].power) {
1961                 idx0 = 2;
1962                 idx1 = 3;
1963         } else {
1964                 idx0 = 3;
1965                 idx1 = 4;
1966         }
1967
1968         denominator = (s32) samples[idx1].power - (s32) samples[idx0].power;
1969         if (denominator == 0)
1970                 return -EINVAL;
1971         gains0 = (s32) samples[idx0].gain_idx * (1 << 19);
1972         gains1 = (s32) samples[idx1].gain_idx * (1 << 19);
1973         res =
1974             gains0 + (gains1 - gains0) * ((s32) power -
1975                                           (s32) samples[idx0].power) /
1976             denominator + (1 << 18);
1977         *new_idx = res >> 19;
1978         return 0;
1979 }
1980
1981 static void
1982 il3945_hw_reg_init_channel_groups(struct il_priv *il)
1983 {
1984         u32 i;
1985         s32 rate_idx;
1986         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
1987         const struct il3945_eeprom_txpower_group *group;
1988
1989         D_POWER("Initializing factory calib info from EEPROM\n");
1990
1991         for (i = 0; i < IL_NUM_TX_CALIB_GROUPS; i++) {
1992                 s8 *clip_pwrs;  /* table of power levels for each rate */
1993                 s8 satur_pwr;   /* saturation power for each chnl group */
1994                 group = &eeprom->groups[i];
1995
1996                 /* sanity check on factory saturation power value */
1997                 if (group->saturation_power < 40) {
1998                         IL_WARN("Error: saturation power is %d, "
1999                                 "less than minimum expected 40\n",
2000                                 group->saturation_power);
2001                         return;
2002                 }
2003
2004                 /*
2005                  * Derive requested power levels for each rate, based on
2006                  *   hardware capabilities (saturation power for band).
2007                  * Basic value is 3dB down from saturation, with further
2008                  *   power reductions for highest 3 data rates.  These
2009                  *   backoffs provide headroom for high rate modulation
2010                  *   power peaks, without too much distortion (clipping).
2011                  */
2012                 /* we'll fill in this array with h/w max power levels */
2013                 clip_pwrs = (s8 *) il->_3945.clip_groups[i].clip_powers;
2014
2015                 /* divide factory saturation power by 2 to find -3dB level */
2016                 satur_pwr = (s8) (group->saturation_power >> 1);
2017
2018                 /* fill in channel group's nominal powers for each rate */
2019                 for (rate_idx = 0; rate_idx < RATE_COUNT_3945;
2020                      rate_idx++, clip_pwrs++) {
2021                         switch (rate_idx) {
2022                         case RATE_36M_IDX_TBL:
2023                                 if (i == 0)     /* B/G */
2024                                         *clip_pwrs = satur_pwr;
2025                                 else    /* A */
2026                                         *clip_pwrs = satur_pwr - 5;
2027                                 break;
2028                         case RATE_48M_IDX_TBL:
2029                                 if (i == 0)
2030                                         *clip_pwrs = satur_pwr - 7;
2031                                 else
2032                                         *clip_pwrs = satur_pwr - 10;
2033                                 break;
2034                         case RATE_54M_IDX_TBL:
2035                                 if (i == 0)
2036                                         *clip_pwrs = satur_pwr - 9;
2037                                 else
2038                                         *clip_pwrs = satur_pwr - 12;
2039                                 break;
2040                         default:
2041                                 *clip_pwrs = satur_pwr;
2042                                 break;
2043                         }
2044                 }
2045         }
2046 }
2047
2048 /**
2049  * il3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2050  *
2051  * Second pass (during init) to set up il->channel_info
2052  *
2053  * Set up Tx-power settings in our channel info database for each VALID
2054  * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2055  * and current temperature.
2056  *
2057  * Since this is based on current temperature (at init time), these values may
2058  * not be valid for very long, but it gives us a starting/default point,
2059  * and allows us to active (i.e. using Tx) scan.
2060  *
2061  * This does *not* write values to NIC, just sets up our internal table.
2062  */
2063 int
2064 il3945_txpower_set_from_eeprom(struct il_priv *il)
2065 {
2066         struct il_channel_info *ch_info = NULL;
2067         struct il3945_channel_power_info *pwr_info;
2068         struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
2069         int delta_idx;
2070         u8 rate_idx;
2071         u8 scan_tbl_idx;
2072         const s8 *clip_pwrs;    /* array of power levels for each rate */
2073         u8 gain, dsp_atten;
2074         s8 power;
2075         u8 pwr_idx, base_pwr_idx, a_band;
2076         u8 i;
2077         int temperature;
2078
2079         /* save temperature reference,
2080          *   so we can determine next time to calibrate */
2081         temperature = il3945_hw_reg_txpower_get_temperature(il);
2082         il->last_temperature = temperature;
2083
2084         il3945_hw_reg_init_channel_groups(il);
2085
2086         /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2087         for (i = 0, ch_info = il->channel_info; i < il->channel_count;
2088              i++, ch_info++) {
2089                 a_band = il_is_channel_a_band(ch_info);
2090                 if (!il_is_channel_valid(ch_info))
2091                         continue;
2092
2093                 /* find this channel's channel group (*not* "band") idx */
2094                 ch_info->group_idx = il3945_hw_reg_get_ch_grp_idx(il, ch_info);
2095
2096                 /* Get this chnlgrp's rate->max/clip-powers table */
2097                 clip_pwrs =
2098                     il->_3945.clip_groups[ch_info->group_idx].clip_powers;
2099
2100                 /* calculate power idx *adjustment* value according to
2101                  *  diff between current temperature and factory temperature */
2102                 delta_idx =
2103                     il3945_hw_reg_adjust_power_by_temp(temperature,
2104                                                        eeprom->groups[ch_info->
2105                                                                       group_idx].
2106                                                        temperature);
2107
2108                 D_POWER("Delta idx for channel %d: %d [%d]\n", ch_info->channel,
2109                         delta_idx, temperature + IL_TEMP_CONVERT);
2110
2111                 /* set tx power value for all OFDM rates */
2112                 for (rate_idx = 0; rate_idx < IL_OFDM_RATES; rate_idx++) {
2113                         s32 uninitialized_var(power_idx);
2114                         int rc;
2115
2116                         /* use channel group's clip-power table,
2117                          *   but don't exceed channel's max power */
2118                         s8 pwr = min(ch_info->max_power_avg,
2119                                      clip_pwrs[rate_idx]);
2120
2121                         pwr_info = &ch_info->power_info[rate_idx];
2122
2123                         /* get base (i.e. at factory-measured temperature)
2124                          *    power table idx for this rate's power */
2125                         rc = il3945_hw_reg_get_matched_power_idx(il, pwr,
2126                                                                  ch_info->
2127                                                                  group_idx,
2128                                                                  &power_idx);
2129                         if (rc) {
2130                                 IL_ERR("Invalid power idx\n");
2131                                 return rc;
2132                         }
2133                         pwr_info->base_power_idx = (u8) power_idx;
2134
2135                         /* temperature compensate */
2136                         power_idx += delta_idx;
2137
2138                         /* stay within range of gain table */
2139                         power_idx = il3945_hw_reg_fix_power_idx(power_idx);
2140
2141                         /* fill 1 OFDM rate's il3945_channel_power_info struct */
2142                         pwr_info->requested_power = pwr;
2143                         pwr_info->power_table_idx = (u8) power_idx;
2144                         pwr_info->tpc.tx_gain =
2145                             power_gain_table[a_band][power_idx].tx_gain;
2146                         pwr_info->tpc.dsp_atten =
2147                             power_gain_table[a_band][power_idx].dsp_atten;
2148                 }
2149
2150                 /* set tx power for CCK rates, based on OFDM 12 Mbit settings */
2151                 pwr_info = &ch_info->power_info[RATE_12M_IDX_TBL];
2152                 power = pwr_info->requested_power + IL_CCK_FROM_OFDM_POWER_DIFF;
2153                 pwr_idx = pwr_info->power_table_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
2154                 base_pwr_idx =
2155                     pwr_info->base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
2156
2157                 /* stay within table range */
2158                 pwr_idx = il3945_hw_reg_fix_power_idx(pwr_idx);
2159                 gain = power_gain_table[a_band][pwr_idx].tx_gain;
2160                 dsp_atten = power_gain_table[a_band][pwr_idx].dsp_atten;
2161
2162                 /* fill each CCK rate's il3945_channel_power_info structure
2163                  * NOTE:  All CCK-rate Txpwrs are the same for a given chnl!
2164                  * NOTE:  CCK rates start at end of OFDM rates! */
2165                 for (rate_idx = 0; rate_idx < IL_CCK_RATES; rate_idx++) {
2166                         pwr_info =
2167                             &ch_info->power_info[rate_idx + IL_OFDM_RATES];
2168                         pwr_info->requested_power = power;
2169                         pwr_info->power_table_idx = pwr_idx;
2170                         pwr_info->base_power_idx = base_pwr_idx;
2171                         pwr_info->tpc.tx_gain = gain;
2172                         pwr_info->tpc.dsp_atten = dsp_atten;
2173                 }
2174
2175                 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2176                 for (scan_tbl_idx = 0; scan_tbl_idx < IL_NUM_SCAN_RATES;
2177                      scan_tbl_idx++) {
2178                         s32 actual_idx =
2179                             (scan_tbl_idx ==
2180                              0) ? RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
2181                         il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
2182                                                      actual_idx, clip_pwrs,
2183                                                      ch_info, a_band);
2184                 }
2185         }
2186
2187         return 0;
2188 }
2189
2190 int
2191 il3945_hw_rxq_stop(struct il_priv *il)
2192 {
2193         int rc;
2194
2195         il_wr(il, FH39_RCSR_CONFIG(0), 0);
2196         rc = il_poll_bit(il, FH39_RSSR_STATUS,
2197                          FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
2198         if (rc < 0)
2199                 IL_ERR("Can't stop Rx DMA.\n");
2200
2201         return 0;
2202 }
2203
2204 int
2205 il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
2206 {
2207         int txq_id = txq->q.id;
2208
2209         struct il3945_shared *shared_data = il->_3945.shared_virt;
2210
2211         shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32) txq->q.dma_addr);
2212
2213         il_wr(il, FH39_CBCC_CTRL(txq_id), 0);
2214         il_wr(il, FH39_CBCC_BASE(txq_id), 0);
2215
2216         il_wr(il, FH39_TCSR_CONFIG(txq_id),
2217               FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2218               FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2219               FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2220               FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2221               FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
2222
2223         /* fake read to flush all prev. writes */
2224         _il_rd(il, FH39_TSSR_CBB_BASE);
2225
2226         return 0;
2227 }
2228
2229 /*
2230  * HCMD utils
2231  */
2232 static u16
2233 il3945_get_hcmd_size(u8 cmd_id, u16 len)
2234 {
2235         switch (cmd_id) {
2236         case C_RXON:
2237                 return sizeof(struct il3945_rxon_cmd);
2238         case C_POWER_TBL:
2239                 return sizeof(struct il3945_powertable_cmd);
2240         default:
2241                 return len;
2242         }
2243 }
2244
2245 static u16
2246 il3945_build_addsta_hcmd(const struct il_addsta_cmd *cmd, u8 * data)
2247 {
2248         struct il3945_addsta_cmd *addsta = (struct il3945_addsta_cmd *)data;
2249         addsta->mode = cmd->mode;
2250         memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2251         memcpy(&addsta->key, &cmd->key, sizeof(struct il4965_keyinfo));
2252         addsta->station_flags = cmd->station_flags;
2253         addsta->station_flags_msk = cmd->station_flags_msk;
2254         addsta->tid_disable_tx = cpu_to_le16(0);
2255         addsta->rate_n_flags = cmd->rate_n_flags;
2256         addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2257         addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2258         addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2259
2260         return (u16) sizeof(struct il3945_addsta_cmd);
2261 }
2262
2263 static int
2264 il3945_add_bssid_station(struct il_priv *il, const u8 * addr, u8 * sta_id_r)
2265 {
2266         struct il_rxon_context *ctx = &il->ctx;
2267         int ret;
2268         u8 sta_id;
2269         unsigned long flags;
2270
2271         if (sta_id_r)
2272                 *sta_id_r = IL_INVALID_STATION;
2273
2274         ret = il_add_station_common(il, ctx, addr, 0, NULL, &sta_id);
2275         if (ret) {
2276                 IL_ERR("Unable to add station %pM\n", addr);
2277                 return ret;
2278         }
2279
2280         if (sta_id_r)
2281                 *sta_id_r = sta_id;
2282
2283         spin_lock_irqsave(&il->sta_lock, flags);
2284         il->stations[sta_id].used |= IL_STA_LOCAL;
2285         spin_unlock_irqrestore(&il->sta_lock, flags);
2286
2287         return 0;
2288 }
2289
2290 static int
2291 il3945_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
2292                            bool add)
2293 {
2294         struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
2295         int ret;
2296
2297         if (add) {
2298                 ret =
2299                     il3945_add_bssid_station(il, vif->bss_conf.bssid,
2300                                              &vif_priv->ibss_bssid_sta_id);
2301                 if (ret)
2302                         return ret;
2303
2304                 il3945_sync_sta(il, vif_priv->ibss_bssid_sta_id,
2305                                 (il->band ==
2306                                  IEEE80211_BAND_5GHZ) ? RATE_6M_PLCP :
2307                                 RATE_1M_PLCP);
2308                 il3945_rate_scale_init(il->hw, vif_priv->ibss_bssid_sta_id);
2309
2310                 return 0;
2311         }
2312
2313         return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
2314                                  vif->bss_conf.bssid);
2315 }
2316
2317 /**
2318  * il3945_init_hw_rate_table - Initialize the hardware rate fallback table
2319  */
2320 int
2321 il3945_init_hw_rate_table(struct il_priv *il)
2322 {
2323         int rc, i, idx, prev_idx;
2324         struct il3945_rate_scaling_cmd rate_cmd = {
2325                 .reserved = {0, 0, 0},
2326         };
2327         struct il3945_rate_scaling_info *table = rate_cmd.table;
2328
2329         for (i = 0; i < ARRAY_SIZE(il3945_rates); i++) {
2330                 idx = il3945_rates[i].table_rs_idx;
2331
2332                 table[idx].rate_n_flags =
2333                     il3945_hw_set_rate_n_flags(il3945_rates[i].plcp, 0);
2334                 table[idx].try_cnt = il->retry_rate;
2335                 prev_idx = il3945_get_prev_ieee_rate(i);
2336                 table[idx].next_rate_idx = il3945_rates[prev_idx].table_rs_idx;
2337         }
2338
2339         switch (il->band) {
2340         case IEEE80211_BAND_5GHZ:
2341                 D_RATE("Select A mode rate scale\n");
2342                 /* If one of the following CCK rates is used,
2343                  * have it fall back to the 6M OFDM rate */
2344                 for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++)
2345                         table[i].next_rate_idx =
2346                             il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
2347
2348                 /* Don't fall back to CCK rates */
2349                 table[RATE_12M_IDX_TBL].next_rate_idx = RATE_9M_IDX_TBL;
2350
2351                 /* Don't drop out of OFDM rates */
2352                 table[RATE_6M_IDX_TBL].next_rate_idx =
2353                     il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
2354                 break;
2355
2356         case IEEE80211_BAND_2GHZ:
2357                 D_RATE("Select B/G mode rate scale\n");
2358                 /* If an OFDM rate is used, have it fall back to the
2359                  * 1M CCK rates */
2360
2361                 if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
2362                     il_is_associated(il)) {
2363
2364                         idx = IL_FIRST_CCK_RATE;
2365                         for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL; i++)
2366                                 table[i].next_rate_idx =
2367                                     il3945_rates[idx].table_rs_idx;
2368
2369                         idx = RATE_11M_IDX_TBL;
2370                         /* CCK shouldn't fall back to OFDM... */
2371                         table[idx].next_rate_idx = RATE_5M_IDX_TBL;
2372                 }
2373                 break;
2374
2375         default:
2376                 WARN_ON(1);
2377                 break;
2378         }
2379
2380         /* Update the rate scaling for control frame Tx */
2381         rate_cmd.table_id = 0;
2382         rc = il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd), &rate_cmd);
2383         if (rc)
2384                 return rc;
2385
2386         /* Update the rate scaling for data frame Tx */
2387         rate_cmd.table_id = 1;
2388         return il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd), &rate_cmd);
2389 }
2390
2391 /* Called when initializing driver */
2392 int
2393 il3945_hw_set_hw_params(struct il_priv *il)
2394 {
2395         memset((void *)&il->hw_params, 0, sizeof(struct il_hw_params));
2396
2397         il->_3945.shared_virt =
2398             dma_alloc_coherent(&il->pci_dev->dev, sizeof(struct il3945_shared),
2399                                &il->_3945.shared_phys, GFP_KERNEL);
2400         if (!il->_3945.shared_virt) {
2401                 IL_ERR("failed to allocate pci memory\n");
2402                 return -ENOMEM;
2403         }
2404
2405         /* Assign number of Usable TX queues */
2406         il->hw_params.max_txq_num = il->cfg->base_params->num_of_queues;
2407
2408         il->hw_params.tfd_size = sizeof(struct il3945_tfd);
2409         il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_3K);
2410         il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2411         il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2412         il->hw_params.max_stations = IL3945_STATION_COUNT;
2413         il->ctx.bcast_sta_id = IL3945_BROADCAST_ID;
2414
2415         il->sta_key_max_num = STA_KEY_MAX_NUM;
2416
2417         il->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
2418         il->hw_params.max_beacon_itrvl = IL39_MAX_UCODE_BEACON_INTERVAL;
2419         il->hw_params.beacon_time_tsf_bits = IL3945_EXT_BEACON_TIME_POS;
2420
2421         return 0;
2422 }
2423
2424 unsigned int
2425 il3945_hw_get_beacon_cmd(struct il_priv *il, struct il3945_frame *frame,
2426                          u8 rate)
2427 {
2428         struct il3945_tx_beacon_cmd *tx_beacon_cmd;
2429         unsigned int frame_size;
2430
2431         tx_beacon_cmd = (struct il3945_tx_beacon_cmd *)&frame->u;
2432         memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2433
2434         tx_beacon_cmd->tx.sta_id = il->ctx.bcast_sta_id;
2435         tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2436
2437         frame_size =
2438             il3945_fill_beacon_frame(il, tx_beacon_cmd->frame,
2439                                      sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2440
2441         BUG_ON(frame_size > MAX_MPDU_SIZE);
2442         tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
2443
2444         tx_beacon_cmd->tx.rate = rate;
2445         tx_beacon_cmd->tx.tx_flags =
2446             (TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK);
2447
2448         /* supp_rates[0] == OFDM start at IL_FIRST_OFDM_RATE */
2449         tx_beacon_cmd->tx.supp_rates[0] =
2450             (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
2451
2452         tx_beacon_cmd->tx.supp_rates[1] = (IL_CCK_BASIC_RATES_MASK & 0xF);
2453
2454         return sizeof(struct il3945_tx_beacon_cmd) + frame_size;
2455 }
2456
2457 void
2458 il3945_hw_handler_setup(struct il_priv *il)
2459 {
2460         il->handlers[C_TX] = il3945_hdl_tx;
2461         il->handlers[N_3945_RX] = il3945_hdl_rx;
2462 }
2463
2464 void
2465 il3945_hw_setup_deferred_work(struct il_priv *il)
2466 {
2467         INIT_DELAYED_WORK(&il->_3945.thermal_periodic,
2468                           il3945_bg_reg_txpower_periodic);
2469 }
2470
2471 void
2472 il3945_hw_cancel_deferred_work(struct il_priv *il)
2473 {
2474         cancel_delayed_work(&il->_3945.thermal_periodic);
2475 }
2476
2477 /* check contents of special bootstrap uCode SRAM */
2478 static int
2479 il3945_verify_bsm(struct il_priv *il)
2480 {
2481         __le32 *image = il->ucode_boot.v_addr;
2482         u32 len = il->ucode_boot.len;
2483         u32 reg;
2484         u32 val;
2485
2486         D_INFO("Begin verify bsm\n");
2487
2488         /* verify BSM SRAM contents */
2489         val = il_rd_prph(il, BSM_WR_DWCOUNT_REG);
2490         for (reg = BSM_SRAM_LOWER_BOUND; reg < BSM_SRAM_LOWER_BOUND + len;
2491              reg += sizeof(u32), image++) {
2492                 val = il_rd_prph(il, reg);
2493                 if (val != le32_to_cpu(*image)) {
2494                         IL_ERR("BSM uCode verification failed at "
2495                                "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2496                                BSM_SRAM_LOWER_BOUND, reg - BSM_SRAM_LOWER_BOUND,
2497                                len, val, le32_to_cpu(*image));
2498                         return -EIO;
2499                 }
2500         }
2501
2502         D_INFO("BSM bootstrap uCode image OK\n");
2503
2504         return 0;
2505 }
2506
2507 /******************************************************************************
2508  *
2509  * EEPROM related functions
2510  *
2511  ******************************************************************************/
2512
2513 /*
2514  * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2515  * embedded controller) as EEPROM reader; each read is a series of pulses
2516  * to/from the EEPROM chip, not a single event, so even reads could conflict
2517  * if they weren't arbitrated by some ownership mechanism.  Here, the driver
2518  * simply claims ownership, which should be safe when this function is called
2519  * (i.e. before loading uCode!).
2520  */
2521 static int
2522 il3945_eeprom_acquire_semaphore(struct il_priv *il)
2523 {
2524         _il_clear_bit(il, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2525         return 0;
2526 }
2527
2528 static void
2529 il3945_eeprom_release_semaphore(struct il_priv *il)
2530 {
2531         return;
2532 }
2533
2534  /**
2535   * il3945_load_bsm - Load bootstrap instructions
2536   *
2537   * BSM operation:
2538   *
2539   * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2540   * in special SRAM that does not power down during RFKILL.  When powering back
2541   * up after power-saving sleeps (or during initial uCode load), the BSM loads
2542   * the bootstrap program into the on-board processor, and starts it.
2543   *
2544   * The bootstrap program loads (via DMA) instructions and data for a new
2545   * program from host DRAM locations indicated by the host driver in the
2546   * BSM_DRAM_* registers.  Once the new program is loaded, it starts
2547   * automatically.
2548   *
2549   * When initializing the NIC, the host driver points the BSM to the
2550   * "initialize" uCode image.  This uCode sets up some internal data, then
2551   * notifies host via "initialize alive" that it is complete.
2552   *
2553   * The host then replaces the BSM_DRAM_* pointer values to point to the
2554   * normal runtime uCode instructions and a backup uCode data cache buffer
2555   * (filled initially with starting data values for the on-board processor),
2556   * then triggers the "initialize" uCode to load and launch the runtime uCode,
2557   * which begins normal operation.
2558   *
2559   * When doing a power-save shutdown, runtime uCode saves data SRAM into
2560   * the backup data cache in DRAM before SRAM is powered down.
2561   *
2562   * When powering back up, the BSM loads the bootstrap program.  This reloads
2563   * the runtime uCode instructions and the backup data cache into SRAM,
2564   * and re-launches the runtime uCode from where it left off.
2565   */
2566 static int
2567 il3945_load_bsm(struct il_priv *il)
2568 {
2569         __le32 *image = il->ucode_boot.v_addr;
2570         u32 len = il->ucode_boot.len;
2571         dma_addr_t pinst;
2572         dma_addr_t pdata;
2573         u32 inst_len;
2574         u32 data_len;
2575         int rc;
2576         int i;
2577         u32 done;
2578         u32 reg_offset;
2579
2580         D_INFO("Begin load bsm\n");
2581
2582         /* make sure bootstrap program is no larger than BSM's SRAM size */
2583         if (len > IL39_MAX_BSM_SIZE)
2584                 return -EINVAL;
2585
2586         /* Tell bootstrap uCode where to find the "Initialize" uCode
2587          *   in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2588          * NOTE:  il3945_initialize_alive_start() will replace these values,
2589          *        after the "initialize" uCode has run, to point to
2590          *        runtime/protocol instructions and backup data cache. */
2591         pinst = il->ucode_init.p_addr;
2592         pdata = il->ucode_init_data.p_addr;
2593         inst_len = il->ucode_init.len;
2594         data_len = il->ucode_init_data.len;
2595
2596         il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
2597         il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
2598         il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2599         il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2600
2601         /* Fill BSM memory with bootstrap instructions */
2602         for (reg_offset = BSM_SRAM_LOWER_BOUND;
2603              reg_offset < BSM_SRAM_LOWER_BOUND + len;
2604              reg_offset += sizeof(u32), image++)
2605                 _il_wr_prph(il, reg_offset, le32_to_cpu(*image));
2606
2607         rc = il3945_verify_bsm(il);
2608         if (rc)
2609                 return rc;
2610
2611         /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2612         il_wr_prph(il, BSM_WR_MEM_SRC_REG, 0x0);
2613         il_wr_prph(il, BSM_WR_MEM_DST_REG, IL39_RTC_INST_LOWER_BOUND);
2614         il_wr_prph(il, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2615
2616         /* Load bootstrap code into instruction SRAM now,
2617          *   to prepare to load "initialize" uCode */
2618         il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
2619
2620         /* Wait for load of bootstrap uCode to finish */
2621         for (i = 0; i < 100; i++) {
2622                 done = il_rd_prph(il, BSM_WR_CTRL_REG);
2623                 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2624                         break;
2625                 udelay(10);
2626         }
2627         if (i < 100)
2628                 D_INFO("BSM write complete, poll %d iterations\n", i);
2629         else {
2630                 IL_ERR("BSM write did not complete!\n");
2631                 return -EIO;
2632         }
2633
2634         /* Enable future boot loads whenever power management unit triggers it
2635          *   (e.g. when powering back up after power-save shutdown) */
2636         il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
2637
2638         return 0;
2639 }
2640
2641 static struct il_hcmd_ops il3945_hcmd = {
2642         .rxon_assoc = il3945_send_rxon_assoc,
2643         .commit_rxon = il3945_commit_rxon,
2644 };
2645
2646 static struct il_lib_ops il3945_lib = {
2647         .txq_attach_buf_to_tfd = il3945_hw_txq_attach_buf_to_tfd,
2648         .txq_free_tfd = il3945_hw_txq_free_tfd,
2649         .txq_init = il3945_hw_tx_queue_init,
2650         .load_ucode = il3945_load_bsm,
2651         .dump_nic_error_log = il3945_dump_nic_error_log,
2652         .apm_ops = {
2653                     .init = il3945_apm_init,
2654                     .config = il3945_nic_config,
2655                     },
2656         .eeprom_ops = {
2657                        .regulatory_bands = {
2658                                             EEPROM_REGULATORY_BAND_1_CHANNELS,
2659                                             EEPROM_REGULATORY_BAND_2_CHANNELS,
2660                                             EEPROM_REGULATORY_BAND_3_CHANNELS,
2661                                             EEPROM_REGULATORY_BAND_4_CHANNELS,
2662                                             EEPROM_REGULATORY_BAND_5_CHANNELS,
2663                                             EEPROM_REGULATORY_BAND_NO_HT40,
2664                                             EEPROM_REGULATORY_BAND_NO_HT40,
2665                                             },
2666                        .acquire_semaphore = il3945_eeprom_acquire_semaphore,
2667                        .release_semaphore = il3945_eeprom_release_semaphore,
2668                        },
2669         .send_tx_power = il3945_send_tx_power,
2670         .is_valid_rtc_data_addr = il3945_hw_valid_rtc_data_addr,
2671
2672         .debugfs_ops = {
2673                         .rx_stats_read = il3945_ucode_rx_stats_read,
2674                         .tx_stats_read = il3945_ucode_tx_stats_read,
2675                         .general_stats_read = il3945_ucode_general_stats_read,
2676                         },
2677 };
2678
2679 static const struct il_legacy_ops il3945_legacy_ops = {
2680         .post_associate = il3945_post_associate,
2681         .config_ap = il3945_config_ap,
2682         .manage_ibss_station = il3945_manage_ibss_station,
2683 };
2684
2685 static struct il_hcmd_utils_ops il3945_hcmd_utils = {
2686         .get_hcmd_size = il3945_get_hcmd_size,
2687         .build_addsta_hcmd = il3945_build_addsta_hcmd,
2688         .request_scan = il3945_request_scan,
2689         .post_scan = il3945_post_scan,
2690 };
2691
2692 static const struct il_ops il3945_ops = {
2693         .lib = &il3945_lib,
2694         .hcmd = &il3945_hcmd,
2695         .utils = &il3945_hcmd_utils,
2696         .led = &il3945_led_ops,
2697         .legacy = &il3945_legacy_ops,
2698         .ieee80211_ops = &il3945_hw_ops,
2699 };
2700
2701 static struct il_base_params il3945_base_params = {
2702         .eeprom_size = IL3945_EEPROM_IMG_SIZE,
2703         .num_of_queues = IL39_NUM_QUEUES,
2704         .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
2705         .set_l0s = false,
2706         .use_bsm = true,
2707         .led_compensation = 64,
2708         .wd_timeout = IL_DEF_WD_TIMEOUT,
2709 };
2710
2711 static struct il_cfg il3945_bg_cfg = {
2712         .name = "3945BG",
2713         .fw_name_pre = IL3945_FW_PRE,
2714         .ucode_api_max = IL3945_UCODE_API_MAX,
2715         .ucode_api_min = IL3945_UCODE_API_MIN,
2716         .sku = IL_SKU_G,
2717         .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2718         .ops = &il3945_ops,
2719         .mod_params = &il3945_mod_params,
2720         .base_params = &il3945_base_params,
2721         .led_mode = IL_LED_BLINK,
2722 };
2723
2724 static struct il_cfg il3945_abg_cfg = {
2725         .name = "3945ABG",
2726         .fw_name_pre = IL3945_FW_PRE,
2727         .ucode_api_max = IL3945_UCODE_API_MAX,
2728         .ucode_api_min = IL3945_UCODE_API_MIN,
2729         .sku = IL_SKU_A | IL_SKU_G,
2730         .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2731         .ops = &il3945_ops,
2732         .mod_params = &il3945_mod_params,
2733         .base_params = &il3945_base_params,
2734         .led_mode = IL_LED_BLINK,
2735 };
2736
2737 DEFINE_PCI_DEVICE_TABLE(il3945_hw_card_ids) = {
2738         {
2739         IL_PCI_DEVICE(0x4222, 0x1005, il3945_bg_cfg)}, {
2740         IL_PCI_DEVICE(0x4222, 0x1034, il3945_bg_cfg)}, {
2741         IL_PCI_DEVICE(0x4222, 0x1044, il3945_bg_cfg)}, {
2742         IL_PCI_DEVICE(0x4227, 0x1014, il3945_bg_cfg)}, {
2743         IL_PCI_DEVICE(0x4222, PCI_ANY_ID, il3945_abg_cfg)}, {
2744         IL_PCI_DEVICE(0x4227, PCI_ANY_ID, il3945_abg_cfg)}, {
2745         0}
2746 };
2747
2748 MODULE_DEVICE_TABLE(pci, il3945_hw_card_ids);