net: wireless: rockchip_wlan: add rtl8723bs support
[firefly-linux-kernel-4.4.55.git] / drivers / net / wireless / rockchip_wlan / rtl8723bs / include / hal_com_reg.h
1 /******************************************************************************
2  *
3  * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
4  *                                        
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  *
19  ******************************************************************************/
20 #ifndef __HAL_COMMON_REG_H__
21 #define __HAL_COMMON_REG_H__
22
23
24 #define MAC_ADDR_LEN                            6
25
26 #define HAL_NAV_UPPER_UNIT              128             // micro-second
27
28 // 8188E PKT_BUFF_ACCESS_CTRL value
29 #define TXPKT_BUF_SELECT                                0x69
30 #define RXPKT_BUF_SELECT                                0xA5
31 #define DISABLE_TRXPKT_BUF_ACCESS               0x0
32
33 //============================================================
34 //
35 //============================================================
36
37 //-----------------------------------------------------
38 //
39 //      0x0000h ~ 0x00FFh       System Configuration
40 //
41 //-----------------------------------------------------
42 #define REG_SYS_ISO_CTRL                                0x0000
43 #define REG_SYS_FUNC_EN                         0x0002
44 #define REG_APS_FSMCO                                   0x0004
45 #define REG_SYS_CLKR                                    0x0008
46 #define REG_SYS_CLK_CTRL                                REG_SYS_CLKR
47 #define REG_9346CR                                              0x000A
48 #define REG_SYS_EEPROM_CTRL                     0x000A
49 #define REG_EE_VPD                                              0x000C
50 #define REG_AFE_MISC                                    0x0010
51 #define REG_SPS0_CTRL                                   0x0011
52 #define REG_SPS0_CTRL_6                                 0x0016
53 #define REG_POWER_OFF_IN_PROCESS                0x0017
54 #define REG_SPS_OCP_CFG                         0x0018
55 #define REG_RSV_CTRL                                    0x001C
56 #define REG_RF_CTRL                                             0x001F
57 #define REG_LDOA15_CTRL                         0x0020
58 #define REG_LDOV12D_CTRL                                0x0021
59 #define REG_LDOHCI12_CTRL                               0x0022
60 #define REG_LPLDO_CTRL                                  0x0023
61 #define REG_AFE_XTAL_CTRL                               0x0024
62 #define REG_AFE_LDO_CTRL                                0x0027 // 1.5v for 8188EE test chip, 1.4v for MP chip
63 #define REG_AFE_PLL_CTRL                                0x0028
64 #define REG_MAC_PHY_CTRL                                0x002c //for 92d, DMDP,SMSP,DMSP contrl
65 #define REG_APE_PLL_CTRL_EXT                    0x002c
66 #define REG_EFUSE_CTRL                                  0x0030
67 #define REG_EFUSE_TEST                                  0x0034
68 #define REG_PWR_DATA                                    0x0038
69 #define REG_CAL_TIMER                                   0x003C
70 #define REG_ACLK_MON                                    0x003E
71 #define REG_GPIO_MUXCFG                         0x0040
72 #define REG_GPIO_IO_SEL                                 0x0042
73 #define REG_MAC_PINMUX_CFG                      0x0043
74 #define REG_GPIO_PIN_CTRL                               0x0044
75 #define REG_GPIO_INTM                                   0x0048
76 #define REG_LEDCFG0                                             0x004C
77 #define REG_LEDCFG1                                             0x004D
78 #define REG_LEDCFG2                                             0x004E
79 #define REG_LEDCFG3                                             0x004F
80 #define REG_FSIMR                                               0x0050
81 #define REG_FSISR                                               0x0054
82 #define REG_HSIMR                                               0x0058
83 #define REG_HSISR                                               0x005c
84 #define REG_GPIO_PIN_CTRL_2                     0x0060 // RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control.
85 #define REG_GPIO_IO_SEL_2                               0x0062 // RTL8723 WIFI/BT/GPS Multi-Function GPIO Select.
86 #define REG_MULTI_FUNC_CTRL                     0x0068 // RTL8723 WIFI/BT/GPS Multi-Function control source.
87 #define REG_GSSR                                                0x006c
88 #define REG_AFE_XTAL_CTRL_EXT                   0x0078 //RTL8188E
89 #define REG_XCK_OUT_CTRL                                0x007c //RTL8188E
90 #define REG_MCUFWDL                                     0x0080
91 #define REG_WOL_EVENT                                   0x0081 //RTL8188E
92 #define REG_MCUTSTCFG                                   0x0084
93 #define REG_FDHM0                                               0x0088
94 #define REG_HOST_SUSP_CNT                               0x00BC  // RTL8192C Host suspend counter on FPGA platform
95 #define REG_SYSTEM_ON_CTRL                      0x00CC  // For 8723AE Reset after S3
96 #define REG_EFUSE_ACCESS                                0x00CF  // Efuse access protection for RTL8723
97 #define REG_BIST_SCAN                                   0x00D0
98 #define REG_BIST_RPT                                    0x00D4
99 #define REG_BIST_ROM_RPT                                0x00D8
100 #define REG_USB_SIE_INTF                                0x00E0
101 #define REG_PCIE_MIO_INTF                               0x00E4
102 #define REG_PCIE_MIO_INTD                               0x00E8
103 #define REG_HPON_FSM                                    0x00EC
104 #define REG_SYS_CFG                                             0x00F0
105 #define REG_GPIO_OUTSTS                         0x00F4  // For RTL8723 only.
106 #define REG_TYPE_ID                                             0x00FC
107
108 //
109 // 2010/12/29 MH Add for 92D
110 //
111 #define REG_MAC_PHY_CTRL_NORMAL         0x00f8
112
113
114 //-----------------------------------------------------
115 //
116 //      0x0100h ~ 0x01FFh       MACTOP General Configuration
117 //
118 //-----------------------------------------------------
119 #define REG_CR                                                  0x0100
120 #define REG_PBP                                                 0x0104
121 #define REG_PKT_BUFF_ACCESS_CTRL                0x0106
122 #define REG_TRXDMA_CTRL                         0x010C
123 #define REG_TRXFF_BNDY                                  0x0114
124 #define REG_TRXFF_STATUS                                0x0118
125 #define REG_RXFF_PTR                                    0x011C
126 #define REG_HIMR                                                0x0120
127 #define REG_HISR                                                0x0124
128 #define REG_HIMRE                                               0x0128
129 #define REG_HISRE                                               0x012C
130 #define REG_CPWM                                                0x012F
131 #define REG_FWIMR                                               0x0130
132 #define REG_FWISR                                               0x0134
133 #define REG_FTIMR                                               0x0138
134 #define REG_FTISR                                               0x013C //RTL8192C
135 #define REG_PKTBUF_DBG_CTRL                     0x0140
136 #define REG_RXPKTBUF_CTRL                               (REG_PKTBUF_DBG_CTRL+2)
137 #define REG_PKTBUF_DBG_DATA_L                   0x0144
138 #define REG_PKTBUF_DBG_DATA_H           0x0148
139
140 #define REG_TC0_CTRL                                    0x0150
141 #define REG_TC1_CTRL                                    0x0154
142 #define REG_TC2_CTRL                                    0x0158
143 #define REG_TC3_CTRL                                    0x015C
144 #define REG_TC4_CTRL                                    0x0160
145 #define REG_TCUNIT_BASE                         0x0164
146 #define REG_MBIST_START                         0x0174
147 #define REG_MBIST_DONE                                  0x0178
148 #define REG_MBIST_FAIL                                  0x017C
149 #define REG_32K_CTRL                                    0x0194 //RTL8188E
150 #define REG_C2HEVT_MSG_NORMAL           0x01A0
151 #define REG_C2HEVT_CLEAR                                0x01AF
152 #define REG_MCUTST_1                                    0x01c0
153 #define REG_MCUTST_WOWLAN                       0x01C7  // Defined after 8188E series.
154 #define REG_FMETHR                                              0x01C8
155 #define REG_HMETFR                                              0x01CC
156 #define REG_HMEBOX_0                                    0x01D0
157 #define REG_HMEBOX_1                                    0x01D4
158 #define REG_HMEBOX_2                                    0x01D8
159 #define REG_HMEBOX_3                                    0x01DC
160 #define REG_LLT_INIT                                    0x01E0
161 #define REG_HMEBOX_EXT_0                                0x01F0
162 #define REG_HMEBOX_EXT_1                                0x01F4
163 #define REG_HMEBOX_EXT_2                                0x01F8
164 #define REG_HMEBOX_EXT_3                                0x01FC
165
166
167 //-----------------------------------------------------
168 //
169 //      0x0200h ~ 0x027Fh       TXDMA Configuration
170 //
171 //-----------------------------------------------------
172 #define REG_RQPN                                                0x0200
173 #define REG_FIFOPAGE                                    0x0204
174 #define REG_TDECTRL                                             0x0208
175 #define REG_TXDMA_OFFSET_CHK                    0x020C
176 #define REG_TXDMA_STATUS                                0x0210
177 #define REG_RQPN_NPQ                                    0x0214
178 #define REG_AUTO_LLT                                    0x0224
179
180
181 //-----------------------------------------------------
182 //
183 //      0x0280h ~ 0x02FFh       RXDMA Configuration
184 //
185 //-----------------------------------------------------
186 #define REG_RXDMA_AGG_PG_TH                     0x0280
187 #define REG_RXPKT_NUM                                   0x0284 
188 #define REG_RXDMA_STATUS                                0x0288
189
190 //-----------------------------------------------------
191 //
192 //      0x0300h ~ 0x03FFh       PCIe
193 //
194 //-----------------------------------------------------
195 #define REG_PCIE_CTRL_REG                               0x0300
196 #define REG_INT_MIG                                     0x0304  /* Interrupt Migration */
197 #define REG_BCNQ_DESA                                   0x0308  /* TX Beacon Descriptor Address */
198 #define REG_HQ_DESA                                     0x0310  /* TX High Queue Descriptor Address */
199 #define REG_MGQ_DESA                                    0x0318  /* TX Manage Queue Descriptor Address */
200 #define REG_VOQ_DESA                                    0x0320  /* TX VO Queue Descriptor Address */
201 #define REG_VIQ_DESA                                    0x0328  /* TX VI Queue Descriptor Address */
202 #define REG_BEQ_DESA                                    0x0330  /* TX BE Queue Descriptor Address */
203 #define REG_BKQ_DESA                                    0x0338  /* TX BK Queue Descriptor Address */
204 #define REG_RX_DESA                                     0x0340  /* RX Queue Descriptor Address */
205 //sherry added for DBI Read/Write  20091126
206 #define REG_DBI_WDATA                                   0x0348  /*  Backdoor REG for Access Configuration */
207 #define REG_DBI_RDATA                                   0x034C  /* Backdoor REG for Access Configuration */
208 #define REG_DBI_CTRL                                    0x0350  /* Backdoor REG for Access Configuration */
209 #define REG_DBI_FLAG                                    0x0352  /* Backdoor REG for Access Configuration */
210 #define REG_MDIO                                        0x0354  /* MDIO for Access PCIE PHY */
211 #define REG_DBG_SEL                                     0x0360  /* Debug Selection Register */
212 #define REG_PCIE_HRPWM                                  0x0361  /* PCIe RPWM */
213 #define REG_PCIE_HCPWM                                  0x0363  /* PCIe CPWM */
214 #define REG_WATCH_DOG                                   0x0368
215 #define REG_RX_RXBD_NUM                                 0x0382
216
217 // RTL8723 series -------------------------------
218 #define REG_PCIE_HISR_EN                                0x0394  /* PCIE Local Interrupt Enable Register */
219 #define REG_PCIE_HISR                                   0x03A0
220 #define REG_PCIE_HISRE                                  0x03A4
221 #define REG_PCIE_HIMR                                   0x03A8
222 #define REG_PCIE_HIMRE                                  0x03AC
223
224 #define REG_USB_HIMR                                    0xFE38
225 #define REG_USB_HIMRE                                   0xFE3C
226 #define REG_USB_HISR                                    0xFE78
227 #define REG_USB_HISRE                                   0xFE7C
228
229
230 //-----------------------------------------------------
231 //
232 //      0x0400h ~ 0x047Fh       Protocol Configuration
233 //
234 //-----------------------------------------------------
235
236 /* 92C, 92D */
237 #define REG_VOQ_INFO    0x0400
238 #define REG_VIQ_INFO    0x0404
239 #define REG_BEQ_INFO    0x0408
240 #define REG_BKQ_INFO    0x040C
241
242 /* 88E, 8723A, 8812A, 8821A, 92E, 8723B */
243 #define REG_Q0_INFO     0x400
244 #define REG_Q1_INFO     0x404
245 #define REG_Q2_INFO     0x408
246 #define REG_Q3_INFO     0x40C
247
248 #define REG_MGQ_INFO    0x0410
249 #define REG_HGQ_INFO    0x0414
250 #define REG_BCNQ_INFO   0x0418
251 #define REG_TXPKT_EMPTY                         0x041A
252 #define REG_CPU_MGQ_INFORMATION         0x041C
253 #define REG_FWHW_TXQ_CTRL                               0x0420
254 #define REG_HWSEQ_CTRL                                  0x0423
255 #define REG_BCNQ_BDNY                                   0x0424
256 #define REG_MGQ_BDNY                                    0x0425
257 #define REG_LIFETIME_CTRL                               0x0426
258 #define REG_MULTI_BCNQ_OFFSET                   0x0427
259 #define REG_SPEC_SIFS                                   0x0428
260 #define REG_RL                                                  0x042A
261 #define REG_DARFRC                                              0x0430
262 #define REG_RARFRC                                              0x0438
263 #define REG_RRSR                                                0x0440
264 #define REG_ARFR0                                               0x0444
265 #define REG_ARFR1                                               0x0448
266 #define REG_ARFR2                                               0x044C
267 #define REG_ARFR3                                               0x0450
268 #define REG_BCNQ1_BDNY                                  0x0457
269
270 #define REG_AGGLEN_LMT                                  0x0458
271 #define REG_AMPDU_MIN_SPACE                     0x045C
272 #define REG_WMAC_LBK_BF_HD                      0x045D
273 #define REG_FAST_EDCA_CTRL                              0x0460
274 #define REG_RD_RESP_PKT_TH                              0x0463
275
276 /* 8723A, 8812A, 8821A, 92E, 8723B */
277 #define REG_Q4_INFO     0x468
278 #define REG_Q5_INFO     0x46C
279 #define REG_Q6_INFO     0x470
280 #define REG_Q7_INFO     0x474
281
282 #define REG_INIRTS_RATE_SEL                             0x0480
283 #define REG_INIDATA_RATE_SEL                    0x0484
284
285 /* 8723B, 92E, 8812A, 8821A*/
286 #define REG_MACID_SLEEP_3                               0x0484
287 #define REG_MACID_SLEEP_1                               0x0488
288
289 #define REG_POWER_STAGE1                                0x04B4
290 #define REG_POWER_STAGE2                                0x04B8
291 #define REG_PKT_VO_VI_LIFE_TIME         0x04C0
292 #define REG_PKT_BE_BK_LIFE_TIME         0x04C2
293 #define REG_STBC_SETTING                                0x04C4
294 #define REG_QUEUE_CTRL                                  0x04C6
295 #define REG_SINGLE_AMPDU_CTRL                   0x04c7
296 #define REG_PROT_MODE_CTRL                      0x04C8
297 #define REG_MAX_AGGR_NUM                                0x04CA
298 #define REG_RTS_MAX_AGGR_NUM                    0x04CB
299 #define REG_BAR_MODE_CTRL                               0x04CC
300 #define REG_RA_TRY_RATE_AGG_LMT         0x04CF
301
302 /* 8723A */
303 #define REG_MACID_DROP  0x04D0
304
305 /* 88E */
306 #define REG_EARLY_MODE_CONTROL  0x04D0
307
308 /* 8723B, 92E, 8812A, 8821A */
309 #define REG_MACID_SLEEP_2       0x04D0
310
311 /* 8723A, 8723B, 92E, 8812A, 8821A */
312 #define REG_MACID_SLEEP 0x04D4
313
314 #define REG_NQOS_SEQ                                    0x04DC
315 #define REG_QOS_SEQ                                     0x04DE
316 #define REG_NEED_CPU_HANDLE                     0x04E0
317 #define REG_PKT_LOSE_RPT                                0x04E1
318 #define REG_PTCL_ERR_STATUS                     0x04E2
319 #define REG_TX_RPT_CTRL                                 0x04EC
320 #define REG_TX_RPT_TIME                                 0x04F0  // 2 byte
321 #define REG_DUMMY                                               0x04FC
322
323 //-----------------------------------------------------
324 //
325 //      0x0500h ~ 0x05FFh       EDCA Configuration
326 //
327 //-----------------------------------------------------
328 #define REG_EDCA_VO_PARAM                               0x0500
329 #define REG_EDCA_VI_PARAM                               0x0504
330 #define REG_EDCA_BE_PARAM                               0x0508
331 #define REG_EDCA_BK_PARAM                               0x050C
332 #define REG_BCNTCFG                                             0x0510
333 #define REG_PIFS                                                        0x0512
334 #define REG_RDG_PIFS                                    0x0513
335 #define REG_SIFS_CTX                                    0x0514
336 #define REG_SIFS_TRX                                    0x0516
337 #define REG_TSFTR_SYN_OFFSET                    0x0518
338 #define REG_AGGR_BREAK_TIME                     0x051A
339 #define REG_SLOT                                                0x051B
340 #define REG_TX_PTCL_CTRL                                0x0520
341 #define REG_TXPAUSE                                             0x0522
342 #define REG_DIS_TXREQ_CLR                               0x0523
343 #define REG_RD_CTRL                                             0x0524
344 //
345 // Format for offset 540h-542h:
346 //      [3:0]:   TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT.
347 //      [7:4]:   Reserved.
348 //      [19:8]:  TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet.
349 //      [23:20]: Reserved
350 // Description:
351 //                    |
352 //     |<--Setup--|--Hold------------>|
353 //      --------------|----------------------
354 //                |
355 //               TBTT
356 // Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold.
357 // Described by Designer Tim and Bruce, 2011-01-14.
358 //
359 #define REG_TBTT_PROHIBIT                               0x0540
360 #define REG_RD_NAV_NXT                                  0x0544
361 #define REG_NAV_PROT_LEN                                0x0546
362 #define REG_BCN_CTRL                                    0x0550
363 #define REG_BCN_CTRL_1                                  0x0551
364 #define REG_MBID_NUM                                    0x0552
365 #define REG_DUAL_TSF_RST                                0x0553
366 #define REG_BCN_INTERVAL                                0x0554  // The same as REG_MBSSID_BCN_SPACE
367 #define REG_DRVERLYINT                                  0x0558
368 #define REG_BCNDMATIM                                   0x0559
369 #define REG_ATIMWND                                     0x055A
370 #define REG_USTIME_TSF                                  0x055C
371 #define REG_BCN_MAX_ERR                         0x055D
372 #define REG_RXTSF_OFFSET_CCK                    0x055E
373 #define REG_RXTSF_OFFSET_OFDM                   0x055F  
374 #define REG_TSFTR                                               0x0560
375 #define REG_TSFTR1                                              0x0568  // HW Port 1 TSF Register
376 #define REG_ATIMWND_1                                   0x0570
377 #define REG_P2P_CTWIN                                   0x0572 // 1 Byte long (in unit of TU)
378 #define REG_PSTIMER                                             0x0580
379 #define REG_TIMER0                                              0x0584
380 #define REG_TIMER1                                              0x0588
381 #define REG_ACMHWCTRL                                   0x05C0
382 #define REG_NOA_DESC_SEL                                0x05CF
383 #define REG_NOA_DESC_DURATION           0x05E0
384 #define REG_NOA_DESC_INTERVAL                   0x05E4
385 #define REG_NOA_DESC_START                      0x05E8
386 #define REG_NOA_DESC_COUNT                      0x05EC
387
388 #define REG_DMC                                                 0x05F0  //Dual MAC Co-Existence Register
389 #define REG_SCH_TX_CMD                                  0x05F8
390
391 #define REG_FW_RESET_TSF_CNT_1          0x05FC
392 #define REG_FW_RESET_TSF_CNT_0          0x05FD
393 #define REG_FW_BCN_DIS_CNT                      0x05FE
394
395 //-----------------------------------------------------
396 //
397 //      0x0600h ~ 0x07FFh       WMAC Configuration
398 //
399 //-----------------------------------------------------
400 #define REG_APSD_CTRL                                   0x0600
401 #define REG_BWOPMODE                                    0x0603
402 #define REG_TCR                                                 0x0604
403 #define REG_RCR                                                 0x0608
404 #define REG_RX_PKT_LIMIT                                0x060C
405 #define REG_RX_DLK_TIME                         0x060D
406 #define REG_RX_DRVINFO_SZ                               0x060F
407
408 #define REG_MACID                                               0x0610
409 #define REG_BSSID                                               0x0618
410 #define REG_MAR                                                 0x0620
411 #define REG_MBIDCAMCFG                                  0x0628
412
413 #define REG_PNO_STATUS                                  0x0631
414 #define REG_USTIME_EDCA                         0x0638
415 #define REG_MAC_SPEC_SIFS                               0x063A
416 // 20100719 Joseph: Hardware register definition change. (HW datasheet v54)
417 #define REG_RESP_SIFS_CCK                               0x063C  // [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK
418 #define REG_RESP_SIFS_OFDM                    0x063E    // [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK
419
420 #define REG_ACKTO                                               0x0640
421 #define REG_CTS2TO                                              0x0641
422 #define REG_EIFS                                                        0x0642
423
424
425 //RXERR_RPT
426 #define RXERR_TYPE_OFDM_PPDU                    0
427 #define RXERR_TYPE_OFDM_FALSE_ALARM     1
428 #define RXERR_TYPE_OFDM_MPDU_OK                 2
429 #define RXERR_TYPE_OFDM_MPDU_FAIL       3
430 #define RXERR_TYPE_CCK_PPDU                     4
431 #define RXERR_TYPE_CCK_FALSE_ALARM      5
432 #define RXERR_TYPE_CCK_MPDU_OK          6
433 #define RXERR_TYPE_CCK_MPDU_FAIL                7
434 #define RXERR_TYPE_HT_PPDU                              8
435 #define RXERR_TYPE_HT_FALSE_ALARM       9
436 #define RXERR_TYPE_HT_MPDU_TOTAL                10
437 #define RXERR_TYPE_HT_MPDU_OK                   11
438 #define RXERR_TYPE_HT_MPDU_FAIL                 12
439 #define RXERR_TYPE_RX_FULL_DROP                 15
440
441 #define RXERR_COUNTER_MASK                      0xFFFFF
442 #define RXERR_RPT_RST                                   BIT(27)
443 #define _RXERR_RPT_SEL(type)                    ((type) << 28)
444
445 //
446 // Note:
447 //      The NAV upper value is very important to WiFi 11n 5.2.3 NAV test. The default value is
448 //      always too small, but the WiFi TestPlan test by 25,000 microseconds of NAV through sending
449 //      CTS in the air. We must update this value greater than 25,000 microseconds to pass the item.
450 //      The offset of NAV_UPPER in 8192C Spec is incorrect, and the offset should be 0x0652. Commented
451 //      by SD1 Scott.
452 // By Bruce, 2011-07-18.
453 //
454 #define REG_NAV_UPPER                                   0x0652  // unit of 128
455
456 //WMA, BA, CCX
457 #define REG_NAV_CTRL                                    0x0650
458 #define REG_BACAMCMD                                    0x0654
459 #define REG_BACAMCONTENT                                0x0658
460 #define REG_LBDLY                                               0x0660
461 #define REG_FWDLY                                               0x0661
462 #define REG_RXERR_RPT                                   0x0664
463 #define REG_WMAC_TRXPTCL_CTL                    0x0668
464
465 // Security
466 #define REG_CAMCMD                                              0x0670
467 #define REG_CAMWRITE                                    0x0674
468 #define REG_CAMREAD                                     0x0678
469 #define REG_CAMDBG                                              0x067C
470 #define REG_SECCFG                                              0x0680
471
472 // Power
473 #define REG_WOW_CTRL                                    0x0690
474 #define REG_PS_RX_INFO                                  0x0692
475 #define REG_UAPSD_TID                                   0x0693
476 #define REG_WKFMCAM_CMD                         0x0698
477 #define REG_WKFMCAM_NUM                         REG_WKFMCAM_CMD
478 #define REG_WKFMCAM_RWD                         0x069C
479 #define REG_RXFLTMAP0                                   0x06A0
480 #define REG_RXFLTMAP1                                   0x06A2
481 #define REG_RXFLTMAP2                                   0x06A4
482 #define REG_BCN_PSR_RPT                         0x06A8
483 #define REG_BT_COEX_TABLE                               0x06C0
484
485 // Hardware Port 2
486 #define REG_MACID1                                              0x0700
487 #define REG_BSSID1                                              0x0708
488
489
490 //-----------------------------------------------------
491 //
492 //      0xFE00h ~ 0xFE55h       USB Configuration
493 //
494 //-----------------------------------------------------
495 #define REG_USB_INFO                                    0xFE17
496 #define REG_USB_SPECIAL_OPTION          0xFE55
497 #define REG_USB_DMA_AGG_TO                      0xFE5B
498 #define REG_USB_AGG_TO                                  0xFE5C
499 #define REG_USB_AGG_TH                                  0xFE5D
500
501 #define REG_USB_HRPWM                                   0xFE58
502 #define REG_USB_HCPWM                                   0xFE57
503
504 // for 92DU high_Queue low_Queue Normal_Queue select 
505 #define REG_USB_High_NORMAL_Queue_Select_MAC0   0xFE44
506 //#define REG_USB_LOW_Queue_Select_MAC0         0xFE45
507 #define REG_USB_High_NORMAL_Queue_Select_MAC1   0xFE47
508 //#define REG_USB_LOW_Queue_Select_MAC1         0xFE48
509
510 // For test chip
511 #define REG_TEST_USB_TXQS                               0xFE48
512 #define REG_TEST_SIE_VID                                0xFE60          // 0xFE60~0xFE61
513 #define REG_TEST_SIE_PID                                0xFE62          // 0xFE62~0xFE63
514 #define REG_TEST_SIE_OPTIONAL                   0xFE64
515 #define REG_TEST_SIE_CHIRP_K                    0xFE65
516 #define REG_TEST_SIE_PHY                                0xFE66          // 0xFE66~0xFE6B
517 #define REG_TEST_SIE_MAC_ADDR                   0xFE70          // 0xFE70~0xFE75
518 #define REG_TEST_SIE_STRING                     0xFE80          // 0xFE80~0xFEB9
519
520
521 // For normal chip
522 #define REG_NORMAL_SIE_VID                              0xFE60          // 0xFE60~0xFE61
523 #define REG_NORMAL_SIE_PID                              0xFE62          // 0xFE62~0xFE63
524 #define REG_NORMAL_SIE_OPTIONAL         0xFE64
525 #define REG_NORMAL_SIE_EP                               0xFE65          // 0xFE65~0xFE67
526 #define REG_NORMAL_SIE_PHY                      0xFE68          // 0xFE68~0xFE6B
527 #define REG_NORMAL_SIE_OPTIONAL2                0xFE6C
528 #define REG_NORMAL_SIE_GPS_EP                   0xFE6D          // 0xFE6D, for RTL8723 only.
529 #define REG_NORMAL_SIE_MAC_ADDR         0xFE70          // 0xFE70~0xFE75
530 #define REG_NORMAL_SIE_STRING                   0xFE80          // 0xFE80~0xFEDF
531
532
533 //-----------------------------------------------------
534 //
535 //      Redifine 8192C register definition for compatibility
536 //
537 //-----------------------------------------------------
538
539 // TODO: use these definition when using REG_xxx naming rule.
540 // NOTE: DO NOT Remove these definition. Use later.
541
542 #define EFUSE_CTRL                              REG_EFUSE_CTRL          // E-Fuse Control.
543 #define EFUSE_TEST                              REG_EFUSE_TEST          // E-Fuse Test.
544 #define MSR                                             (REG_CR + 2)            // Media Status register
545 //#define ISR                                           REG_HISR
546
547 #define TSFR                                            REG_TSFTR                       // Timing Sync Function Timer Register.
548 #define TSFR1                                   REG_TSFTR1                      // HW Port 1 TSF Register
549
550 #define PBP                                             REG_PBP
551
552 // Redifine MACID register, to compatible prior ICs.
553 #define IDR0                                            REG_MACID                       // MAC ID Register, Offset 0x0050-0x0053
554 #define IDR4                                            (REG_MACID + 4)         // MAC ID Register, Offset 0x0054-0x0055
555
556
557 //
558 // 9. Security Control Registers        (Offset: )
559 //
560 #define RWCAM                                   REG_CAMCMD              //IN 8190 Data Sheet is called CAMcmd
561 #define WCAMI                                   REG_CAMWRITE    // Software write CAM input content
562 #define RCAMO                                   REG_CAMREAD             // Software read/write CAM config
563 #define CAMDBG                                  REG_CAMDBG
564 #define SECR                                            REG_SECCFG              //Security Configuration Register
565
566 // Unused register
567 #define UnusedRegister                  0x1BF
568 #define DCAM                                    UnusedRegister
569 #define PSR                                             UnusedRegister
570 #define BBAddr                                  UnusedRegister
571 #define PhyDataR                                        UnusedRegister
572
573 // Min Spacing related settings.
574 #define MAX_MSS_DENSITY_2T                      0x13
575 #define MAX_MSS_DENSITY_1T                      0x0A
576
577 //----------------------------------------------------------------------------
578 //       8192C Cmd9346CR bits                                   (Offset 0xA, 16bit)
579 //----------------------------------------------------------------------------
580 #define CmdEEPROM_En                            BIT5     // EEPROM enable when set 1
581 #define CmdEERPOMSEL                            BIT4    // System EEPROM select, 0: boot from E-FUSE, 1: The EEPROM used is 9346
582 #define Cmd9346CR_9356SEL                       BIT4
583
584 //----------------------------------------------------------------------------
585 //       8192C GPIO MUX Configuration Register (offset 0x40, 4 byte)
586 //----------------------------------------------------------------------------
587 #define GPIOSEL_GPIO                            0
588 #define GPIOSEL_ENBT                            BIT5
589
590 //----------------------------------------------------------------------------
591 //       8192C GPIO PIN Control Register (offset 0x44, 4 byte)
592 //----------------------------------------------------------------------------
593 #define GPIO_IN                                 REG_GPIO_PIN_CTRL               // GPIO pins input value
594 #define GPIO_OUT                                (REG_GPIO_PIN_CTRL+1)   // GPIO pins output value
595 #define GPIO_IO_SEL                             (REG_GPIO_PIN_CTRL+2)   // GPIO pins output enable when a bit is set to "1"; otherwise, input is configured.
596 #define GPIO_MOD                                (REG_GPIO_PIN_CTRL+3)
597
598 //----------------------------------------------------------------------------
599 //       8811A GPIO PIN Control Register (offset 0x60, 4 byte)
600 //----------------------------------------------------------------------------
601 #define GPIO_IN_8811A                   REG_GPIO_PIN_CTRL_2             // GPIO pins input value
602 #define GPIO_OUT_8811A                  (REG_GPIO_PIN_CTRL_2+1) // GPIO pins output value
603 #define GPIO_IO_SEL_8811A               (REG_GPIO_PIN_CTRL_2+2) // GPIO pins output enable when a bit is set to "1"; otherwise, input is configured.
604 #define GPIO_MOD_8811A                  (REG_GPIO_PIN_CTRL_2+3)
605
606 //----------------------------------------------------------------------------
607 //       8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte)
608 //----------------------------------------------------------------------------
609 #define HSIMR_GPIO12_0_INT_EN                   BIT0
610 #define HSIMR_SPS_OCP_INT_EN                    BIT5
611 #define HSIMR_RON_INT_EN                                BIT6
612 #define HSIMR_PDN_INT_EN                                BIT7
613 #define HSIMR_GPIO9_INT_EN                              BIT25
614
615 //----------------------------------------------------------------------------
616 //       8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte)
617 //----------------------------------------------------------------------------
618 #define HSISR_GPIO12_0_INT                              BIT0
619 #define HSISR_SPS_OCP_INT                               BIT5
620 #define HSISR_RON_INT                                   BIT6
621 #define HSISR_PDNINT                                    BIT7
622 #define HSISR_GPIO9_INT                                 BIT25
623
624 //----------------------------------------------------------------------------
625 //       8192C (MSR) Media Status Register      (Offset 0x4C, 8 bits)  
626 //----------------------------------------------------------------------------
627 /*
628 Network Type
629 00: No link
630 01: Link in ad hoc network
631 10: Link in infrastructure network
632 11: AP mode
633 Default: 00b.
634 */
635 #define MSR_NOLINK                              0x00
636 #define MSR_ADHOC                               0x01
637 #define MSR_INFRA                               0x02
638 #define MSR_AP                                  0x03
639
640 //----------------------------------------------------------------------------
641 //       USB INTR CONTENT
642 //----------------------------------------------------------------------------
643 #define USB_C2H_CMDID_OFFSET                                    0
644 #define USB_C2H_SEQ_OFFSET                                      1
645 #define USB_C2H_EVENT_OFFSET                                    2
646 #define USB_INTR_CPWM_OFFSET                                    16
647 #define USB_INTR_CONTENT_C2H_OFFSET                     0
648 #define USB_INTR_CONTENT_CPWM1_OFFSET           16
649 #define USB_INTR_CONTENT_CPWM2_OFFSET           20
650 #define USB_INTR_CONTENT_HISR_OFFSET                    48
651 #define USB_INTR_CONTENT_HISRE_OFFSET           52
652 #define USB_INTR_CONTENT_LENGTH                         56
653
654 //----------------------------------------------------------------------------
655 //       Response Rate Set Register     (offset 0x440, 24bits)
656 //----------------------------------------------------------------------------
657 #define RRSR_1M                                 BIT0
658 #define RRSR_2M                                 BIT1 
659 #define RRSR_5_5M                               BIT2 
660 #define RRSR_11M                                BIT3 
661 #define RRSR_6M                                 BIT4 
662 #define RRSR_9M                                 BIT5 
663 #define RRSR_12M                                BIT6 
664 #define RRSR_18M                                BIT7 
665 #define RRSR_24M                                BIT8 
666 #define RRSR_36M                                BIT9 
667 #define RRSR_48M                                BIT10 
668 #define RRSR_54M                                BIT11
669 #define RRSR_MCS0                               BIT12
670 #define RRSR_MCS1                               BIT13
671 #define RRSR_MCS2                               BIT14
672 #define RRSR_MCS3                               BIT15
673 #define RRSR_MCS4                               BIT16
674 #define RRSR_MCS5                               BIT17
675 #define RRSR_MCS6                               BIT18
676 #define RRSR_MCS7                               BIT19
677
678 #define RRSR_CCK_RATES (RRSR_11M|RRSR_5_5M|RRSR_2M|RRSR_1M)
679 #define RRSR_OFDM_RATES (RRSR_54M|RRSR_48M|RRSR_36M|RRSR_24M|RRSR_18M|RRSR_12M|RRSR_9M|RRSR_6M)
680
681 // WOL bit information
682 #define HAL92C_WOL_PTK_UPDATE_EVENT             BIT0
683 #define HAL92C_WOL_GTK_UPDATE_EVENT             BIT1
684 #define HAL92C_WOL_DISASSOC_EVENT               BIT2
685 #define HAL92C_WOL_DEAUTH_EVENT                 BIT3
686 #define HAL92C_WOL_FW_DISCONNECT_EVENT  BIT4
687
688 //----------------------------------------------------------------------------
689 //       Rate Definition
690 //----------------------------------------------------------------------------
691 //CCK
692 #define RATR_1M                                 0x00000001
693 #define RATR_2M                                 0x00000002
694 #define RATR_55M                                        0x00000004
695 #define RATR_11M                                        0x00000008
696 //OFDM          
697 #define RATR_6M                                 0x00000010
698 #define RATR_9M                                 0x00000020
699 #define RATR_12M                                        0x00000040
700 #define RATR_18M                                        0x00000080
701 #define RATR_24M                                        0x00000100
702 #define RATR_36M                                        0x00000200
703 #define RATR_48M                                        0x00000400
704 #define RATR_54M                                        0x00000800
705 //MCS 1 Spatial Stream  
706 #define RATR_MCS0                                       0x00001000
707 #define RATR_MCS1                                       0x00002000
708 #define RATR_MCS2                                       0x00004000
709 #define RATR_MCS3                                       0x00008000
710 #define RATR_MCS4                                       0x00010000
711 #define RATR_MCS5                                       0x00020000
712 #define RATR_MCS6                                       0x00040000
713 #define RATR_MCS7                                       0x00080000
714 //MCS 2 Spatial Stream
715 #define RATR_MCS8                                       0x00100000
716 #define RATR_MCS9                                       0x00200000
717 #define RATR_MCS10                                      0x00400000
718 #define RATR_MCS11                                      0x00800000
719 #define RATR_MCS12                                      0x01000000
720 #define RATR_MCS13                                      0x02000000
721 #define RATR_MCS14                                      0x04000000
722 #define RATR_MCS15                                      0x08000000
723
724 //CCK
725 #define RATE_1M                                 BIT(0)
726 #define RATE_2M                                 BIT(1)
727 #define RATE_5_5M                               BIT(2)
728 #define RATE_11M                                BIT(3)
729 //OFDM 
730 #define RATE_6M                                 BIT(4)
731 #define RATE_9M                                 BIT(5)
732 #define RATE_12M                                BIT(6)
733 #define RATE_18M                                BIT(7)
734 #define RATE_24M                                BIT(8)
735 #define RATE_36M                                BIT(9)
736 #define RATE_48M                                BIT(10)
737 #define RATE_54M                                BIT(11)
738 //MCS 1 Spatial Stream
739 #define RATE_MCS0                               BIT(12)
740 #define RATE_MCS1                               BIT(13)
741 #define RATE_MCS2                               BIT(14)
742 #define RATE_MCS3                               BIT(15)
743 #define RATE_MCS4                               BIT(16)
744 #define RATE_MCS5                               BIT(17)
745 #define RATE_MCS6                               BIT(18)
746 #define RATE_MCS7                               BIT(19)
747 //MCS 2 Spatial Stream
748 #define RATE_MCS8                               BIT(20)
749 #define RATE_MCS9                               BIT(21)
750 #define RATE_MCS10                              BIT(22)
751 #define RATE_MCS11                              BIT(23)
752 #define RATE_MCS12                              BIT(24)
753 #define RATE_MCS13                              BIT(25)
754 #define RATE_MCS14                              BIT(26)
755 #define RATE_MCS15                              BIT(27)
756
757
758 // ALL CCK Rate
759 #define RATE_ALL_CCK                            RATR_1M|RATR_2M|RATR_55M|RATR_11M 
760 #define RATE_ALL_OFDM_AG                        RATR_6M|RATR_9M|RATR_12M|RATR_18M|RATR_24M|\
761                                                 RATR_36M|RATR_48M|RATR_54M      
762 #define RATE_ALL_OFDM_1SS                       RATR_MCS0|RATR_MCS1|RATR_MCS2|RATR_MCS3 |\
763                                                 RATR_MCS4|RATR_MCS5|RATR_MCS6   |RATR_MCS7      
764 #define RATE_ALL_OFDM_2SS                       RATR_MCS8|RATR_MCS9     |RATR_MCS10|RATR_MCS11|\
765                                                 RATR_MCS12|RATR_MCS13|RATR_MCS14|RATR_MCS15
766
767 #define RATE_BITMAP_ALL                 0xFFFFF
768
769 // Only use CCK 1M rate for ACK
770 #define RATE_RRSR_CCK_ONLY_1M           0xFFFF1
771 #define RATE_RRSR_WITHOUT_CCK           0xFFFF0
772
773 //----------------------------------------------------------------------------
774 //       BW_OPMODE bits                         (Offset 0x603, 8bit)
775 //----------------------------------------------------------------------------
776 #define BW_OPMODE_20MHZ                 BIT2
777 #define BW_OPMODE_5G                            BIT1
778
779 //----------------------------------------------------------------------------
780 //       CAM Config Setting (offset 0x680, 1 byte)
781 //----------------------------------------------------------------------------                          
782 #define CAM_VALID                               BIT15
783 #define CAM_NOTVALID                    0x0000
784 #define CAM_USEDK                               BIT5
785
786 #define CAM_CONTENT_COUNT       8
787
788 #define CAM_NONE                                0x0
789 #define CAM_WEP40                               0x01
790 #define CAM_TKIP                                0x02
791 #define CAM_AES                                 0x04
792 #define CAM_WEP104                              0x05
793 #define CAM_SMS4                                0x6
794                         
795 #define TOTAL_CAM_ENTRY         32
796 #define HALF_CAM_ENTRY                  16      
797                 
798 #define CAM_CONFIG_USEDK                _TRUE
799 #define CAM_CONFIG_NO_USEDK     _FALSE
800
801 #define CAM_WRITE                               BIT16
802 #define CAM_READ                                0x00000000
803 #define CAM_POLLINIG                    BIT31
804
805 //
806 // 10. Power Save Control Registers      
807 //
808 #define WOW_PMEN                                BIT0 // Power management Enable.
809 #define WOW_WOMEN                               BIT1 // WoW function on or off. 
810 #define WOW_MAGIC                               BIT2 // Magic packet
811 #define WOW_UWF                         BIT3 // Unicast Wakeup frame.
812
813 //
814 // 12. Host Interrupt Status Registers   
815 //
816 //----------------------------------------------------------------------------
817 //      8190 IMR/ISR bits                                               
818 //----------------------------------------------------------------------------
819 #define IMR8190_DISABLED                0x0
820 #define IMR_DISABLED                    0x0
821 // IMR DW0 Bit 0-31
822 #define IMR_BCNDMAINT6                  BIT31           // Beacon DMA Interrupt 6
823 #define IMR_BCNDMAINT5                  BIT30           // Beacon DMA Interrupt 5
824 #define IMR_BCNDMAINT4                  BIT29           // Beacon DMA Interrupt 4
825 #define IMR_BCNDMAINT3                  BIT28           // Beacon DMA Interrupt 3
826 #define IMR_BCNDMAINT2                  BIT27           // Beacon DMA Interrupt 2
827 #define IMR_BCNDMAINT1                  BIT26           // Beacon DMA Interrupt 1
828 #define IMR_BCNDOK8                             BIT25           // Beacon Queue DMA OK Interrup 8
829 #define IMR_BCNDOK7                             BIT24           // Beacon Queue DMA OK Interrup 7
830 #define IMR_BCNDOK6                             BIT23           // Beacon Queue DMA OK Interrup 6
831 #define IMR_BCNDOK5                             BIT22           // Beacon Queue DMA OK Interrup 5
832 #define IMR_BCNDOK4                             BIT21           // Beacon Queue DMA OK Interrup 4
833 #define IMR_BCNDOK3                             BIT20           // Beacon Queue DMA OK Interrup 3
834 #define IMR_BCNDOK2                             BIT19           // Beacon Queue DMA OK Interrup 2
835 #define IMR_BCNDOK1                             BIT18           // Beacon Queue DMA OK Interrup 1
836 #define IMR_TIMEOUT2                    BIT17           // Timeout interrupt 2
837 #define IMR_TIMEOUT1                    BIT16           // Timeout interrupt 1
838 #define IMR_TXFOVW                              BIT15           // Transmit FIFO Overflow
839 #define IMR_PSTIMEOUT                   BIT14           // Power save time out interrupt 
840 #define IMR_BcnInt                              BIT13           // Beacon DMA Interrupt 0
841 #define IMR_RXFOVW                              BIT12           // Receive FIFO Overflow
842 #define IMR_RDU                                 BIT11           // Receive Descriptor Unavailable
843 #define IMR_ATIMEND                             BIT10           // For 92C,ATIM Window End Interrupt. For 8723 and later ICs, it also means P2P CTWin End interrupt.
844 #define IMR_BDOK                                BIT9            // Beacon Queue DMA OK Interrup
845 #define IMR_HIGHDOK                             BIT8            // High Queue DMA OK Interrupt
846 #define IMR_TBDOK                               BIT7            // Transmit Beacon OK interrup
847 #define IMR_MGNTDOK                     BIT6            // Management Queue DMA OK Interrupt
848 #define IMR_TBDER                               BIT5            // For 92C,Transmit Beacon Error Interrupt
849 #define IMR_BKDOK                               BIT4            // AC_BK DMA OK Interrupt
850 #define IMR_BEDOK                               BIT3            // AC_BE DMA OK Interrupt
851 #define IMR_VIDOK                               BIT2            // AC_VI DMA OK Interrupt
852 #define IMR_VODOK                               BIT1            // AC_VO DMA Interrupt
853 #define IMR_ROK                                 BIT0            // Receive DMA OK Interrupt
854
855 // 13. Host Interrupt Status Extension Register  (Offset: 0x012C-012Eh)
856 #define IMR_TSF_BIT32_TOGGLE    BIT15
857 #define IMR_BcnInt_E                            BIT12
858 #define IMR_TXERR                               BIT11
859 #define IMR_RXERR                               BIT10
860 #define IMR_C2HCMD                              BIT9
861 #define IMR_CPWM                                BIT8
862 //RSVD [2-7]
863 #define IMR_OCPINT                              BIT1
864 #define IMR_WLANOFF                     BIT0
865
866 //----------------------------------------------------------------------------
867 // 8723E series PCIE Host IMR/ISR bit
868 //----------------------------------------------------------------------------
869 // IMR DW0 Bit 0-31
870 #define PHIMR_TIMEOUT2                          BIT31
871 #define PHIMR_TIMEOUT1                          BIT30
872 #define PHIMR_PSTIMEOUT                 BIT29
873 #define PHIMR_GTINT4                            BIT28
874 #define PHIMR_GTINT3                            BIT27
875 #define PHIMR_TXBCNERR                          BIT26
876 #define PHIMR_TXBCNOK                           BIT25
877 #define PHIMR_TSF_BIT32_TOGGLE  BIT24
878 #define PHIMR_BCNDMAINT3                        BIT23
879 #define PHIMR_BCNDMAINT2                        BIT22
880 #define PHIMR_BCNDMAINT1                        BIT21
881 #define PHIMR_BCNDMAINT0                        BIT20
882 #define PHIMR_BCNDOK3                           BIT19
883 #define PHIMR_BCNDOK2                           BIT18
884 #define PHIMR_BCNDOK1                           BIT17
885 #define PHIMR_BCNDOK0                           BIT16
886 #define PHIMR_HSISR_IND_ON                      BIT15
887 #define PHIMR_BCNDMAINT_E                       BIT14
888 #define PHIMR_ATIMEND_E                 BIT13
889 #define PHIMR_ATIM_CTW_END              BIT12
890 #define PHIMR_HISRE_IND                 BIT11   // RO. HISRE Indicator (HISRE & HIMRE is true, this bit is set to 1)
891 #define PHIMR_C2HCMD                            BIT10
892 #define PHIMR_CPWM2                             BIT9
893 #define PHIMR_CPWM                                      BIT8
894 #define PHIMR_HIGHDOK                           BIT7            // High Queue DMA OK Interrupt
895 #define PHIMR_MGNTDOK                           BIT6            // Management Queue DMA OK Interrupt
896 #define PHIMR_BKDOK                                     BIT5            // AC_BK DMA OK Interrupt
897 #define PHIMR_BEDOK                                     BIT4            // AC_BE DMA OK Interrupt
898 #define PHIMR_VIDOK                                     BIT3            // AC_VI DMA OK Interrupt
899 #define PHIMR_VODOK                             BIT2            // AC_VO DMA Interrupt
900 #define PHIMR_RDU                                       BIT1            // Receive Descriptor Unavailable
901 #define PHIMR_ROK                                       BIT0            // Receive DMA OK Interrupt
902
903 // PCIE Host Interrupt Status Extension bit
904 #define PHIMR_BCNDMAINT7                        BIT23
905 #define PHIMR_BCNDMAINT6                        BIT22
906 #define PHIMR_BCNDMAINT5                        BIT21
907 #define PHIMR_BCNDMAINT4                        BIT20
908 #define PHIMR_BCNDOK7                           BIT19
909 #define PHIMR_BCNDOK6                           BIT18
910 #define PHIMR_BCNDOK5                           BIT17
911 #define PHIMR_BCNDOK4                           BIT16
912 // bit12 15: RSVD
913 #define PHIMR_TXERR                                     BIT11
914 #define PHIMR_RXERR                                     BIT10
915 #define PHIMR_TXFOVW                            BIT9
916 #define PHIMR_RXFOVW                            BIT8
917 // bit2-7: RSVD
918 #define PHIMR_OCPINT                            BIT1
919 // bit0: RSVD
920
921 #define UHIMR_TIMEOUT2                          BIT31
922 #define UHIMR_TIMEOUT1                          BIT30
923 #define UHIMR_PSTIMEOUT                 BIT29
924 #define UHIMR_GTINT4                            BIT28
925 #define UHIMR_GTINT3                            BIT27
926 #define UHIMR_TXBCNERR                          BIT26
927 #define UHIMR_TXBCNOK                           BIT25
928 #define UHIMR_TSF_BIT32_TOGGLE  BIT24
929 #define UHIMR_BCNDMAINT3                        BIT23
930 #define UHIMR_BCNDMAINT2                        BIT22
931 #define UHIMR_BCNDMAINT1                        BIT21
932 #define UHIMR_BCNDMAINT0                        BIT20
933 #define UHIMR_BCNDOK3                           BIT19
934 #define UHIMR_BCNDOK2                           BIT18
935 #define UHIMR_BCNDOK1                           BIT17
936 #define UHIMR_BCNDOK0                           BIT16
937 #define UHIMR_HSISR_IND                 BIT15
938 #define UHIMR_BCNDMAINT_E                       BIT14
939 //RSVD  BIT13
940 #define UHIMR_CTW_END                           BIT12
941 //RSVD  BIT11
942 #define UHIMR_C2HCMD                            BIT10
943 #define UHIMR_CPWM2                             BIT9
944 #define UHIMR_CPWM                                      BIT8
945 #define UHIMR_HIGHDOK                           BIT7            // High Queue DMA OK Interrupt
946 #define UHIMR_MGNTDOK                           BIT6            // Management Queue DMA OK Interrupt
947 #define UHIMR_BKDOK                             BIT5            // AC_BK DMA OK Interrupt
948 #define UHIMR_BEDOK                             BIT4            // AC_BE DMA OK Interrupt
949 #define UHIMR_VIDOK                                     BIT3            // AC_VI DMA OK Interrupt
950 #define UHIMR_VODOK                             BIT2            // AC_VO DMA Interrupt
951 #define UHIMR_RDU                                       BIT1            // Receive Descriptor Unavailable
952 #define UHIMR_ROK                                       BIT0            // Receive DMA OK Interrupt
953
954 // USB Host Interrupt Status Extension bit
955 #define UHIMR_BCNDMAINT7                        BIT23
956 #define UHIMR_BCNDMAINT6                        BIT22
957 #define UHIMR_BCNDMAINT5                        BIT21
958 #define UHIMR_BCNDMAINT4                        BIT20
959 #define UHIMR_BCNDOK7                           BIT19
960 #define UHIMR_BCNDOK6                           BIT18
961 #define UHIMR_BCNDOK5                           BIT17
962 #define UHIMR_BCNDOK4                           BIT16
963 // bit14-15: RSVD
964 #define UHIMR_ATIMEND_E                 BIT13
965 #define UHIMR_ATIMEND                           BIT12
966 #define UHIMR_TXERR                                     BIT11
967 #define UHIMR_RXERR                                     BIT10
968 #define UHIMR_TXFOVW                            BIT9
969 #define UHIMR_RXFOVW                            BIT8
970 // bit2-7: RSVD
971 #define UHIMR_OCPINT                            BIT1
972 // bit0: RSVD
973
974
975 #define HAL_NIC_UNPLUG_ISR                      0xFFFFFFFF      // The value when the NIC is unplugged for PCI.
976 #define HAL_NIC_UNPLUG_PCI_ISR          0xEAEAEAEA      // The value when the NIC is unplugged for PCI in PCI interrupt (page 3).
977
978 //----------------------------------------------------------------------------
979 //       8188 IMR/ISR bits                                              
980 //----------------------------------------------------------------------------
981 #define IMR_DISABLED_88E                        0x0
982 // IMR DW0(0x0060-0063) Bit 0-31
983 #define IMR_TXCCK_88E                           BIT30           // TXRPT interrupt when CCX bit of the packet is set    
984 #define IMR_PSTIMEOUT_88E                       BIT29           // Power Save Time Out Interrupt
985 #define IMR_GTINT4_88E                          BIT28           // When GTIMER4 expires, this bit is set to 1   
986 #define IMR_GTINT3_88E                          BIT27           // When GTIMER3 expires, this bit is set to 1   
987 #define IMR_TBDER_88E                           BIT26           // Transmit Beacon0 Error                       
988 #define IMR_TBDOK_88E                           BIT25           // Transmit Beacon0 OK                  
989 #define IMR_TSF_BIT32_TOGGLE_88E        BIT24           // TSF Timer BIT32 toggle indication interrupt                  
990 #define IMR_BCNDMAINT0_88E              BIT20           // Beacon DMA Interrupt 0                       
991 #define IMR_BCNDERR0_88E                        BIT16           // Beacon Queue DMA Error 0
992 #define IMR_HSISR_IND_ON_INT_88E        BIT15           // HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1)                        
993 #define IMR_BCNDMAINT_E_88E             BIT14           // Beacon DMA Interrupt Extension for Win7                      
994 #define IMR_ATIMEND_88E                 BIT12           // CTWidnow End or ATIM Window End
995 #define IMR_HISR1_IND_INT_88E           BIT11           // HISR1 Indicator (HISR1 & HIMR1 is true, this bit is set to 1)
996 #define IMR_C2HCMD_88E                          BIT10           // CPU to Host Command INT Status, Write 1 clear        
997 #define IMR_CPWM2_88E                           BIT9                    // CPU power Mode exchange INT Status, Write 1 clear    
998 #define IMR_CPWM_88E                            BIT8                    // CPU power Mode exchange INT Status, Write 1 clear    
999 #define IMR_HIGHDOK_88E                 BIT7                    // High Queue DMA OK    
1000 #define IMR_MGNTDOK_88E                 BIT6                    // Management Queue DMA OK      
1001 #define IMR_BKDOK_88E                           BIT5                    // AC_BK DMA OK         
1002 #define IMR_BEDOK_88E                           BIT4                    // AC_BE DMA OK 
1003 #define IMR_VIDOK_88E                           BIT3                    // AC_VI DMA OK         
1004 #define IMR_VODOK_88E                           BIT2                    // AC_VO DMA OK 
1005 #define IMR_RDU_88E                                     BIT1                    // Rx Descriptor Unavailable    
1006 #define IMR_ROK_88E                                     BIT0                    // Receive DMA OK
1007
1008 // IMR DW1(0x00B4-00B7) Bit 0-31
1009 #define IMR_BCNDMAINT7_88E              BIT27           // Beacon DMA Interrupt 7
1010 #define IMR_BCNDMAINT6_88E              BIT26           // Beacon DMA Interrupt 6
1011 #define IMR_BCNDMAINT5_88E              BIT25           // Beacon DMA Interrupt 5
1012 #define IMR_BCNDMAINT4_88E              BIT24           // Beacon DMA Interrupt 4
1013 #define IMR_BCNDMAINT3_88E              BIT23           // Beacon DMA Interrupt 3
1014 #define IMR_BCNDMAINT2_88E              BIT22           // Beacon DMA Interrupt 2
1015 #define IMR_BCNDMAINT1_88E              BIT21           // Beacon DMA Interrupt 1
1016 #define IMR_BCNDOK7_88E                 BIT20           // Beacon Queue DMA OK Interrup 7
1017 #define IMR_BCNDOK6_88E                 BIT19           // Beacon Queue DMA OK Interrup 6
1018 #define IMR_BCNDOK5_88E                 BIT18           // Beacon Queue DMA OK Interrup 5
1019 #define IMR_BCNDOK4_88E                 BIT17           // Beacon Queue DMA OK Interrup 4
1020 #define IMR_BCNDOK3_88E                 BIT16           // Beacon Queue DMA OK Interrup 3
1021 #define IMR_BCNDOK2_88E                 BIT15           // Beacon Queue DMA OK Interrup 2
1022 #define IMR_BCNDOK1_88E                 BIT14           // Beacon Queue DMA OK Interrup 1
1023 #define IMR_ATIMEND_E_88E                       BIT13           // ATIM Window End Extension for Win7
1024 #define IMR_TXERR_88E                           BIT11           // Tx Error Flag Interrupt Status, write 1 clear.
1025 #define IMR_RXERR_88E                           BIT10           // Rx Error Flag INT Status, Write 1 clear
1026 #define IMR_TXFOVW_88E                          BIT9                    // Transmit FIFO Overflow
1027 #define IMR_RXFOVW_88E                          BIT8                    // Receive FIFO Overflow
1028
1029 /*===================================================================
1030 =====================================================================
1031 Here the register defines are for 92C. When the define is as same with 92C, 
1032 we will use the 92C's define for the consistency
1033 So the following defines for 92C is not entire!!!!!!
1034 =====================================================================
1035 =====================================================================*/
1036 /*
1037 Based on Datasheet V33---090401
1038 Register Summary
1039 Current IOREG MAP
1040 0x0000h ~ 0x00FFh   System Configuration (256 Bytes)
1041 0x0100h ~ 0x01FFh   MACTOP General Configuration (256 Bytes)
1042 0x0200h ~ 0x027Fh   TXDMA Configuration (128 Bytes)
1043 0x0280h ~ 0x02FFh   RXDMA Configuration (128 Bytes)
1044 0x0300h ~ 0x03FFh   PCIE EMAC Reserved Region (256 Bytes)
1045 0x0400h ~ 0x04FFh   Protocol Configuration (256 Bytes)
1046 0x0500h ~ 0x05FFh   EDCA Configuration (256 Bytes)
1047 0x0600h ~ 0x07FFh   WMAC Configuration (512 Bytes)
1048 0x2000h ~ 0x3FFFh   8051 FW Download Region (8196 Bytes)
1049 */
1050         //----------------------------------------------------------------------------
1051         //               8192C (TXPAUSE) transmission pause     (Offset 0x522, 8 bits)
1052         //----------------------------------------------------------------------------
1053 // Note:
1054 //      The the bits of stoping AC(VO/VI/BE/BK) queue in datasheet RTL8192S/RTL8192C are wrong,
1055 //      the correct arragement is VO - Bit0, VI - Bit1, BE - Bit2, and BK - Bit3.
1056 //      8723 and 88E may be not correct either in the eralier version. Confirmed with DD Tim.
1057 // By Bruce, 2011-09-22.
1058 #define StopBecon               BIT6
1059 #define StopHigh                        BIT5
1060 #define StopMgt                 BIT4
1061 #define StopBK                  BIT3
1062 #define StopBE                  BIT2
1063 #define StopVI                  BIT1
1064 #define StopVO                  BIT0
1065
1066 //----------------------------------------------------------------------------
1067 //       8192C (RCR) Receive Configuration Register     (Offset 0x608, 32 bits)
1068 //----------------------------------------------------------------------------
1069 #define RCR_APPFCS                              BIT31   // WMAC append FCS after pauload
1070 #define RCR_APP_MIC                             BIT30   // MACRX will retain the MIC at the bottom of the packet. 
1071 #define RCR_APP_ICV                             BIT29   // MACRX will retain the ICV at the bottom of the packet.
1072 #define RCR_APP_PHYST_RXFF              BIT28   // PHY Status is appended before RX packet in RXFF
1073 #define RCR_APP_BA_SSN                  BIT27   // SSN of previous TXBA is appended as after original RXDESC as the 4-th DW of RXDESC.
1074 #define RCR_VHT_DACK                    BIT26   /* This bit to control response type for vht single mpdu data packet. 1. ACK as response 0. BA as response */
1075 #define RCR_TCPOFLD_EN                  BIT25   /* Enable TCP checksum offload */
1076 #define RCR_ENMBID                              BIT24   // Enable Multiple BssId. Only response ACK to the packets whose DID(A1) matching to the addresses in the MBSSID CAM Entries.
1077 #define RCR_LSIGEN                              BIT23   // Enable LSIG TXOP Protection function. Search KEYCAM for each rx packet to check if LSIGEN bit is set.
1078 #define RCR_MFBEN                               BIT22   // Enable immediate MCS Feedback function. When Rx packet with MRQ = 1'b1, then search KEYCAM to find sender's MCS Feedback function and send response.
1079 #define RCR_DISCHKPPDLLEN               BIT21   /* Do not check PPDU while the PPDU length is smaller than 14 byte. */
1080 #define RCR_PKTCTL_DLEN                 BIT20   /* While rx path dead lock occurs, reset rx path */
1081 #define RCR_DISGCLK                             BIT19   /* Disable macrx clock gating control (no used) */
1082 #define RCR_TIM_PARSER_EN               BIT18   // RX Beacon TIM Parser.
1083 #define RCR_BC_MD_EN                    BIT17   /* Broadcast data packet more data bit check interrupt enable.*/
1084 #define RCR_UC_MD_EN                    BIT16   /* Unicast data packet more data bit check interrupt enable. */
1085 #define RCR_RXSK_PERPKT                 BIT15   /* Executing key search per MPDU */
1086 #define RCR_HTC_LOC_CTRL                BIT14   // MFC<--HTC=1 MFC-->HTC=0
1087 #define RCR_AMF                                 BIT13   // Accept management type frame
1088 #define RCR_ACF                                 BIT12   // Accept control type frame. Control frames BA, BAR, and PS-Poll (when in AP mode) are not controlled by this bit. They are controlled by ADF.
1089 #define RCR_ADF                                 BIT11   // Accept data type frame. This bit also regulates BA, BAR, and PS-Poll (AP mode only).
1090 #define RCR_DISDECMYPKT                 BIT10   /* This bit determines whether hw need to do decryption.1: If A1 match, do decryption.0: Do decryption. */
1091 #define RCR_AICV                                        BIT9            // Accept ICV error packet
1092 #define RCR_ACRC32                              BIT8            // Accept CRC32 error packet 
1093 #define RCR_CBSSID_BCN                  BIT7            // Accept BSSID match packet (Rx beacon, probe rsp)
1094 #define RCR_CBSSID_DATA         BIT6            // Accept BSSID match packet (Data)
1095 #define RCR_APWRMGT                     BIT5            // Accept power management packet
1096 #define RCR_ADD3                                BIT4            // Accept address 3 match packet
1097 #define RCR_AB                                  BIT3            // Accept broadcast packet 
1098 #define RCR_AM                                  BIT2            // Accept multicast packet 
1099 #define RCR_APM                                 BIT1            // Accept physical match packet
1100 #define RCR_AAP                                 BIT0            // Accept all unicast packet 
1101
1102
1103 //-----------------------------------------------------
1104 //
1105 //      0x0000h ~ 0x00FFh       System Configuration
1106 //
1107 //-----------------------------------------------------
1108
1109 //2 SYS_ISO_CTRL
1110 #define ISO_MD2PP                               BIT(0)
1111 #define ISO_UA2USB                              BIT(1)
1112 #define ISO_UD2CORE                             BIT(2)
1113 #define ISO_PA2PCIE                             BIT(3)
1114 #define ISO_PD2CORE                             BIT(4)
1115 #define ISO_IP2MAC                              BIT(5)
1116 #define ISO_DIOP                                        BIT(6)
1117 #define ISO_DIOE                                        BIT(7)
1118 #define ISO_EB2CORE                             BIT(8)
1119 #define ISO_DIOR                                        BIT(9)
1120 #define PWC_EV12V                               BIT(15)
1121
1122
1123 //2 SYS_FUNC_EN
1124 #define FEN_BBRSTB                              BIT(0)
1125 #define FEN_BB_GLB_RSTn         BIT(1)
1126 #define FEN_USBA                                BIT(2)
1127 #define FEN_UPLL                                BIT(3)
1128 #define FEN_USBD                                BIT(4)
1129 #define FEN_DIO_PCIE                    BIT(5)
1130 #define FEN_PCIEA                               BIT(6)
1131 #define FEN_PPLL                                        BIT(7)
1132 #define FEN_PCIED                               BIT(8)
1133 #define FEN_DIOE                                BIT(9)
1134 #define FEN_CPUEN                               BIT(10)
1135 #define FEN_DCORE                               BIT(11)
1136 #define FEN_ELDR                                BIT(12)
1137 #define FEN_EN_25_1                             BIT(13)
1138 #define FEN_HWPDN                               BIT(14)
1139 #define FEN_MREGEN                              BIT(15)
1140
1141 //2 APS_FSMCO
1142 #define PFM_LDALL                               BIT(0)
1143 #define PFM_ALDN                                BIT(1)
1144 #define PFM_LDKP                                BIT(2)
1145 #define PFM_WOWL                                BIT(3)
1146 #define EnPDN                                   BIT(4)
1147 #define PDN_PL                                  BIT(5)
1148 #define APFM_ONMAC                              BIT(8)
1149 #define APFM_OFF                                BIT(9)
1150 #define APFM_RSM                                BIT(10)
1151 #define AFSM_HSUS                               BIT(11)
1152 #define AFSM_PCIE                               BIT(12)
1153 #define APDM_MAC                                BIT(13)
1154 #define APDM_HOST                               BIT(14)
1155 #define APDM_HPDN                               BIT(15)
1156 #define RDY_MACON                               BIT(16)
1157 #define SUS_HOST                                BIT(17)
1158 #define ROP_ALD                                 BIT(20)
1159 #define ROP_PWR                                 BIT(21)
1160 #define ROP_SPS                                 BIT(22)
1161 #define SOP_MRST                                BIT(25)
1162 #define SOP_FUSE                                BIT(26)
1163 #define SOP_ABG                                 BIT(27)
1164 #define SOP_AMB                                 BIT(28)
1165 #define SOP_RCK                                 BIT(29)
1166 #define SOP_A8M                                 BIT(30)
1167 #define XOP_BTCK                                BIT(31)
1168
1169 //2 SYS_CLKR
1170 #define ANAD16V_EN                              BIT(0)
1171 #define ANA8M                                   BIT(1)
1172 #define MACSLP                                  BIT(4)
1173 #define LOADER_CLK_EN                   BIT(5)
1174
1175
1176 //2 9346CR /REG_SYS_EEPROM_CTRL
1177 #define BOOT_FROM_EEPROM                BIT(4)
1178 #define EEPROMSEL                               BIT(4)
1179 #define EEPROM_EN                               BIT(5)
1180
1181
1182 //2 RF_CTRL
1183 #define RF_EN                                   BIT(0)
1184 #define RF_RSTB                                 BIT(1)
1185 #define RF_SDMRSTB                              BIT(2)
1186
1187
1188 //2 LDOV12D_CTRL
1189 #define LDV12_EN                                BIT(0)
1190 #define LDV12_SDBY                              BIT(1)
1191 #define LPLDO_HSM                               BIT(2)
1192 #define LPLDO_LSM_DIS                   BIT(3)
1193 #define _LDV12_VADJ(x)                  (((x) & 0xF) << 4)
1194
1195
1196
1197 //2 EFUSE_TEST (For RTL8723 partially)
1198 #define EF_TRPT                                 BIT(7)
1199 #define EF_CELL_SEL                             (BIT(8)|BIT(9)) // 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2
1200 #define LDOE25_EN                               BIT(31)
1201 #define EFUSE_SEL(x)                            (((x) & 0x3) << 8)
1202 #define EFUSE_SEL_MASK                  0x300
1203 #define EFUSE_WIFI_SEL_0                0x0
1204 #define EFUSE_BT_SEL_0                  0x1
1205 #define EFUSE_BT_SEL_1                  0x2
1206 #define EFUSE_BT_SEL_2                  0x3
1207
1208
1209 //2 8051FWDL
1210 //2 MCUFWDL
1211 #define MCUFWDL_EN                              BIT(0)
1212 #define MCUFWDL_RDY                     BIT(1)
1213 #define FWDL_ChkSum_rpt         BIT(2)
1214 #define MACINI_RDY                              BIT(3)
1215 #define BBINI_RDY                               BIT(4)
1216 #define RFINI_RDY                               BIT(5)
1217 #define WINTINI_RDY                             BIT(6)
1218 #define RAM_DL_SEL                              BIT(7)
1219 #define CPU_DL_READY                    BIT(15) /* add flag  by gw for fw download ready 20130826 */
1220 #define ROM_DLEN                                BIT(19)
1221 #define CPRST                                   BIT(23)
1222
1223
1224 //2 REG_SYS_CFG
1225 #define XCLK_VLD                                BIT(0)
1226 #define ACLK_VLD                                BIT(1)
1227 #define UCLK_VLD                                BIT(2)
1228 #define PCLK_VLD                                BIT(3)
1229 #define PCIRSTB                                 BIT(4)
1230 #define V15_VLD                                 BIT(5)
1231 #define SW_OFFLOAD_EN                   BIT(7)
1232 #define SIC_IDLE                                        BIT(8)
1233 #define BD_MAC2                                 BIT(9)
1234 #define BD_MAC1                                 BIT(10)
1235 #define IC_MACPHY_MODE          BIT(11)
1236 #define CHIP_VER                                (BIT(12)|BIT(13)|BIT(14)|BIT(15))
1237 #define BT_FUNC                                 BIT(16)
1238 #define VENDOR_ID                               BIT(19)
1239 #define EXT_VENDOR_ID                   (BIT(18)|BIT(19)) //Currently only for RTL8723B
1240 #define PAD_HWPD_IDN                    BIT(22)
1241 #define TRP_VAUX_EN                             BIT(23) // RTL ID
1242 #define TRP_BT_EN                               BIT(24)
1243 #define BD_PKG_SEL                              BIT(25)
1244 #define BD_HCI_SEL                              BIT(26)
1245 #define TYPE_ID                                 BIT(27)
1246 #define RF_TYPE_ID                              BIT(27)
1247
1248 #define RTL_ID                                  BIT(23) // TestChip ID, 1:Test(RLE); 0:MP(RL)
1249 #define SPS_SEL                                 BIT(24) // 1:LDO regulator mode; 0:Switching regulator mode
1250
1251
1252 #define CHIP_VER_RTL_MASK               0xF000  //Bit 12 ~ 15
1253 #define CHIP_VER_RTL_SHIFT              12
1254 #define EXT_VENDOR_ID_SHIFT     18
1255
1256 //2 REG_GPIO_OUTSTS (For RTL8723 only)
1257 #define EFS_HCI_SEL                             (BIT(0)|BIT(1))
1258 #define PAD_HCI_SEL                             (BIT(2)|BIT(3))
1259 #define HCI_SEL                                 (BIT(4)|BIT(5)) 
1260 #define PKG_SEL_HCI                             BIT(6)
1261 #define FEN_GPS                                 BIT(7)
1262 #define FEN_BT                                  BIT(8)
1263 #define FEN_WL                                  BIT(9)
1264 #define FEN_PCI                                 BIT(10)
1265 #define FEN_USB                                 BIT(11)
1266 #define BTRF_HWPDN_N                    BIT(12)
1267 #define WLRF_HWPDN_N                    BIT(13)
1268 #define PDN_BT_N                                BIT(14)
1269 #define PDN_GPS_N                               BIT(15)
1270 #define BT_CTL_HWPDN                    BIT(16)
1271 #define GPS_CTL_HWPDN                   BIT(17)
1272 #define PPHY_SUSB                               BIT(20)
1273 #define UPHY_SUSB                               BIT(21)
1274 #define PCI_SUSEN                               BIT(22)
1275 #define USB_SUSEN                               BIT(23)
1276 #define RF_RL_ID                                        (BIT(31)|BIT(30)|BIT(29)|BIT(28))
1277
1278
1279 //-----------------------------------------------------
1280 //
1281 //      0x0100h ~ 0x01FFh       MACTOP General Configuration
1282 //
1283 //-----------------------------------------------------
1284
1285 //2 Function Enable Registers
1286 //2 CR
1287 #define HCI_TXDMA_EN                    BIT(0)
1288 #define HCI_RXDMA_EN                    BIT(1)
1289 #define TXDMA_EN                                BIT(2)
1290 #define RXDMA_EN                                BIT(3)
1291 #define PROTOCOL_EN                             BIT(4)
1292 #define SCHEDULE_EN                             BIT(5)
1293 #define MACTXEN                                 BIT(6)
1294 #define MACRXEN                                 BIT(7)
1295 #define ENSWBCN                                 BIT(8)
1296 #define ENSEC                                   BIT(9)
1297 #define CALTMR_EN                               BIT(10) // 32k CAL TMR enable
1298
1299 // Network type
1300 #define _NETTYPE(x)                             (((x) & 0x3) << 16)
1301 #define MASK_NETTYPE                    0x30000
1302 #define NT_NO_LINK                              0x0
1303 #define NT_LINK_AD_HOC                  0x1
1304 #define NT_LINK_AP                              0x2
1305 #define NT_AS_AP                                0x3
1306
1307 //2 PBP - Page Size Register
1308 #define GET_RX_PAGE_SIZE(value)                 ((value) & 0xF)
1309 #define GET_TX_PAGE_SIZE(value)                 (((value) & 0xF0) >> 4)
1310 #define _PSRX_MASK                              0xF
1311 #define _PSTX_MASK                              0xF0
1312 #define _PSRX(x)                                (x)
1313 #define _PSTX(x)                                ((x) << 4)
1314
1315 #define PBP_64                                  0x0
1316 #define PBP_128                                 0x1
1317 #define PBP_256                                 0x2
1318 #define PBP_512                                 0x3
1319 #define PBP_1024                                0x4
1320
1321
1322 //2 TX/RXDMA
1323 #define RXDMA_ARBBW_EN          BIT(0)
1324 #define RXSHFT_EN                               BIT(1)
1325 #define RXDMA_AGG_EN                    BIT(2)
1326 #define QS_VO_QUEUE                     BIT(8)
1327 #define QS_VI_QUEUE                             BIT(9)
1328 #define QS_BE_QUEUE                     BIT(10)
1329 #define QS_BK_QUEUE                     BIT(11)
1330 #define QS_MANAGER_QUEUE                BIT(12)
1331 #define QS_HIGH_QUEUE                   BIT(13)
1332
1333 #define HQSEL_VOQ                               BIT(0)
1334 #define HQSEL_VIQ                               BIT(1)
1335 #define HQSEL_BEQ                               BIT(2)
1336 #define HQSEL_BKQ                               BIT(3)
1337 #define HQSEL_MGTQ                              BIT(4)
1338 #define HQSEL_HIQ                               BIT(5)
1339
1340 // For normal driver, 0x10C
1341 #define _TXDMA_CMQ_MAP(x)                       (((x)&0x3) << 16)
1342 #define _TXDMA_HIQ_MAP(x)                       (((x)&0x3) << 14)
1343 #define _TXDMA_MGQ_MAP(x)                       (((x)&0x3) << 12)
1344 #define _TXDMA_BKQ_MAP(x)                       (((x)&0x3) << 10)               
1345 #define _TXDMA_BEQ_MAP(x)                       (((x)&0x3) << 8 )
1346 #define _TXDMA_VIQ_MAP(x)                       (((x)&0x3) << 6 )
1347 #define _TXDMA_VOQ_MAP(x)                       (((x)&0x3) << 4 )
1348
1349 #define QUEUE_EXTRA                             0
1350 #define QUEUE_LOW                               1
1351 #define QUEUE_NORMAL                    2
1352 #define QUEUE_HIGH                              3
1353
1354
1355 //2 TRXFF_BNDY
1356
1357
1358 //2 LLT_INIT
1359 #define _LLT_NO_ACTIVE                          0x0
1360 #define _LLT_WRITE_ACCESS                       0x1
1361 #define _LLT_READ_ACCESS                        0x2
1362
1363 #define _LLT_INIT_DATA(x)                       ((x) & 0xFF)
1364 #define _LLT_INIT_ADDR(x)                       (((x) & 0xFF) << 8)
1365 #define _LLT_OP(x)                                      (((x) & 0x3) << 30)
1366 #define _LLT_OP_VALUE(x)                        (((x) >> 30) & 0x3)
1367
1368
1369 //-----------------------------------------------------
1370 //
1371 //      0x0200h ~ 0x027Fh       TXDMA Configuration
1372 //
1373 //-----------------------------------------------------
1374 //2 RQPN
1375 #define _HPQ(x)                                 ((x) & 0xFF)
1376 #define _LPQ(x)                                 (((x) & 0xFF) << 8)
1377 #define _PUBQ(x)                                        (((x) & 0xFF) << 16)
1378 #define _NPQ(x)                                 ((x) & 0xFF)                    // NOTE: in RQPN_NPQ register
1379 #define _EPQ(x)                                 (((x) & 0xFF) << 16)    // NOTE: in RQPN_EPQ register
1380
1381
1382 #define HPQ_PUBLIC_DIS                  BIT(24)
1383 #define LPQ_PUBLIC_DIS                  BIT(25)
1384 #define LD_RQPN                                 BIT(31)
1385
1386
1387 //2 TDECTL
1388 #define BLK_DESC_NUM_SHIFT                      4
1389 #define BLK_DESC_NUM_MASK                       0xF
1390
1391
1392 //2 TXDMA_OFFSET_CHK
1393 #define DROP_DATA_EN                            BIT(9)
1394
1395 //2 AUTO_LLT
1396 #define BIT_SHIFT_TXPKTNUM 24
1397 #define BIT_MASK_TXPKTNUM 0xff
1398 #define BIT_TXPKTNUM(x) (((x) & BIT_MASK_TXPKTNUM) << BIT_SHIFT_TXPKTNUM)
1399
1400 #define BIT_TDE_DBG_SEL BIT(23)
1401 #define BIT_AUTO_INIT_LLT BIT(16)
1402
1403 #define BIT_SHIFT_Tx_OQT_free_space 8
1404 #define BIT_MASK_Tx_OQT_free_space 0xff
1405 #define BIT_Tx_OQT_free_space(x) (((x) & BIT_MASK_Tx_OQT_free_space) << BIT_SHIFT_Tx_OQT_free_space)
1406
1407
1408 //-----------------------------------------------------
1409 //
1410 //      0x0280h ~ 0x028Bh       RX DMA Configuration
1411 //
1412 //-----------------------------------------------------
1413
1414 //2 REG_RXDMA_CONTROL, 0x0286h
1415 // Write only. When this bit is set, RXDMA will decrease RX PKT counter by one. Before
1416 // this bit is polled, FW shall update RXFF_RD_PTR first. This register is write pulse and auto clear.
1417 //#define RXPKT_RELEASE_POLL                    BIT(0)
1418 // Read only. When RXMA finishes on-going DMA operation, RXMDA will report idle state in 
1419 // this bit. FW can start releasing packets after RXDMA entering idle mode.
1420 //#define RXDMA_IDLE                                    BIT(1)
1421 // When this bit is set, RXDMA will enter this mode after on-going RXDMA packet to host 
1422 // completed, and stop DMA packet to host. RXDMA will then report Default: 0;
1423 //#define RW_RELEASE_EN                         BIT(2)
1424
1425 //2 REG_RXPKT_NUM, 0x0284
1426 #define         RXPKT_RELEASE_POLL      BIT(16)
1427 #define RXDMA_IDLE                              BIT(17)
1428 #define RW_RELEASE_EN                   BIT(18)
1429
1430 //-----------------------------------------------------
1431 //
1432 //      0x0400h ~ 0x047Fh       Protocol Configuration
1433 //
1434 //-----------------------------------------------------
1435 //2 FWHW_TXQ_CTRL
1436 #define EN_AMPDU_RTY_NEW                        BIT(7)
1437
1438
1439 //2 SPEC SIFS
1440 #define _SPEC_SIFS_CCK(x)                       ((x) & 0xFF)
1441 #define _SPEC_SIFS_OFDM(x)                      (((x) & 0xFF) << 8)
1442
1443 //2 RL
1444 #define RETRY_LIMIT_SHORT_SHIFT                 8
1445 #define RETRY_LIMIT_LONG_SHIFT                  0
1446
1447 //-----------------------------------------------------
1448 //
1449 //      0x0500h ~ 0x05FFh       EDCA Configuration
1450 //
1451 //-----------------------------------------------------
1452
1453 //2 EDCA setting
1454 #define AC_PARAM_TXOP_LIMIT_OFFSET              16
1455 #define AC_PARAM_ECW_MAX_OFFSET                 12
1456 #define AC_PARAM_ECW_MIN_OFFSET                 8
1457 #define AC_PARAM_AIFS_OFFSET                            0
1458
1459
1460 #define _LRL(x)                                 ((x) & 0x3F)
1461 #define _SRL(x)                                 (((x) & 0x3F) << 8)
1462
1463
1464 //2 BCN_CTRL
1465 #define EN_TXBCN_RPT                    BIT(2)
1466 #define EN_BCN_FUNCTION         BIT(3)
1467 #define STOP_BCNQ                               BIT(6)
1468 #define DIS_RX_BSSID_FIT                BIT(6)
1469
1470 #define DIS_ATIM                                        BIT(0)
1471 #define DIS_BCNQ_SUB                    BIT(1)
1472 #define DIS_TSF_UDT                             BIT(4)
1473
1474 // The same function but different bit field.
1475 #define DIS_TSF_UDT0_NORMAL_CHIP        BIT(4)
1476 #define DIS_TSF_UDT0_TEST_CHIP  BIT(5)
1477
1478
1479 //2 ACMHWCTRL
1480 #define AcmHw_HwEn                              BIT(0)
1481 #define AcmHw_BeqEn                     BIT(1)
1482 #define AcmHw_ViqEn                             BIT(2)
1483 #define AcmHw_VoqEn                     BIT(3)
1484 #define AcmHw_BeqStatus         BIT(4)
1485 #define AcmHw_ViqStatus                 BIT(5)
1486 #define AcmHw_VoqStatus         BIT(6)
1487
1488 //2 //REG_DUAL_TSF_RST (0x553)
1489 #define DUAL_TSF_RST_P2P                BIT(4)
1490
1491 //2 // REG_NOA_DESC_SEL (0x5CF)
1492 #define NOA_DESC_SEL_0                  0
1493 #define NOA_DESC_SEL_1                  BIT(4)
1494
1495 //-----------------------------------------------------
1496 //
1497 //      0x0600h ~ 0x07FFh       WMAC Configuration
1498 //
1499 //-----------------------------------------------------
1500
1501 //2 APSD_CTRL
1502 #define APSDOFF                                 BIT(6)
1503
1504 //2 TCR
1505 #define TSFRST                                  BIT(0)
1506 #define DIS_GCLK                                        BIT(1)
1507 #define PAD_SEL                                 BIT(2)
1508 #define PWR_ST                                  BIT(6)
1509 #define PWRBIT_OW_EN                    BIT(7)
1510 #define ACRC                                            BIT(8)
1511 #define CFENDFORM                               BIT(9)
1512 #define ICV                                             BIT(10)
1513
1514
1515 //2 RCR
1516 #define AAP                                             BIT(0)
1517 #define APM                                             BIT(1)
1518 #define AM                                              BIT(2)
1519 #define AB                                              BIT(3)
1520 #define ADD3                                            BIT(4)
1521 #define APWRMGT                         BIT(5)
1522 #define CBSSID                                  BIT(6)
1523 #define CBSSID_DATA                             BIT(6)
1524 #define CBSSID_BCN                              BIT(7)
1525 #define ACRC32                                  BIT(8)
1526 #define AICV                                            BIT(9)
1527 #define ADF                                             BIT(11)
1528 #define ACF                                             BIT(12)
1529 #define AMF                                             BIT(13)
1530 #define HTC_LOC_CTRL                    BIT(14)
1531 #define UC_DATA_EN                              BIT(16)
1532 #define BM_DATA_EN                              BIT(17)
1533 #define MFBEN                                   BIT(22)
1534 #define LSIGEN                                  BIT(23)
1535 #define EnMBID                                  BIT(24)
1536 #define FORCEACK                                BIT(26)
1537 #define APP_BASSN                               BIT(27)
1538 #define APP_PHYSTS                              BIT(28)
1539 #define APP_ICV                                 BIT(29)
1540 #define APP_MIC                                 BIT(30)
1541 #define APP_FCS                                 BIT(31)
1542
1543
1544 //2 SECCFG
1545 #define SCR_TxUseDK                             BIT(0)                  //Force Tx Use Default Key
1546 #define SCR_RxUseDK                             BIT(1)                  //Force Rx Use Default Key
1547 #define SCR_TxEncEnable                 BIT(2)                  //Enable Tx Encryption
1548 #define SCR_RxDecEnable                 BIT(3)                  //Enable Rx Decryption
1549 #define SCR_SKByA2                              BIT(4)                  //Search kEY BY A2
1550 #define SCR_NoSKMC                              BIT(5)                  //No Key Search Multicast
1551 #define SCR_TXBCUSEDK                   BIT(6)                  // Force Tx Broadcast packets Use Default Key
1552 #define SCR_RXBCUSEDK                   BIT(7)                  // Force Rx Broadcast packets Use Default Key
1553 #define SCR_CHK_KEYID                   BIT(8)
1554 #define SCR_CHK_BMC                             BIT(9)                  /* add option to support a2+keyid+bcm */
1555
1556 //-----------------------------------------------------
1557 //
1558 //      SDIO Bus Specification
1559 //
1560 //-----------------------------------------------------
1561
1562 // I/O bus domain address mapping
1563 #define SDIO_LOCAL_BASE         0x10250000
1564 #define WLAN_IOREG_BASE         0x10260000
1565 #define FIRMWARE_FIFO_BASE      0x10270000
1566 #define TX_HIQ_BASE                             0x10310000
1567 #define TX_MIQ_BASE                             0x10320000
1568 #define TX_LOQ_BASE                             0x10330000
1569 #define TX_EPQ_BASE                             0x10350000
1570 #define RX_RX0FF_BASE                   0x10340000
1571
1572 //SDIO host local register space mapping.
1573 #define SDIO_LOCAL_MSK                          0x0FFF
1574 #define WLAN_IOREG_MSK                  0x7FFF
1575 #define WLAN_FIFO_MSK                           0x1FFF  // Aggregation Length[12:0]
1576 #define WLAN_RX0FF_MSK                          0x0003
1577
1578 #define SDIO_WITHOUT_REF_DEVICE_ID      0       // Without reference to the SDIO Device ID
1579 #define SDIO_LOCAL_DEVICE_ID                    0       // 0b[16], 000b[15:13]
1580 #define WLAN_TX_HIQ_DEVICE_ID                   4       // 0b[16], 100b[15:13]
1581 #define WLAN_TX_MIQ_DEVICE_ID           5       // 0b[16], 101b[15:13]
1582 #define WLAN_TX_LOQ_DEVICE_ID           6       // 0b[16], 110b[15:13]
1583 #define WLAN_TX_EXQ_DEVICE_ID           3       // 0b[16], 011b[15:13]
1584 #define WLAN_RX0FF_DEVICE_ID                    7       // 0b[16], 111b[15:13]
1585 #define WLAN_IOREG_DEVICE_ID                    8       // 1b[16]
1586
1587 //SDIO Tx Free Page Index
1588 #define HI_QUEUE_IDX                            0
1589 #define MID_QUEUE_IDX                           1
1590 #define LOW_QUEUE_IDX                           2
1591 #define PUBLIC_QUEUE_IDX                        3
1592
1593 #define SDIO_MAX_TX_QUEUE                       3               // HIQ, MIQ and LOQ
1594 #define SDIO_MAX_RX_QUEUE                       1
1595
1596 #define SDIO_REG_TX_CTRL                        0x0000 // SDIO Tx Control
1597 #define SDIO_REG_HIMR                           0x0014 // SDIO Host Interrupt Mask
1598 #define SDIO_REG_HISR                           0x0018 // SDIO Host Interrupt Service Routine
1599 #define SDIO_REG_HCPWM                  0x0019 // HCI Current Power Mode
1600 #define SDIO_REG_RX0_REQ_LEN            0x001C // RXDMA Request Length
1601 #define SDIO_REG_OQT_FREE_PG            0x001E // OQT Free Page
1602 #define SDIO_REG_FREE_TXPG                      0x0020 // Free Tx Buffer Page
1603 #define SDIO_REG_HCPWM1                 0x0024 // HCI Current Power Mode 1
1604 #define SDIO_REG_HCPWM2                 0x0026 // HCI Current Power Mode 2
1605 #define SDIO_REG_FREE_TXPG_SEQ  0x0028 // Free Tx Page Sequence
1606 #define SDIO_REG_HTSFR_INFO             0x0030 // HTSF Informaion
1607 #define SDIO_REG_HRPWM1                 0x0080 // HCI Request Power Mode 1
1608 #define SDIO_REG_HRPWM2                 0x0082 // HCI Request Power Mode 2
1609 #define SDIO_REG_HPS_CLKR                       0x0084 // HCI Power Save Clock
1610 #define SDIO_REG_HSUS_CTRL                      0x0086 // SDIO HCI Suspend Control
1611 #define SDIO_REG_HIMR_ON                        0x0090 //SDIO Host Extension Interrupt Mask Always
1612 #define SDIO_REG_HISR_ON                        0x0091 //SDIO Host Extension Interrupt Status Always
1613
1614 #define SDIO_HIMR_DISABLED                      0
1615
1616 // RTL8723/RTL8188E SDIO Host Interrupt Mask Register
1617 #define SDIO_HIMR_RX_REQUEST_MSK                BIT0
1618 #define SDIO_HIMR_AVAL_MSK                      BIT1
1619 #define SDIO_HIMR_TXERR_MSK                     BIT2
1620 #define SDIO_HIMR_RXERR_MSK                     BIT3
1621 #define SDIO_HIMR_TXFOVW_MSK                    BIT4
1622 #define SDIO_HIMR_RXFOVW_MSK                    BIT5
1623 #define SDIO_HIMR_TXBCNOK_MSK                   BIT6
1624 #define SDIO_HIMR_TXBCNERR_MSK          BIT7
1625 #define SDIO_HIMR_BCNERLY_INT_MSK               BIT16
1626 #define SDIO_HIMR_C2HCMD_MSK                    BIT17
1627 #define SDIO_HIMR_CPWM1_MSK                     BIT18
1628 #define SDIO_HIMR_CPWM2_MSK                     BIT19
1629 #define SDIO_HIMR_HSISR_IND_MSK         BIT20
1630 #define SDIO_HIMR_GTINT3_IND_MSK                BIT21
1631 #define SDIO_HIMR_GTINT4_IND_MSK                BIT22
1632 #define SDIO_HIMR_PSTIMEOUT_MSK         BIT23
1633 #define SDIO_HIMR_OCPINT_MSK                    BIT24
1634 #define SDIO_HIMR_ATIMEND_MSK                   BIT25
1635 #define SDIO_HIMR_ATIMEND_E_MSK         BIT26
1636 #define SDIO_HIMR_CTWEND_MSK                    BIT27
1637
1638 //RTL8188E SDIO Specific
1639 #define SDIO_HIMR_MCU_ERR_MSK                   BIT28
1640 #define SDIO_HIMR_TSF_BIT32_TOGGLE_MSK          BIT29
1641
1642 // SDIO Host Interrupt Service Routine
1643 #define SDIO_HISR_RX_REQUEST                    BIT0
1644 #define SDIO_HISR_AVAL                                  BIT1
1645 #define SDIO_HISR_TXERR                                 BIT2
1646 #define SDIO_HISR_RXERR                                 BIT3
1647 #define SDIO_HISR_TXFOVW                                BIT4
1648 #define SDIO_HISR_RXFOVW                                BIT5
1649 #define SDIO_HISR_TXBCNOK                               BIT6
1650 #define SDIO_HISR_TXBCNERR                              BIT7
1651 #define SDIO_HISR_BCNERLY_INT                   BIT16
1652 #define SDIO_HISR_C2HCMD                                BIT17
1653 #define SDIO_HISR_CPWM1                         BIT18
1654 #define SDIO_HISR_CPWM2                         BIT19
1655 #define SDIO_HISR_HSISR_IND                     BIT20
1656 #define SDIO_HISR_GTINT3_IND                    BIT21
1657 #define SDIO_HISR_GTINT4_IND                    BIT22
1658 #define SDIO_HISR_PSTIMEOUT                     BIT23
1659 #define SDIO_HISR_OCPINT                                BIT24
1660 #define SDIO_HISR_ATIMEND                               BIT25
1661 #define SDIO_HISR_ATIMEND_E                     BIT26
1662 #define SDIO_HISR_CTWEND                                BIT27
1663
1664 //RTL8188E SDIO Specific
1665 #define SDIO_HISR_MCU_ERR                               BIT28
1666 #define SDIO_HISR_TSF_BIT32_TOGGLE      BIT29
1667
1668 #define MASK_SDIO_HISR_CLEAR            (SDIO_HISR_TXERR |\
1669                                                                         SDIO_HISR_RXERR |\
1670                                                                         SDIO_HISR_TXFOVW |\
1671                                                                         SDIO_HISR_RXFOVW |\
1672                                                                         SDIO_HISR_TXBCNOK |\
1673                                                                         SDIO_HISR_TXBCNERR |\
1674                                                                         SDIO_HISR_C2HCMD |\
1675                                                                         SDIO_HISR_CPWM1 |\
1676                                                                         SDIO_HISR_CPWM2 |\
1677                                                                         SDIO_HISR_HSISR_IND |\
1678                                                                         SDIO_HISR_GTINT3_IND |\
1679                                                                         SDIO_HISR_GTINT4_IND |\
1680                                                                         SDIO_HISR_PSTIMEOUT |\
1681                                                                         SDIO_HISR_OCPINT)
1682
1683 // SDIO HCI Suspend Control Register
1684 #define HCI_RESUME_PWR_RDY                      BIT1
1685 #define HCI_SUS_CTRL                                    BIT0
1686
1687 // SDIO Tx FIFO related
1688 #define SDIO_TX_FREE_PG_QUEUE                   4       // The number of Tx FIFO free page
1689 #define SDIO_TX_FIFO_PAGE_SZ                    128
1690
1691 #ifdef CONFIG_SDIO_HCI
1692         #define MAX_TX_AGG_PACKET_NUMBER        0x8
1693 #else
1694         #define MAX_TX_AGG_PACKET_NUMBER        0xFF
1695         #define MAX_TX_AGG_PACKET_NUMBER_8812   64
1696 #endif
1697
1698 //-----------------------------------------------------
1699 //
1700 //      0xFE00h ~ 0xFE55h       USB Configuration
1701 //
1702 //-----------------------------------------------------
1703
1704 //2 USB Information (0xFE17)
1705 #define USB_IS_HIGH_SPEED                       0
1706 #define USB_IS_FULL_SPEED                       1
1707 #define USB_SPEED_MASK                          BIT(5)
1708
1709 #define USB_NORMAL_SIE_EP_MASK  0xF
1710 #define USB_NORMAL_SIE_EP_SHIFT 4
1711
1712 //2 Special Option
1713 #define USB_AGG_EN                              BIT(3)
1714
1715 // 0; Use interrupt endpoint to upload interrupt pkt
1716 // 1; Use bulk endpoint to upload interrupt pkt,
1717 #define INT_BULK_SEL                    BIT(4)
1718
1719 //2REG_C2HEVT_CLEAR
1720 #define C2H_EVT_HOST_CLOSE              0x00    // Set by driver and notify FW that the driver has read the C2H command message
1721 #define C2H_EVT_FW_CLOSE                0xFF    // Set by FW indicating that FW had set the C2H command message and it's not yet read by driver.
1722
1723
1724 //2REG_MULTI_FUNC_CTRL(For RTL8723 Only)
1725 #define WL_HWPDN_EN                     BIT0    // Enable GPIO[9] as WiFi HW PDn source
1726 #define WL_HWPDN_SL                     BIT1    // WiFi HW PDn polarity control
1727 #define WL_FUNC_EN                              BIT2    // WiFi function enable
1728 #define WL_HWROF_EN                     BIT3    // Enable GPIO[9] as WiFi RF HW PDn source
1729 #define BT_HWPDN_EN                     BIT16   // Enable GPIO[11] as BT HW PDn source
1730 #define BT_HWPDN_SL                     BIT17   // BT HW PDn polarity control
1731 #define BT_FUNC_EN                              BIT18   // BT function enable
1732 #define BT_HWROF_EN                     BIT19   // Enable GPIO[11] as BT/GPS RF HW PDn source
1733 #define GPS_HWPDN_EN                    BIT20   // Enable GPIO[10] as GPS HW PDn source
1734 #define GPS_HWPDN_SL                    BIT21   // GPS HW PDn polarity control
1735 #define GPS_FUNC_EN                     BIT22   // GPS function enable
1736
1737 //3 REG_LIFECTRL_CTRL
1738 #define HAL92C_EN_PKT_LIFE_TIME_BK              BIT3
1739 #define HAL92C_EN_PKT_LIFE_TIME_BE              BIT2
1740 #define HAL92C_EN_PKT_LIFE_TIME_VI              BIT1
1741 #define HAL92C_EN_PKT_LIFE_TIME_VO              BIT0
1742
1743 #define HAL92C_MSDU_LIFE_TIME_UNIT              128     // in us, said by Tim.
1744
1745 //2 8192D PartNo.
1746 #define PARTNO_92D_NIC                                                  (BIT7|BIT6)
1747 #define PARTNO_92D_NIC_REMARK                           (BIT5|BIT4)
1748 #define PARTNO_SINGLE_BAND_VS                           BIT3
1749 #define PARTNO_SINGLE_BAND_VS_REMARK            BIT1
1750 #define PARTNO_CONCURRENT_BAND_VC                       (BIT3|BIT2)
1751 #define PARTNO_CONCURRENT_BAND_VC_REMARK        (BIT1|BIT0)
1752
1753 //========================================================
1754 // General definitions
1755 //========================================================
1756
1757 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8188E(__Adapter)       ( IS_VENDOR_8188E_I_CUT_SERIES(__Adapter) ? 255 : 175 )
1758 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8812                        255
1759 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8723B               255
1760 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8192C               255
1761 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8703B               255
1762 #define LAST_ENTRY_OF_TX_PKT_BUFFER_DUAL_MAC    127
1763 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8188F               255
1764
1765 #define POLLING_LLT_THRESHOLD                           20
1766 #if defined(CONFIG_RTL8723B) && defined(CONFIG_PCI_HCI)
1767 #define POLLING_READY_TIMEOUT_COUNT             6000
1768 #else
1769 #define POLLING_READY_TIMEOUT_COUNT             1000
1770 #endif
1771
1772
1773 // GPIO BIT
1774 #define HAL_8812A_HW_GPIO_WPS_BIT       BIT2
1775 #define HAL_8192C_HW_GPIO_WPS_BIT       BIT2
1776 #define HAL_8192EU_HW_GPIO_WPS_BIT      BIT7
1777 #define HAL_8188E_HW_GPIO_WPS_BIT       BIT7
1778
1779 #endif //__HAL_COMMON_H__
1780