1 /******************************************************************************
3 * Copyright(c) 2009-2012 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
44 #include <linux/module.h>
46 static void rtl92s_init_aspm_vars(struct ieee80211_hw *hw)
48 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
50 /*close ASPM for AMD defaultly */
51 rtlpci->const_amdpci_aspm = 0;
55 * 1 - Enable ASPM without Clock Req,
56 * 2 - Enable ASPM with Clock Req,
57 * 3 - Alwyas Enable ASPM with Clock Req,
58 * 4 - Always Enable ASPM without Clock Req.
59 * set defult to RTL8192CE:3 RTL8192E:2
61 rtlpci->const_pci_aspm = 2;
63 /*Setting for PCI-E device */
64 rtlpci->const_devicepci_aspm_setting = 0x03;
66 /*Setting for PCI-E bridge */
67 rtlpci->const_hostpci_aspm_setting = 0x02;
69 /* In Hw/Sw Radio Off situation.
71 * 1 - From ASPM setting without low Mac Pwr,
72 * 2 - From ASPM setting with low Mac Pwr,
74 * set default to RTL8192CE:0 RTL8192SE:2
76 rtlpci->const_hwsw_rfoff_d3 = 2;
78 /* This setting works for those device with
79 * backdoor ASPM setting such as EPHY setting.
80 * 0 - Not support ASPM,
82 * 2 - According to chipset.
84 rtlpci->const_support_pciaspm = 2;
87 static void rtl92se_fw_cb(const struct firmware *firmware, void *context)
89 struct ieee80211_hw *hw = context;
90 struct rtl_priv *rtlpriv = rtl_priv(hw);
91 struct rt_firmware *pfirmware = NULL;
93 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
94 "Firmware callback routine entered!\n");
95 complete(&rtlpriv->firmware_loading_complete);
97 pr_err("Firmware %s not available\n", rtlpriv->cfg->fw_name);
98 rtlpriv->max_fw_size = 0;
101 if (firmware->size > rtlpriv->max_fw_size) {
102 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
103 "Firmware is too big!\n");
104 rtlpriv->max_fw_size = 0;
105 release_firmware(firmware);
108 pfirmware = (struct rt_firmware *)rtlpriv->rtlhal.pfirmware;
109 memcpy(pfirmware->sz_fw_tmpbuffer, firmware->data, firmware->size);
110 pfirmware->sz_fw_tmpbufferlen = firmware->size;
111 release_firmware(firmware);
114 static int rtl92s_init_sw_vars(struct ieee80211_hw *hw)
116 struct rtl_priv *rtlpriv = rtl_priv(hw);
117 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
119 u16 earlyrxthreshold = 7;
121 rtlpriv->dm.dm_initialgain_enable = true;
122 rtlpriv->dm.dm_flag = 0;
123 rtlpriv->dm.disable_framebursting = false;
124 rtlpriv->dm.thermalvalue = 0;
125 rtlpriv->dm.useramask = true;
127 /* compatible 5G band 91se just 2.4G band & smsp */
128 rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
129 rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
130 rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
132 rtlpci->transmit_config = 0;
134 rtlpci->receive_config =
143 /* Accept ICV error, CRC32 Error */
146 /* Accept Broadcast, Multicast */
148 /* Accept Physical match */
150 /* Accept Destination Address packets */
152 RCR_APP_PHYST_STAFF |
153 /* Accept PHY status */
155 (earlyrxthreshold << RCR_FIFO_OFFSET);
157 rtlpci->irq_mask[0] = (u32)
177 rtlpci->irq_mask[1] = (u32) 0;
179 rtlpci->shortretry_limit = 0x30;
180 rtlpci->longretry_limit = 0x30;
182 rtlpci->first_init = true;
184 /* for debug level */
185 rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
187 rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
188 rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
189 rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
190 if (!rtlpriv->psc.inactiveps)
191 pr_info("Power Save off (module option)\n");
192 if (!rtlpriv->psc.fwctrl_lps)
193 pr_info("FW Power Save off (module option)\n");
194 rtlpriv->psc.reg_fwctrl_lps = 3;
195 rtlpriv->psc.reg_max_lps_awakeintvl = 5;
196 /* for ASPM, you can close aspm through
197 * set const_support_pciaspm = 0 */
198 rtl92s_init_aspm_vars(hw);
200 if (rtlpriv->psc.reg_fwctrl_lps == 1)
201 rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
202 else if (rtlpriv->psc.reg_fwctrl_lps == 2)
203 rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
204 else if (rtlpriv->psc.reg_fwctrl_lps == 3)
205 rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
207 /* for firmware buf */
208 rtlpriv->rtlhal.pfirmware = vzalloc(sizeof(struct rt_firmware));
209 if (!rtlpriv->rtlhal.pfirmware)
212 rtlpriv->max_fw_size = RTL8190_MAX_FIRMWARE_CODE_SIZE*2 +
213 sizeof(struct fw_hdr);
214 pr_info("Driver for Realtek RTL8192SE/RTL8191SE\n"
215 "Loading firmware %s\n", rtlpriv->cfg->fw_name);
217 err = request_firmware_nowait(THIS_MODULE, 1, rtlpriv->cfg->fw_name,
218 rtlpriv->io.dev, GFP_KERNEL, hw,
221 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
222 "Failed to request firmware!\n");
229 static void rtl92s_deinit_sw_vars(struct ieee80211_hw *hw)
231 struct rtl_priv *rtlpriv = rtl_priv(hw);
233 if (rtlpriv->rtlhal.pfirmware) {
234 vfree(rtlpriv->rtlhal.pfirmware);
235 rtlpriv->rtlhal.pfirmware = NULL;
239 static struct rtl_hal_ops rtl8192se_hal_ops = {
240 .init_sw_vars = rtl92s_init_sw_vars,
241 .deinit_sw_vars = rtl92s_deinit_sw_vars,
242 .read_eeprom_info = rtl92se_read_eeprom_info,
243 .interrupt_recognized = rtl92se_interrupt_recognized,
244 .hw_init = rtl92se_hw_init,
245 .hw_disable = rtl92se_card_disable,
246 .hw_suspend = rtl92se_suspend,
247 .hw_resume = rtl92se_resume,
248 .enable_interrupt = rtl92se_enable_interrupt,
249 .disable_interrupt = rtl92se_disable_interrupt,
250 .set_network_type = rtl92se_set_network_type,
251 .set_chk_bssid = rtl92se_set_check_bssid,
252 .set_qos = rtl92se_set_qos,
253 .set_bcn_reg = rtl92se_set_beacon_related_registers,
254 .set_bcn_intv = rtl92se_set_beacon_interval,
255 .update_interrupt_mask = rtl92se_update_interrupt_mask,
256 .get_hw_reg = rtl92se_get_hw_reg,
257 .set_hw_reg = rtl92se_set_hw_reg,
258 .update_rate_tbl = rtl92se_update_hal_rate_tbl,
259 .fill_tx_desc = rtl92se_tx_fill_desc,
260 .fill_tx_cmddesc = rtl92se_tx_fill_cmddesc,
261 .query_rx_desc = rtl92se_rx_query_desc,
262 .set_channel_access = rtl92se_update_channel_access_setting,
263 .radio_onoff_checking = rtl92se_gpio_radio_on_off_checking,
264 .set_bw_mode = rtl92s_phy_set_bw_mode,
265 .switch_channel = rtl92s_phy_sw_chnl,
266 .dm_watchdog = rtl92s_dm_watchdog,
267 .scan_operation_backup = rtl92s_phy_scan_operation_backup,
268 .set_rf_power_state = rtl92s_phy_set_rf_power_state,
269 .led_control = rtl92se_led_control,
270 .set_desc = rtl92se_set_desc,
271 .get_desc = rtl92se_get_desc,
272 .tx_polling = rtl92se_tx_polling,
273 .enable_hw_sec = rtl92se_enable_hw_security_config,
274 .set_key = rtl92se_set_key,
275 .init_sw_leds = rtl92se_init_sw_leds,
276 .get_bbreg = rtl92s_phy_query_bb_reg,
277 .set_bbreg = rtl92s_phy_set_bb_reg,
278 .get_rfreg = rtl92s_phy_query_rf_reg,
279 .set_rfreg = rtl92s_phy_set_rf_reg,
280 .get_btc_status = rtl_btc_status_false,
283 static struct rtl_mod_params rtl92se_mod_params = {
291 /* Because memory R/W bursting will cause system hang/crash
292 * for 92se, so we don't read back after every write action */
293 static struct rtl_hal_cfg rtl92se_hal_cfg = {
295 .write_readback = false,
296 .name = "rtl92s_pci",
297 .fw_name = "rtlwifi/rtl8192sefw.bin",
298 .ops = &rtl8192se_hal_ops,
299 .mod_params = &rtl92se_mod_params,
301 .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
302 .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
303 .maps[SYS_CLK] = SYS_CLKR,
304 .maps[MAC_RCR_AM] = RCR_AM,
305 .maps[MAC_RCR_AB] = RCR_AB,
306 .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
307 .maps[MAC_RCR_ACF] = RCR_ACF,
308 .maps[MAC_RCR_AAP] = RCR_AAP,
310 .maps[EFUSE_TEST] = REG_EFUSE_TEST,
311 .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
312 .maps[EFUSE_CLK] = REG_EFUSE_CLK,
313 .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
314 .maps[EFUSE_PWC_EV12V] = 0, /* nouse for 8192se */
315 .maps[EFUSE_FEN_ELDR] = 0, /* nouse for 8192se */
316 .maps[EFUSE_LOADER_CLK_EN] = 0,/* nouse for 8192se */
317 .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
318 .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE_92S,
319 .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
320 .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
321 .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
323 .maps[RWCAM] = REG_RWCAM,
324 .maps[WCAMI] = REG_WCAMI,
325 .maps[RCAMO] = REG_RCAMO,
326 .maps[CAMDBG] = REG_CAMDBG,
327 .maps[SECR] = REG_SECR,
328 .maps[SEC_CAM_NONE] = CAM_NONE,
329 .maps[SEC_CAM_WEP40] = CAM_WEP40,
330 .maps[SEC_CAM_TKIP] = CAM_TKIP,
331 .maps[SEC_CAM_AES] = CAM_AES,
332 .maps[SEC_CAM_WEP104] = CAM_WEP104,
334 .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
335 .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
336 .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
337 .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
338 .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
339 .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
340 .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
341 .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
342 .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
343 .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
344 .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
345 .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
346 .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
347 .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
348 .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
349 .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
351 .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
352 .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
353 .maps[RTL_IMR_BCNINT] = IMR_BCNINT,
354 .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
355 .maps[RTL_IMR_RDU] = IMR_RDU,
356 .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
357 .maps[RTL_IMR_BDOK] = IMR_BDOK,
358 .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
359 .maps[RTL_IMR_TBDER] = IMR_TBDER,
360 .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
361 .maps[RTL_IMR_COMDOK] = IMR_COMDOK,
362 .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
363 .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
364 .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
365 .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
366 .maps[RTL_IMR_VODOK] = IMR_VODOK,
367 .maps[RTL_IMR_ROK] = IMR_ROK,
368 .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
370 .maps[RTL_RC_CCK_RATE1M] = DESC92_RATE1M,
371 .maps[RTL_RC_CCK_RATE2M] = DESC92_RATE2M,
372 .maps[RTL_RC_CCK_RATE5_5M] = DESC92_RATE5_5M,
373 .maps[RTL_RC_CCK_RATE11M] = DESC92_RATE11M,
374 .maps[RTL_RC_OFDM_RATE6M] = DESC92_RATE6M,
375 .maps[RTL_RC_OFDM_RATE9M] = DESC92_RATE9M,
376 .maps[RTL_RC_OFDM_RATE12M] = DESC92_RATE12M,
377 .maps[RTL_RC_OFDM_RATE18M] = DESC92_RATE18M,
378 .maps[RTL_RC_OFDM_RATE24M] = DESC92_RATE24M,
379 .maps[RTL_RC_OFDM_RATE36M] = DESC92_RATE36M,
380 .maps[RTL_RC_OFDM_RATE48M] = DESC92_RATE48M,
381 .maps[RTL_RC_OFDM_RATE54M] = DESC92_RATE54M,
383 .maps[RTL_RC_HT_RATEMCS7] = DESC92_RATEMCS7,
384 .maps[RTL_RC_HT_RATEMCS15] = DESC92_RATEMCS15,
387 static struct pci_device_id rtl92se_pci_ids[] = {
388 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8192, rtl92se_hal_cfg)},
389 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8171, rtl92se_hal_cfg)},
390 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8172, rtl92se_hal_cfg)},
391 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8173, rtl92se_hal_cfg)},
392 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8174, rtl92se_hal_cfg)},
396 MODULE_DEVICE_TABLE(pci, rtl92se_pci_ids);
398 MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
399 MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
400 MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
401 MODULE_LICENSE("GPL");
402 MODULE_DESCRIPTION("Realtek 8192S/8191S 802.11n PCI wireless");
403 MODULE_FIRMWARE("rtlwifi/rtl8192sefw.bin");
405 module_param_named(swenc, rtl92se_mod_params.sw_crypto, bool, 0444);
406 module_param_named(debug, rtl92se_mod_params.debug, int, 0444);
407 module_param_named(ips, rtl92se_mod_params.inactiveps, bool, 0444);
408 module_param_named(swlps, rtl92se_mod_params.swctrl_lps, bool, 0444);
409 module_param_named(fwlps, rtl92se_mod_params.fwctrl_lps, bool, 0444);
410 MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
411 MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
412 MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
413 MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
414 MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
416 static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
418 static struct pci_driver rtl92se_driver = {
419 .name = KBUILD_MODNAME,
420 .id_table = rtl92se_pci_ids,
421 .probe = rtl_pci_probe,
422 .remove = rtl_pci_disconnect,
423 .driver.pm = &rtlwifi_pm_ops,
426 module_pci_driver(rtl92se_driver);