406c503343adef4e250b8e0be674ae8891c763ce
[firefly-linux-kernel-4.4.55.git] / drivers / staging / rtl8723au / hal / odm.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12  * more details.
13  *
14  ******************************************************************************/
15
16 #include "odm_precomp.h"
17 #include "usb_ops_linux.h"
18
19 static const u16 dB_Invert_Table[8][12] = {
20         {1, 1, 1, 2, 2, 2, 2, 3, 3, 3, 4, 4},
21         {4, 5, 6, 6, 7, 8, 9, 10, 11, 13, 14, 16},
22         {18, 20, 22, 25, 28, 32, 35, 40, 45, 50, 56, 63},
23         {71, 79, 89, 100, 112, 126, 141, 158, 178, 200, 224, 251},
24         {282, 316, 355, 398, 447, 501, 562, 631, 708, 794, 891, 1000},
25         {1122, 1259, 1413, 1585, 1778, 1995, 2239, 2512, 2818, 3162, 3548, 3981},
26         {4467, 5012, 5623, 6310, 7079, 7943, 8913, 10000, 11220, 12589, 14125, 15849},
27         {17783, 19953, 22387, 25119, 28184, 31623, 35481, 39811, 44668, 50119, 56234, 65535}
28 };
29
30 static u32 EDCAParam[HT_IOT_PEER_MAX][3] = {          /*  UL                    DL */
31         {0x5ea42b, 0x5ea42b, 0x5ea42b}, /* 0:unknown AP */
32         {0xa44f, 0x5ea44f, 0x5e431c}, /*  1:realtek AP */
33         {0x5ea42b, 0x5ea42b, 0x5ea42b}, /*  2:unknown AP => realtek_92SE */
34         {0x5ea32b, 0x5ea42b, 0x5e4322}, /*  3:broadcom AP */
35         {0x5ea422, 0x00a44f, 0x00a44f}, /*  4:ralink AP */
36         {0x5ea322, 0x00a630, 0x00a44f}, /*  5:atheros AP */
37         {0x5e4322, 0x5e4322, 0x5e4322},/*  6:cisco AP */
38         {0x5ea44f, 0x00a44f, 0x5ea42b}, /*  8:marvell AP */
39         {0x5ea42b, 0x5ea42b, 0x5ea42b}, /*  10:unknown AP => 92U AP */
40         {0x5ea42b, 0xa630, 0x5e431c}, /*  11:airgocap AP */
41 };
42
43 /*  EDCA Paramter for AP/ADSL   by Mingzhi 2011-11-22 */
44
45 /*  Global var */
46 u32 OFDMSwingTable23A[OFDM_TABLE_SIZE_92D] = {
47         0x7f8001fe, /*  0, +6.0dB */
48         0x788001e2, /*  1, +5.5dB */
49         0x71c001c7, /*  2, +5.0dB */
50         0x6b8001ae, /*  3, +4.5dB */
51         0x65400195, /*  4, +4.0dB */
52         0x5fc0017f, /*  5, +3.5dB */
53         0x5a400169, /*  6, +3.0dB */
54         0x55400155, /*  7, +2.5dB */
55         0x50800142, /*  8, +2.0dB */
56         0x4c000130, /*  9, +1.5dB */
57         0x47c0011f, /*  10, +1.0dB */
58         0x43c0010f, /*  11, +0.5dB */
59         0x40000100, /*  12, +0dB */
60         0x3c8000f2, /*  13, -0.5dB */
61         0x390000e4, /*  14, -1.0dB */
62         0x35c000d7, /*  15, -1.5dB */
63         0x32c000cb, /*  16, -2.0dB */
64         0x300000c0, /*  17, -2.5dB */
65         0x2d4000b5, /*  18, -3.0dB */
66         0x2ac000ab, /*  19, -3.5dB */
67         0x288000a2, /*  20, -4.0dB */
68         0x26000098, /*  21, -4.5dB */
69         0x24000090, /*  22, -5.0dB */
70         0x22000088, /*  23, -5.5dB */
71         0x20000080, /*  24, -6.0dB */
72         0x1e400079, /*  25, -6.5dB */
73         0x1c800072, /*  26, -7.0dB */
74         0x1b00006c, /*  27. -7.5dB */
75         0x19800066, /*  28, -8.0dB */
76         0x18000060, /*  29, -8.5dB */
77         0x16c0005b, /*  30, -9.0dB */
78         0x15800056, /*  31, -9.5dB */
79         0x14400051, /*  32, -10.0dB */
80         0x1300004c, /*  33, -10.5dB */
81         0x12000048, /*  34, -11.0dB */
82         0x11000044, /*  35, -11.5dB */
83         0x10000040, /*  36, -12.0dB */
84         0x0f00003c,/*  37, -12.5dB */
85         0x0e400039,/*  38, -13.0dB */
86         0x0d800036,/*  39, -13.5dB */
87         0x0cc00033,/*  40, -14.0dB */
88         0x0c000030,/*  41, -14.5dB */
89         0x0b40002d,/*  42, -15.0dB */
90 };
91
92 u8 CCKSwingTable_Ch1_Ch1323A[CCK_TABLE_SIZE][8] = {
93         {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04}, /*  0, +0dB */
94         {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04}, /*  1, -0.5dB */
95         {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03}, /*  2, -1.0dB */
96         {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03}, /*  3, -1.5dB */
97         {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03}, /*  4, -2.0dB */
98         {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03}, /*  5, -2.5dB */
99         {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03}, /*  6, -3.0dB */
100         {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03}, /*  7, -3.5dB */
101         {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02}, /*  8, -4.0dB */
102         {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02}, /*  9, -4.5dB */
103         {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02}, /*  10, -5.0dB */
104         {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02}, /*  11, -5.5dB */
105         {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02}, /*  12, -6.0dB */
106         {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02}, /*  13, -6.5dB */
107         {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02}, /*  14, -7.0dB */
108         {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02}, /*  15, -7.5dB */
109         {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01}, /*  16, -8.0dB */
110         {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02}, /*  17, -8.5dB */
111         {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01}, /*  18, -9.0dB */
112         {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /*  19, -9.5dB */
113         {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /*  20, -10.0dB */
114         {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01}, /*  21, -10.5dB */
115         {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01}, /*  22, -11.0dB */
116         {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01}, /*  23, -11.5dB */
117         {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01}, /*  24, -12.0dB */
118         {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01}, /*  25, -12.5dB */
119         {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01}, /*  26, -13.0dB */
120         {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01}, /*  27, -13.5dB */
121         {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01}, /*  28, -14.0dB */
122         {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01}, /*  29, -14.5dB */
123         {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01}, /*  30, -15.0dB */
124         {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01}, /*  31, -15.5dB */
125         {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}        /*  32, -16.0dB */
126 };
127
128 u8 CCKSwingTable_Ch1423A[CCK_TABLE_SIZE][8] = {
129         {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00}, /*  0, +0dB */
130         {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00}, /*  1, -0.5dB */
131         {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00}, /*  2, -1.0dB */
132         {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00}, /*  3, -1.5dB */
133         {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00}, /*  4, -2.0dB */
134         {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00}, /*  5, -2.5dB */
135         {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00}, /*  6, -3.0dB */
136         {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00}, /*  7, -3.5dB */
137         {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00}, /*  8, -4.0dB */
138         {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00}, /*  9, -4.5dB */
139         {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00}, /*  10, -5.0dB */
140         {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00}, /*  11, -5.5dB */
141         {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00}, /*  12, -6.0dB */
142         {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00}, /*  13, -6.5dB */
143         {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00}, /*  14, -7.0dB */
144         {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00}, /*  15, -7.5dB */
145         {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00}, /*  16, -8.0dB */
146         {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00}, /*  17, -8.5dB */
147         {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00}, /*  18, -9.0dB */
148         {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /*  19, -9.5dB */
149         {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /*  20, -10.0dB */
150         {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00}, /*  21, -10.5dB */
151         {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00}, /*  22, -11.0dB */
152         {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /*  23, -11.5dB */
153         {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /*  24, -12.0dB */
154         {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00}, /*  25, -12.5dB */
155         {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /*  26, -13.0dB */
156         {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /*  27, -13.5dB */
157         {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  28, -14.0dB */
158         {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  29, -14.5dB */
159         {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  30, -15.0dB */
160         {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  31, -15.5dB */
161         {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}        /*  32, -16.0dB */
162 };
163
164 /*  Local Function predefine. */
165
166 /* START------------COMMON INFO RELATED--------------- */
167 void odm_CommonInfoSelfInit23a(struct dm_odm_t *pDM_Odm);
168
169 static void odm_CommonInfoSelfUpdate(struct hal_data_8723a *pHalData);
170
171 void odm_CmnInfoInit_Debug23a(struct dm_odm_t *pDM_Odm);
172
173 void odm_CmnInfoUpdate_Debug23a(struct dm_odm_t *pDM_Odm);
174
175 /* START---------------DIG--------------------------- */
176 void odm_FalseAlarmCounterStatistics23a(struct dm_odm_t *pDM_Odm);
177
178 void odm_DIG23aInit(struct dm_odm_t *pDM_Odm);
179
180 void odm_DIG23a(struct rtw_adapter *adapter);
181
182 void odm_CCKPacketDetectionThresh23a(struct dm_odm_t *pDM_Odm);
183 /* END---------------DIG--------------------------- */
184
185 /* START-------BB POWER SAVE----------------------- */
186 void odm23a_DynBBPSInit(struct dm_odm_t *pDM_Odm);
187
188 void odm_DynamicBBPowerSaving23a(struct dm_odm_t *pDM_Odm);
189
190 /* END---------BB POWER SAVE----------------------- */
191
192 void odm_DynamicTxPower23aInit(struct dm_odm_t *pDM_Odm);
193
194 void odm_RSSIMonitorCheck23aCE(struct dm_odm_t *pDM_Odm);
195 void odm_RSSIMonitorCheck23a(struct dm_odm_t *pDM_Odm);
196 void odm_DynamicTxPower23a(struct dm_odm_t *pDM_Odm);
197
198 void odm_RefreshRateAdaptiveMask23a(struct dm_odm_t *pDM_Odm);
199
200 void ODM_TXPowerTrackingCheck23a(struct dm_odm_t *pDM_Odm);
201
202 void odm_RateAdaptiveMaskInit23a(struct dm_odm_t *pDM_Odm);
203
204 void odm_TXPowerTrackingThermalMeterInit23a(struct dm_odm_t *pDM_Odm);
205
206 void odm_TXPowerTrackingInit23a(struct dm_odm_t *pDM_Odm);
207
208 void odm_TXPowerTrackingCheckCE23a(struct dm_odm_t *pDM_Odm);
209
210 static void odm_EdcaTurboCheck23a(struct dm_odm_t *pDM_Odm);
211 static void ODM_EdcaTurboInit23a(struct dm_odm_t *pDM_Odm);
212
213 #define         RxDefaultAnt1           0x65a9
214 #define RxDefaultAnt2           0x569a
215
216 bool odm_StaDefAntSel(struct dm_odm_t *pDM_Odm,
217         u32 OFDM_Ant1_Cnt,
218         u32 OFDM_Ant2_Cnt,
219         u32 CCK_Ant1_Cnt,
220         u32 CCK_Ant2_Cnt,
221         u8 *pDefAnt
222         );
223
224 void odm_SetRxIdleAnt(struct dm_odm_t *pDM_Odm,
225         u8 Ant,
226         bool   bDualPath
227 );
228
229 /* 3 Export Interface */
230
231 /*  2011/09/21 MH Add to describe different team necessary resource allocate?? */
232 void ODM23a_DMInit(struct dm_odm_t *pDM_Odm)
233 {
234         /* For all IC series */
235         odm_CommonInfoSelfInit23a(pDM_Odm);
236         odm_CmnInfoInit_Debug23a(pDM_Odm);
237         odm_DIG23aInit(pDM_Odm);
238         odm_RateAdaptiveMaskInit23a(pDM_Odm);
239
240         odm23a_DynBBPSInit(pDM_Odm);
241         odm_DynamicTxPower23aInit(pDM_Odm);
242         odm_TXPowerTrackingInit23a(pDM_Odm);
243         ODM_EdcaTurboInit23a(pDM_Odm);
244 }
245
246 /*  2011/09/20 MH This is the entry pointer for all team to execute HW out source DM. */
247 /*  You can not add any dummy function here, be care, you can only use DM structure */
248 /*  to perform any new ODM_DM. */
249 void ODM_DMWatchdog23a(struct rtw_adapter *adapter)
250 {
251         struct hal_data_8723a *pHalData = GET_HAL_DATA(adapter);
252         struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
253         struct pwrctrl_priv *pwrctrlpriv = &adapter->pwrctrlpriv;
254
255         /* 2012.05.03 Luke: For all IC series */
256         odm_CmnInfoUpdate_Debug23a(pDM_Odm);
257         odm_CommonInfoSelfUpdate(pHalData);
258         odm_FalseAlarmCounterStatistics23a(pDM_Odm);
259         odm_RSSIMonitorCheck23a(pDM_Odm);
260
261         /* 8723A or 8189ES platform */
262         /* NeilChen--2012--08--24-- */
263         /* Fix Leave LPS issue */
264         if ((pDM_Odm->Adapter->pwrctrlpriv.pwr_mode != PS_MODE_ACTIVE) &&/*  in LPS mode */
265             (pDM_Odm->SupportICType & ODM_RTL8723A)) {
266                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("----Step1: odm_DIG23a is in LPS mode\n"));
267                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("---Step2: 8723AS is in LPS mode\n"));
268                         odm_DIG23abyRSSI_LPS(pDM_Odm);
269         } else {
270                 odm_DIG23a(adapter);
271         }
272
273         odm_CCKPacketDetectionThresh23a(pDM_Odm);
274
275         if (pwrctrlpriv->bpower_saving)
276                 return;
277
278         odm_RefreshRateAdaptiveMask23a(pDM_Odm);
279
280         odm_DynamicBBPowerSaving23a(pDM_Odm);
281
282         ODM_TXPowerTrackingCheck23a(pDM_Odm);
283         odm_EdcaTurboCheck23a(pDM_Odm);
284
285         odm_dtc(pDM_Odm);
286 }
287
288 /*  */
289 /*  Init /.. Fixed HW value. Only init time. */
290 /*  */
291 void ODM_CmnInfoInit23a(struct dm_odm_t *pDM_Odm,
292                 enum odm_cmninfo CmnInfo,
293                 u32 Value
294         )
295 {
296         /* ODM_RT_TRACE(pDM_Odm,); */
297
298         /*  */
299         /*  This section is used for init value */
300         /*  */
301         switch  (CmnInfo) {
302         /*  Fixed ODM value. */
303         case    ODM_CMNINFO_PLATFORM:
304                 break;
305         case    ODM_CMNINFO_INTERFACE:
306                 pDM_Odm->SupportInterface = (u8)Value;
307                 break;
308         case    ODM_CMNINFO_MP_TEST_CHIP:
309                 pDM_Odm->bIsMPChip = (u8)Value;
310                 break;
311         case    ODM_CMNINFO_IC_TYPE:
312                 pDM_Odm->SupportICType = Value;
313                 break;
314         case    ODM_CMNINFO_CUT_VER:
315                 pDM_Odm->CutVersion = (u8)Value;
316                 break;
317         case    ODM_CMNINFO_FAB_VER:
318                 pDM_Odm->FabVersion = (u8)Value;
319                 break;
320         case    ODM_CMNINFO_BOARD_TYPE:
321                 pDM_Odm->BoardType = (u8)Value;
322                 break;
323         case    ODM_CMNINFO_EXT_LNA:
324                 pDM_Odm->ExtLNA = (u8)Value;
325                 break;
326         case    ODM_CMNINFO_EXT_PA:
327                 pDM_Odm->ExtPA = (u8)Value;
328                 break;
329         case    ODM_CMNINFO_EXT_TRSW:
330                 pDM_Odm->ExtTRSW = (u8)Value;
331                 break;
332         case    ODM_CMNINFO_PATCH_ID:
333                 pDM_Odm->PatchID = (u8)Value;
334                 break;
335         case    ODM_CMNINFO_BINHCT_TEST:
336                 pDM_Odm->bInHctTest = (bool)Value;
337                 break;
338         case    ODM_CMNINFO_BWIFI_TEST:
339                 pDM_Odm->bWIFITest = (bool)Value;
340                 break;
341         case    ODM_CMNINFO_SMART_CONCURRENT:
342                 pDM_Odm->bDualMacSmartConcurrent = (bool)Value;
343                 break;
344         /* To remove the compiler warning, must add an empty default statement to handle the other values. */
345         default:
346                 /* do nothing */
347                 break;
348         }
349
350         /*  */
351         /*  Tx power tracking BB swing table. */
352         /*  The base index = 12. +((12-n)/2)dB 13~?? = decrease tx pwr by -((n-12)/2)dB */
353         /*  */
354         pDM_Odm->BbSwingIdxOfdm                 = 12; /*  Set defalut value as index 12. */
355         pDM_Odm->BbSwingIdxOfdmCurrent  = 12;
356         pDM_Odm->BbSwingFlagOfdm                = false;
357
358 }
359
360 void ODM_CmnInfoPtrArrayHook23a(struct dm_odm_t *pDM_Odm, enum odm_cmninfo CmnInfo,
361                                 u16 Index, void *pValue)
362 {
363         /*  Hook call by reference pointer. */
364         switch  (CmnInfo) {
365         /*  Dynamic call by reference pointer. */
366         case    ODM_CMNINFO_STA_STATUS:
367                 pDM_Odm->pODM_StaInfo[Index] = (struct sta_info *)pValue;
368                 break;
369         /* To remove the compiler warning, must add an empty default statement to handle the other values. */
370         default:
371                 /* do nothing */
372                 break;
373         }
374 }
375
376 /*  Update Band/CHannel/.. The values are dynamic but non-per-packet. */
377 void ODM_CmnInfoUpdate23a(struct dm_odm_t *pDM_Odm, u32 CmnInfo, u64 Value)
378 {
379         /*  This init variable may be changed in run time. */
380         switch  (CmnInfo) {
381         case    ODM_CMNINFO_WIFI_DIRECT:
382                 pDM_Odm->bWIFI_Direct = (bool)Value;
383                 break;
384         case    ODM_CMNINFO_WIFI_DISPLAY:
385                 pDM_Odm->bWIFI_Display = (bool)Value;
386                 break;
387         case    ODM_CMNINFO_LINK:
388                 pDM_Odm->bLinked = (bool)Value;
389                 break;
390         case    ODM_CMNINFO_RSSI_MIN:
391                 pDM_Odm->RSSI_Min = (u8)Value;
392                 break;
393         case    ODM_CMNINFO_DBG_COMP:
394                 pDM_Odm->DebugComponents = Value;
395                 break;
396         case    ODM_CMNINFO_DBG_LEVEL:
397                 pDM_Odm->DebugLevel = (u32)Value;
398                 break;
399         case    ODM_CMNINFO_RA_THRESHOLD_HIGH:
400                 pDM_Odm->RateAdaptive.HighRSSIThresh = (u8)Value;
401                 break;
402         case    ODM_CMNINFO_RA_THRESHOLD_LOW:
403                 pDM_Odm->RateAdaptive.LowRSSIThresh = (u8)Value;
404                 break;
405         }
406
407 }
408
409 void odm_CommonInfoSelfInit23a(struct dm_odm_t *pDM_Odm
410         )
411 {
412         pDM_Odm->bCckHighPower =
413                 (bool) ODM_GetBBReg(pDM_Odm, rFPGA0_XA_HSSIParameter2, BIT(9));
414         pDM_Odm->RFPathRxEnable =
415                 (u8) ODM_GetBBReg(pDM_Odm, rOFDM0_TRxPathEnable, 0x0F);
416
417         ODM_InitDebugSetting23a(pDM_Odm);
418 }
419
420 static void odm_CommonInfoSelfUpdate(struct hal_data_8723a *pHalData)
421 {
422         struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
423         struct sta_info *pEntry;
424         u8 EntryCnt = 0;
425         u8 i;
426
427         if (pHalData->CurrentChannelBW == HT_CHANNEL_WIDTH_40) {
428                 if (pHalData->nCur40MhzPrimeSC == 1)
429                         pDM_Odm->ControlChannel = pHalData->CurrentChannel - 2;
430                 else if (pHalData->nCur40MhzPrimeSC == 2)
431                         pDM_Odm->ControlChannel = pHalData->CurrentChannel + 2;
432         } else {
433                 pDM_Odm->ControlChannel = pHalData->CurrentChannel;
434         }
435
436         for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
437                 pEntry = pDM_Odm->pODM_StaInfo[i];
438                 if (pEntry)
439                         EntryCnt++;
440         }
441         if (EntryCnt == 1)
442                 pDM_Odm->bOneEntryOnly = true;
443         else
444                 pDM_Odm->bOneEntryOnly = false;
445 }
446
447 void odm_CmnInfoInit_Debug23a(struct dm_odm_t *pDM_Odm)
448 {
449         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_CmnInfoInit_Debug23a ==>\n"));
450         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("SupportAbility = 0x%x\n", pDM_Odm->SupportAbility));
451         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("SupportInterface =%d\n", pDM_Odm->SupportInterface));
452         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("SupportICType = 0x%x\n", pDM_Odm->SupportICType));
453         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("CutVersion =%d\n", pDM_Odm->CutVersion));
454         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("FabVersion =%d\n", pDM_Odm->FabVersion));
455         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("BoardType =%d\n", pDM_Odm->BoardType));
456         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("ExtLNA =%d\n", pDM_Odm->ExtLNA));
457         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("ExtPA =%d\n", pDM_Odm->ExtPA));
458         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("ExtTRSW =%d\n", pDM_Odm->ExtTRSW));
459         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("PatchID =%d\n", pDM_Odm->PatchID));
460         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bInHctTest =%d\n", pDM_Odm->bInHctTest));
461         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bWIFITest =%d\n", pDM_Odm->bWIFITest));
462         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bDualMacSmartConcurrent =%d\n", pDM_Odm->bDualMacSmartConcurrent));
463
464 }
465
466 void odm_CmnInfoUpdate_Debug23a(struct dm_odm_t *pDM_Odm)
467 {
468         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_CmnInfoUpdate_Debug23a ==>\n"));
469         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bWIFI_Direct =%d\n", pDM_Odm->bWIFI_Direct));
470         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bWIFI_Display =%d\n", pDM_Odm->bWIFI_Display));
471         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bLinked =%d\n", pDM_Odm->bLinked));
472         ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("RSSI_Min =%d\n", pDM_Odm->RSSI_Min));
473 }
474
475 void ODM_Write_DIG23a(struct dm_odm_t *pDM_Odm,
476         u8 CurrentIGI
477         )
478 {
479         struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
480
481         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("ODM_REG(IGI_A, pDM_Odm) = 0x%x, ODM_BIT(IGI, pDM_Odm) = 0x%x \n",
482                 ODM_REG(IGI_A, pDM_Odm), ODM_BIT(IGI, pDM_Odm)));
483
484         if (pDM_DigTable->CurIGValue != CurrentIGI) {
485                 ODM_SetBBReg(pDM_Odm, ODM_REG(IGI_A, pDM_Odm), ODM_BIT(IGI, pDM_Odm), CurrentIGI);
486                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("CurrentIGI(0x%02x). \n", CurrentIGI));
487                 pDM_DigTable->CurIGValue = CurrentIGI;
488         }
489         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
490                      ("ODM_Write_DIG23a():CurrentIGI = 0x%x \n", CurrentIGI));
491 }
492
493 /* Need LPS mode for CE platform --2012--08--24--- */
494 /* 8723AS/8189ES */
495 void odm_DIG23abyRSSI_LPS(struct dm_odm_t *pDM_Odm)
496 {
497         struct rtw_adapter *pAdapter = pDM_Odm->Adapter;
498         struct false_alarm_stats *pFalseAlmCnt = &pDM_Odm->FalseAlmCnt;
499         u8 RSSI_Lower = DM_DIG_MIN_NIC;   /* 0x1E or 0x1C */
500         u8 bFwCurrentInPSMode = false;
501         u8 CurrentIGI = pDM_Odm->RSSI_Min;
502
503         if (!(pDM_Odm->SupportICType & ODM_RTL8723A))
504                 return;
505
506         CurrentIGI = CurrentIGI+RSSI_OFFSET_DIG;
507         bFwCurrentInPSMode = pAdapter->pwrctrlpriv.bFwCurrentInPSMode;
508
509         /* ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG_LPS, ODM_DBG_LOUD, ("odm_DIG23a() ==>\n")); */
510
511         /*  Using FW PS mode to make IGI */
512         if (bFwCurrentInPSMode) {
513                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("---Neil---odm_DIG23a is in LPS mode\n"));
514                 /* Adjust by  FA in LPS MODE */
515                 if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH2_LPS)
516                         CurrentIGI = CurrentIGI+2;
517                 else if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH1_LPS)
518                         CurrentIGI = CurrentIGI+1;
519                 else if (pFalseAlmCnt->Cnt_all < DM_DIG_FA_TH0_LPS)
520                         CurrentIGI = CurrentIGI-1;
521         } else {
522                 CurrentIGI = RSSI_Lower;
523         }
524
525         /* Lower bound checking */
526
527         /* RSSI Lower bound check */
528         if ((pDM_Odm->RSSI_Min-10) > DM_DIG_MIN_NIC)
529                 RSSI_Lower = (pDM_Odm->RSSI_Min-10);
530         else
531                 RSSI_Lower = DM_DIG_MIN_NIC;
532
533         /* Upper and Lower Bound checking */
534          if (CurrentIGI > DM_DIG_MAX_NIC)
535                 CurrentIGI = DM_DIG_MAX_NIC;
536          else if (CurrentIGI < RSSI_Lower)
537                 CurrentIGI = RSSI_Lower;
538
539         ODM_Write_DIG23a(pDM_Odm, CurrentIGI);/* ODM_Write_DIG23a(pDM_Odm, pDM_DigTable->CurIGValue); */
540
541 }
542
543 void odm_DIG23aInit(struct dm_odm_t *pDM_Odm)
544 {
545         struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
546
547         pDM_DigTable->CurIGValue = (u8) ODM_GetBBReg(pDM_Odm, ODM_REG(IGI_A, pDM_Odm), ODM_BIT(IGI, pDM_Odm));
548         pDM_DigTable->RssiLowThresh     = DM_DIG_THRESH_LOW;
549         pDM_DigTable->RssiHighThresh    = DM_DIG_THRESH_HIGH;
550         pDM_DigTable->FALowThresh       = DM_FALSEALARM_THRESH_LOW;
551         pDM_DigTable->FAHighThresh      = DM_FALSEALARM_THRESH_HIGH;
552         if (pDM_Odm->BoardType == ODM_BOARD_HIGHPWR) {
553                 pDM_DigTable->rx_gain_range_max = DM_DIG_MAX_NIC;
554                 pDM_DigTable->rx_gain_range_min = DM_DIG_MIN_NIC;
555         } else {
556                 pDM_DigTable->rx_gain_range_max = DM_DIG_MAX_NIC;
557                 pDM_DigTable->rx_gain_range_min = DM_DIG_MIN_NIC;
558         }
559         pDM_DigTable->BackoffVal = DM_DIG_BACKOFF_DEFAULT;
560         pDM_DigTable->BackoffVal_range_max = DM_DIG_BACKOFF_MAX;
561         pDM_DigTable->BackoffVal_range_min = DM_DIG_BACKOFF_MIN;
562         pDM_DigTable->PreCCK_CCAThres = 0xFF;
563         pDM_DigTable->CurCCK_CCAThres = 0x83;
564         pDM_DigTable->ForbiddenIGI = DM_DIG_MIN_NIC;
565         pDM_DigTable->LargeFAHit = 0;
566         pDM_DigTable->Recover_cnt = 0;
567         pDM_DigTable->DIG_Dynamic_MIN_0 = DM_DIG_MIN_NIC;
568         pDM_DigTable->DIG_Dynamic_MIN_1 = DM_DIG_MIN_NIC;
569         pDM_DigTable->bMediaConnect_0 = false;
570         pDM_DigTable->bMediaConnect_1 = false;
571 }
572
573 void odm_DIG23a(struct rtw_adapter *adapter)
574 {
575         struct hal_data_8723a *pHalData = GET_HAL_DATA(adapter);
576         struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
577         struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
578         struct false_alarm_stats *pFalseAlmCnt = &pDM_Odm->FalseAlmCnt;
579         u8 DIG_Dynamic_MIN;
580         u8 DIG_MaxOfMin;
581         bool FirstConnect, FirstDisConnect;
582         u8 dm_dig_max, dm_dig_min;
583         u8 CurrentIGI = pDM_DigTable->CurIGValue;
584
585         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a() ==>\n"));
586         if (!(pDM_Odm->SupportAbility & ODM_BB_FA_CNT)) {
587                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
588                              ("odm_DIG23a() Return: SupportAbility ODM_BB_FA_CNT is disabled\n"));
589                 return;
590         }
591
592         if (adapter->mlmepriv.bScanInProcess) {
593                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a() Return: In Scan Progress \n"));
594                 return;
595         }
596
597         DIG_Dynamic_MIN = pDM_DigTable->DIG_Dynamic_MIN_0;
598         FirstConnect = (pDM_Odm->bLinked) && (!pDM_DigTable->bMediaConnect_0);
599         FirstDisConnect = (!pDM_Odm->bLinked) && (pDM_DigTable->bMediaConnect_0);
600
601         /* 1 Boundary Decision */
602         if ((pDM_Odm->SupportICType & ODM_RTL8723A) &&
603             ((pDM_Odm->BoardType == ODM_BOARD_HIGHPWR) || pDM_Odm->ExtLNA)) {
604                 dm_dig_max = DM_DIG_MAX_NIC_HP;
605                 dm_dig_min = DM_DIG_MIN_NIC_HP;
606                 DIG_MaxOfMin = DM_DIG_MAX_AP_HP;
607         } else {
608                 dm_dig_max = DM_DIG_MAX_NIC;
609                 dm_dig_min = DM_DIG_MIN_NIC;
610                 DIG_MaxOfMin = DM_DIG_MAX_AP;
611         }
612
613         if (pDM_Odm->bLinked) {
614               /* 2 8723A Series, offset need to be 10 */
615                 if (pDM_Odm->SupportICType == ODM_RTL8723A) {
616                         /* 2 Upper Bound */
617                         if ((pDM_Odm->RSSI_Min + 10) > DM_DIG_MAX_NIC)
618                                 pDM_DigTable->rx_gain_range_max = DM_DIG_MAX_NIC;
619                         else if ((pDM_Odm->RSSI_Min + 10) < DM_DIG_MIN_NIC)
620                                 pDM_DigTable->rx_gain_range_max = DM_DIG_MIN_NIC;
621                         else
622                                 pDM_DigTable->rx_gain_range_max = pDM_Odm->RSSI_Min + 10;
623
624                         /* 2 If BT is Concurrent, need to set Lower Bound */
625                         DIG_Dynamic_MIN = DM_DIG_MIN_NIC;
626                 } else {
627                         /* 2 Modify DIG upper bound */
628                         if ((pDM_Odm->RSSI_Min + 20) > dm_dig_max)
629                                 pDM_DigTable->rx_gain_range_max = dm_dig_max;
630                         else if ((pDM_Odm->RSSI_Min + 20) < dm_dig_min)
631                                 pDM_DigTable->rx_gain_range_max = dm_dig_min;
632                         else
633                                 pDM_DigTable->rx_gain_range_max = pDM_Odm->RSSI_Min + 20;
634
635                         /* 2 Modify DIG lower bound */
636                         if (pDM_Odm->bOneEntryOnly) {
637                                 if (pDM_Odm->RSSI_Min < dm_dig_min)
638                                         DIG_Dynamic_MIN = dm_dig_min;
639                                 else if (pDM_Odm->RSSI_Min > DIG_MaxOfMin)
640                                         DIG_Dynamic_MIN = DIG_MaxOfMin;
641                                 else
642                                         DIG_Dynamic_MIN = pDM_Odm->RSSI_Min;
643                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
644                                              ("odm_DIG23a() : bOneEntryOnly = true,  DIG_Dynamic_MIN = 0x%x\n",
645                                              DIG_Dynamic_MIN));
646                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
647                                              ("odm_DIG23a() : pDM_Odm->RSSI_Min =%d\n",
648                                              pDM_Odm->RSSI_Min));
649                         } else {
650                                 DIG_Dynamic_MIN = dm_dig_min;
651                         }
652                 }
653         } else {
654                 pDM_DigTable->rx_gain_range_max = dm_dig_max;
655                 DIG_Dynamic_MIN = dm_dig_min;
656                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a() : No Link\n"));
657         }
658
659         /* 1 Modify DIG lower bound, deal with abnormally large false alarm */
660         if (pFalseAlmCnt->Cnt_all > 10000) {
661                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
662                              ("dm_DIG(): Abnornally false alarm case. \n"));
663
664                 if (pDM_DigTable->LargeFAHit != 3)
665                         pDM_DigTable->LargeFAHit++;
666                 if (pDM_DigTable->ForbiddenIGI < CurrentIGI) {
667                         pDM_DigTable->ForbiddenIGI = CurrentIGI;
668                         pDM_DigTable->LargeFAHit = 1;
669                 }
670
671                 if (pDM_DigTable->LargeFAHit >= 3) {
672                         if ((pDM_DigTable->ForbiddenIGI+1) > pDM_DigTable->rx_gain_range_max)
673                                 pDM_DigTable->rx_gain_range_min = pDM_DigTable->rx_gain_range_max;
674                         else
675                                 pDM_DigTable->rx_gain_range_min = (pDM_DigTable->ForbiddenIGI + 1);
676                         pDM_DigTable->Recover_cnt = 3600; /* 3600 = 2hr */
677                 }
678         } else {
679                 /* Recovery mechanism for IGI lower bound */
680                 if (pDM_DigTable->Recover_cnt != 0) {
681                         pDM_DigTable->Recover_cnt--;
682                 } else {
683                         if (pDM_DigTable->LargeFAHit < 3) {
684                                 if ((pDM_DigTable->ForbiddenIGI - 1) < DIG_Dynamic_MIN) {
685                                         pDM_DigTable->ForbiddenIGI = DIG_Dynamic_MIN; /* DM_DIG_MIN; */
686                                         pDM_DigTable->rx_gain_range_min = DIG_Dynamic_MIN; /* DM_DIG_MIN; */
687                                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
688                                                      ("odm_DIG23a(): Normal Case: At Lower Bound\n"));
689                                 } else {
690                                         pDM_DigTable->ForbiddenIGI--;
691                                         pDM_DigTable->rx_gain_range_min = (pDM_DigTable->ForbiddenIGI + 1);
692                                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
693                                                      ("odm_DIG23a(): Normal Case: Approach Lower Bound\n"));
694                                 }
695                         } else {
696                                 pDM_DigTable->LargeFAHit = 0;
697                         }
698                 }
699         }
700         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): pDM_DigTable->LargeFAHit =%d\n", pDM_DigTable->LargeFAHit));
701
702         /* 1 Adjust initial gain by false alarm */
703         if (pDM_Odm->bLinked) {
704                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): DIG AfterLink\n"));
705                 if (FirstConnect) {
706                         CurrentIGI = pDM_Odm->RSSI_Min;
707                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("DIG: First Connect\n"));
708                 } else {
709                         if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH2)
710                                 CurrentIGI = CurrentIGI + 4;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+2; */
711                         else if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH1)
712                                 CurrentIGI = CurrentIGI + 2;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+1; */
713                         else if (pFalseAlmCnt->Cnt_all < DM_DIG_FA_TH0)
714                                 CurrentIGI = CurrentIGI - 2;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue-1; */
715                 }
716         } else {
717                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): DIG BeforeLink\n"));
718                 if (FirstDisConnect) {
719                         CurrentIGI = pDM_DigTable->rx_gain_range_min;
720                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): First DisConnect \n"));
721                 } else {
722                         /* 2012.03.30 LukeLee: enable DIG before link but with very high thresholds */
723                         if (pFalseAlmCnt->Cnt_all > 10000)
724                                 CurrentIGI = CurrentIGI + 2;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+2; */
725                         else if (pFalseAlmCnt->Cnt_all > 8000)
726                                 CurrentIGI = CurrentIGI + 1;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+1; */
727                         else if (pFalseAlmCnt->Cnt_all < 500)
728                                 CurrentIGI = CurrentIGI - 1;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue-1; */
729                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): England DIG \n"));
730                 }
731         }
732         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): DIG End Adjust IGI\n"));
733         /* 1 Check initial gain by upper/lower bound */
734         if (CurrentIGI > pDM_DigTable->rx_gain_range_max)
735                 CurrentIGI = pDM_DigTable->rx_gain_range_max;
736         if (CurrentIGI < pDM_DigTable->rx_gain_range_min)
737                 CurrentIGI = pDM_DigTable->rx_gain_range_min;
738
739         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): rx_gain_range_max = 0x%x, rx_gain_range_min = 0x%x\n",
740                 pDM_DigTable->rx_gain_range_max, pDM_DigTable->rx_gain_range_min));
741         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): TotalFA =%d\n", pFalseAlmCnt->Cnt_all));
742         ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): CurIGValue = 0x%x\n", CurrentIGI));
743
744         /* 2 High power RSSI threshold */
745
746         ODM_Write_DIG23a(pDM_Odm, CurrentIGI);/* ODM_Write_DIG23a(pDM_Odm, pDM_DigTable->CurIGValue); */
747         pDM_DigTable->bMediaConnect_0 = pDM_Odm->bLinked;
748         pDM_DigTable->DIG_Dynamic_MIN_0 = DIG_Dynamic_MIN;
749 }
750
751 /* 3 ============================================================ */
752 /* 3 FASLE ALARM CHECK */
753 /* 3 ============================================================ */
754
755 void odm_FalseAlarmCounterStatistics23a(struct dm_odm_t *pDM_Odm)
756 {
757         u32 ret_value;
758         struct false_alarm_stats *FalseAlmCnt = &pDM_Odm->FalseAlmCnt;
759
760         if (!(pDM_Odm->SupportAbility & ODM_BB_FA_CNT))
761                 return;
762
763         /* hold ofdm counter */
764          /* hold page C counter */
765         ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_HOLDC_11N, BIT(31), 1);
766         /* hold page D counter */
767         ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_RSTD_11N, BIT(31), 1);
768         ret_value =
769                 ODM_GetBBReg(pDM_Odm, ODM_REG_OFDM_FA_TYPE1_11N, bMaskDWord);
770         FalseAlmCnt->Cnt_Fast_Fsync = (ret_value&0xffff);
771         FalseAlmCnt->Cnt_SB_Search_fail = ((ret_value&0xffff0000)>>16);
772         ret_value =
773                 ODM_GetBBReg(pDM_Odm, ODM_REG_OFDM_FA_TYPE2_11N, bMaskDWord);
774         FalseAlmCnt->Cnt_OFDM_CCA = (ret_value&0xffff);
775         FalseAlmCnt->Cnt_Parity_Fail = ((ret_value&0xffff0000)>>16);
776         ret_value =
777                 ODM_GetBBReg(pDM_Odm, ODM_REG_OFDM_FA_TYPE3_11N, bMaskDWord);
778         FalseAlmCnt->Cnt_Rate_Illegal = (ret_value&0xffff);
779         FalseAlmCnt->Cnt_Crc8_fail = ((ret_value&0xffff0000)>>16);
780         ret_value =
781                 ODM_GetBBReg(pDM_Odm, ODM_REG_OFDM_FA_TYPE4_11N, bMaskDWord);
782         FalseAlmCnt->Cnt_Mcs_fail = (ret_value&0xffff);
783
784         FalseAlmCnt->Cnt_Ofdm_fail = FalseAlmCnt->Cnt_Parity_Fail +
785                 FalseAlmCnt->Cnt_Rate_Illegal +
786                 FalseAlmCnt->Cnt_Crc8_fail +
787                 FalseAlmCnt->Cnt_Mcs_fail +
788                 FalseAlmCnt->Cnt_Fast_Fsync +
789                 FalseAlmCnt->Cnt_SB_Search_fail;
790         /* hold cck counter */
791         ODM_SetBBReg(pDM_Odm, ODM_REG_CCK_FA_RST_11N, BIT(12), 1);
792         ODM_SetBBReg(pDM_Odm, ODM_REG_CCK_FA_RST_11N, BIT(14), 1);
793
794         ret_value = ODM_GetBBReg(pDM_Odm, ODM_REG_CCK_FA_LSB_11N, bMaskByte0);
795         FalseAlmCnt->Cnt_Cck_fail = ret_value;
796         ret_value = ODM_GetBBReg(pDM_Odm, ODM_REG_CCK_FA_MSB_11N, bMaskByte3);
797         FalseAlmCnt->Cnt_Cck_fail +=  (ret_value & 0xff) << 8;
798
799         ret_value = ODM_GetBBReg(pDM_Odm, ODM_REG_CCK_CCA_CNT_11N, bMaskDWord);
800         FalseAlmCnt->Cnt_CCK_CCA =
801                 ((ret_value&0xFF)<<8) | ((ret_value&0xFF00)>>8);
802
803         FalseAlmCnt->Cnt_all = (FalseAlmCnt->Cnt_Fast_Fsync +
804                                 FalseAlmCnt->Cnt_SB_Search_fail +
805                                 FalseAlmCnt->Cnt_Parity_Fail +
806                                 FalseAlmCnt->Cnt_Rate_Illegal +
807                                 FalseAlmCnt->Cnt_Crc8_fail +
808                                 FalseAlmCnt->Cnt_Mcs_fail +
809                                 FalseAlmCnt->Cnt_Cck_fail);
810
811         FalseAlmCnt->Cnt_CCA_all =
812                 FalseAlmCnt->Cnt_OFDM_CCA + FalseAlmCnt->Cnt_CCK_CCA;
813
814         if (pDM_Odm->SupportICType >= ODM_RTL8723A) {
815                 /* reset false alarm counter registers */
816                 ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_RSTC_11N, BIT(31), 1);
817                 ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_RSTC_11N, BIT(31), 0);
818                 ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_RSTD_11N, BIT(27), 1);
819                 ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_RSTD_11N, BIT(27), 0);
820                 /* update ofdm counter */
821                  /* update page C counter */
822                 ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_HOLDC_11N, BIT(31), 0);
823                  /* update page D counter */
824                 ODM_SetBBReg(pDM_Odm, ODM_REG_OFDM_FA_RSTD_11N, BIT(31), 0);
825
826                 /* reset CCK CCA counter */
827                 ODM_SetBBReg(pDM_Odm, ODM_REG_CCK_FA_RST_11N,
828                              BIT(13) | BIT(12), 0);
829                 ODM_SetBBReg(pDM_Odm, ODM_REG_CCK_FA_RST_11N,
830                              BIT(13) | BIT(12), 2);
831                 /* reset CCK FA counter */
832                 ODM_SetBBReg(pDM_Odm, ODM_REG_CCK_FA_RST_11N,
833                              BIT(15) | BIT(14), 0);
834                 ODM_SetBBReg(pDM_Odm, ODM_REG_CCK_FA_RST_11N,
835                              BIT(15) | BIT(14), 2);
836         }
837
838         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
839                      ("Enter odm_FalseAlarmCounterStatistics23a\n"));
840         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
841                      ("Cnt_Fast_Fsync =%d, Cnt_SB_Search_fail =%d\n",
842                       FalseAlmCnt->Cnt_Fast_Fsync,
843                       FalseAlmCnt->Cnt_SB_Search_fail));
844         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
845                      ("Cnt_Parity_Fail =%d, Cnt_Rate_Illegal =%d\n",
846                       FalseAlmCnt->Cnt_Parity_Fail,
847                       FalseAlmCnt->Cnt_Rate_Illegal));
848         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
849                      ("Cnt_Crc8_fail =%d, Cnt_Mcs_fail =%d\n",
850                       FalseAlmCnt->Cnt_Crc8_fail, FalseAlmCnt->Cnt_Mcs_fail));
851
852         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD, ("Cnt_Cck_fail =%d\n", FalseAlmCnt->Cnt_Cck_fail));
853         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD, ("Cnt_Ofdm_fail =%d\n", FalseAlmCnt->Cnt_Ofdm_fail));
854         ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD, ("Total False Alarm =%d\n", FalseAlmCnt->Cnt_all));
855 }
856
857 /* 3 ============================================================ */
858 /* 3 CCK Packet Detect Threshold */
859 /* 3 ============================================================ */
860
861 void odm_CCKPacketDetectionThresh23a(struct dm_odm_t *pDM_Odm)
862 {
863         struct false_alarm_stats *FalseAlmCnt = &pDM_Odm->FalseAlmCnt;
864         u8 CurCCK_CCAThres;
865
866         if (!(pDM_Odm->SupportAbility & (ODM_BB_CCK_PD|ODM_BB_FA_CNT)))
867                 return;
868
869         if (pDM_Odm->ExtLNA)
870                 return;
871
872         if (pDM_Odm->bLinked) {
873                 if (pDM_Odm->RSSI_Min > 25) {
874                         CurCCK_CCAThres = 0xcd;
875                 } else if ((pDM_Odm->RSSI_Min <= 25) && (pDM_Odm->RSSI_Min > 10)) {
876                         CurCCK_CCAThres = 0x83;
877                 } else {
878                         if (FalseAlmCnt->Cnt_Cck_fail > 1000)
879                                 CurCCK_CCAThres = 0x83;
880                         else
881                                 CurCCK_CCAThres = 0x40;
882                 }
883         } else {
884                 if (FalseAlmCnt->Cnt_Cck_fail > 1000)
885                         CurCCK_CCAThres = 0x83;
886                 else
887                         CurCCK_CCAThres = 0x40;
888         }
889
890         ODM_Write_CCK_CCA_Thres23a(pDM_Odm, CurCCK_CCAThres);
891 }
892
893 void ODM_Write_CCK_CCA_Thres23a(struct dm_odm_t *pDM_Odm, u8 CurCCK_CCAThres)
894 {
895         struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
896
897         if (pDM_DigTable->CurCCK_CCAThres != CurCCK_CCAThres)
898                 ODM_Write1Byte(pDM_Odm, ODM_REG(CCK_CCA, pDM_Odm), CurCCK_CCAThres);
899         pDM_DigTable->PreCCK_CCAThres = pDM_DigTable->CurCCK_CCAThres;
900         pDM_DigTable->CurCCK_CCAThres = CurCCK_CCAThres;
901
902 }
903
904 /* 3 ============================================================ */
905 /* 3 BB Power Save */
906 /* 3 ============================================================ */
907 void odm23a_DynBBPSInit(struct dm_odm_t *pDM_Odm)
908 {
909         struct dynamic_pwr_sav *pDM_PSTable = &pDM_Odm->DM_PSTable;
910
911         pDM_PSTable->PreCCAState = CCA_MAX;
912         pDM_PSTable->CurCCAState = CCA_MAX;
913         pDM_PSTable->PreRFState = RF_MAX;
914         pDM_PSTable->CurRFState = RF_MAX;
915         pDM_PSTable->Rssi_val_min = 0;
916         pDM_PSTable->initialize = 0;
917 }
918
919 void odm_DynamicBBPowerSaving23a(struct dm_odm_t *pDM_Odm)
920 {
921         return;
922 }
923
924 void ODM_RF_Saving23a(struct dm_odm_t *pDM_Odm, u8 bForceInNormal)
925 {
926         struct dynamic_pwr_sav *pDM_PSTable = &pDM_Odm->DM_PSTable;
927         u8 Rssi_Up_bound = 30;
928         u8 Rssi_Low_bound = 25;
929         if (pDM_Odm->PatchID == 40) { /* RT_CID_819x_FUNAI_TV */
930                 Rssi_Up_bound = 50;
931                 Rssi_Low_bound = 45;
932         }
933         if (pDM_PSTable->initialize == 0) {
934
935                 pDM_PSTable->Reg874 = (ODM_GetBBReg(pDM_Odm, 0x874, bMaskDWord)&0x1CC000)>>14;
936                 pDM_PSTable->RegC70 =
937                         (ODM_GetBBReg(pDM_Odm, 0xc70, bMaskDWord) & BIT(3)) >>3;
938                 pDM_PSTable->Reg85C = (ODM_GetBBReg(pDM_Odm, 0x85c, bMaskDWord)&0xFF000000)>>24;
939                 pDM_PSTable->RegA74 = (ODM_GetBBReg(pDM_Odm, 0xa74, bMaskDWord)&0xF000)>>12;
940                 /* Reg818 = PHY_QueryBBReg(pAdapter, 0x818, bMaskDWord); */
941                 pDM_PSTable->initialize = 1;
942         }
943
944         if (!bForceInNormal) {
945                 if (pDM_Odm->RSSI_Min != 0xFF) {
946                         if (pDM_PSTable->PreRFState == RF_Normal) {
947                                 if (pDM_Odm->RSSI_Min >= Rssi_Up_bound)
948                                         pDM_PSTable->CurRFState = RF_Save;
949                                 else
950                                         pDM_PSTable->CurRFState = RF_Normal;
951                         } else {
952                                 if (pDM_Odm->RSSI_Min <= Rssi_Low_bound)
953                                         pDM_PSTable->CurRFState = RF_Normal;
954                                 else
955                                         pDM_PSTable->CurRFState = RF_Save;
956                         }
957                 } else {
958                         pDM_PSTable->CurRFState = RF_MAX;
959                 }
960         } else {
961                 pDM_PSTable->CurRFState = RF_Normal;
962         }
963
964         if (pDM_PSTable->PreRFState != pDM_PSTable->CurRFState) {
965                 if (pDM_PSTable->CurRFState == RF_Save) {
966                         /*  <tynli_note> 8723 RSSI report will be wrong. Set 0x874[5]= 1 when enter BB power saving mode. */
967                         /*  Suggested by SD3 Yu-Nan. 2011.01.20. */
968                         if (pDM_Odm->SupportICType == ODM_RTL8723A)
969                                 ODM_SetBBReg(pDM_Odm, 0x874, BIT(5), 0x1); /* Reg874[5]= 1b'1 */
970                         ODM_SetBBReg(pDM_Odm, 0x874, 0x1C0000, 0x2); /* Reg874[20:18]= 3'b010 */
971                         ODM_SetBBReg(pDM_Odm, 0xc70, BIT(3), 0); /* RegC70[3]= 1'b0 */
972                         ODM_SetBBReg(pDM_Odm, 0x85c, 0xFF000000, 0x63); /* Reg85C[31:24]= 0x63 */
973                         ODM_SetBBReg(pDM_Odm, 0x874, 0xC000, 0x2); /* Reg874[15:14]= 2'b10 */
974                         ODM_SetBBReg(pDM_Odm, 0xa74, 0xF000, 0x3); /* RegA75[7:4]= 0x3 */
975                         ODM_SetBBReg(pDM_Odm, 0x818, BIT(28), 0x0); /* Reg818[28]= 1'b0 */
976                         ODM_SetBBReg(pDM_Odm, 0x818, BIT(28), 0x1); /* Reg818[28]= 1'b1 */
977                 } else {
978                         ODM_SetBBReg(pDM_Odm, 0x874, 0x1CC000, pDM_PSTable->Reg874);
979                         ODM_SetBBReg(pDM_Odm, 0xc70, BIT(3), pDM_PSTable->RegC70);
980                         ODM_SetBBReg(pDM_Odm, 0x85c, 0xFF000000, pDM_PSTable->Reg85C);
981                         ODM_SetBBReg(pDM_Odm, 0xa74, 0xF000, pDM_PSTable->RegA74);
982                         ODM_SetBBReg(pDM_Odm, 0x818, BIT(28), 0x0);
983
984                         if (pDM_Odm->SupportICType == ODM_RTL8723A)
985                                 ODM_SetBBReg(pDM_Odm, 0x874, BIT(5), 0x0); /* Reg874[5]= 1b'0 */
986                 }
987                 pDM_PSTable->PreRFState = pDM_PSTable->CurRFState;
988         }
989 }
990
991 /* 3 ============================================================ */
992 /* 3 RATR MASK */
993 /* 3 ============================================================ */
994 /* 3 ============================================================ */
995 /* 3 Rate Adaptive */
996 /* 3 ============================================================ */
997
998 void odm_RateAdaptiveMaskInit23a(struct dm_odm_t *pDM_Odm)
999 {
1000         struct odm_rate_adapt *pOdmRA = &pDM_Odm->RateAdaptive;
1001
1002         pOdmRA->Type = DM_Type_ByDriver;
1003
1004         pOdmRA->RATRState = DM_RATR_STA_INIT;
1005         pOdmRA->HighRSSIThresh = 50;
1006         pOdmRA->LowRSSIThresh = 20;
1007 }
1008
1009 u32 ODM_Get_Rate_Bitmap23a(struct hal_data_8723a *pHalData, u32 macid,
1010                            u32 ra_mask, u8 rssi_level)
1011 {
1012         struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
1013         struct sta_info *pEntry;
1014         u32 rate_bitmap = 0x0fffffff;
1015         u8 WirelessMode;
1016
1017         pEntry = pDM_Odm->pODM_StaInfo[macid];
1018         if (!pEntry)
1019                 return ra_mask;
1020
1021         WirelessMode = pEntry->wireless_mode;
1022
1023         switch (WirelessMode) {
1024         case ODM_WM_B:
1025                 if (ra_mask & 0x0000000c)               /* 11M or 5.5M enable */
1026                         rate_bitmap = 0x0000000d;
1027                 else
1028                         rate_bitmap = 0x0000000f;
1029                 break;
1030         case (ODM_WM_A|ODM_WM_G):
1031                 if (rssi_level == DM_RATR_STA_HIGH)
1032                         rate_bitmap = 0x00000f00;
1033                 else
1034                         rate_bitmap = 0x00000ff0;
1035                 break;
1036         case (ODM_WM_B|ODM_WM_G):
1037                 if (rssi_level == DM_RATR_STA_HIGH)
1038                         rate_bitmap = 0x00000f00;
1039                 else if (rssi_level == DM_RATR_STA_MIDDLE)
1040                         rate_bitmap = 0x00000ff0;
1041                 else
1042                         rate_bitmap = 0x00000ff5;
1043                 break;
1044         case (ODM_WM_B|ODM_WM_G|ODM_WM_N24G):
1045         case (ODM_WM_A|ODM_WM_B|ODM_WM_G|ODM_WM_N24G):
1046                 if (pHalData->rf_type == RF_1T2R ||
1047                     pHalData->rf_type == RF_1T1R) {
1048                         if (rssi_level == DM_RATR_STA_HIGH) {
1049                                 rate_bitmap = 0x000f0000;
1050                         } else if (rssi_level == DM_RATR_STA_MIDDLE) {
1051                                 rate_bitmap = 0x000ff000;
1052                         } else {
1053                                 if (pHalData->CurrentChannelBW ==
1054                                     HT_CHANNEL_WIDTH_40)
1055                                         rate_bitmap = 0x000ff015;
1056                                 else
1057                                         rate_bitmap = 0x000ff005;
1058                         }
1059                 } else {
1060                         if (rssi_level == DM_RATR_STA_HIGH) {
1061                                 rate_bitmap = 0x0f8f0000;
1062                         } else if (rssi_level == DM_RATR_STA_MIDDLE) {
1063                                 rate_bitmap = 0x0f8ff000;
1064                         } else {
1065                                 if (pHalData->CurrentChannelBW ==
1066                                     HT_CHANNEL_WIDTH_40)
1067                                         rate_bitmap = 0x0f8ff015;
1068                                 else
1069                                         rate_bitmap = 0x0f8ff005;
1070                         }
1071                 }
1072                 break;
1073         default:
1074                 /* case WIRELESS_11_24N: */
1075                 /* case WIRELESS_11_5N: */
1076                 if (pHalData->rf_type == RF_1T2R)
1077                         rate_bitmap = 0x000fffff;
1078                 else
1079                         rate_bitmap = 0x0fffffff;
1080                 break;
1081         }
1082
1083         /* printk("%s ==> rssi_level:0x%02x, WirelessMode:0x%02x, rate_bitmap:0x%08x \n", __func__, rssi_level, WirelessMode, rate_bitmap); */
1084         ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_LOUD, (" ==> rssi_level:0x%02x, WirelessMode:0x%02x, rate_bitmap:0x%08x \n", rssi_level, WirelessMode, rate_bitmap));
1085
1086         return rate_bitmap;
1087
1088 }
1089
1090 /*-----------------------------------------------------------------------------
1091  * Function:    odm_RefreshRateAdaptiveMask23a()
1092  *
1093  * Overview:    Update rate table mask according to rssi
1094  *
1095  * Input:               NONE
1096  *
1097  * Output:              NONE
1098  *
1099  * Return:              NONE
1100  *
1101  * Revised History:
1102  *When          Who             Remark
1103  *05/27/2009    hpfan   Create Version 0.
1104  *
1105  *---------------------------------------------------------------------------*/
1106 void odm_RefreshRateAdaptiveMask23a(struct dm_odm_t *pDM_Odm)
1107 {
1108         u8 i;
1109         struct rtw_adapter *pAdapter     =  pDM_Odm->Adapter;
1110
1111         if (pAdapter->bDriverStopped) {
1112                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_TRACE,
1113                              ("<---- %s: driver is going to unload\n",
1114                               __func__));
1115                 return;
1116         }
1117
1118         for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
1119                 struct sta_info *pstat = pDM_Odm->pODM_StaInfo[i];
1120                 if (pstat) {
1121                         if (ODM_RAStateCheck23a(pDM_Odm, pstat->rssi_stat.UndecoratedSmoothedPWDB, false, &pstat->rssi_level)) {
1122                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_LOUD,
1123                                              ("RSSI:%d, RSSI_LEVEL:%d\n",
1124                                              pstat->rssi_stat.UndecoratedSmoothedPWDB,
1125                                              pstat->rssi_level));
1126                                 rtw_hal_update_ra_mask23a(pstat, pstat->rssi_level);
1127                         }
1128
1129                 }
1130         }
1131
1132 }
1133
1134 /*  Return Value: bool */
1135 /*  - true: RATRState is changed. */
1136 bool ODM_RAStateCheck23a(struct dm_odm_t *pDM_Odm, s32 RSSI, bool bForceUpdate,
1137                          u8 *pRATRState)
1138 {
1139         struct odm_rate_adapt *pRA = &pDM_Odm->RateAdaptive;
1140         const u8 GoUpGap = 5;
1141         u8 HighRSSIThreshForRA = pRA->HighRSSIThresh;
1142         u8 LowRSSIThreshForRA = pRA->LowRSSIThresh;
1143         u8 RATRState;
1144
1145         /*  Threshold Adjustment: */
1146         /*  when RSSI state trends to go up one or two levels, make sure RSSI is high enough. */
1147         /*  Here GoUpGap is added to solve the boundary's level alternation issue. */
1148         switch (*pRATRState) {
1149         case DM_RATR_STA_INIT:
1150         case DM_RATR_STA_HIGH:
1151                 break;
1152         case DM_RATR_STA_MIDDLE:
1153                 HighRSSIThreshForRA += GoUpGap;
1154                 break;
1155         case DM_RATR_STA_LOW:
1156                 HighRSSIThreshForRA += GoUpGap;
1157                 LowRSSIThreshForRA += GoUpGap;
1158                 break;
1159         default:
1160                 ODM_RT_ASSERT(pDM_Odm, false, ("wrong rssi level setting %d !", *pRATRState));
1161                 break;
1162         }
1163
1164         /*  Decide RATRState by RSSI. */
1165         if (RSSI > HighRSSIThreshForRA)
1166                 RATRState = DM_RATR_STA_HIGH;
1167         else if (RSSI > LowRSSIThreshForRA)
1168                 RATRState = DM_RATR_STA_MIDDLE;
1169         else
1170                 RATRState = DM_RATR_STA_LOW;
1171
1172         if (*pRATRState != RATRState || bForceUpdate) {
1173                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_LOUD,
1174                              ("RSSI Level %d -> %d\n", *pRATRState, RATRState));
1175                 *pRATRState = RATRState;
1176                 return true;
1177         }
1178         return false;
1179 }
1180
1181 /* 3 ============================================================ */
1182 /* 3 Dynamic Tx Power */
1183 /* 3 ============================================================ */
1184
1185 void odm_DynamicTxPower23aInit(struct dm_odm_t *pDM_Odm)
1186 {
1187         struct rtw_adapter *Adapter = pDM_Odm->Adapter;
1188         struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
1189         struct dm_priv *pdmpriv = &pHalData->dmpriv;
1190
1191         /*
1192          * This is never changed, so we should be able to clean up the
1193          * code checking for different values in rtl8723a_rf6052.c
1194          */
1195         pdmpriv->DynamicTxHighPowerLvl = TxHighPwrLevel_Normal;
1196 }
1197
1198 void odm_RSSIMonitorCheck23a(struct dm_odm_t *pDM_Odm)
1199 {
1200         /*  For AP/ADSL use struct rtl8723a_priv * */
1201         /*  For CE/NIC use struct rtw_adapter * */
1202
1203         if (!(pDM_Odm->SupportAbility & ODM_BB_RSSI_MONITOR))
1204                 return;
1205
1206         /*  2011/09/29 MH In HW integration first stage, we provide 4 different handle to operate */
1207         /*  at the same time. In the stage2/3, we need to prive universal interface and merge all */
1208         /*  HW dynamic mechanism. */
1209         odm_RSSIMonitorCheck23aCE(pDM_Odm);
1210 }       /*  odm_RSSIMonitorCheck23a */
1211
1212 static void
1213 FindMinimumRSSI(
1214         struct rtw_adapter *pAdapter
1215         )
1216 {
1217         struct hal_data_8723a *pHalData = GET_HAL_DATA(pAdapter);
1218         struct dm_priv *pdmpriv = &pHalData->dmpriv;
1219         struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
1220
1221         /* 1 1.Determine the minimum RSSI */
1222
1223         if ((!pDM_Odm->bLinked) &&
1224             (pdmpriv->EntryMinUndecoratedSmoothedPWDB == 0))
1225                 pdmpriv->MinUndecoratedPWDBForDM = 0;
1226         else
1227                 pdmpriv->MinUndecoratedPWDBForDM = pdmpriv->EntryMinUndecoratedSmoothedPWDB;
1228 }
1229
1230 void odm_RSSIMonitorCheck23aCE(struct dm_odm_t *pDM_Odm)
1231 {
1232         struct rtw_adapter *Adapter = pDM_Odm->Adapter;
1233         struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
1234         struct dm_priv *pdmpriv = &pHalData->dmpriv;
1235         int     i;
1236         int     tmpEntryMaxPWDB = 0, tmpEntryMinPWDB = 0xff;
1237         u8 sta_cnt = 0;
1238         u32 PWDB_rssi[NUM_STA] = {0};/* 0~15]:MACID, [16~31]:PWDB_rssi */
1239         struct sta_info *psta;
1240
1241         if (!pDM_Odm->bLinked)
1242                 return;
1243
1244         for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
1245                 psta = pDM_Odm->pODM_StaInfo[i];
1246                 if (psta) {
1247                         if (psta->rssi_stat.UndecoratedSmoothedPWDB < tmpEntryMinPWDB)
1248                                 tmpEntryMinPWDB = psta->rssi_stat.UndecoratedSmoothedPWDB;
1249
1250                         if (psta->rssi_stat.UndecoratedSmoothedPWDB > tmpEntryMaxPWDB)
1251                                 tmpEntryMaxPWDB = psta->rssi_stat.UndecoratedSmoothedPWDB;
1252
1253                         if (psta->rssi_stat.UndecoratedSmoothedPWDB != (-1))
1254                                 PWDB_rssi[sta_cnt++] = (psta->mac_id | (psta->rssi_stat.UndecoratedSmoothedPWDB<<16));
1255                 }
1256         }
1257
1258         for (i = 0; i < sta_cnt; i++) {
1259                 if (PWDB_rssi[i] != (0)) {
1260                         rtl8723a_set_rssi_cmd(Adapter, (u8 *)&PWDB_rssi[i]);
1261                 }
1262         }
1263
1264         if (tmpEntryMaxPWDB != 0)       /*  If associated entry is found */
1265                 pdmpriv->EntryMaxUndecoratedSmoothedPWDB = tmpEntryMaxPWDB;
1266         else
1267                 pdmpriv->EntryMaxUndecoratedSmoothedPWDB = 0;
1268
1269         if (tmpEntryMinPWDB != 0xff) /*  If associated entry is found */
1270                 pdmpriv->EntryMinUndecoratedSmoothedPWDB = tmpEntryMinPWDB;
1271         else
1272                 pdmpriv->EntryMinUndecoratedSmoothedPWDB = 0;
1273
1274         FindMinimumRSSI(Adapter);/* get pdmpriv->MinUndecoratedPWDBForDM */
1275
1276         ODM_CmnInfoUpdate23a(&pHalData->odmpriv, ODM_CMNINFO_RSSI_MIN, pdmpriv->MinUndecoratedPWDBForDM);
1277 }
1278
1279 /* endif */
1280 /* 3 ============================================================ */
1281 /* 3 Tx Power Tracking */
1282 /* 3 ============================================================ */
1283
1284 void odm_TXPowerTrackingInit23a(struct dm_odm_t *pDM_Odm)
1285 {
1286         odm_TXPowerTrackingThermalMeterInit23a(pDM_Odm);
1287 }
1288
1289 void odm_TXPowerTrackingThermalMeterInit23a(struct dm_odm_t *pDM_Odm)
1290 {
1291         struct rtw_adapter *Adapter = pDM_Odm->Adapter;
1292         struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
1293         struct dm_priv *pdmpriv = &pHalData->dmpriv;
1294
1295         pdmpriv->bTXPowerTracking = true;
1296         pdmpriv->TXPowercount = 0;
1297         pdmpriv->bTXPowerTrackingInit = false;
1298         pdmpriv->TxPowerTrackControl = true;
1299         MSG_8723A("pdmpriv->TxPowerTrackControl = %d\n", pdmpriv->TxPowerTrackControl);
1300
1301         pDM_Odm->RFCalibrateInfo.TxPowerTrackControl = true;
1302 }
1303
1304 void ODM_TXPowerTrackingCheck23a(struct dm_odm_t *pDM_Odm)
1305 {
1306         /*  For AP/ADSL use struct rtl8723a_priv * */
1307         /*  For CE/NIC use struct rtw_adapter * */
1308
1309         /*  2011/09/29 MH In HW integration first stage, we provide 4 different handle to operate */
1310         /*  at the same time. In the stage2/3, we need to prive universal interface and merge all */
1311         /*  HW dynamic mechanism. */
1312         odm_TXPowerTrackingCheckCE23a(pDM_Odm);
1313 }
1314
1315 void odm_TXPowerTrackingCheckCE23a(struct dm_odm_t *pDM_Odm)
1316 {
1317 }
1318
1319 /* EDCA Turbo */
1320 static void ODM_EdcaTurboInit23a(struct dm_odm_t *pDM_Odm)
1321 {
1322
1323         struct rtw_adapter *Adapter = pDM_Odm->Adapter;
1324
1325         pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA = false;
1326         pDM_Odm->DM_EDCA_Table.bIsCurRDLState = false;
1327         Adapter->recvpriv.bIsAnyNonBEPkts = false;
1328
1329         ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD, ("Orginial VO PARAM: 0x%x\n", ODM_Read4Byte(pDM_Odm, ODM_EDCA_VO_PARAM)));
1330         ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD, ("Orginial VI PARAM: 0x%x\n", ODM_Read4Byte(pDM_Odm, ODM_EDCA_VI_PARAM)));
1331         ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD, ("Orginial BE PARAM: 0x%x\n", ODM_Read4Byte(pDM_Odm, ODM_EDCA_BE_PARAM)));
1332         ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD, ("Orginial BK PARAM: 0x%x\n", ODM_Read4Byte(pDM_Odm, ODM_EDCA_BK_PARAM)));
1333
1334 }       /*  ODM_InitEdcaTurbo */
1335
1336 static void odm_EdcaTurboCheck23a(struct dm_odm_t *pDM_Odm)
1337 {
1338         struct rtw_adapter *Adapter = pDM_Odm->Adapter;
1339         struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
1340         struct xmit_priv *pxmitpriv = &Adapter->xmitpriv;
1341         struct recv_priv *precvpriv = &Adapter->recvpriv;
1342         struct registry_priv *pregpriv = &Adapter->registrypriv;
1343         struct mlme_ext_priv *pmlmeext = &Adapter->mlmeextpriv;
1344         struct mlme_ext_info *pmlmeinfo = &pmlmeext->mlmext_info;
1345         u32 trafficIndex;
1346         u32 edca_param;
1347         u64 cur_tx_bytes;
1348         u64 cur_rx_bytes;
1349
1350         /*  For AP/ADSL use struct rtl8723a_priv * */
1351         /*  For CE/NIC use struct rtw_adapter * */
1352
1353         /*  2011/09/29 MH In HW integration first stage, we provide 4 different handle to operate */
1354         /*  at the same time. In the stage2/3, we need to prive universal interface and merge all */
1355         /*  HW dynamic mechanism. */
1356
1357         if ((pregpriv->wifi_spec == 1))/*  (pmlmeinfo->HT_enable == 0)) */
1358                 goto dm_CheckEdcaTurbo_EXIT;
1359
1360         if (pmlmeinfo->assoc_AP_vendor >=  HT_IOT_PEER_MAX)
1361                 goto dm_CheckEdcaTurbo_EXIT;
1362
1363         if (rtl8723a_BT_disable_EDCA_turbo(Adapter))
1364                 goto dm_CheckEdcaTurbo_EXIT;
1365
1366         /*  Check if the status needs to be changed. */
1367         if (!precvpriv->bIsAnyNonBEPkts) {
1368                 cur_tx_bytes = pxmitpriv->tx_bytes - pxmitpriv->last_tx_bytes;
1369                 cur_rx_bytes = precvpriv->rx_bytes - precvpriv->last_rx_bytes;
1370
1371                 /* traffic, TX or RX */
1372                 if ((pmlmeinfo->assoc_AP_vendor == HT_IOT_PEER_RALINK) ||
1373                     (pmlmeinfo->assoc_AP_vendor == HT_IOT_PEER_ATHEROS)) {
1374                         if (cur_tx_bytes > (cur_rx_bytes << 2)) {
1375                                 /*  Uplink TP is present. */
1376                                 trafficIndex = UP_LINK;
1377                         } else { /*  Balance TP is present. */
1378                                 trafficIndex = DOWN_LINK;
1379                         }
1380                 } else {
1381                         if (cur_rx_bytes > (cur_tx_bytes << 2)) {
1382                                 /*  Downlink TP is present. */
1383                                 trafficIndex = DOWN_LINK;
1384                         } else { /*  Balance TP is present. */
1385                                 trafficIndex = UP_LINK;
1386                         }
1387                 }
1388
1389                 if ((pDM_Odm->DM_EDCA_Table.prv_traffic_idx != trafficIndex) ||
1390                     (!pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA)) {
1391                         if ((pmlmeinfo->assoc_AP_vendor == HT_IOT_PEER_CISCO) &&
1392                             (pmlmeext->cur_wireless_mode & WIRELESS_11_24N))
1393                                 edca_param = EDCAParam[pmlmeinfo->assoc_AP_vendor][trafficIndex];
1394                         else
1395                                 edca_param = EDCAParam[HT_IOT_PEER_UNKNOWN][trafficIndex];
1396                         rtl8723au_write32(Adapter, REG_EDCA_BE_PARAM,
1397                                           edca_param);
1398
1399                         pDM_Odm->DM_EDCA_Table.prv_traffic_idx = trafficIndex;
1400                 }
1401
1402                 pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA = true;
1403         } else {
1404                 /*  Turn Off EDCA turbo here. */
1405                 /*  Restore original EDCA according to the declaration of AP. */
1406                 if (pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA) {
1407                         rtl8723au_write32(Adapter, REG_EDCA_BE_PARAM,
1408                                           pHalData->AcParam_BE);
1409                         pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA = false;
1410                 }
1411         }
1412
1413 dm_CheckEdcaTurbo_EXIT:
1414         /*  Set variables for next time. */
1415         precvpriv->bIsAnyNonBEPkts = false;
1416         pxmitpriv->last_tx_bytes = pxmitpriv->tx_bytes;
1417         precvpriv->last_rx_bytes = precvpriv->rx_bytes;
1418 }
1419
1420 u32 GetPSDData(struct dm_odm_t *pDM_Odm, unsigned int point, u8 initial_gain_psd)
1421 {
1422         u32 psd_report;
1423
1424         /* Set DCO frequency index, offset = (40MHz/SamplePts)*point */
1425         ODM_SetBBReg(pDM_Odm, 0x808, 0x3FF, point);
1426
1427         /* Start PSD calculation, Reg808[22]= 0->1 */
1428         ODM_SetBBReg(pDM_Odm, 0x808, BIT(22), 1);
1429         /* Need to wait for HW PSD report */
1430         udelay(30);
1431         ODM_SetBBReg(pDM_Odm, 0x808, BIT(22), 0);
1432         /* Read PSD report, Reg8B4[15:0] */
1433         psd_report = ODM_GetBBReg(pDM_Odm, 0x8B4, bMaskDWord) & 0x0000FFFF;
1434
1435         psd_report = (u32)(ConvertTo_dB23a(psd_report))+(u32)(initial_gain_psd-0x1c);
1436
1437         return psd_report;
1438 }
1439
1440 u32
1441 ConvertTo_dB23a(
1442         u32 Value)
1443 {
1444         u8 i;
1445         u8 j;
1446         u32 dB;
1447
1448         Value = Value & 0xFFFF;
1449
1450         for (i = 0; i < 8; i++) {
1451                 if (Value <= dB_Invert_Table[i][11])
1452                         break;
1453         }
1454
1455         if (i >= 8)
1456                 return 96;      /*  maximum 96 dB */
1457
1458         for (j = 0; j < 12; j++) {
1459                 if (Value <= dB_Invert_Table[i][j])
1460                         break;
1461         }
1462
1463         dB = i*12 + j + 1;
1464
1465         return dB;
1466 }
1467
1468 /*  */
1469 /*  Description: */
1470 /*Set Single/Dual Antenna default setting for products that do not do detection in advance. */
1471 /*  */
1472 /*  Added by Joseph, 2012.03.22 */
1473 /*  */
1474 void ODM_SingleDualAntennaDefaultSetting(struct dm_odm_t *pDM_Odm)
1475 {
1476         struct sw_ant_sw *pDM_SWAT_Table = &pDM_Odm->DM_SWAT_Table;
1477
1478         pDM_SWAT_Table->ANTA_ON = true;
1479         pDM_SWAT_Table->ANTB_ON = true;
1480 }
1481
1482 /* 2 8723A ANT DETECT */
1483
1484 static void odm_PHY_SaveAFERegisters(
1485         struct dm_odm_t *pDM_Odm,
1486         u32 *AFEReg,
1487         u32 *AFEBackup,
1488         u32 RegisterNum
1489         )
1490 {
1491         u32 i;
1492
1493         /* RTPRINT(FINIT, INIT_IQK, ("Save ADDA parameters.\n")); */
1494         for (i = 0 ; i < RegisterNum ; i++)
1495                 AFEBackup[i] = ODM_GetBBReg(pDM_Odm, AFEReg[i], bMaskDWord);
1496 }
1497
1498 static void odm_PHY_ReloadAFERegisters(struct dm_odm_t *pDM_Odm, u32 *AFEReg,
1499                                        u32 *AFEBackup, u32 RegiesterNum)
1500 {
1501         u32 i;
1502
1503         for (i = 0 ; i < RegiesterNum; i++)
1504                 ODM_SetBBReg(pDM_Odm, AFEReg[i], bMaskDWord, AFEBackup[i]);
1505 }
1506
1507 /* 2 8723A ANT DETECT */
1508 /*  Description: */
1509 /* Implement IQK single tone for RF DPK loopback and BB PSD scanning. */
1510 /* This function is cooperated with BB team Neil. */
1511 bool ODM_SingleDualAntennaDetection(struct dm_odm_t *pDM_Odm, u8 mode)
1512 {
1513         struct sw_ant_sw *pDM_SWAT_Table = &pDM_Odm->DM_SWAT_Table;
1514         u32 CurrentChannel, RfLoopReg;
1515         u8 n;
1516         u32 Reg88c, Regc08, Reg874, Regc50;
1517         u8 initial_gain = 0x5a;
1518         u32 PSD_report_tmp;
1519         u32 AntA_report = 0x0, AntB_report = 0x0, AntO_report = 0x0;
1520         bool bResult = true;
1521         u32 AFE_Backup[16];
1522         u32 AFE_REG_8723A[16] = {
1523                 rRx_Wait_CCA, rTx_CCK_RFON,
1524                 rTx_CCK_BBON, rTx_OFDM_RFON,
1525                 rTx_OFDM_BBON, rTx_To_Rx,
1526                 rTx_To_Tx, rRx_CCK,
1527                 rRx_OFDM, rRx_Wait_RIFS,
1528                 rRx_TO_Rx, rStandby,
1529                 rSleep, rPMPD_ANAEN,
1530                 rFPGA0_XCD_SwitchControl, rBlue_Tooth};
1531
1532         if (!(pDM_Odm->SupportICType & ODM_RTL8723A))
1533                 return bResult;
1534
1535         if (!(pDM_Odm->SupportAbility&ODM_BB_ANT_DIV))
1536                 return bResult;
1537         /* 1 Backup Current RF/BB Settings */
1538
1539         CurrentChannel = ODM_GetRFReg(pDM_Odm, RF_PATH_A, ODM_CHANNEL, bRFRegOffsetMask);
1540         RfLoopReg = ODM_GetRFReg(pDM_Odm, RF_PATH_A, 0x00, bRFRegOffsetMask);
1541         ODM_SetBBReg(pDM_Odm, rFPGA0_XA_RFInterfaceOE, ODM_DPDT, Antenna_A);  /*  change to Antenna A */
1542         /*  Step 1: USE IQK to transmitter single tone */
1543
1544         udelay(10);
1545
1546         /* Store A Path Register 88c, c08, 874, c50 */
1547         Reg88c = ODM_GetBBReg(pDM_Odm, rFPGA0_AnalogParameter4, bMaskDWord);
1548         Regc08 = ODM_GetBBReg(pDM_Odm, rOFDM0_TRMuxPar, bMaskDWord);
1549         Reg874 = ODM_GetBBReg(pDM_Odm, rFPGA0_XCD_RFInterfaceSW, bMaskDWord);
1550         Regc50 = ODM_GetBBReg(pDM_Odm, rOFDM0_XAAGCCore1, bMaskDWord);
1551
1552         /*  Store AFE Registers */
1553         odm_PHY_SaveAFERegisters(pDM_Odm, AFE_REG_8723A, AFE_Backup, 16);
1554
1555         /* Set PSD 128 pts */
1556         ODM_SetBBReg(pDM_Odm, rFPGA0_PSDFunction, BIT(14) | BIT(15), 0x0);
1557
1558         /*  To SET CH1 to do */
1559         ODM_SetRFReg(pDM_Odm, RF_PATH_A, ODM_CHANNEL, bRFRegOffsetMask, 0x01);     /* Channel 1 */
1560
1561         /*  AFE all on step */
1562         ODM_SetBBReg(pDM_Odm, rRx_Wait_CCA, bMaskDWord, 0x6FDB25A4);
1563         ODM_SetBBReg(pDM_Odm, rTx_CCK_RFON, bMaskDWord, 0x6FDB25A4);
1564         ODM_SetBBReg(pDM_Odm, rTx_CCK_BBON, bMaskDWord, 0x6FDB25A4);
1565         ODM_SetBBReg(pDM_Odm, rTx_OFDM_RFON, bMaskDWord, 0x6FDB25A4);
1566         ODM_SetBBReg(pDM_Odm, rTx_OFDM_BBON, bMaskDWord, 0x6FDB25A4);
1567         ODM_SetBBReg(pDM_Odm, rTx_To_Rx, bMaskDWord, 0x6FDB25A4);
1568         ODM_SetBBReg(pDM_Odm, rTx_To_Tx, bMaskDWord, 0x6FDB25A4);
1569         ODM_SetBBReg(pDM_Odm, rRx_CCK, bMaskDWord, 0x6FDB25A4);
1570         ODM_SetBBReg(pDM_Odm, rRx_OFDM, bMaskDWord, 0x6FDB25A4);
1571         ODM_SetBBReg(pDM_Odm, rRx_Wait_RIFS, bMaskDWord, 0x6FDB25A4);
1572         ODM_SetBBReg(pDM_Odm, rRx_TO_Rx, bMaskDWord, 0x6FDB25A4);
1573         ODM_SetBBReg(pDM_Odm, rStandby, bMaskDWord, 0x6FDB25A4);
1574         ODM_SetBBReg(pDM_Odm, rSleep, bMaskDWord, 0x6FDB25A4);
1575         ODM_SetBBReg(pDM_Odm, rPMPD_ANAEN, bMaskDWord, 0x6FDB25A4);
1576         ODM_SetBBReg(pDM_Odm, rFPGA0_XCD_SwitchControl, bMaskDWord, 0x6FDB25A4);
1577         ODM_SetBBReg(pDM_Odm, rBlue_Tooth, bMaskDWord, 0x6FDB25A4);
1578
1579         /*  3 wire Disable */
1580         ODM_SetBBReg(pDM_Odm, rFPGA0_AnalogParameter4, bMaskDWord, 0xCCF000C0);
1581
1582         /* BB IQK Setting */
1583         ODM_SetBBReg(pDM_Odm, rOFDM0_TRMuxPar, bMaskDWord, 0x000800E4);
1584         ODM_SetBBReg(pDM_Odm, rFPGA0_XCD_RFInterfaceSW, bMaskDWord, 0x22208000);
1585
1586         /* IQK setting tone@ 4.34Mhz */
1587         ODM_SetBBReg(pDM_Odm, rTx_IQK_Tone_A, bMaskDWord, 0x10008C1C);
1588         ODM_SetBBReg(pDM_Odm, rTx_IQK, bMaskDWord, 0x01007c00);
1589
1590         /* Page B init */
1591         ODM_SetBBReg(pDM_Odm, rConfig_AntA, bMaskDWord, 0x00080000);
1592         ODM_SetBBReg(pDM_Odm, rConfig_AntA, bMaskDWord, 0x0f600000);
1593         ODM_SetBBReg(pDM_Odm, rRx_IQK, bMaskDWord, 0x01004800);
1594         ODM_SetBBReg(pDM_Odm, rRx_IQK_Tone_A, bMaskDWord, 0x10008c1f);
1595         ODM_SetBBReg(pDM_Odm, rTx_IQK_PI_A, bMaskDWord, 0x82150008);
1596         ODM_SetBBReg(pDM_Odm, rRx_IQK_PI_A, bMaskDWord, 0x28150008);
1597         ODM_SetBBReg(pDM_Odm, rIQK_AGC_Rsp, bMaskDWord, 0x001028d0);
1598
1599         /* RF loop Setting */
1600         ODM_SetRFReg(pDM_Odm, RF_PATH_A, 0x0, 0xFFFFF, 0x50008);
1601
1602         /* IQK Single tone start */
1603         ODM_SetBBReg(pDM_Odm, rFPGA0_IQK, bMaskDWord, 0x80800000);
1604         ODM_SetBBReg(pDM_Odm, rIQK_AGC_Pts, bMaskDWord, 0xf8000000);
1605         udelay(1000);
1606         PSD_report_tmp = 0x0;
1607
1608         for (n = 0; n < 2; n++) {
1609                 PSD_report_tmp =  GetPSDData(pDM_Odm, 14, initial_gain);
1610                 if (PSD_report_tmp > AntA_report)
1611                         AntA_report = PSD_report_tmp;
1612         }
1613
1614         PSD_report_tmp = 0x0;
1615
1616         ODM_SetBBReg(pDM_Odm, rFPGA0_XA_RFInterfaceOE, 0x300, Antenna_B);  /*  change to Antenna B */
1617         udelay(10);
1618
1619         for (n = 0; n < 2; n++) {
1620                 PSD_report_tmp =  GetPSDData(pDM_Odm, 14, initial_gain);
1621                 if (PSD_report_tmp > AntB_report)
1622                         AntB_report = PSD_report_tmp;
1623         }
1624
1625         /*  change to open case */
1626         ODM_SetBBReg(pDM_Odm, rFPGA0_XA_RFInterfaceOE, 0x300, 0);  /*  change to Ant A and B all open case */
1627         udelay(10);
1628
1629         for (n = 0; n < 2; n++) {
1630                 PSD_report_tmp =  GetPSDData(pDM_Odm, 14, initial_gain);
1631                 if (PSD_report_tmp > AntO_report)
1632                         AntO_report = PSD_report_tmp;
1633         }
1634
1635         /* Close IQK Single Tone function */
1636         ODM_SetBBReg(pDM_Odm, rFPGA0_IQK, bMaskDWord, 0x00000000);
1637         PSD_report_tmp = 0x0;
1638
1639         /* 1 Return to antanna A */
1640         ODM_SetBBReg(pDM_Odm, rFPGA0_XA_RFInterfaceOE, 0x300, Antenna_A);
1641         ODM_SetBBReg(pDM_Odm, rFPGA0_AnalogParameter4, bMaskDWord, Reg88c);
1642         ODM_SetBBReg(pDM_Odm, rOFDM0_TRMuxPar, bMaskDWord, Regc08);
1643         ODM_SetBBReg(pDM_Odm, rFPGA0_XCD_RFInterfaceSW, bMaskDWord, Reg874);
1644         ODM_SetBBReg(pDM_Odm, rOFDM0_XAAGCCore1, 0x7F, 0x40);
1645         ODM_SetBBReg(pDM_Odm, rOFDM0_XAAGCCore1, bMaskDWord, Regc50);
1646         ODM_SetRFReg(pDM_Odm, RF_PATH_A, RF_CHNLBW, bRFRegOffsetMask, CurrentChannel);
1647         ODM_SetRFReg(pDM_Odm, RF_PATH_A, 0x00, bRFRegOffsetMask, RfLoopReg);
1648
1649         /* Reload AFE Registers */
1650         odm_PHY_ReloadAFERegisters(pDM_Odm, AFE_REG_8723A, AFE_Backup, 16);
1651
1652         ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("psd_report_A[%d]= %d \n", 2416, AntA_report));
1653         ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("psd_report_B[%d]= %d \n", 2416, AntB_report));
1654         ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("psd_report_O[%d]= %d \n", 2416, AntO_report));
1655
1656         /* 2 Test Ant B based on Ant A is ON */
1657         if (mode == ANTTESTB) {
1658                 if (AntA_report >= 100) {
1659                         if (AntB_report > (AntA_report+1)) {
1660                                 pDM_SWAT_Table->ANTB_ON = false;
1661                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Single Antenna A\n"));
1662                         } else {
1663                                 pDM_SWAT_Table->ANTB_ON = true;
1664                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Dual Antenna is A and B\n"));
1665                         }
1666                 } else {
1667                         ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Need to check again\n"));
1668                         pDM_SWAT_Table->ANTB_ON = false; /*  Set Antenna B off as default */
1669                         bResult = false;
1670                 }
1671         } else if (mode == ANTTESTALL) {
1672                 /* 2 Test Ant A and B based on DPDT Open */
1673                 if ((AntO_report >= 100) & (AntO_report < 118)) {
1674                         if (AntA_report > (AntO_report+1)) {
1675                                 pDM_SWAT_Table->ANTA_ON = false;
1676                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("Ant A is OFF"));
1677                         } else {
1678                                 pDM_SWAT_Table->ANTA_ON = true;
1679                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("Ant A is ON"));
1680                         }
1681
1682                         if (AntB_report > (AntO_report+2)) {
1683                                 pDM_SWAT_Table->ANTB_ON = false;
1684                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("Ant B is OFF"));
1685                         } else {
1686                                 pDM_SWAT_Table->ANTB_ON = true;
1687                                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("Ant B is ON"));
1688                         }
1689                 }
1690         } else {
1691                 ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Need to check again\n"));
1692                 pDM_SWAT_Table->ANTA_ON = true; /*  Set Antenna A on as default */
1693                 pDM_SWAT_Table->ANTB_ON = false; /*  Set Antenna B off as default */
1694                 bResult = false;
1695         }
1696         return bResult;
1697 }
1698
1699 /* Justin: According to the current RRSI to adjust Response Frame TX power, 2012/11/05 */
1700 void odm_dtc(struct dm_odm_t *pDM_Odm)
1701 {
1702 }