2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 #include <linux/kernel.h>
20 #include <linux/delay.h>
21 #include <linux/slab.h>
22 #include <linux/spinlock.h>
23 #include <linux/platform_device.h>
24 #include <linux/pm_runtime.h>
25 #include <linux/interrupt.h>
27 #include <linux/list.h>
28 #include <linux/dma-mapping.h>
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
47 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
78 int dwc3_gadget_get_link_state(struct dwc3 *dwc)
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
84 return DWC3_DSTS_USBLNKST(reg);
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
92 * Caller should take care of locking. This function will
93 * return 0 on success or -ETIMEDOUT.
95 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
101 * Wait until device controller is ready. Only applies to 1.94a and
104 if (dwc->revision >= DWC3_REVISION_194A) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
128 if (dwc->revision >= DWC3_REVISION_194A)
131 /* wait for a change in DSTS */
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
136 if (DWC3_DSTS_USBLNKST(reg) == state)
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
149 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
150 * @dwc: pointer to our context structure
152 * This function will a best effort FIFO allocation in order
153 * to improve FIFO usage and throughput, while still allowing
154 * us to enable as many endpoints as possible.
156 * Keep in mind that this operation will be highly dependent
157 * on the configured size for RAM1 - which contains TxFifo -,
158 * the amount of endpoints enabled on coreConsultant tool, and
159 * the width of the Master Bus.
161 * In the ideal world, we would always be able to satisfy the
162 * following equation:
164 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
165 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
167 * Unfortunately, due to many variables that's not always the case.
169 int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
171 int last_fifo_depth = 0;
177 if (!dwc->needs_fifo_resize)
180 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
181 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
183 /* MDWIDTH is represented in bits, we need it in bytes */
187 * FIXME For now we will only allocate 1 wMaxPacketSize space
188 * for each enabled endpoint, later patches will come to
189 * improve this algorithm so that we better use the internal
192 for (num = 0; num < dwc->num_in_eps; num++) {
193 /* bit0 indicates direction; 1 means IN ep */
194 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
198 if (!(dep->flags & DWC3_EP_ENABLED))
201 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
202 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
206 * REVISIT: the following assumes we will always have enough
207 * space available on the FIFO RAM for all possible use cases.
208 * Make sure that's true somehow and change FIFO allocation
211 * If we have Bulk or Isochronous endpoints, we want
212 * them to be able to be very, very fast. So we're giving
213 * those endpoints a fifo_size which is enough for 3 full
216 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
219 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
221 fifo_size |= (last_fifo_depth << 16);
223 dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
224 dep->name, last_fifo_depth, fifo_size & 0xffff);
226 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
228 last_fifo_depth += (fifo_size & 0xffff);
234 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
237 struct dwc3 *dwc = dep->dwc;
245 * Skip LINK TRB. We can't use req->trb and check for
246 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
247 * just completed (not the LINK TRB).
249 if (((dep->busy_slot & DWC3_TRB_MASK) ==
251 usb_endpoint_xfer_isoc(dep->endpoint.desc))
253 } while(++i < req->request.num_mapped_sgs);
256 list_del(&req->list);
259 if (req->request.status == -EINPROGRESS)
260 req->request.status = status;
262 if (dwc->ep0_bounced && dep->number == 0)
263 dwc->ep0_bounced = false;
265 usb_gadget_unmap_request(&dwc->gadget, &req->request,
268 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
269 req, dep->name, req->request.actual,
270 req->request.length, status);
271 trace_dwc3_gadget_giveback(req);
273 spin_unlock(&dwc->lock);
274 usb_gadget_giveback_request(&dep->endpoint, &req->request);
275 spin_lock(&dwc->lock);
278 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
283 trace_dwc3_gadget_generic_cmd(cmd, param);
285 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
286 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
289 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
290 if (!(reg & DWC3_DGCMD_CMDACT)) {
291 dwc3_trace(trace_dwc3_gadget,
292 "Command Complete --> %d",
293 DWC3_DGCMD_STATUS(reg));
294 if (DWC3_DGCMD_STATUS(reg))
300 * We can't sleep here, because it's also called from
305 dwc3_trace(trace_dwc3_gadget,
306 "Command Timed Out");
313 int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
314 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
316 struct dwc3_ep *dep = dwc->eps[ep];
320 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
322 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
323 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
324 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
326 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
328 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
329 if (!(reg & DWC3_DEPCMD_CMDACT)) {
330 dwc3_trace(trace_dwc3_gadget,
331 "Command Complete --> %d",
332 DWC3_DEPCMD_STATUS(reg));
333 if (DWC3_DEPCMD_STATUS(reg))
339 * We can't sleep here, because it is also called from
344 dwc3_trace(trace_dwc3_gadget,
345 "Command Timed Out");
353 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
354 struct dwc3_trb *trb)
356 u32 offset = (char *) trb - (char *) dep->trb_pool;
358 return dep->trb_pool_dma + offset;
361 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
363 struct dwc3 *dwc = dep->dwc;
368 dep->trb_pool = dma_alloc_coherent(dwc->dev,
369 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
370 &dep->trb_pool_dma, GFP_KERNEL);
371 if (!dep->trb_pool) {
372 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
380 static void dwc3_free_trb_pool(struct dwc3_ep *dep)
382 struct dwc3 *dwc = dep->dwc;
384 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
385 dep->trb_pool, dep->trb_pool_dma);
387 dep->trb_pool = NULL;
388 dep->trb_pool_dma = 0;
391 static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
393 struct dwc3_gadget_ep_cmd_params params;
396 memset(¶ms, 0x00, sizeof(params));
398 if (dep->number != 1) {
399 cmd = DWC3_DEPCMD_DEPSTARTCFG;
400 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
401 if (dep->number > 1) {
402 if (dwc->start_config_issued)
404 dwc->start_config_issued = true;
405 cmd |= DWC3_DEPCMD_PARAM(2);
408 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, ¶ms);
414 static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
415 const struct usb_endpoint_descriptor *desc,
416 const struct usb_ss_ep_comp_descriptor *comp_desc,
417 bool ignore, bool restore)
419 struct dwc3_gadget_ep_cmd_params params;
421 memset(¶ms, 0x00, sizeof(params));
423 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
424 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
426 /* Burst size is only needed in SuperSpeed mode */
427 if (dwc->gadget.speed == USB_SPEED_SUPER) {
428 u32 burst = dep->endpoint.maxburst - 1;
430 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
434 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
437 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
438 params.param2 |= dep->saved_state;
441 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
442 | DWC3_DEPCFG_XFER_NOT_READY_EN;
444 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
445 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
446 | DWC3_DEPCFG_STREAM_EVENT_EN;
447 dep->stream_capable = true;
450 if (!usb_endpoint_xfer_control(desc))
451 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
454 * We are doing 1:1 mapping for endpoints, meaning
455 * Physical Endpoints 2 maps to Logical Endpoint 2 and
456 * so on. We consider the direction bit as part of the physical
457 * endpoint number. So USB endpoint 0x81 is 0x03.
459 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
462 * We must use the lower 16 TX FIFOs even though
466 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
468 if (desc->bInterval) {
469 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
470 dep->interval = 1 << (desc->bInterval - 1);
473 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
474 DWC3_DEPCMD_SETEPCONFIG, ¶ms);
477 static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
479 struct dwc3_gadget_ep_cmd_params params;
481 memset(¶ms, 0x00, sizeof(params));
483 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
485 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
486 DWC3_DEPCMD_SETTRANSFRESOURCE, ¶ms);
490 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
491 * @dep: endpoint to be initialized
492 * @desc: USB Endpoint Descriptor
494 * Caller should take care of locking
496 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
497 const struct usb_endpoint_descriptor *desc,
498 const struct usb_ss_ep_comp_descriptor *comp_desc,
499 bool ignore, bool restore)
501 struct dwc3 *dwc = dep->dwc;
505 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
507 if (!(dep->flags & DWC3_EP_ENABLED)) {
508 ret = dwc3_gadget_start_config(dwc, dep);
513 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
518 if (!(dep->flags & DWC3_EP_ENABLED)) {
519 struct dwc3_trb *trb_st_hw;
520 struct dwc3_trb *trb_link;
522 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
526 dep->endpoint.desc = desc;
527 dep->comp_desc = comp_desc;
528 dep->type = usb_endpoint_type(desc);
529 dep->flags |= DWC3_EP_ENABLED;
531 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
532 reg |= DWC3_DALEPENA_EP(dep->number);
533 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
535 if (!usb_endpoint_xfer_isoc(desc))
538 /* Link TRB for ISOC. The HWO bit is never reset */
539 trb_st_hw = &dep->trb_pool[0];
541 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
542 memset(trb_link, 0, sizeof(*trb_link));
544 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
545 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
546 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
547 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
550 switch (usb_endpoint_type(desc)) {
551 case USB_ENDPOINT_XFER_CONTROL:
552 strlcat(dep->name, "-control", sizeof(dep->name));
554 case USB_ENDPOINT_XFER_ISOC:
555 strlcat(dep->name, "-isoc", sizeof(dep->name));
557 case USB_ENDPOINT_XFER_BULK:
558 strlcat(dep->name, "-bulk", sizeof(dep->name));
560 case USB_ENDPOINT_XFER_INT:
561 strlcat(dep->name, "-int", sizeof(dep->name));
564 dev_err(dwc->dev, "invalid endpoint transfer type\n");
570 static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
571 static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
573 struct dwc3_request *req;
575 if (!list_empty(&dep->req_queued)) {
576 dwc3_stop_active_transfer(dwc, dep->number, true);
578 /* - giveback all requests to gadget driver */
579 while (!list_empty(&dep->req_queued)) {
580 req = next_request(&dep->req_queued);
582 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
586 while (!list_empty(&dep->request_list)) {
587 req = next_request(&dep->request_list);
589 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
594 * __dwc3_gadget_ep_disable - Disables a HW endpoint
595 * @dep: the endpoint to disable
597 * This function also removes requests which are currently processed ny the
598 * hardware and those which are not yet scheduled.
599 * Caller should take care of locking.
601 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
603 struct dwc3 *dwc = dep->dwc;
606 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
608 dwc3_remove_requests(dwc, dep);
610 /* make sure HW endpoint isn't stalled */
611 if (dep->flags & DWC3_EP_STALL)
612 __dwc3_gadget_ep_set_halt(dep, 0, false);
614 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
615 reg &= ~DWC3_DALEPENA_EP(dep->number);
616 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
618 dep->stream_capable = false;
619 dep->endpoint.desc = NULL;
620 dep->comp_desc = NULL;
624 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
626 (dep->number & 1) ? "in" : "out");
631 /* -------------------------------------------------------------------------- */
633 static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
634 const struct usb_endpoint_descriptor *desc)
639 static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
644 /* -------------------------------------------------------------------------- */
646 static int dwc3_gadget_ep_enable(struct usb_ep *ep,
647 const struct usb_endpoint_descriptor *desc)
654 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
655 pr_debug("dwc3: invalid parameters\n");
659 if (!desc->wMaxPacketSize) {
660 pr_debug("dwc3: missing wMaxPacketSize\n");
664 dep = to_dwc3_ep(ep);
667 if (dep->flags & DWC3_EP_ENABLED) {
668 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
673 spin_lock_irqsave(&dwc->lock, flags);
674 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
675 spin_unlock_irqrestore(&dwc->lock, flags);
680 static int dwc3_gadget_ep_disable(struct usb_ep *ep)
688 pr_debug("dwc3: invalid parameters\n");
692 dep = to_dwc3_ep(ep);
695 if (!(dep->flags & DWC3_EP_ENABLED)) {
696 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
701 spin_lock_irqsave(&dwc->lock, flags);
702 ret = __dwc3_gadget_ep_disable(dep);
703 spin_unlock_irqrestore(&dwc->lock, flags);
708 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
711 struct dwc3_request *req;
712 struct dwc3_ep *dep = to_dwc3_ep(ep);
714 req = kzalloc(sizeof(*req), gfp_flags);
718 req->epnum = dep->number;
721 trace_dwc3_alloc_request(req);
723 return &req->request;
726 static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
727 struct usb_request *request)
729 struct dwc3_request *req = to_dwc3_request(request);
731 trace_dwc3_free_request(req);
736 * dwc3_prepare_one_trb - setup one TRB from one request
737 * @dep: endpoint for which this request is prepared
738 * @req: dwc3_request pointer
740 static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
741 struct dwc3_request *req, dma_addr_t dma,
742 unsigned length, unsigned last, unsigned chain, unsigned node)
744 struct dwc3_trb *trb;
746 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
747 dep->name, req, (unsigned long long) dma,
748 length, last ? " last" : "",
749 chain ? " chain" : "");
752 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
755 dwc3_gadget_move_request_queued(req);
757 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
758 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
762 /* Skip the LINK-TRB on ISOC */
763 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
764 usb_endpoint_xfer_isoc(dep->endpoint.desc))
767 trb->size = DWC3_TRB_SIZE_LENGTH(length);
768 trb->bpl = lower_32_bits(dma);
769 trb->bph = upper_32_bits(dma);
771 switch (usb_endpoint_type(dep->endpoint.desc)) {
772 case USB_ENDPOINT_XFER_CONTROL:
773 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
776 case USB_ENDPOINT_XFER_ISOC:
778 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
780 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
783 case USB_ENDPOINT_XFER_BULK:
784 case USB_ENDPOINT_XFER_INT:
785 trb->ctrl = DWC3_TRBCTL_NORMAL;
789 * This is only possible with faulty memory because we
790 * checked it already :)
795 if (!req->request.no_interrupt && !chain)
796 trb->ctrl |= DWC3_TRB_CTRL_IOC;
798 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
799 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
800 trb->ctrl |= DWC3_TRB_CTRL_CSP;
802 trb->ctrl |= DWC3_TRB_CTRL_LST;
806 trb->ctrl |= DWC3_TRB_CTRL_CHN;
808 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
809 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
811 trb->ctrl |= DWC3_TRB_CTRL_HWO;
813 trace_dwc3_prepare_trb(dep, trb);
817 * dwc3_prepare_trbs - setup TRBs from requests
818 * @dep: endpoint for which requests are being prepared
819 * @starting: true if the endpoint is idle and no requests are queued.
821 * The function goes through the requests list and sets up TRBs for the
822 * transfers. The function returns once there are no more TRBs available or
823 * it runs out of requests.
825 static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
827 struct dwc3_request *req, *n;
830 unsigned int last_one = 0;
832 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
834 /* the first request must not be queued */
835 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
837 /* Can't wrap around on a non-isoc EP since there's no link TRB */
838 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
839 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
845 * If busy & slot are equal than it is either full or empty. If we are
846 * starting to process requests then we are empty. Otherwise we are
847 * full and don't do anything
852 trbs_left = DWC3_TRB_NUM;
854 * In case we start from scratch, we queue the ISOC requests
855 * starting from slot 1. This is done because we use ring
856 * buffer and have no LST bit to stop us. Instead, we place
857 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
858 * after the first request so we start at slot 1 and have
859 * 7 requests proceed before we hit the first IOC.
860 * Other transfer types don't use the ring buffer and are
861 * processed from the first TRB until the last one. Since we
862 * don't wrap around we have to start at the beginning.
864 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
873 /* The last TRB is a link TRB, not used for xfer */
874 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
877 list_for_each_entry_safe(req, n, &dep->request_list, list) {
882 if (req->request.num_mapped_sgs > 0) {
883 struct usb_request *request = &req->request;
884 struct scatterlist *sg = request->sg;
885 struct scatterlist *s;
888 for_each_sg(sg, s, request->num_mapped_sgs, i) {
889 unsigned chain = true;
891 length = sg_dma_len(s);
892 dma = sg_dma_address(s);
894 if (i == (request->num_mapped_sgs - 1) ||
896 if (list_empty(&dep->request_list))
908 dwc3_prepare_one_trb(dep, req, dma, length,
918 dma = req->request.dma;
919 length = req->request.length;
925 /* Is this the last request? */
926 if (list_is_last(&req->list, &dep->request_list))
929 dwc3_prepare_one_trb(dep, req, dma, length,
938 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
941 struct dwc3_gadget_ep_cmd_params params;
942 struct dwc3_request *req;
943 struct dwc3 *dwc = dep->dwc;
947 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
948 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
951 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
954 * If we are getting here after a short-out-packet we don't enqueue any
955 * new requests as we try to set the IOC bit only on the last request.
958 if (list_empty(&dep->req_queued))
959 dwc3_prepare_trbs(dep, start_new);
961 /* req points to the first request which will be sent */
962 req = next_request(&dep->req_queued);
964 dwc3_prepare_trbs(dep, start_new);
967 * req points to the first request where HWO changed from 0 to 1
969 req = next_request(&dep->req_queued);
972 dep->flags |= DWC3_EP_PENDING_REQUEST;
976 memset(¶ms, 0, sizeof(params));
979 params.param0 = upper_32_bits(req->trb_dma);
980 params.param1 = lower_32_bits(req->trb_dma);
981 cmd = DWC3_DEPCMD_STARTTRANSFER;
983 cmd = DWC3_DEPCMD_UPDATETRANSFER;
986 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
987 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms);
989 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
992 * FIXME we need to iterate over the list of requests
993 * here and stop, unmap, free and del each of the linked
994 * requests instead of what we do now.
996 usb_gadget_unmap_request(&dwc->gadget, &req->request,
998 list_del(&req->list);
1002 dep->flags |= DWC3_EP_BUSY;
1005 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
1007 WARN_ON_ONCE(!dep->resource_index);
1013 static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1014 struct dwc3_ep *dep, u32 cur_uf)
1018 if (list_empty(&dep->request_list)) {
1019 dwc3_trace(trace_dwc3_gadget,
1020 "ISOC ep %s run out for requests",
1022 dep->flags |= DWC3_EP_PENDING_REQUEST;
1026 /* 4 micro frames in the future */
1027 uf = cur_uf + dep->interval * 4;
1029 __dwc3_gadget_kick_transfer(dep, uf, 1);
1032 static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1033 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1037 mask = ~(dep->interval - 1);
1038 cur_uf = event->parameters & mask;
1040 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1043 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1045 struct dwc3 *dwc = dep->dwc;
1048 req->request.actual = 0;
1049 req->request.status = -EINPROGRESS;
1050 req->direction = dep->direction;
1051 req->epnum = dep->number;
1053 trace_dwc3_ep_queue(req);
1056 * We only add to our list of requests now and
1057 * start consuming the list once we get XferNotReady
1060 * That way, we avoid doing anything that we don't need
1061 * to do now and defer it until the point we receive a
1062 * particular token from the Host side.
1064 * This will also avoid Host cancelling URBs due to too
1067 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1072 list_add_tail(&req->list, &dep->request_list);
1075 * There are a few special cases:
1077 * 1. XferNotReady with empty list of requests. We need to kick the
1078 * transfer here in that situation, otherwise we will be NAKing
1079 * forever. If we get XferNotReady before gadget driver has a
1080 * chance to queue a request, we will ACK the IRQ but won't be
1081 * able to receive the data until the next request is queued.
1082 * The following code is handling exactly that.
1085 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
1087 * If xfernotready is already elapsed and it is a case
1088 * of isoc transfer, then issue END TRANSFER, so that
1089 * you can receive xfernotready again and can have
1090 * notion of current microframe.
1092 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1093 if (list_empty(&dep->req_queued)) {
1094 dwc3_stop_active_transfer(dwc, dep->number, true);
1095 dep->flags = DWC3_EP_ENABLED;
1100 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1101 if (ret && ret != -EBUSY)
1102 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1108 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1109 * kick the transfer here after queuing a request, otherwise the
1110 * core may not see the modified TRB(s).
1112 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1113 (dep->flags & DWC3_EP_BUSY) &&
1114 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
1115 WARN_ON_ONCE(!dep->resource_index);
1116 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
1118 if (ret && ret != -EBUSY)
1119 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1125 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1126 * right away, otherwise host will not know we have streams to be
1129 if (dep->stream_capable) {
1130 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1131 if (ret && ret != -EBUSY)
1132 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1139 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1142 struct dwc3_request *req = to_dwc3_request(request);
1143 struct dwc3_ep *dep = to_dwc3_ep(ep);
1144 struct dwc3 *dwc = dep->dwc;
1146 unsigned long flags;
1150 spin_lock_irqsave(&dwc->lock, flags);
1151 if (!dep->endpoint.desc) {
1152 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1158 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1159 request, req->dep->name)) {
1164 ret = __dwc3_gadget_ep_queue(dep, req);
1167 spin_unlock_irqrestore(&dwc->lock, flags);
1172 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1173 struct usb_request *request)
1175 struct dwc3_request *req = to_dwc3_request(request);
1176 struct dwc3_request *r = NULL;
1178 struct dwc3_ep *dep = to_dwc3_ep(ep);
1179 struct dwc3 *dwc = dep->dwc;
1181 unsigned long flags;
1184 trace_dwc3_ep_dequeue(req);
1186 spin_lock_irqsave(&dwc->lock, flags);
1188 list_for_each_entry(r, &dep->request_list, list) {
1194 list_for_each_entry(r, &dep->req_queued, list) {
1199 /* wait until it is processed */
1200 dwc3_stop_active_transfer(dwc, dep->number, true);
1203 dev_err(dwc->dev, "request %p was not queued to %s\n",
1210 /* giveback the request */
1211 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1214 spin_unlock_irqrestore(&dwc->lock, flags);
1219 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1221 struct dwc3_gadget_ep_cmd_params params;
1222 struct dwc3 *dwc = dep->dwc;
1225 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1226 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1230 memset(¶ms, 0x00, sizeof(params));
1233 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1234 (!list_empty(&dep->req_queued) ||
1235 !list_empty(&dep->request_list)))) {
1236 dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
1241 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1242 DWC3_DEPCMD_SETSTALL, ¶ms);
1244 dev_err(dwc->dev, "failed to set STALL on %s\n",
1247 dep->flags |= DWC3_EP_STALL;
1249 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1250 DWC3_DEPCMD_CLEARSTALL, ¶ms);
1252 dev_err(dwc->dev, "failed to clear STALL on %s\n",
1255 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1261 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1263 struct dwc3_ep *dep = to_dwc3_ep(ep);
1264 struct dwc3 *dwc = dep->dwc;
1266 unsigned long flags;
1270 spin_lock_irqsave(&dwc->lock, flags);
1271 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1272 spin_unlock_irqrestore(&dwc->lock, flags);
1277 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1279 struct dwc3_ep *dep = to_dwc3_ep(ep);
1280 struct dwc3 *dwc = dep->dwc;
1281 unsigned long flags;
1284 spin_lock_irqsave(&dwc->lock, flags);
1285 dep->flags |= DWC3_EP_WEDGE;
1287 if (dep->number == 0 || dep->number == 1)
1288 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1290 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1291 spin_unlock_irqrestore(&dwc->lock, flags);
1296 /* -------------------------------------------------------------------------- */
1298 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1299 .bLength = USB_DT_ENDPOINT_SIZE,
1300 .bDescriptorType = USB_DT_ENDPOINT,
1301 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1304 static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1305 .enable = dwc3_gadget_ep0_enable,
1306 .disable = dwc3_gadget_ep0_disable,
1307 .alloc_request = dwc3_gadget_ep_alloc_request,
1308 .free_request = dwc3_gadget_ep_free_request,
1309 .queue = dwc3_gadget_ep0_queue,
1310 .dequeue = dwc3_gadget_ep_dequeue,
1311 .set_halt = dwc3_gadget_ep0_set_halt,
1312 .set_wedge = dwc3_gadget_ep_set_wedge,
1315 static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1316 .enable = dwc3_gadget_ep_enable,
1317 .disable = dwc3_gadget_ep_disable,
1318 .alloc_request = dwc3_gadget_ep_alloc_request,
1319 .free_request = dwc3_gadget_ep_free_request,
1320 .queue = dwc3_gadget_ep_queue,
1321 .dequeue = dwc3_gadget_ep_dequeue,
1322 .set_halt = dwc3_gadget_ep_set_halt,
1323 .set_wedge = dwc3_gadget_ep_set_wedge,
1326 /* -------------------------------------------------------------------------- */
1328 static int dwc3_gadget_get_frame(struct usb_gadget *g)
1330 struct dwc3 *dwc = gadget_to_dwc(g);
1333 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1334 return DWC3_DSTS_SOFFN(reg);
1337 static int dwc3_gadget_wakeup(struct usb_gadget *g)
1339 struct dwc3 *dwc = gadget_to_dwc(g);
1341 unsigned long timeout;
1342 unsigned long flags;
1351 spin_lock_irqsave(&dwc->lock, flags);
1354 * According to the Databook Remote wakeup request should
1355 * be issued only when the device is in early suspend state.
1357 * We can check that via USB Link State bits in DSTS register.
1359 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1361 speed = reg & DWC3_DSTS_CONNECTSPD;
1362 if (speed == DWC3_DSTS_SUPERSPEED) {
1363 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1368 link_state = DWC3_DSTS_USBLNKST(reg);
1370 switch (link_state) {
1371 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1372 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1375 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1381 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1383 dev_err(dwc->dev, "failed to put link in Recovery\n");
1387 /* Recent versions do this automatically */
1388 if (dwc->revision < DWC3_REVISION_194A) {
1389 /* write zeroes to Link Change Request */
1390 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1391 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1392 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1395 /* poll until Link State changes to ON */
1396 timeout = jiffies + msecs_to_jiffies(100);
1398 while (!time_after(jiffies, timeout)) {
1399 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1401 /* in HS, means ON */
1402 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1406 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1407 dev_err(dwc->dev, "failed to send remote wakeup\n");
1412 spin_unlock_irqrestore(&dwc->lock, flags);
1417 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1420 struct dwc3 *dwc = gadget_to_dwc(g);
1421 unsigned long flags;
1423 spin_lock_irqsave(&dwc->lock, flags);
1424 g->is_selfpowered = !!is_selfpowered;
1425 spin_unlock_irqrestore(&dwc->lock, flags);
1430 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1435 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1437 if (dwc->revision <= DWC3_REVISION_187A) {
1438 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1439 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1442 if (dwc->revision >= DWC3_REVISION_194A)
1443 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1444 reg |= DWC3_DCTL_RUN_STOP;
1446 if (dwc->has_hibernation)
1447 reg |= DWC3_DCTL_KEEP_CONNECT;
1449 dwc->pullups_connected = true;
1451 reg &= ~DWC3_DCTL_RUN_STOP;
1453 if (dwc->has_hibernation && !suspend)
1454 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1456 dwc->pullups_connected = false;
1459 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1462 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1464 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1467 if (reg & DWC3_DSTS_DEVCTRLHLT)
1476 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
1478 ? dwc->gadget_driver->function : "no-function",
1479 is_on ? "connect" : "disconnect");
1484 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1486 struct dwc3 *dwc = gadget_to_dwc(g);
1487 unsigned long flags;
1492 spin_lock_irqsave(&dwc->lock, flags);
1493 ret = dwc3_gadget_run_stop(dwc, is_on, false);
1494 spin_unlock_irqrestore(&dwc->lock, flags);
1499 static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1503 /* Enable all but Start and End of Frame IRQs */
1504 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1505 DWC3_DEVTEN_EVNTOVERFLOWEN |
1506 DWC3_DEVTEN_CMDCMPLTEN |
1507 DWC3_DEVTEN_ERRTICERREN |
1508 DWC3_DEVTEN_WKUPEVTEN |
1509 DWC3_DEVTEN_ULSTCNGEN |
1510 DWC3_DEVTEN_CONNECTDONEEN |
1511 DWC3_DEVTEN_USBRSTEN |
1512 DWC3_DEVTEN_DISCONNEVTEN);
1514 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1517 static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1519 /* mask all interrupts */
1520 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1523 static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1524 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1526 static int dwc3_gadget_start(struct usb_gadget *g,
1527 struct usb_gadget_driver *driver)
1529 struct dwc3 *dwc = gadget_to_dwc(g);
1530 struct dwc3_ep *dep;
1531 unsigned long flags;
1536 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1537 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1538 IRQF_SHARED, "dwc3", dwc);
1540 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1545 spin_lock_irqsave(&dwc->lock, flags);
1547 if (dwc->gadget_driver) {
1548 dev_err(dwc->dev, "%s is already bound to %s\n",
1550 dwc->gadget_driver->driver.name);
1555 dwc->gadget_driver = driver;
1557 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1558 reg &= ~(DWC3_DCFG_SPEED_MASK);
1561 * WORKAROUND: DWC3 revision < 2.20a have an issue
1562 * which would cause metastability state on Run/Stop
1563 * bit if we try to force the IP to USB2-only mode.
1565 * Because of that, we cannot configure the IP to any
1566 * speed other than the SuperSpeed
1570 * STAR#9000525659: Clock Domain Crossing on DCTL in
1573 if (dwc->revision < DWC3_REVISION_220A) {
1574 reg |= DWC3_DCFG_SUPERSPEED;
1576 switch (dwc->maximum_speed) {
1578 reg |= DWC3_DSTS_LOWSPEED;
1580 case USB_SPEED_FULL:
1581 reg |= DWC3_DSTS_FULLSPEED1;
1583 case USB_SPEED_HIGH:
1584 reg |= DWC3_DSTS_HIGHSPEED;
1586 case USB_SPEED_SUPER: /* FALLTHROUGH */
1587 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1589 reg |= DWC3_DSTS_SUPERSPEED;
1592 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1594 dwc->start_config_issued = false;
1596 /* Start with SuperSpeed Default */
1597 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1600 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1603 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1608 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1611 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1615 /* begin to receive SETUP packets */
1616 dwc->ep0state = EP0_SETUP_PHASE;
1617 dwc3_ep0_out_start(dwc);
1619 dwc3_gadget_enable_irq(dwc);
1621 spin_unlock_irqrestore(&dwc->lock, flags);
1626 __dwc3_gadget_ep_disable(dwc->eps[0]);
1629 dwc->gadget_driver = NULL;
1632 spin_unlock_irqrestore(&dwc->lock, flags);
1640 static int dwc3_gadget_stop(struct usb_gadget *g)
1642 struct dwc3 *dwc = gadget_to_dwc(g);
1643 unsigned long flags;
1646 spin_lock_irqsave(&dwc->lock, flags);
1648 dwc3_gadget_disable_irq(dwc);
1649 __dwc3_gadget_ep_disable(dwc->eps[0]);
1650 __dwc3_gadget_ep_disable(dwc->eps[1]);
1652 dwc->gadget_driver = NULL;
1654 spin_unlock_irqrestore(&dwc->lock, flags);
1656 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1662 static const struct usb_gadget_ops dwc3_gadget_ops = {
1663 .get_frame = dwc3_gadget_get_frame,
1664 .wakeup = dwc3_gadget_wakeup,
1665 .set_selfpowered = dwc3_gadget_set_selfpowered,
1666 .pullup = dwc3_gadget_pullup,
1667 .udc_start = dwc3_gadget_start,
1668 .udc_stop = dwc3_gadget_stop,
1671 /* -------------------------------------------------------------------------- */
1673 static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1674 u8 num, u32 direction)
1676 struct dwc3_ep *dep;
1679 for (i = 0; i < num; i++) {
1680 u8 epnum = (i << 1) | (!!direction);
1682 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1687 dep->number = epnum;
1688 dep->direction = !!direction;
1689 dwc->eps[epnum] = dep;
1691 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1692 (epnum & 1) ? "in" : "out");
1694 dep->endpoint.name = dep->name;
1696 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
1698 if (epnum == 0 || epnum == 1) {
1699 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
1700 dep->endpoint.maxburst = 1;
1701 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1703 dwc->gadget.ep0 = &dep->endpoint;
1707 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
1708 dep->endpoint.max_streams = 15;
1709 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1710 list_add_tail(&dep->endpoint.ep_list,
1711 &dwc->gadget.ep_list);
1713 ret = dwc3_alloc_trb_pool(dep);
1718 if (epnum == 0 || epnum == 1) {
1719 dep->endpoint.caps.type_control = true;
1721 dep->endpoint.caps.type_iso = true;
1722 dep->endpoint.caps.type_bulk = true;
1723 dep->endpoint.caps.type_int = true;
1726 dep->endpoint.caps.dir_in = !!direction;
1727 dep->endpoint.caps.dir_out = !direction;
1729 INIT_LIST_HEAD(&dep->request_list);
1730 INIT_LIST_HEAD(&dep->req_queued);
1736 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1740 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1742 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1744 dwc3_trace(trace_dwc3_gadget,
1745 "failed to allocate OUT endpoints");
1749 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1751 dwc3_trace(trace_dwc3_gadget,
1752 "failed to allocate IN endpoints");
1759 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1761 struct dwc3_ep *dep;
1764 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1765 dep = dwc->eps[epnum];
1769 * Physical endpoints 0 and 1 are special; they form the
1770 * bi-directional USB endpoint 0.
1772 * For those two physical endpoints, we don't allocate a TRB
1773 * pool nor do we add them the endpoints list. Due to that, we
1774 * shouldn't do these two operations otherwise we would end up
1775 * with all sorts of bugs when removing dwc3.ko.
1777 if (epnum != 0 && epnum != 1) {
1778 dwc3_free_trb_pool(dep);
1779 list_del(&dep->endpoint.ep_list);
1786 /* -------------------------------------------------------------------------- */
1788 static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1789 struct dwc3_request *req, struct dwc3_trb *trb,
1790 const struct dwc3_event_depevt *event, int status)
1793 unsigned int s_pkt = 0;
1794 unsigned int trb_status;
1796 trace_dwc3_complete_trb(dep, trb);
1798 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1800 * We continue despite the error. There is not much we
1801 * can do. If we don't clean it up we loop forever. If
1802 * we skip the TRB then it gets overwritten after a
1803 * while since we use them in a ring buffer. A BUG()
1804 * would help. Lets hope that if this occurs, someone
1805 * fixes the root cause instead of looking away :)
1807 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1809 count = trb->size & DWC3_TRB_SIZE_MASK;
1811 if (dep->direction) {
1813 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1814 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1815 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1818 * If missed isoc occurred and there is
1819 * no request queued then issue END
1820 * TRANSFER, so that core generates
1821 * next xfernotready and we will issue
1822 * a fresh START TRANSFER.
1823 * If there are still queued request
1824 * then wait, do not issue either END
1825 * or UPDATE TRANSFER, just attach next
1826 * request in request_list during
1827 * giveback.If any future queued request
1828 * is successfully transferred then we
1829 * will issue UPDATE TRANSFER for all
1830 * request in the request_list.
1832 dep->flags |= DWC3_EP_MISSED_ISOC;
1834 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1836 status = -ECONNRESET;
1839 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1842 if (count && (event->status & DEPEVT_STATUS_SHORT))
1847 * We assume here we will always receive the entire data block
1848 * which we should receive. Meaning, if we program RX to
1849 * receive 4K but we receive only 2K, we assume that's all we
1850 * should receive and we simply bounce the request back to the
1851 * gadget driver for further processing.
1853 req->request.actual += req->request.length - count;
1856 if ((event->status & DEPEVT_STATUS_LST) &&
1857 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1858 DWC3_TRB_CTRL_HWO)))
1860 if ((event->status & DEPEVT_STATUS_IOC) &&
1861 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1866 static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1867 const struct dwc3_event_depevt *event, int status)
1869 struct dwc3_request *req;
1870 struct dwc3_trb *trb;
1875 req = next_request(&dep->req_queued);
1882 slot = req->start_slot + i;
1883 if ((slot == DWC3_TRB_NUM - 1) &&
1884 usb_endpoint_xfer_isoc(dep->endpoint.desc))
1886 slot %= DWC3_TRB_NUM;
1887 trb = &dep->trb_pool[slot];
1889 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1893 } while (++i < req->request.num_mapped_sgs);
1895 dwc3_gadget_giveback(dep, req, status);
1897 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1898 list_empty(&dep->req_queued)) {
1899 if (list_empty(&dep->request_list)) {
1901 * If there is no entry in request list then do
1902 * not issue END TRANSFER now. Just set PENDING
1903 * flag, so that END TRANSFER is issued when an
1904 * entry is added into request list.
1906 dep->flags = DWC3_EP_PENDING_REQUEST;
1908 dwc3_stop_active_transfer(dwc, dep->number, true);
1909 dep->flags = DWC3_EP_ENABLED;
1917 static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1918 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1920 unsigned status = 0;
1922 u32 is_xfer_complete;
1924 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
1926 if (event->status & DEPEVT_STATUS_BUSERR)
1927 status = -ECONNRESET;
1929 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
1930 if (clean_busy && (is_xfer_complete ||
1931 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
1932 dep->flags &= ~DWC3_EP_BUSY;
1935 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1936 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1938 if (dwc->revision < DWC3_REVISION_183A) {
1942 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
1945 if (!(dep->flags & DWC3_EP_ENABLED))
1948 if (!list_empty(&dep->req_queued))
1952 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1954 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1960 static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1961 const struct dwc3_event_depevt *event)
1963 struct dwc3_ep *dep;
1964 u8 epnum = event->endpoint_number;
1966 dep = dwc->eps[epnum];
1968 if (!(dep->flags & DWC3_EP_ENABLED))
1971 if (epnum == 0 || epnum == 1) {
1972 dwc3_ep0_interrupt(dwc, event);
1976 switch (event->endpoint_event) {
1977 case DWC3_DEPEVT_XFERCOMPLETE:
1978 dep->resource_index = 0;
1980 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1981 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1986 dwc3_endpoint_transfer_complete(dwc, dep, event);
1988 case DWC3_DEPEVT_XFERINPROGRESS:
1989 dwc3_endpoint_transfer_complete(dwc, dep, event);
1991 case DWC3_DEPEVT_XFERNOTREADY:
1992 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1993 dwc3_gadget_start_isoc(dwc, dep, event);
1997 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
1998 dep->name, event->status &
1999 DEPEVT_STATUS_TRANSFER_ACTIVE
2001 : "Transfer Not Active");
2003 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
2004 if (!ret || ret == -EBUSY)
2007 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
2012 case DWC3_DEPEVT_STREAMEVT:
2013 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2014 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2019 switch (event->status) {
2020 case DEPEVT_STREAMEVT_FOUND:
2021 dwc3_trace(trace_dwc3_gadget,
2022 "Stream %d found and started",
2026 case DEPEVT_STREAMEVT_NOTFOUND:
2029 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2032 case DWC3_DEPEVT_RXTXFIFOEVT:
2033 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2035 case DWC3_DEPEVT_EPCMDCMPLT:
2036 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
2041 static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2043 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2044 spin_unlock(&dwc->lock);
2045 dwc->gadget_driver->disconnect(&dwc->gadget);
2046 spin_lock(&dwc->lock);
2050 static void dwc3_suspend_gadget(struct dwc3 *dwc)
2052 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2053 spin_unlock(&dwc->lock);
2054 dwc->gadget_driver->suspend(&dwc->gadget);
2055 spin_lock(&dwc->lock);
2059 static void dwc3_resume_gadget(struct dwc3 *dwc)
2061 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2062 spin_unlock(&dwc->lock);
2063 dwc->gadget_driver->resume(&dwc->gadget);
2064 spin_lock(&dwc->lock);
2068 static void dwc3_reset_gadget(struct dwc3 *dwc)
2070 if (!dwc->gadget_driver)
2073 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2074 spin_unlock(&dwc->lock);
2075 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2076 spin_lock(&dwc->lock);
2080 static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2082 struct dwc3_ep *dep;
2083 struct dwc3_gadget_ep_cmd_params params;
2087 dep = dwc->eps[epnum];
2089 if (!dep->resource_index)
2093 * NOTICE: We are violating what the Databook says about the
2094 * EndTransfer command. Ideally we would _always_ wait for the
2095 * EndTransfer Command Completion IRQ, but that's causing too
2096 * much trouble synchronizing between us and gadget driver.
2098 * We have discussed this with the IP Provider and it was
2099 * suggested to giveback all requests here, but give HW some
2100 * extra time to synchronize with the interconnect. We're using
2101 * an arbitrary 100us delay for that.
2103 * Note also that a similar handling was tested by Synopsys
2104 * (thanks a lot Paul) and nothing bad has come out of it.
2105 * In short, what we're doing is:
2107 * - Issue EndTransfer WITH CMDIOC bit set
2111 cmd = DWC3_DEPCMD_ENDTRANSFER;
2112 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2113 cmd |= DWC3_DEPCMD_CMDIOC;
2114 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2115 memset(¶ms, 0, sizeof(params));
2116 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms);
2118 dep->resource_index = 0;
2119 dep->flags &= ~DWC3_EP_BUSY;
2123 static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2127 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2128 struct dwc3_ep *dep;
2130 dep = dwc->eps[epnum];
2134 if (!(dep->flags & DWC3_EP_ENABLED))
2137 dwc3_remove_requests(dwc, dep);
2141 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2145 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2146 struct dwc3_ep *dep;
2147 struct dwc3_gadget_ep_cmd_params params;
2150 dep = dwc->eps[epnum];
2154 if (!(dep->flags & DWC3_EP_STALL))
2157 dep->flags &= ~DWC3_EP_STALL;
2159 memset(¶ms, 0, sizeof(params));
2160 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2161 DWC3_DEPCMD_CLEARSTALL, ¶ms);
2166 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2170 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2171 reg &= ~DWC3_DCTL_INITU1ENA;
2172 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2174 reg &= ~DWC3_DCTL_INITU2ENA;
2175 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2177 dwc3_disconnect_gadget(dwc);
2178 dwc->start_config_issued = false;
2180 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2181 dwc->setup_packet_pending = false;
2182 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
2185 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2190 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2191 * would cause a missing Disconnect Event if there's a
2192 * pending Setup Packet in the FIFO.
2194 * There's no suggested workaround on the official Bug
2195 * report, which states that "unless the driver/application
2196 * is doing any special handling of a disconnect event,
2197 * there is no functional issue".
2199 * Unfortunately, it turns out that we _do_ some special
2200 * handling of a disconnect event, namely complete all
2201 * pending transfers, notify gadget driver of the
2202 * disconnection, and so on.
2204 * Our suggested workaround is to follow the Disconnect
2205 * Event steps here, instead, based on a setup_packet_pending
2206 * flag. Such flag gets set whenever we have a XferNotReady
2207 * event on EP0 and gets cleared on XferComplete for the
2212 * STAR#9000466709: RTL: Device : Disconnect event not
2213 * generated if setup packet pending in FIFO
2215 if (dwc->revision < DWC3_REVISION_188A) {
2216 if (dwc->setup_packet_pending)
2217 dwc3_gadget_disconnect_interrupt(dwc);
2220 dwc3_reset_gadget(dwc);
2222 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2223 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2224 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2225 dwc->test_mode = false;
2227 dwc3_stop_active_transfers(dwc);
2228 dwc3_clear_stall_all_ep(dwc);
2229 dwc->start_config_issued = false;
2231 /* Reset device address to zero */
2232 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2233 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2234 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2237 static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2240 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2243 * We change the clock only at SS but I dunno why I would want to do
2244 * this. Maybe it becomes part of the power saving plan.
2247 if (speed != DWC3_DSTS_SUPERSPEED)
2251 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2252 * each time on Connect Done.
2257 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2258 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2259 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2262 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2264 struct dwc3_ep *dep;
2269 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2270 speed = reg & DWC3_DSTS_CONNECTSPD;
2273 dwc3_update_ram_clk_sel(dwc, speed);
2276 case DWC3_DCFG_SUPERSPEED:
2278 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2279 * would cause a missing USB3 Reset event.
2281 * In such situations, we should force a USB3 Reset
2282 * event by calling our dwc3_gadget_reset_interrupt()
2287 * STAR#9000483510: RTL: SS : USB3 reset event may
2288 * not be generated always when the link enters poll
2290 if (dwc->revision < DWC3_REVISION_190A)
2291 dwc3_gadget_reset_interrupt(dwc);
2293 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2294 dwc->gadget.ep0->maxpacket = 512;
2295 dwc->gadget.speed = USB_SPEED_SUPER;
2297 case DWC3_DCFG_HIGHSPEED:
2298 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2299 dwc->gadget.ep0->maxpacket = 64;
2300 dwc->gadget.speed = USB_SPEED_HIGH;
2302 case DWC3_DCFG_FULLSPEED2:
2303 case DWC3_DCFG_FULLSPEED1:
2304 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2305 dwc->gadget.ep0->maxpacket = 64;
2306 dwc->gadget.speed = USB_SPEED_FULL;
2308 case DWC3_DCFG_LOWSPEED:
2309 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2310 dwc->gadget.ep0->maxpacket = 8;
2311 dwc->gadget.speed = USB_SPEED_LOW;
2315 /* Enable USB2 LPM Capability */
2317 if ((dwc->revision > DWC3_REVISION_194A)
2318 && (speed != DWC3_DCFG_SUPERSPEED)) {
2319 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2320 reg |= DWC3_DCFG_LPM_CAP;
2321 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2323 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2324 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2326 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2329 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2330 * DCFG.LPMCap is set, core responses with an ACK and the
2331 * BESL value in the LPM token is less than or equal to LPM
2334 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2335 && dwc->has_lpm_erratum,
2336 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2338 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2339 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2341 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2343 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2344 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2345 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2349 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2352 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2357 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2360 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2365 * Configure PHY via GUSB3PIPECTLn if required.
2367 * Update GTXFIFOSIZn
2369 * In both cases reset values should be sufficient.
2373 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2376 * TODO take core out of low power mode when that's
2380 dwc->gadget_driver->resume(&dwc->gadget);
2383 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2384 unsigned int evtinfo)
2386 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2387 unsigned int pwropt;
2390 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2391 * Hibernation mode enabled which would show up when device detects
2392 * host-initiated U3 exit.
2394 * In that case, device will generate a Link State Change Interrupt
2395 * from U3 to RESUME which is only necessary if Hibernation is
2398 * There are no functional changes due to such spurious event and we
2399 * just need to ignore it.
2403 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2406 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2407 if ((dwc->revision < DWC3_REVISION_250A) &&
2408 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2409 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2410 (next == DWC3_LINK_STATE_RESUME)) {
2411 dwc3_trace(trace_dwc3_gadget,
2412 "ignoring transition U3 -> Resume");
2418 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2419 * on the link partner, the USB session might do multiple entry/exit
2420 * of low power states before a transfer takes place.
2422 * Due to this problem, we might experience lower throughput. The
2423 * suggested workaround is to disable DCTL[12:9] bits if we're
2424 * transitioning from U1/U2 to U0 and enable those bits again
2425 * after a transfer completes and there are no pending transfers
2426 * on any of the enabled endpoints.
2428 * This is the first half of that workaround.
2432 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2433 * core send LGO_Ux entering U0
2435 if (dwc->revision < DWC3_REVISION_183A) {
2436 if (next == DWC3_LINK_STATE_U0) {
2440 switch (dwc->link_state) {
2441 case DWC3_LINK_STATE_U1:
2442 case DWC3_LINK_STATE_U2:
2443 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2444 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2445 | DWC3_DCTL_ACCEPTU2ENA
2446 | DWC3_DCTL_INITU1ENA
2447 | DWC3_DCTL_ACCEPTU1ENA);
2450 dwc->u1u2 = reg & u1u2;
2454 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2464 case DWC3_LINK_STATE_U1:
2465 if (dwc->speed == USB_SPEED_SUPER)
2466 dwc3_suspend_gadget(dwc);
2468 case DWC3_LINK_STATE_U2:
2469 case DWC3_LINK_STATE_U3:
2470 dwc3_suspend_gadget(dwc);
2472 case DWC3_LINK_STATE_RESUME:
2473 dwc3_resume_gadget(dwc);
2480 dwc->link_state = next;
2483 static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2484 unsigned int evtinfo)
2486 unsigned int is_ss = evtinfo & BIT(4);
2489 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2490 * have a known issue which can cause USB CV TD.9.23 to fail
2493 * Because of this issue, core could generate bogus hibernation
2494 * events which SW needs to ignore.
2498 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2499 * Device Fallback from SuperSpeed
2501 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2504 /* enter hibernation here */
2507 static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2508 const struct dwc3_event_devt *event)
2510 switch (event->type) {
2511 case DWC3_DEVICE_EVENT_DISCONNECT:
2512 dwc3_gadget_disconnect_interrupt(dwc);
2514 case DWC3_DEVICE_EVENT_RESET:
2515 dwc3_gadget_reset_interrupt(dwc);
2517 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2518 dwc3_gadget_conndone_interrupt(dwc);
2520 case DWC3_DEVICE_EVENT_WAKEUP:
2521 dwc3_gadget_wakeup_interrupt(dwc);
2523 case DWC3_DEVICE_EVENT_HIBER_REQ:
2524 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2525 "unexpected hibernation event\n"))
2528 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2530 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2531 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2533 case DWC3_DEVICE_EVENT_EOPF:
2534 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2536 case DWC3_DEVICE_EVENT_SOF:
2537 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
2539 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2540 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
2542 case DWC3_DEVICE_EVENT_CMD_CMPL:
2543 dwc3_trace(trace_dwc3_gadget, "Command Complete");
2545 case DWC3_DEVICE_EVENT_OVERFLOW:
2546 dwc3_trace(trace_dwc3_gadget, "Overflow");
2549 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2553 static void dwc3_process_event_entry(struct dwc3 *dwc,
2554 const union dwc3_event *event)
2556 trace_dwc3_event(event->raw);
2558 /* Endpoint IRQ, handle it and return early */
2559 if (event->type.is_devspec == 0) {
2561 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2564 switch (event->type.type) {
2565 case DWC3_EVENT_TYPE_DEV:
2566 dwc3_gadget_interrupt(dwc, &event->devt);
2568 /* REVISIT what to do with Carkit and I2C events ? */
2570 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2574 static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2576 struct dwc3_event_buffer *evt;
2577 irqreturn_t ret = IRQ_NONE;
2581 evt = dwc->ev_buffs[buf];
2584 if (!(evt->flags & DWC3_EVENT_PENDING))
2588 union dwc3_event event;
2590 event.raw = *(u32 *) (evt->buf + evt->lpos);
2592 dwc3_process_event_entry(dwc, &event);
2595 * FIXME we wrap around correctly to the next entry as
2596 * almost all entries are 4 bytes in size. There is one
2597 * entry which has 12 bytes which is a regular entry
2598 * followed by 8 bytes data. ATM I don't know how
2599 * things are organized if we get next to the a
2600 * boundary so I worry about that once we try to handle
2603 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2606 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2610 evt->flags &= ~DWC3_EVENT_PENDING;
2613 /* Unmask interrupt */
2614 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2615 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2616 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2621 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2623 struct dwc3 *dwc = _dwc;
2624 unsigned long flags;
2625 irqreturn_t ret = IRQ_NONE;
2628 spin_lock_irqsave(&dwc->lock, flags);
2630 for (i = 0; i < dwc->num_event_buffers; i++)
2631 ret |= dwc3_process_event_buf(dwc, i);
2633 spin_unlock_irqrestore(&dwc->lock, flags);
2638 static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
2640 struct dwc3_event_buffer *evt;
2644 evt = dwc->ev_buffs[buf];
2646 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2647 count &= DWC3_GEVNTCOUNT_MASK;
2652 evt->flags |= DWC3_EVENT_PENDING;
2654 /* Mask interrupt */
2655 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2656 reg |= DWC3_GEVNTSIZ_INTMASK;
2657 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2659 return IRQ_WAKE_THREAD;
2662 static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2664 struct dwc3 *dwc = _dwc;
2666 irqreturn_t ret = IRQ_NONE;
2668 for (i = 0; i < dwc->num_event_buffers; i++) {
2671 status = dwc3_check_event_buf(dwc, i);
2672 if (status == IRQ_WAKE_THREAD)
2680 * dwc3_gadget_init - Initializes gadget related registers
2681 * @dwc: pointer to our controller context structure
2683 * Returns 0 on success otherwise negative errno.
2685 int dwc3_gadget_init(struct dwc3 *dwc)
2689 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2690 &dwc->ctrl_req_addr, GFP_KERNEL);
2691 if (!dwc->ctrl_req) {
2692 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2697 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
2698 &dwc->ep0_trb_addr, GFP_KERNEL);
2699 if (!dwc->ep0_trb) {
2700 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2705 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
2706 if (!dwc->setup_buf) {
2711 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
2712 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2714 if (!dwc->ep0_bounce) {
2715 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2720 dwc->gadget.ops = &dwc3_gadget_ops;
2721 dwc->gadget.max_speed = USB_SPEED_SUPER;
2722 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2723 dwc->gadget.sg_supported = true;
2724 dwc->gadget.name = "dwc3-gadget";
2727 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2730 dwc->gadget.quirk_ep_out_aligned_size = true;
2733 * REVISIT: Here we should clear all pending IRQs to be
2734 * sure we're starting from a well known location.
2737 ret = dwc3_gadget_init_endpoints(dwc);
2741 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2743 dev_err(dwc->dev, "failed to register udc\n");
2750 dwc3_gadget_free_endpoints(dwc);
2751 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2752 dwc->ep0_bounce, dwc->ep0_bounce_addr);
2755 kfree(dwc->setup_buf);
2758 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2759 dwc->ep0_trb, dwc->ep0_trb_addr);
2762 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2763 dwc->ctrl_req, dwc->ctrl_req_addr);
2769 /* -------------------------------------------------------------------------- */
2771 void dwc3_gadget_exit(struct dwc3 *dwc)
2773 usb_del_gadget_udc(&dwc->gadget);
2775 dwc3_gadget_free_endpoints(dwc);
2777 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2778 dwc->ep0_bounce, dwc->ep0_bounce_addr);
2780 kfree(dwc->setup_buf);
2782 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2783 dwc->ep0_trb, dwc->ep0_trb_addr);
2785 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2786 dwc->ctrl_req, dwc->ctrl_req_addr);
2789 int dwc3_gadget_suspend(struct dwc3 *dwc)
2791 if (dwc->pullups_connected) {
2792 dwc3_gadget_disable_irq(dwc);
2793 dwc3_gadget_run_stop(dwc, true, true);
2796 __dwc3_gadget_ep_disable(dwc->eps[0]);
2797 __dwc3_gadget_ep_disable(dwc->eps[1]);
2799 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2804 int dwc3_gadget_resume(struct dwc3 *dwc)
2806 struct dwc3_ep *dep;
2809 /* Start with SuperSpeed Default */
2810 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2813 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2819 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2824 /* begin to receive SETUP packets */
2825 dwc->ep0state = EP0_SETUP_PHASE;
2826 dwc3_ep0_out_start(dwc);
2828 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2830 if (dwc->pullups_connected) {
2831 dwc3_gadget_enable_irq(dwc);
2832 dwc3_gadget_run_stop(dwc, true, false);
2838 __dwc3_gadget_ep_disable(dwc->eps[0]);