39a2bfbeefb54f638f6441862880d7f9039c2e3b
[firefly-linux-kernel-4.4.55.git] / drivers / usb / host / xhci-ring.c
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 /*
24  * Ring initialization rules:
25  * 1. Each segment is initialized to zero, except for link TRBs.
26  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
27  *    Consumer Cycle State (CCS), depending on ring function.
28  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29  *
30  * Ring behavior rules:
31  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
32  *    least one free TRB in the ring.  This is useful if you want to turn that
33  *    into a link TRB and expand the ring.
34  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35  *    link TRB, then load the pointer with the address in the link TRB.  If the
36  *    link TRB had its toggle bit set, you may need to update the ring cycle
37  *    state (see cycle bit rules).  You may have to do this multiple times
38  *    until you reach a non-link TRB.
39  * 3. A ring is full if enqueue++ (for the definition of increment above)
40  *    equals the dequeue pointer.
41  *
42  * Cycle bit rules:
43  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44  *    in a link TRB, it must toggle the ring cycle state.
45  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46  *    in a link TRB, it must toggle the ring cycle state.
47  *
48  * Producer rules:
49  * 1. Check if ring is full before you enqueue.
50  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51  *    Update enqueue pointer between each write (which may update the ring
52  *    cycle state).
53  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
54  *    and endpoint rings.  If HC is the producer for the event ring,
55  *    and it generates an interrupt according to interrupt modulation rules.
56  *
57  * Consumer rules:
58  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
59  *    the TRB is owned by the consumer.
60  * 2. Update dequeue pointer (which may update the ring cycle state) and
61  *    continue processing TRBs until you reach a TRB which is not owned by you.
62  * 3. Notify the producer.  SW is the consumer for the event ring, and it
63  *   updates event ring dequeue pointer.  HC is the consumer for the command and
64  *   endpoint rings; it generates events on the event ring for these.
65  */
66
67 #include <linux/scatterlist.h>
68 #include <linux/slab.h>
69 #include "xhci.h"
70 #include "xhci-trace.h"
71
72 static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73                 struct xhci_virt_device *virt_dev,
74                 struct xhci_event_cmd *event);
75
76 /*
77  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78  * address of the TRB.
79  */
80 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
81                 union xhci_trb *trb)
82 {
83         unsigned long segment_offset;
84
85         if (!seg || !trb || trb < seg->trbs)
86                 return 0;
87         /* offset in TRBs */
88         segment_offset = trb - seg->trbs;
89         if (segment_offset > TRBS_PER_SEGMENT)
90                 return 0;
91         return seg->dma + (segment_offset * sizeof(*trb));
92 }
93
94 /* Does this link TRB point to the first segment in a ring,
95  * or was the previous TRB the last TRB on the last segment in the ERST?
96  */
97 static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
98                 struct xhci_segment *seg, union xhci_trb *trb)
99 {
100         if (ring == xhci->event_ring)
101                 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102                         (seg->next == xhci->event_ring->first_seg);
103         else
104                 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
105 }
106
107 /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108  * segment?  I.e. would the updated event TRB pointer step off the end of the
109  * event seg?
110  */
111 static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
112                 struct xhci_segment *seg, union xhci_trb *trb)
113 {
114         if (ring == xhci->event_ring)
115                 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116         else
117                 return TRB_TYPE_LINK_LE32(trb->link.control);
118 }
119
120 static int enqueue_is_link_trb(struct xhci_ring *ring)
121 {
122         struct xhci_link_trb *link = &ring->enqueue->link;
123         return TRB_TYPE_LINK_LE32(link->control);
124 }
125
126 union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127 {
128         /* Enqueue pointer can be left pointing to the link TRB,
129          * we must handle that
130          */
131         if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132                 return ring->enq_seg->next->trbs;
133         return ring->enqueue;
134 }
135
136 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
137  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
138  * effect the ring dequeue or enqueue pointers.
139  */
140 static void next_trb(struct xhci_hcd *xhci,
141                 struct xhci_ring *ring,
142                 struct xhci_segment **seg,
143                 union xhci_trb **trb)
144 {
145         if (last_trb(xhci, ring, *seg, *trb)) {
146                 *seg = (*seg)->next;
147                 *trb = ((*seg)->trbs);
148         } else {
149                 (*trb)++;
150         }
151 }
152
153 /*
154  * See Cycle bit rules. SW is the consumer for the event ring only.
155  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
156  */
157 static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
158 {
159         unsigned long long addr;
160
161         ring->deq_updates++;
162
163         /*
164          * If this is not event ring, and the dequeue pointer
165          * is not on a link TRB, there is one more usable TRB
166          */
167         if (ring->type != TYPE_EVENT &&
168                         !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
169                 ring->num_trbs_free++;
170
171         do {
172                 /*
173                  * Update the dequeue pointer further if that was a link TRB or
174                  * we're at the end of an event ring segment (which doesn't have
175                  * link TRBS)
176                  */
177                 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
178                         if (ring->type == TYPE_EVENT &&
179                                         last_trb_on_last_seg(xhci, ring,
180                                                 ring->deq_seg, ring->dequeue)) {
181                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
182                         }
183                         ring->deq_seg = ring->deq_seg->next;
184                         ring->dequeue = ring->deq_seg->trbs;
185                 } else {
186                         ring->dequeue++;
187                 }
188         } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
189
190         addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
191 }
192
193 /*
194  * See Cycle bit rules. SW is the consumer for the event ring only.
195  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
196  *
197  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
198  * chain bit is set), then set the chain bit in all the following link TRBs.
199  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
200  * have their chain bit cleared (so that each Link TRB is a separate TD).
201  *
202  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
203  * set, but other sections talk about dealing with the chain bit set.  This was
204  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
205  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
206  *
207  * @more_trbs_coming:   Will you enqueue more TRBs before calling
208  *                      prepare_transfer()?
209  */
210 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
211                         bool more_trbs_coming)
212 {
213         u32 chain;
214         union xhci_trb *next;
215         unsigned long long addr;
216
217         chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
218         /* If this is not event ring, there is one less usable TRB */
219         if (ring->type != TYPE_EVENT &&
220                         !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
221                 ring->num_trbs_free--;
222         next = ++(ring->enqueue);
223
224         ring->enq_updates++;
225         /* Update the dequeue pointer further if that was a link TRB or we're at
226          * the end of an event ring segment (which doesn't have link TRBS)
227          */
228         while (last_trb(xhci, ring, ring->enq_seg, next)) {
229                 if (ring->type != TYPE_EVENT) {
230                         /*
231                          * If the caller doesn't plan on enqueueing more
232                          * TDs before ringing the doorbell, then we
233                          * don't want to give the link TRB to the
234                          * hardware just yet.  We'll give the link TRB
235                          * back in prepare_ring() just before we enqueue
236                          * the TD at the top of the ring.
237                          */
238                         if (!chain && !more_trbs_coming)
239                                 break;
240
241                         /* If we're not dealing with 0.95 hardware or
242                          * isoc rings on AMD 0.96 host,
243                          * carry over the chain bit of the previous TRB
244                          * (which may mean the chain bit is cleared).
245                          */
246                         if (!(ring->type == TYPE_ISOC &&
247                                         (xhci->quirks & XHCI_AMD_0x96_HOST))
248                                                 && !xhci_link_trb_quirk(xhci)) {
249                                 next->link.control &=
250                                         cpu_to_le32(~TRB_CHAIN);
251                                 next->link.control |=
252                                         cpu_to_le32(chain);
253                         }
254                         /* Give this link TRB to the hardware */
255                         wmb();
256                         next->link.control ^= cpu_to_le32(TRB_CYCLE);
257
258                         /* Toggle the cycle bit after the last ring segment. */
259                         if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
260                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
261                         }
262                 }
263                 ring->enq_seg = ring->enq_seg->next;
264                 ring->enqueue = ring->enq_seg->trbs;
265                 next = ring->enqueue;
266         }
267         addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
268 }
269
270 /*
271  * Check to see if there's room to enqueue num_trbs on the ring and make sure
272  * enqueue pointer will not advance into dequeue segment. See rules above.
273  */
274 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
275                 unsigned int num_trbs)
276 {
277         int num_trbs_in_deq_seg;
278
279         if (ring->num_trbs_free < num_trbs)
280                 return 0;
281
282         if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
283                 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
284                 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
285                         return 0;
286         }
287
288         return 1;
289 }
290
291 /* Ring the host controller doorbell after placing a command on the ring */
292 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
293 {
294         if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
295                 return;
296
297         xhci_dbg(xhci, "// Ding dong!\n");
298         xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
299         /* Flush PCI posted writes */
300         xhci_readl(xhci, &xhci->dba->doorbell[0]);
301 }
302
303 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
304 {
305         u64 temp_64;
306         int ret;
307
308         xhci_dbg(xhci, "Abort command ring\n");
309
310         if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
311                 xhci_dbg(xhci, "The command ring isn't running, "
312                                 "Have the command ring been stopped?\n");
313                 return 0;
314         }
315
316         temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
317         if (!(temp_64 & CMD_RING_RUNNING)) {
318                 xhci_dbg(xhci, "Command ring had been stopped\n");
319                 return 0;
320         }
321         xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
322         xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
323                         &xhci->op_regs->cmd_ring);
324
325         /* Section 4.6.1.2 of xHCI 1.0 spec says software should
326          * time the completion od all xHCI commands, including
327          * the Command Abort operation. If software doesn't see
328          * CRR negated in a timely manner (e.g. longer than 5
329          * seconds), then it should assume that the there are
330          * larger problems with the xHC and assert HCRST.
331          */
332         ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
333                         CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
334         if (ret < 0) {
335                 xhci_err(xhci, "Stopped the command ring failed, "
336                                 "maybe the host is dead\n");
337                 xhci->xhc_state |= XHCI_STATE_DYING;
338                 xhci_quiesce(xhci);
339                 xhci_halt(xhci);
340                 return -ESHUTDOWN;
341         }
342
343         return 0;
344 }
345
346 static int xhci_queue_cd(struct xhci_hcd *xhci,
347                 struct xhci_command *command,
348                 union xhci_trb *cmd_trb)
349 {
350         struct xhci_cd *cd;
351         cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
352         if (!cd)
353                 return -ENOMEM;
354         INIT_LIST_HEAD(&cd->cancel_cmd_list);
355
356         cd->command = command;
357         cd->cmd_trb = cmd_trb;
358         list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
359
360         return 0;
361 }
362
363 /*
364  * Cancel the command which has issue.
365  *
366  * Some commands may hang due to waiting for acknowledgement from
367  * usb device. It is outside of the xHC's ability to control and
368  * will cause the command ring is blocked. When it occurs software
369  * should intervene to recover the command ring.
370  * See Section 4.6.1.1 and 4.6.1.2
371  */
372 int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
373                 union xhci_trb *cmd_trb)
374 {
375         int retval = 0;
376         unsigned long flags;
377
378         spin_lock_irqsave(&xhci->lock, flags);
379
380         if (xhci->xhc_state & XHCI_STATE_DYING) {
381                 xhci_warn(xhci, "Abort the command ring,"
382                                 " but the xHCI is dead.\n");
383                 retval = -ESHUTDOWN;
384                 goto fail;
385         }
386
387         /* queue the cmd desriptor to cancel_cmd_list */
388         retval = xhci_queue_cd(xhci, command, cmd_trb);
389         if (retval) {
390                 xhci_warn(xhci, "Queuing command descriptor failed.\n");
391                 goto fail;
392         }
393
394         /* abort command ring */
395         retval = xhci_abort_cmd_ring(xhci);
396         if (retval) {
397                 xhci_err(xhci, "Abort command ring failed\n");
398                 if (unlikely(retval == -ESHUTDOWN)) {
399                         spin_unlock_irqrestore(&xhci->lock, flags);
400                         usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
401                         xhci_dbg(xhci, "xHCI host controller is dead.\n");
402                         return retval;
403                 }
404         }
405
406 fail:
407         spin_unlock_irqrestore(&xhci->lock, flags);
408         return retval;
409 }
410
411 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
412                 unsigned int slot_id,
413                 unsigned int ep_index,
414                 unsigned int stream_id)
415 {
416         __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
417         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
418         unsigned int ep_state = ep->ep_state;
419
420         /* Don't ring the doorbell for this endpoint if there are pending
421          * cancellations because we don't want to interrupt processing.
422          * We don't want to restart any stream rings if there's a set dequeue
423          * pointer command pending because the device can choose to start any
424          * stream once the endpoint is on the HW schedule.
425          * FIXME - check all the stream rings for pending cancellations.
426          */
427         if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
428             (ep_state & EP_HALTED))
429                 return;
430         xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
431         /* The CPU has better things to do at this point than wait for a
432          * write-posting flush.  It'll get there soon enough.
433          */
434 }
435
436 /* Ring the doorbell for any rings with pending URBs */
437 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
438                 unsigned int slot_id,
439                 unsigned int ep_index)
440 {
441         unsigned int stream_id;
442         struct xhci_virt_ep *ep;
443
444         ep = &xhci->devs[slot_id]->eps[ep_index];
445
446         /* A ring has pending URBs if its TD list is not empty */
447         if (!(ep->ep_state & EP_HAS_STREAMS)) {
448                 if (ep->ring && !(list_empty(&ep->ring->td_list)))
449                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
450                 return;
451         }
452
453         for (stream_id = 1; stream_id < ep->stream_info->num_streams;
454                         stream_id++) {
455                 struct xhci_stream_info *stream_info = ep->stream_info;
456                 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
457                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
458                                                 stream_id);
459         }
460 }
461
462 /*
463  * Find the segment that trb is in.  Start searching in start_seg.
464  * If we must move past a segment that has a link TRB with a toggle cycle state
465  * bit set, then we will toggle the value pointed at by cycle_state.
466  */
467 static struct xhci_segment *find_trb_seg(
468                 struct xhci_segment *start_seg,
469                 union xhci_trb  *trb, int *cycle_state)
470 {
471         struct xhci_segment *cur_seg = start_seg;
472         struct xhci_generic_trb *generic_trb;
473
474         while (cur_seg->trbs > trb ||
475                         &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
476                 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
477                 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
478                         *cycle_state ^= 0x1;
479                 cur_seg = cur_seg->next;
480                 if (cur_seg == start_seg)
481                         /* Looped over the entire list.  Oops! */
482                         return NULL;
483         }
484         return cur_seg;
485 }
486
487
488 static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
489                 unsigned int slot_id, unsigned int ep_index,
490                 unsigned int stream_id)
491 {
492         struct xhci_virt_ep *ep;
493
494         ep = &xhci->devs[slot_id]->eps[ep_index];
495         /* Common case: no streams */
496         if (!(ep->ep_state & EP_HAS_STREAMS))
497                 return ep->ring;
498
499         if (stream_id == 0) {
500                 xhci_warn(xhci,
501                                 "WARN: Slot ID %u, ep index %u has streams, "
502                                 "but URB has no stream ID.\n",
503                                 slot_id, ep_index);
504                 return NULL;
505         }
506
507         if (stream_id < ep->stream_info->num_streams)
508                 return ep->stream_info->stream_rings[stream_id];
509
510         xhci_warn(xhci,
511                         "WARN: Slot ID %u, ep index %u has "
512                         "stream IDs 1 to %u allocated, "
513                         "but stream ID %u is requested.\n",
514                         slot_id, ep_index,
515                         ep->stream_info->num_streams - 1,
516                         stream_id);
517         return NULL;
518 }
519
520 /* Get the right ring for the given URB.
521  * If the endpoint supports streams, boundary check the URB's stream ID.
522  * If the endpoint doesn't support streams, return the singular endpoint ring.
523  */
524 static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
525                 struct urb *urb)
526 {
527         return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
528                 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
529 }
530
531 /*
532  * Move the xHC's endpoint ring dequeue pointer past cur_td.
533  * Record the new state of the xHC's endpoint ring dequeue segment,
534  * dequeue pointer, and new consumer cycle state in state.
535  * Update our internal representation of the ring's dequeue pointer.
536  *
537  * We do this in three jumps:
538  *  - First we update our new ring state to be the same as when the xHC stopped.
539  *  - Then we traverse the ring to find the segment that contains
540  *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
541  *    any link TRBs with the toggle cycle bit set.
542  *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
543  *    if we've moved it past a link TRB with the toggle cycle bit set.
544  *
545  * Some of the uses of xhci_generic_trb are grotty, but if they're done
546  * with correct __le32 accesses they should work fine.  Only users of this are
547  * in here.
548  */
549 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
550                 unsigned int slot_id, unsigned int ep_index,
551                 unsigned int stream_id, struct xhci_td *cur_td,
552                 struct xhci_dequeue_state *state)
553 {
554         struct xhci_virt_device *dev = xhci->devs[slot_id];
555         struct xhci_ring *ep_ring;
556         struct xhci_generic_trb *trb;
557         struct xhci_ep_ctx *ep_ctx;
558         dma_addr_t addr;
559
560         ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
561                         ep_index, stream_id);
562         if (!ep_ring) {
563                 xhci_warn(xhci, "WARN can't find new dequeue state "
564                                 "for invalid stream ID %u.\n",
565                                 stream_id);
566                 return;
567         }
568         state->new_cycle_state = 0;
569         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
570                         "Finding segment containing stopped TRB.");
571         state->new_deq_seg = find_trb_seg(cur_td->start_seg,
572                         dev->eps[ep_index].stopped_trb,
573                         &state->new_cycle_state);
574         if (!state->new_deq_seg) {
575                 WARN_ON(1);
576                 return;
577         }
578
579         /* Dig out the cycle state saved by the xHC during the stop ep cmd */
580         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581                         "Finding endpoint context");
582         ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
583         state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
584
585         state->new_deq_ptr = cur_td->last_trb;
586         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587                         "Finding segment containing last TRB in TD.");
588         state->new_deq_seg = find_trb_seg(state->new_deq_seg,
589                         state->new_deq_ptr,
590                         &state->new_cycle_state);
591         if (!state->new_deq_seg) {
592                 WARN_ON(1);
593                 return;
594         }
595
596         trb = &state->new_deq_ptr->generic;
597         if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
598             (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
599                 state->new_cycle_state ^= 0x1;
600         next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
601
602         /*
603          * If there is only one segment in a ring, find_trb_seg()'s while loop
604          * will not run, and it will return before it has a chance to see if it
605          * needs to toggle the cycle bit.  It can't tell if the stalled transfer
606          * ended just before the link TRB on a one-segment ring, or if the TD
607          * wrapped around the top of the ring, because it doesn't have the TD in
608          * question.  Look for the one-segment case where stalled TRB's address
609          * is greater than the new dequeue pointer address.
610          */
611         if (ep_ring->first_seg == ep_ring->first_seg->next &&
612                         state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
613                 state->new_cycle_state ^= 0x1;
614         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
615                         "Cycle state = 0x%x", state->new_cycle_state);
616
617         /* Don't update the ring cycle state for the producer (us). */
618         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
619                         "New dequeue segment = %p (virtual)",
620                         state->new_deq_seg);
621         addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
622         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
623                         "New dequeue pointer = 0x%llx (DMA)",
624                         (unsigned long long) addr);
625 }
626
627 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
628  * (The last TRB actually points to the ring enqueue pointer, which is not part
629  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
630  */
631 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
632                 struct xhci_td *cur_td, bool flip_cycle)
633 {
634         struct xhci_segment *cur_seg;
635         union xhci_trb *cur_trb;
636
637         for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
638                         true;
639                         next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
640                 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
641                         /* Unchain any chained Link TRBs, but
642                          * leave the pointers intact.
643                          */
644                         cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
645                         /* Flip the cycle bit (link TRBs can't be the first
646                          * or last TRB).
647                          */
648                         if (flip_cycle)
649                                 cur_trb->generic.field[3] ^=
650                                         cpu_to_le32(TRB_CYCLE);
651                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
652                                         "Cancel (unchain) link TRB");
653                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654                                         "Address = %p (0x%llx dma); "
655                                         "in seg %p (0x%llx dma)",
656                                         cur_trb,
657                                         (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
658                                         cur_seg,
659                                         (unsigned long long)cur_seg->dma);
660                 } else {
661                         cur_trb->generic.field[0] = 0;
662                         cur_trb->generic.field[1] = 0;
663                         cur_trb->generic.field[2] = 0;
664                         /* Preserve only the cycle bit of this TRB */
665                         cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
666                         /* Flip the cycle bit except on the first or last TRB */
667                         if (flip_cycle && cur_trb != cur_td->first_trb &&
668                                         cur_trb != cur_td->last_trb)
669                                 cur_trb->generic.field[3] ^=
670                                         cpu_to_le32(TRB_CYCLE);
671                         cur_trb->generic.field[3] |= cpu_to_le32(
672                                 TRB_TYPE(TRB_TR_NOOP));
673                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
674                                         "TRB to noop at offset 0x%llx",
675                                         (unsigned long long)
676                                         xhci_trb_virt_to_dma(cur_seg, cur_trb));
677                 }
678                 if (cur_trb == cur_td->last_trb)
679                         break;
680         }
681 }
682
683 static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
684                 unsigned int ep_index, unsigned int stream_id,
685                 struct xhci_segment *deq_seg,
686                 union xhci_trb *deq_ptr, u32 cycle_state);
687
688 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
689                 unsigned int slot_id, unsigned int ep_index,
690                 unsigned int stream_id,
691                 struct xhci_dequeue_state *deq_state)
692 {
693         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
694
695         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
696                         "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
697                         "new deq ptr = %p (0x%llx dma), new cycle = %u",
698                         deq_state->new_deq_seg,
699                         (unsigned long long)deq_state->new_deq_seg->dma,
700                         deq_state->new_deq_ptr,
701                         (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
702                         deq_state->new_cycle_state);
703         queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
704                         deq_state->new_deq_seg,
705                         deq_state->new_deq_ptr,
706                         (u32) deq_state->new_cycle_state);
707         /* Stop the TD queueing code from ringing the doorbell until
708          * this command completes.  The HC won't set the dequeue pointer
709          * if the ring is running, and ringing the doorbell starts the
710          * ring running.
711          */
712         ep->ep_state |= SET_DEQ_PENDING;
713 }
714
715 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
716                 struct xhci_virt_ep *ep)
717 {
718         ep->ep_state &= ~EP_HALT_PENDING;
719         /* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
720          * timer is running on another CPU, we don't decrement stop_cmds_pending
721          * (since we didn't successfully stop the watchdog timer).
722          */
723         if (del_timer(&ep->stop_cmd_timer))
724                 ep->stop_cmds_pending--;
725 }
726
727 /* Must be called with xhci->lock held in interrupt context */
728 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
729                 struct xhci_td *cur_td, int status)
730 {
731         struct usb_hcd *hcd;
732         struct urb      *urb;
733         struct urb_priv *urb_priv;
734
735         urb = cur_td->urb;
736         urb_priv = urb->hcpriv;
737         urb_priv->td_cnt++;
738         hcd = bus_to_hcd(urb->dev->bus);
739
740         /* Only giveback urb when this is the last td in urb */
741         if (urb_priv->td_cnt == urb_priv->length) {
742                 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
743                         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
744                         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
745                                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746                                         usb_amd_quirk_pll_enable();
747                         }
748                 }
749                 usb_hcd_unlink_urb_from_ep(hcd, urb);
750
751                 spin_unlock(&xhci->lock);
752                 usb_hcd_giveback_urb(hcd, urb, status);
753                 xhci_urb_free_priv(xhci, urb_priv);
754                 spin_lock(&xhci->lock);
755         }
756 }
757
758 /*
759  * When we get a command completion for a Stop Endpoint Command, we need to
760  * unlink any cancelled TDs from the ring.  There are two ways to do that:
761  *
762  *  1. If the HW was in the middle of processing the TD that needs to be
763  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
764  *     in the TD with a Set Dequeue Pointer Command.
765  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
766  *     bit cleared) so that the HW will skip over them.
767  */
768 static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci,
769                 union xhci_trb *trb, struct xhci_event_cmd *event)
770 {
771         unsigned int slot_id;
772         unsigned int ep_index;
773         struct xhci_virt_device *virt_dev;
774         struct xhci_ring *ep_ring;
775         struct xhci_virt_ep *ep;
776         struct list_head *entry;
777         struct xhci_td *cur_td = NULL;
778         struct xhci_td *last_unlinked_td;
779
780         struct xhci_dequeue_state deq_state;
781
782         if (unlikely(TRB_TO_SUSPEND_PORT(
783                              le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
784                 slot_id = TRB_TO_SLOT_ID(
785                         le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
786                 virt_dev = xhci->devs[slot_id];
787                 if (virt_dev)
788                         handle_cmd_in_cmd_wait_list(xhci, virt_dev,
789                                 event);
790                 else
791                         xhci_warn(xhci, "Stop endpoint command "
792                                 "completion for disabled slot %u\n",
793                                 slot_id);
794                 return;
795         }
796
797         memset(&deq_state, 0, sizeof(deq_state));
798         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
799         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
800         ep = &xhci->devs[slot_id]->eps[ep_index];
801
802         if (list_empty(&ep->cancelled_td_list)) {
803                 xhci_stop_watchdog_timer_in_irq(xhci, ep);
804                 ep->stopped_td = NULL;
805                 ep->stopped_trb = NULL;
806                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
807                 return;
808         }
809
810         /* Fix up the ep ring first, so HW stops executing cancelled TDs.
811          * We have the xHCI lock, so nothing can modify this list until we drop
812          * it.  We're also in the event handler, so we can't get re-interrupted
813          * if another Stop Endpoint command completes
814          */
815         list_for_each(entry, &ep->cancelled_td_list) {
816                 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
817                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
818                                 "Removing canceled TD starting at 0x%llx (dma).",
819                                 (unsigned long long)xhci_trb_virt_to_dma(
820                                         cur_td->start_seg, cur_td->first_trb));
821                 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
822                 if (!ep_ring) {
823                         /* This shouldn't happen unless a driver is mucking
824                          * with the stream ID after submission.  This will
825                          * leave the TD on the hardware ring, and the hardware
826                          * will try to execute it, and may access a buffer
827                          * that has already been freed.  In the best case, the
828                          * hardware will execute it, and the event handler will
829                          * ignore the completion event for that TD, since it was
830                          * removed from the td_list for that endpoint.  In
831                          * short, don't muck with the stream ID after
832                          * submission.
833                          */
834                         xhci_warn(xhci, "WARN Cancelled URB %p "
835                                         "has invalid stream ID %u.\n",
836                                         cur_td->urb,
837                                         cur_td->urb->stream_id);
838                         goto remove_finished_td;
839                 }
840                 /*
841                  * If we stopped on the TD we need to cancel, then we have to
842                  * move the xHC endpoint ring dequeue pointer past this TD.
843                  */
844                 if (cur_td == ep->stopped_td)
845                         xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
846                                         cur_td->urb->stream_id,
847                                         cur_td, &deq_state);
848                 else
849                         td_to_noop(xhci, ep_ring, cur_td, false);
850 remove_finished_td:
851                 /*
852                  * The event handler won't see a completion for this TD anymore,
853                  * so remove it from the endpoint ring's TD list.  Keep it in
854                  * the cancelled TD list for URB completion later.
855                  */
856                 list_del_init(&cur_td->td_list);
857         }
858         last_unlinked_td = cur_td;
859         xhci_stop_watchdog_timer_in_irq(xhci, ep);
860
861         /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
862         if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
863                 xhci_queue_new_dequeue_state(xhci,
864                                 slot_id, ep_index,
865                                 ep->stopped_td->urb->stream_id,
866                                 &deq_state);
867                 xhci_ring_cmd_db(xhci);
868         } else {
869                 /* Otherwise ring the doorbell(s) to restart queued transfers */
870                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
871         }
872
873         /* Clear stopped_td and stopped_trb if endpoint is not halted */
874         if (!(ep->ep_state & EP_HALTED)) {
875                 ep->stopped_td = NULL;
876                 ep->stopped_trb = NULL;
877         }
878
879         /*
880          * Drop the lock and complete the URBs in the cancelled TD list.
881          * New TDs to be cancelled might be added to the end of the list before
882          * we can complete all the URBs for the TDs we already unlinked.
883          * So stop when we've completed the URB for the last TD we unlinked.
884          */
885         do {
886                 cur_td = list_entry(ep->cancelled_td_list.next,
887                                 struct xhci_td, cancelled_td_list);
888                 list_del_init(&cur_td->cancelled_td_list);
889
890                 /* Clean up the cancelled URB */
891                 /* Doesn't matter what we pass for status, since the core will
892                  * just overwrite it (because the URB has been unlinked).
893                  */
894                 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
895
896                 /* Stop processing the cancelled list if the watchdog timer is
897                  * running.
898                  */
899                 if (xhci->xhc_state & XHCI_STATE_DYING)
900                         return;
901         } while (cur_td != last_unlinked_td);
902
903         /* Return to the event handler with xhci->lock re-acquired */
904 }
905
906 /* Watchdog timer function for when a stop endpoint command fails to complete.
907  * In this case, we assume the host controller is broken or dying or dead.  The
908  * host may still be completing some other events, so we have to be careful to
909  * let the event ring handler and the URB dequeueing/enqueueing functions know
910  * through xhci->state.
911  *
912  * The timer may also fire if the host takes a very long time to respond to the
913  * command, and the stop endpoint command completion handler cannot delete the
914  * timer before the timer function is called.  Another endpoint cancellation may
915  * sneak in before the timer function can grab the lock, and that may queue
916  * another stop endpoint command and add the timer back.  So we cannot use a
917  * simple flag to say whether there is a pending stop endpoint command for a
918  * particular endpoint.
919  *
920  * Instead we use a combination of that flag and a counter for the number of
921  * pending stop endpoint commands.  If the timer is the tail end of the last
922  * stop endpoint command, and the endpoint's command is still pending, we assume
923  * the host is dying.
924  */
925 void xhci_stop_endpoint_command_watchdog(unsigned long arg)
926 {
927         struct xhci_hcd *xhci;
928         struct xhci_virt_ep *ep;
929         struct xhci_virt_ep *temp_ep;
930         struct xhci_ring *ring;
931         struct xhci_td *cur_td;
932         int ret, i, j;
933         unsigned long flags;
934
935         ep = (struct xhci_virt_ep *) arg;
936         xhci = ep->xhci;
937
938         spin_lock_irqsave(&xhci->lock, flags);
939
940         ep->stop_cmds_pending--;
941         if (xhci->xhc_state & XHCI_STATE_DYING) {
942                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
943                                 "Stop EP timer ran, but another timer marked "
944                                 "xHCI as DYING, exiting.");
945                 spin_unlock_irqrestore(&xhci->lock, flags);
946                 return;
947         }
948         if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
949                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
950                                 "Stop EP timer ran, but no command pending, "
951                                 "exiting.");
952                 spin_unlock_irqrestore(&xhci->lock, flags);
953                 return;
954         }
955
956         xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
957         xhci_warn(xhci, "Assuming host is dying, halting host.\n");
958         /* Oops, HC is dead or dying or at least not responding to the stop
959          * endpoint command.
960          */
961         xhci->xhc_state |= XHCI_STATE_DYING;
962         /* Disable interrupts from the host controller and start halting it */
963         xhci_quiesce(xhci);
964         spin_unlock_irqrestore(&xhci->lock, flags);
965
966         ret = xhci_halt(xhci);
967
968         spin_lock_irqsave(&xhci->lock, flags);
969         if (ret < 0) {
970                 /* This is bad; the host is not responding to commands and it's
971                  * not allowing itself to be halted.  At least interrupts are
972                  * disabled. If we call usb_hc_died(), it will attempt to
973                  * disconnect all device drivers under this host.  Those
974                  * disconnect() methods will wait for all URBs to be unlinked,
975                  * so we must complete them.
976                  */
977                 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
978                 xhci_warn(xhci, "Completing active URBs anyway.\n");
979                 /* We could turn all TDs on the rings to no-ops.  This won't
980                  * help if the host has cached part of the ring, and is slow if
981                  * we want to preserve the cycle bit.  Skip it and hope the host
982                  * doesn't touch the memory.
983                  */
984         }
985         for (i = 0; i < MAX_HC_SLOTS; i++) {
986                 if (!xhci->devs[i])
987                         continue;
988                 for (j = 0; j < 31; j++) {
989                         temp_ep = &xhci->devs[i]->eps[j];
990                         ring = temp_ep->ring;
991                         if (!ring)
992                                 continue;
993                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
994                                         "Killing URBs for slot ID %u, "
995                                         "ep index %u", i, j);
996                         while (!list_empty(&ring->td_list)) {
997                                 cur_td = list_first_entry(&ring->td_list,
998                                                 struct xhci_td,
999                                                 td_list);
1000                                 list_del_init(&cur_td->td_list);
1001                                 if (!list_empty(&cur_td->cancelled_td_list))
1002                                         list_del_init(&cur_td->cancelled_td_list);
1003                                 xhci_giveback_urb_in_irq(xhci, cur_td,
1004                                                 -ESHUTDOWN);
1005                         }
1006                         while (!list_empty(&temp_ep->cancelled_td_list)) {
1007                                 cur_td = list_first_entry(
1008                                                 &temp_ep->cancelled_td_list,
1009                                                 struct xhci_td,
1010                                                 cancelled_td_list);
1011                                 list_del_init(&cur_td->cancelled_td_list);
1012                                 xhci_giveback_urb_in_irq(xhci, cur_td,
1013                                                 -ESHUTDOWN);
1014                         }
1015                 }
1016         }
1017         spin_unlock_irqrestore(&xhci->lock, flags);
1018         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1019                         "Calling usb_hc_died()");
1020         usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1021         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1022                         "xHCI host controller is dead.");
1023 }
1024
1025
1026 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1027                 struct xhci_virt_device *dev,
1028                 struct xhci_ring *ep_ring,
1029                 unsigned int ep_index)
1030 {
1031         union xhci_trb *dequeue_temp;
1032         int num_trbs_free_temp;
1033         bool revert = false;
1034
1035         num_trbs_free_temp = ep_ring->num_trbs_free;
1036         dequeue_temp = ep_ring->dequeue;
1037
1038         /* If we get two back-to-back stalls, and the first stalled transfer
1039          * ends just before a link TRB, the dequeue pointer will be left on
1040          * the link TRB by the code in the while loop.  So we have to update
1041          * the dequeue pointer one segment further, or we'll jump off
1042          * the segment into la-la-land.
1043          */
1044         if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1045                 ep_ring->deq_seg = ep_ring->deq_seg->next;
1046                 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1047         }
1048
1049         while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1050                 /* We have more usable TRBs */
1051                 ep_ring->num_trbs_free++;
1052                 ep_ring->dequeue++;
1053                 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1054                                 ep_ring->dequeue)) {
1055                         if (ep_ring->dequeue ==
1056                                         dev->eps[ep_index].queued_deq_ptr)
1057                                 break;
1058                         ep_ring->deq_seg = ep_ring->deq_seg->next;
1059                         ep_ring->dequeue = ep_ring->deq_seg->trbs;
1060                 }
1061                 if (ep_ring->dequeue == dequeue_temp) {
1062                         revert = true;
1063                         break;
1064                 }
1065         }
1066
1067         if (revert) {
1068                 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1069                 ep_ring->num_trbs_free = num_trbs_free_temp;
1070         }
1071 }
1072
1073 /*
1074  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1075  * we need to clear the set deq pending flag in the endpoint ring state, so that
1076  * the TD queueing code can ring the doorbell again.  We also need to ring the
1077  * endpoint doorbell to restart the ring, but only if there aren't more
1078  * cancellations pending.
1079  */
1080 static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci,
1081                 struct xhci_event_cmd *event, union xhci_trb *trb)
1082 {
1083         unsigned int slot_id;
1084         unsigned int ep_index;
1085         unsigned int stream_id;
1086         struct xhci_ring *ep_ring;
1087         struct xhci_virt_device *dev;
1088         struct xhci_ep_ctx *ep_ctx;
1089         struct xhci_slot_ctx *slot_ctx;
1090
1091         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1092         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1093         stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1094         dev = xhci->devs[slot_id];
1095
1096         ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1097         if (!ep_ring) {
1098                 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1099                                 "freed stream ID %u\n",
1100                                 stream_id);
1101                 /* XXX: Harmless??? */
1102                 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1103                 return;
1104         }
1105
1106         ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1107         slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1108
1109         if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
1110                 unsigned int ep_state;
1111                 unsigned int slot_state;
1112
1113                 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
1114                 case COMP_TRB_ERR:
1115                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1116                                         "of stream ID configuration\n");
1117                         break;
1118                 case COMP_CTX_STATE:
1119                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1120                                         "to incorrect slot or ep state.\n");
1121                         ep_state = le32_to_cpu(ep_ctx->ep_info);
1122                         ep_state &= EP_STATE_MASK;
1123                         slot_state = le32_to_cpu(slot_ctx->dev_state);
1124                         slot_state = GET_SLOT_STATE(slot_state);
1125                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1126                                         "Slot state = %u, EP state = %u",
1127                                         slot_state, ep_state);
1128                         break;
1129                 case COMP_EBADSLT:
1130                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1131                                         "slot %u was not enabled.\n", slot_id);
1132                         break;
1133                 default:
1134                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1135                                         "completion code of %u.\n",
1136                                   GET_COMP_CODE(le32_to_cpu(event->status)));
1137                         break;
1138                 }
1139                 /* OK what do we do now?  The endpoint state is hosed, and we
1140                  * should never get to this point if the synchronization between
1141                  * queueing, and endpoint state are correct.  This might happen
1142                  * if the device gets disconnected after we've finished
1143                  * cancelling URBs, which might not be an error...
1144                  */
1145         } else {
1146                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1147                         "Successful Set TR Deq Ptr cmd, deq = @%08llx",
1148                          le64_to_cpu(ep_ctx->deq));
1149                 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
1150                                          dev->eps[ep_index].queued_deq_ptr) ==
1151                     (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
1152                         /* Update the ring's dequeue segment and dequeue pointer
1153                          * to reflect the new position.
1154                          */
1155                         update_ring_for_set_deq_completion(xhci, dev,
1156                                 ep_ring, ep_index);
1157                 } else {
1158                         xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1159                                         "Ptr command & xHCI internal state.\n");
1160                         xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1161                                         dev->eps[ep_index].queued_deq_seg,
1162                                         dev->eps[ep_index].queued_deq_ptr);
1163                 }
1164         }
1165
1166         dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1167         dev->eps[ep_index].queued_deq_seg = NULL;
1168         dev->eps[ep_index].queued_deq_ptr = NULL;
1169         /* Restart any rings with pending URBs */
1170         ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1171 }
1172
1173 static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci,
1174                 struct xhci_event_cmd *event, union xhci_trb *trb)
1175 {
1176         int slot_id;
1177         unsigned int ep_index;
1178
1179         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1180         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1181         /* This command will only fail if the endpoint wasn't halted,
1182          * but we don't care.
1183          */
1184         xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1185                 "Ignoring reset ep completion code of %u",
1186                  GET_COMP_CODE(le32_to_cpu(event->status)));
1187
1188         /* HW with the reset endpoint quirk needs to have a configure endpoint
1189          * command complete before the endpoint can be used.  Queue that here
1190          * because the HW can't handle two commands being queued in a row.
1191          */
1192         if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1193                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1194                                 "Queueing configure endpoint command");
1195                 xhci_queue_configure_endpoint(xhci,
1196                                 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1197                                 false);
1198                 xhci_ring_cmd_db(xhci);
1199         } else {
1200                 /* Clear our internal halted state and restart the ring(s) */
1201                 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1202                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1203         }
1204 }
1205
1206 /* Complete the command and detele it from the devcie's command queue.
1207  */
1208 static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1209                 struct xhci_command *command, u32 status)
1210 {
1211         command->status = status;
1212         list_del(&command->cmd_list);
1213         if (command->completion)
1214                 complete(command->completion);
1215         else
1216                 xhci_free_command(xhci, command);
1217 }
1218
1219
1220 /* Check to see if a command in the device's command queue matches this one.
1221  * Signal the completion or free the command, and return 1.  Return 0 if the
1222  * completed command isn't at the head of the command list.
1223  */
1224 static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1225                 struct xhci_virt_device *virt_dev,
1226                 struct xhci_event_cmd *event)
1227 {
1228         struct xhci_command *command;
1229
1230         if (list_empty(&virt_dev->cmd_list))
1231                 return 0;
1232
1233         command = list_entry(virt_dev->cmd_list.next,
1234                         struct xhci_command, cmd_list);
1235         if (xhci->cmd_ring->dequeue != command->command_trb)
1236                 return 0;
1237
1238         xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1239                         GET_COMP_CODE(le32_to_cpu(event->status)));
1240         return 1;
1241 }
1242
1243 /*
1244  * Finding the command trb need to be cancelled and modifying it to
1245  * NO OP command. And if the command is in device's command wait
1246  * list, finishing and freeing it.
1247  *
1248  * If we can't find the command trb, we think it had already been
1249  * executed.
1250  */
1251 static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1252 {
1253         struct xhci_segment *cur_seg;
1254         union xhci_trb *cmd_trb;
1255         u32 cycle_state;
1256
1257         if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1258                 return;
1259
1260         /* find the current segment of command ring */
1261         cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1262                         xhci->cmd_ring->dequeue, &cycle_state);
1263
1264         if (!cur_seg) {
1265                 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1266                                 xhci->cmd_ring->dequeue,
1267                                 (unsigned long long)
1268                                 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1269                                         xhci->cmd_ring->dequeue));
1270                 xhci_debug_ring(xhci, xhci->cmd_ring);
1271                 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1272                 return;
1273         }
1274
1275         /* find the command trb matched by cd from command ring */
1276         for (cmd_trb = xhci->cmd_ring->dequeue;
1277                         cmd_trb != xhci->cmd_ring->enqueue;
1278                         next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1279                 /* If the trb is link trb, continue */
1280                 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1281                         continue;
1282
1283                 if (cur_cd->cmd_trb == cmd_trb) {
1284
1285                         /* If the command in device's command list, we should
1286                          * finish it and free the command structure.
1287                          */
1288                         if (cur_cd->command)
1289                                 xhci_complete_cmd_in_cmd_wait_list(xhci,
1290                                         cur_cd->command, COMP_CMD_STOP);
1291
1292                         /* get cycle state from the origin command trb */
1293                         cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1294                                 & TRB_CYCLE;
1295
1296                         /* modify the command trb to NO OP command */
1297                         cmd_trb->generic.field[0] = 0;
1298                         cmd_trb->generic.field[1] = 0;
1299                         cmd_trb->generic.field[2] = 0;
1300                         cmd_trb->generic.field[3] = cpu_to_le32(
1301                                         TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1302                         break;
1303                 }
1304         }
1305 }
1306
1307 static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1308 {
1309         struct xhci_cd *cur_cd, *next_cd;
1310
1311         if (list_empty(&xhci->cancel_cmd_list))
1312                 return;
1313
1314         list_for_each_entry_safe(cur_cd, next_cd,
1315                         &xhci->cancel_cmd_list, cancel_cmd_list) {
1316                 xhci_cmd_to_noop(xhci, cur_cd);
1317                 list_del(&cur_cd->cancel_cmd_list);
1318                 kfree(cur_cd);
1319         }
1320 }
1321
1322 /*
1323  * traversing the cancel_cmd_list. If the command descriptor according
1324  * to cmd_trb is found, the function free it and return 1, otherwise
1325  * return 0.
1326  */
1327 static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1328                 union xhci_trb *cmd_trb)
1329 {
1330         struct xhci_cd *cur_cd, *next_cd;
1331
1332         if (list_empty(&xhci->cancel_cmd_list))
1333                 return 0;
1334
1335         list_for_each_entry_safe(cur_cd, next_cd,
1336                         &xhci->cancel_cmd_list, cancel_cmd_list) {
1337                 if (cur_cd->cmd_trb == cmd_trb) {
1338                         if (cur_cd->command)
1339                                 xhci_complete_cmd_in_cmd_wait_list(xhci,
1340                                         cur_cd->command, COMP_CMD_STOP);
1341                         list_del(&cur_cd->cancel_cmd_list);
1342                         kfree(cur_cd);
1343                         return 1;
1344                 }
1345         }
1346
1347         return 0;
1348 }
1349
1350 /*
1351  * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1352  * trb pointed by the command ring dequeue pointer is the trb we want to
1353  * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1354  * traverse the cancel_cmd_list to trun the all of the commands according
1355  * to command descriptor to NO-OP trb.
1356  */
1357 static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1358                 int cmd_trb_comp_code)
1359 {
1360         int cur_trb_is_good = 0;
1361
1362         /* Searching the cmd trb pointed by the command ring dequeue
1363          * pointer in command descriptor list. If it is found, free it.
1364          */
1365         cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1366                         xhci->cmd_ring->dequeue);
1367
1368         if (cmd_trb_comp_code == COMP_CMD_ABORT)
1369                 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1370         else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1371                 /* traversing the cancel_cmd_list and canceling
1372                  * the command according to command descriptor
1373                  */
1374                 xhci_cancel_cmd_in_cd_list(xhci);
1375
1376                 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1377                 /*
1378                  * ring command ring doorbell again to restart the
1379                  * command ring
1380                  */
1381                 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1382                         xhci_ring_cmd_db(xhci);
1383         }
1384         return cur_trb_is_good;
1385 }
1386
1387 static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1388                 u32 cmd_comp_code)
1389 {
1390         if (cmd_comp_code == COMP_SUCCESS)
1391                 xhci->slot_id = slot_id;
1392         else
1393                 xhci->slot_id = 0;
1394         complete(&xhci->addr_dev);
1395 }
1396
1397 static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1398 {
1399         struct xhci_virt_device *virt_dev;
1400
1401         virt_dev = xhci->devs[slot_id];
1402         if (!virt_dev)
1403                 return;
1404         if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1405                 /* Delete default control endpoint resources */
1406                 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1407         xhci_free_virt_device(xhci, slot_id);
1408 }
1409
1410 static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1411                 struct xhci_event_cmd *event, u32 cmd_comp_code)
1412 {
1413         struct xhci_virt_device *virt_dev;
1414
1415         virt_dev = xhci->devs[slot_id];
1416         if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1417                 return;
1418         virt_dev->cmd_status = cmd_comp_code;
1419         complete(&virt_dev->cmd_completion);
1420 }
1421
1422 static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1423                 u32 cmd_comp_code)
1424 {
1425         xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1426         complete(&xhci->addr_dev);
1427 }
1428
1429 static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1430                 struct xhci_event_cmd *event)
1431 {
1432         struct xhci_virt_device *virt_dev;
1433
1434         xhci_dbg(xhci, "Completed reset device command.\n");
1435         virt_dev = xhci->devs[slot_id];
1436         if (virt_dev)
1437                 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1438         else
1439                 xhci_warn(xhci, "Reset device command completion "
1440                                 "for disabled slot %u\n", slot_id);
1441 }
1442
1443 static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1444                 struct xhci_event_cmd *event)
1445 {
1446         if (!(xhci->quirks & XHCI_NEC_HOST)) {
1447                 xhci->error_bitmask |= 1 << 6;
1448                 return;
1449         }
1450         xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1451                         "NEC firmware version %2x.%02x",
1452                         NEC_FW_MAJOR(le32_to_cpu(event->status)),
1453                         NEC_FW_MINOR(le32_to_cpu(event->status)));
1454 }
1455
1456 static void handle_cmd_completion(struct xhci_hcd *xhci,
1457                 struct xhci_event_cmd *event)
1458 {
1459         int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1460         u64 cmd_dma;
1461         dma_addr_t cmd_dequeue_dma;
1462         struct xhci_input_control_ctx *ctrl_ctx;
1463         struct xhci_virt_device *virt_dev;
1464         unsigned int ep_index;
1465         struct xhci_ring *ep_ring;
1466         unsigned int ep_state;
1467
1468         cmd_dma = le64_to_cpu(event->cmd_trb);
1469         cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1470                         xhci->cmd_ring->dequeue);
1471         /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1472         if (cmd_dequeue_dma == 0) {
1473                 xhci->error_bitmask |= 1 << 4;
1474                 return;
1475         }
1476         /* Does the DMA address match our internal dequeue pointer address? */
1477         if (cmd_dma != (u64) cmd_dequeue_dma) {
1478                 xhci->error_bitmask |= 1 << 5;
1479                 return;
1480         }
1481
1482         trace_xhci_cmd_completion(&xhci->cmd_ring->dequeue->generic,
1483                                         (struct xhci_generic_trb *) event);
1484
1485         if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1486                 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1487                 /* If the return value is 0, we think the trb pointed by
1488                  * command ring dequeue pointer is a good trb. The good
1489                  * trb means we don't want to cancel the trb, but it have
1490                  * been stopped by host. So we should handle it normally.
1491                  * Otherwise, driver should invoke inc_deq() and return.
1492                  */
1493                 if (handle_stopped_cmd_ring(xhci,
1494                                 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1495                         inc_deq(xhci, xhci->cmd_ring);
1496                         return;
1497                 }
1498                 /* There is no command to handle if we get a stop event when the
1499                  * command ring is empty, event->cmd_trb points to the next
1500                  * unset command
1501                  */
1502                 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1503                         return;
1504         }
1505
1506         switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1507                 & TRB_TYPE_BITMASK) {
1508         case TRB_TYPE(TRB_ENABLE_SLOT):
1509                 xhci_handle_cmd_enable_slot(xhci, slot_id,
1510                                 GET_COMP_CODE(le32_to_cpu(event->status)));
1511                 break;
1512         case TRB_TYPE(TRB_DISABLE_SLOT):
1513                 xhci_handle_cmd_disable_slot(xhci, slot_id);
1514                 break;
1515         case TRB_TYPE(TRB_CONFIG_EP):
1516                 virt_dev = xhci->devs[slot_id];
1517                 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1518                         break;
1519                 /*
1520                  * Configure endpoint commands can come from the USB core
1521                  * configuration or alt setting changes, or because the HW
1522                  * needed an extra configure endpoint command after a reset
1523                  * endpoint command or streams were being configured.
1524                  * If the command was for a halted endpoint, the xHCI driver
1525                  * is not waiting on the configure endpoint command.
1526                  */
1527                 ctrl_ctx = xhci_get_input_control_ctx(xhci,
1528                                 virt_dev->in_ctx);
1529                 if (!ctrl_ctx) {
1530                         xhci_warn(xhci, "Could not get input context, bad type.\n");
1531                         break;
1532                 }
1533                 /* Input ctx add_flags are the endpoint index plus one */
1534                 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
1535                 /* A usb_set_interface() call directly after clearing a halted
1536                  * condition may race on this quirky hardware.  Not worth
1537                  * worrying about, since this is prototype hardware.  Not sure
1538                  * if this will work for streams, but streams support was
1539                  * untested on this prototype.
1540                  */
1541                 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1542                                 ep_index != (unsigned int) -1 &&
1543                     le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1544                     le32_to_cpu(ctrl_ctx->drop_flags)) {
1545                         ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1546                         ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1547                         if (!(ep_state & EP_HALTED))
1548                                 goto bandwidth_change;
1549                         xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1550                                         "Completed config ep cmd - "
1551                                         "last ep index = %d, state = %d",
1552                                         ep_index, ep_state);
1553                         /* Clear internal halted state and restart ring(s) */
1554                         xhci->devs[slot_id]->eps[ep_index].ep_state &=
1555                                 ~EP_HALTED;
1556                         ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1557                         break;
1558                 }
1559 bandwidth_change:
1560                 xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
1561                                 "Completed config ep cmd");
1562                 xhci->devs[slot_id]->cmd_status =
1563                         GET_COMP_CODE(le32_to_cpu(event->status));
1564                 complete(&xhci->devs[slot_id]->cmd_completion);
1565                 break;
1566         case TRB_TYPE(TRB_EVAL_CONTEXT):
1567                 xhci_handle_cmd_eval_ctx(xhci, slot_id, event,
1568                                 GET_COMP_CODE(le32_to_cpu(event->status)));
1569                 break;
1570         case TRB_TYPE(TRB_ADDR_DEV):
1571                 xhci_handle_cmd_addr_dev(xhci, slot_id,
1572                                 GET_COMP_CODE(le32_to_cpu(event->status)));
1573                 break;
1574         case TRB_TYPE(TRB_STOP_RING):
1575                 xhci_handle_cmd_stop_ep(xhci, xhci->cmd_ring->dequeue, event);
1576                 break;
1577         case TRB_TYPE(TRB_SET_DEQ):
1578                 xhci_handle_cmd_set_deq(xhci, event, xhci->cmd_ring->dequeue);
1579                 break;
1580         case TRB_TYPE(TRB_CMD_NOOP):
1581                 break;
1582         case TRB_TYPE(TRB_RESET_EP):
1583                 xhci_handle_cmd_reset_ep(xhci, event, xhci->cmd_ring->dequeue);
1584                 break;
1585         case TRB_TYPE(TRB_RESET_DEV):
1586                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1587                                 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])));
1588                 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1589                 break;
1590         case TRB_TYPE(TRB_NEC_GET_FW):
1591                 xhci_handle_cmd_nec_get_fw(xhci, event);
1592                 break;
1593         default:
1594                 /* Skip over unknown commands on the event ring */
1595                 xhci->error_bitmask |= 1 << 6;
1596                 break;
1597         }
1598         inc_deq(xhci, xhci->cmd_ring);
1599 }
1600
1601 static void handle_vendor_event(struct xhci_hcd *xhci,
1602                 union xhci_trb *event)
1603 {
1604         u32 trb_type;
1605
1606         trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1607         xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1608         if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1609                 handle_cmd_completion(xhci, &event->event_cmd);
1610 }
1611
1612 /* @port_id: the one-based port ID from the hardware (indexed from array of all
1613  * port registers -- USB 3.0 and USB 2.0).
1614  *
1615  * Returns a zero-based port number, which is suitable for indexing into each of
1616  * the split roothubs' port arrays and bus state arrays.
1617  * Add one to it in order to call xhci_find_slot_id_by_port.
1618  */
1619 static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1620                 struct xhci_hcd *xhci, u32 port_id)
1621 {
1622         unsigned int i;
1623         unsigned int num_similar_speed_ports = 0;
1624
1625         /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1626          * and usb2_ports are 0-based indexes.  Count the number of similar
1627          * speed ports, up to 1 port before this port.
1628          */
1629         for (i = 0; i < (port_id - 1); i++) {
1630                 u8 port_speed = xhci->port_array[i];
1631
1632                 /*
1633                  * Skip ports that don't have known speeds, or have duplicate
1634                  * Extended Capabilities port speed entries.
1635                  */
1636                 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1637                         continue;
1638
1639                 /*
1640                  * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
1641                  * 1.1 ports are under the USB 2.0 hub.  If the port speed
1642                  * matches the device speed, it's a similar speed port.
1643                  */
1644                 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1645                         num_similar_speed_ports++;
1646         }
1647         return num_similar_speed_ports;
1648 }
1649
1650 static void handle_device_notification(struct xhci_hcd *xhci,
1651                 union xhci_trb *event)
1652 {
1653         u32 slot_id;
1654         struct usb_device *udev;
1655
1656         slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
1657         if (!xhci->devs[slot_id]) {
1658                 xhci_warn(xhci, "Device Notification event for "
1659                                 "unused slot %u\n", slot_id);
1660                 return;
1661         }
1662
1663         xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1664                         slot_id);
1665         udev = xhci->devs[slot_id]->udev;
1666         if (udev && udev->parent)
1667                 usb_wakeup_notification(udev->parent, udev->portnum);
1668 }
1669
1670 static void handle_port_status(struct xhci_hcd *xhci,
1671                 union xhci_trb *event)
1672 {
1673         struct usb_hcd *hcd;
1674         u32 port_id;
1675         u32 temp, temp1;
1676         int max_ports;
1677         int slot_id;
1678         unsigned int faked_port_index;
1679         u8 major_revision;
1680         struct xhci_bus_state *bus_state;
1681         __le32 __iomem **port_array;
1682         bool bogus_port_status = false;
1683
1684         /* Port status change events always have a successful completion code */
1685         if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
1686                 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1687                 xhci->error_bitmask |= 1 << 8;
1688         }
1689         port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1690         xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1691
1692         max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1693         if ((port_id <= 0) || (port_id > max_ports)) {
1694                 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1695                 inc_deq(xhci, xhci->event_ring);
1696                 return;
1697         }
1698
1699         /* Figure out which usb_hcd this port is attached to:
1700          * is it a USB 3.0 port or a USB 2.0/1.1 port?
1701          */
1702         major_revision = xhci->port_array[port_id - 1];
1703
1704         /* Find the right roothub. */
1705         hcd = xhci_to_hcd(xhci);
1706         if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1707                 hcd = xhci->shared_hcd;
1708
1709         if (major_revision == 0) {
1710                 xhci_warn(xhci, "Event for port %u not in "
1711                                 "Extended Capabilities, ignoring.\n",
1712                                 port_id);
1713                 bogus_port_status = true;
1714                 goto cleanup;
1715         }
1716         if (major_revision == DUPLICATE_ENTRY) {
1717                 xhci_warn(xhci, "Event for port %u duplicated in"
1718                                 "Extended Capabilities, ignoring.\n",
1719                                 port_id);
1720                 bogus_port_status = true;
1721                 goto cleanup;
1722         }
1723
1724         /*
1725          * Hardware port IDs reported by a Port Status Change Event include USB
1726          * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
1727          * resume event, but we first need to translate the hardware port ID
1728          * into the index into the ports on the correct split roothub, and the
1729          * correct bus_state structure.
1730          */
1731         bus_state = &xhci->bus_state[hcd_index(hcd)];
1732         if (hcd->speed == HCD_USB3)
1733                 port_array = xhci->usb3_ports;
1734         else
1735                 port_array = xhci->usb2_ports;
1736         /* Find the faked port hub number */
1737         faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1738                         port_id);
1739
1740         temp = xhci_readl(xhci, port_array[faked_port_index]);
1741         if (hcd->state == HC_STATE_SUSPENDED) {
1742                 xhci_dbg(xhci, "resume root hub\n");
1743                 usb_hcd_resume_root_hub(hcd);
1744         }
1745
1746         if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1747                 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1748
1749                 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1750                 if (!(temp1 & CMD_RUN)) {
1751                         xhci_warn(xhci, "xHC is not running.\n");
1752                         goto cleanup;
1753                 }
1754
1755                 if (DEV_SUPERSPEED(temp)) {
1756                         xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1757                         /* Set a flag to say the port signaled remote wakeup,
1758                          * so we can tell the difference between the end of
1759                          * device and host initiated resume.
1760                          */
1761                         bus_state->port_remote_wakeup |= 1 << faked_port_index;
1762                         xhci_test_and_clear_bit(xhci, port_array,
1763                                         faked_port_index, PORT_PLC);
1764                         xhci_set_link_state(xhci, port_array, faked_port_index,
1765                                                 XDEV_U0);
1766                         /* Need to wait until the next link state change
1767                          * indicates the device is actually in U0.
1768                          */
1769                         bogus_port_status = true;
1770                         goto cleanup;
1771                 } else {
1772                         xhci_dbg(xhci, "resume HS port %d\n", port_id);
1773                         bus_state->resume_done[faked_port_index] = jiffies +
1774                                 msecs_to_jiffies(20);
1775                         set_bit(faked_port_index, &bus_state->resuming_ports);
1776                         mod_timer(&hcd->rh_timer,
1777                                   bus_state->resume_done[faked_port_index]);
1778                         /* Do the rest in GetPortStatus */
1779                 }
1780         }
1781
1782         if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1783                         DEV_SUPERSPEED(temp)) {
1784                 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1785                 /* We've just brought the device into U0 through either the
1786                  * Resume state after a device remote wakeup, or through the
1787                  * U3Exit state after a host-initiated resume.  If it's a device
1788                  * initiated remote wake, don't pass up the link state change,
1789                  * so the roothub behavior is consistent with external
1790                  * USB 3.0 hub behavior.
1791                  */
1792                 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1793                                 faked_port_index + 1);
1794                 if (slot_id && xhci->devs[slot_id])
1795                         xhci_ring_device(xhci, slot_id);
1796                 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1797                         bus_state->port_remote_wakeup &=
1798                                 ~(1 << faked_port_index);
1799                         xhci_test_and_clear_bit(xhci, port_array,
1800                                         faked_port_index, PORT_PLC);
1801                         usb_wakeup_notification(hcd->self.root_hub,
1802                                         faked_port_index + 1);
1803                         bogus_port_status = true;
1804                         goto cleanup;
1805                 }
1806         }
1807
1808         /*
1809          * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1810          * RExit to a disconnect state).  If so, let the the driver know it's
1811          * out of the RExit state.
1812          */
1813         if (!DEV_SUPERSPEED(temp) &&
1814                         test_and_clear_bit(faked_port_index,
1815                                 &bus_state->rexit_ports)) {
1816                 complete(&bus_state->rexit_done[faked_port_index]);
1817                 bogus_port_status = true;
1818                 goto cleanup;
1819         }
1820
1821         if (hcd->speed != HCD_USB3)
1822                 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1823                                         PORT_PLC);
1824
1825 cleanup:
1826         /* Update event ring dequeue pointer before dropping the lock */
1827         inc_deq(xhci, xhci->event_ring);
1828
1829         /* Don't make the USB core poll the roothub if we got a bad port status
1830          * change event.  Besides, at that point we can't tell which roothub
1831          * (USB 2.0 or USB 3.0) to kick.
1832          */
1833         if (bogus_port_status)
1834                 return;
1835
1836         /*
1837          * xHCI port-status-change events occur when the "or" of all the
1838          * status-change bits in the portsc register changes from 0 to 1.
1839          * New status changes won't cause an event if any other change
1840          * bits are still set.  When an event occurs, switch over to
1841          * polling to avoid losing status changes.
1842          */
1843         xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1844         set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1845         spin_unlock(&xhci->lock);
1846         /* Pass this up to the core */
1847         usb_hcd_poll_rh_status(hcd);
1848         spin_lock(&xhci->lock);
1849 }
1850
1851 /*
1852  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1853  * at end_trb, which may be in another segment.  If the suspect DMA address is a
1854  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1855  * returns 0.
1856  */
1857 struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1858                 union xhci_trb  *start_trb,
1859                 union xhci_trb  *end_trb,
1860                 dma_addr_t      suspect_dma)
1861 {
1862         dma_addr_t start_dma;
1863         dma_addr_t end_seg_dma;
1864         dma_addr_t end_trb_dma;
1865         struct xhci_segment *cur_seg;
1866
1867         start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1868         cur_seg = start_seg;
1869
1870         do {
1871                 if (start_dma == 0)
1872                         return NULL;
1873                 /* We may get an event for a Link TRB in the middle of a TD */
1874                 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1875                                 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1876                 /* If the end TRB isn't in this segment, this is set to 0 */
1877                 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1878
1879                 if (end_trb_dma > 0) {
1880                         /* The end TRB is in this segment, so suspect should be here */
1881                         if (start_dma <= end_trb_dma) {
1882                                 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1883                                         return cur_seg;
1884                         } else {
1885                                 /* Case for one segment with
1886                                  * a TD wrapped around to the top
1887                                  */
1888                                 if ((suspect_dma >= start_dma &&
1889                                                         suspect_dma <= end_seg_dma) ||
1890                                                 (suspect_dma >= cur_seg->dma &&
1891                                                  suspect_dma <= end_trb_dma))
1892                                         return cur_seg;
1893                         }
1894                         return NULL;
1895                 } else {
1896                         /* Might still be somewhere in this segment */
1897                         if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1898                                 return cur_seg;
1899                 }
1900                 cur_seg = cur_seg->next;
1901                 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1902         } while (cur_seg != start_seg);
1903
1904         return NULL;
1905 }
1906
1907 static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1908                 unsigned int slot_id, unsigned int ep_index,
1909                 unsigned int stream_id,
1910                 struct xhci_td *td, union xhci_trb *event_trb)
1911 {
1912         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1913         ep->ep_state |= EP_HALTED;
1914         ep->stopped_td = td;
1915         ep->stopped_trb = event_trb;
1916         ep->stopped_stream = stream_id;
1917
1918         xhci_queue_reset_ep(xhci, slot_id, ep_index);
1919         xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1920
1921         ep->stopped_td = NULL;
1922         ep->stopped_trb = NULL;
1923         ep->stopped_stream = 0;
1924
1925         xhci_ring_cmd_db(xhci);
1926 }
1927
1928 /* Check if an error has halted the endpoint ring.  The class driver will
1929  * cleanup the halt for a non-default control endpoint if we indicate a stall.
1930  * However, a babble and other errors also halt the endpoint ring, and the class
1931  * driver won't clear the halt in that case, so we need to issue a Set Transfer
1932  * Ring Dequeue Pointer command manually.
1933  */
1934 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1935                 struct xhci_ep_ctx *ep_ctx,
1936                 unsigned int trb_comp_code)
1937 {
1938         /* TRB completion codes that may require a manual halt cleanup */
1939         if (trb_comp_code == COMP_TX_ERR ||
1940                         trb_comp_code == COMP_BABBLE ||
1941                         trb_comp_code == COMP_SPLIT_ERR)
1942                 /* The 0.96 spec says a babbling control endpoint
1943                  * is not halted. The 0.96 spec says it is.  Some HW
1944                  * claims to be 0.95 compliant, but it halts the control
1945                  * endpoint anyway.  Check if a babble halted the
1946                  * endpoint.
1947                  */
1948                 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1949                     cpu_to_le32(EP_STATE_HALTED))
1950                         return 1;
1951
1952         return 0;
1953 }
1954
1955 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1956 {
1957         if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1958                 /* Vendor defined "informational" completion code,
1959                  * treat as not-an-error.
1960                  */
1961                 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1962                                 trb_comp_code);
1963                 xhci_dbg(xhci, "Treating code as success.\n");
1964                 return 1;
1965         }
1966         return 0;
1967 }
1968
1969 /*
1970  * Finish the td processing, remove the td from td list;
1971  * Return 1 if the urb can be given back.
1972  */
1973 static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1974         union xhci_trb *event_trb, struct xhci_transfer_event *event,
1975         struct xhci_virt_ep *ep, int *status, bool skip)
1976 {
1977         struct xhci_virt_device *xdev;
1978         struct xhci_ring *ep_ring;
1979         unsigned int slot_id;
1980         int ep_index;
1981         struct urb *urb = NULL;
1982         struct xhci_ep_ctx *ep_ctx;
1983         int ret = 0;
1984         struct urb_priv *urb_priv;
1985         u32 trb_comp_code;
1986
1987         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1988         xdev = xhci->devs[slot_id];
1989         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1990         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1991         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1992         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1993
1994         if (skip)
1995                 goto td_cleanup;
1996
1997         if (trb_comp_code == COMP_STOP_INVAL ||
1998                         trb_comp_code == COMP_STOP) {
1999                 /* The Endpoint Stop Command completion will take care of any
2000                  * stopped TDs.  A stopped TD may be restarted, so don't update
2001                  * the ring dequeue pointer or take this TD off any lists yet.
2002                  */
2003                 ep->stopped_td = td;
2004                 ep->stopped_trb = event_trb;
2005                 return 0;
2006         } else {
2007                 if (trb_comp_code == COMP_STALL) {
2008                         /* The transfer is completed from the driver's
2009                          * perspective, but we need to issue a set dequeue
2010                          * command for this stalled endpoint to move the dequeue
2011                          * pointer past the TD.  We can't do that here because
2012                          * the halt condition must be cleared first.  Let the
2013                          * USB class driver clear the stall later.
2014                          */
2015                         ep->stopped_td = td;
2016                         ep->stopped_trb = event_trb;
2017                         ep->stopped_stream = ep_ring->stream_id;
2018                 } else if (xhci_requires_manual_halt_cleanup(xhci,
2019                                         ep_ctx, trb_comp_code)) {
2020                         /* Other types of errors halt the endpoint, but the
2021                          * class driver doesn't call usb_reset_endpoint() unless
2022                          * the error is -EPIPE.  Clear the halted status in the
2023                          * xHCI hardware manually.
2024                          */
2025                         xhci_cleanup_halted_endpoint(xhci,
2026                                         slot_id, ep_index, ep_ring->stream_id,
2027                                         td, event_trb);
2028                 } else {
2029                         /* Update ring dequeue pointer */
2030                         while (ep_ring->dequeue != td->last_trb)
2031                                 inc_deq(xhci, ep_ring);
2032                         inc_deq(xhci, ep_ring);
2033                 }
2034
2035 td_cleanup:
2036                 /* Clean up the endpoint's TD list */
2037                 urb = td->urb;
2038                 urb_priv = urb->hcpriv;
2039
2040                 /* Do one last check of the actual transfer length.
2041                  * If the host controller said we transferred more data than
2042                  * the buffer length, urb->actual_length will be a very big
2043                  * number (since it's unsigned).  Play it safe and say we didn't
2044                  * transfer anything.
2045                  */
2046                 if (urb->actual_length > urb->transfer_buffer_length) {
2047                         xhci_warn(xhci, "URB transfer length is wrong, "
2048                                         "xHC issue? req. len = %u, "
2049                                         "act. len = %u\n",
2050                                         urb->transfer_buffer_length,
2051                                         urb->actual_length);
2052                         urb->actual_length = 0;
2053                         if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2054                                 *status = -EREMOTEIO;
2055                         else
2056                                 *status = 0;
2057                 }
2058                 list_del_init(&td->td_list);
2059                 /* Was this TD slated to be cancelled but completed anyway? */
2060                 if (!list_empty(&td->cancelled_td_list))
2061                         list_del_init(&td->cancelled_td_list);
2062
2063                 urb_priv->td_cnt++;
2064                 /* Giveback the urb when all the tds are completed */
2065                 if (urb_priv->td_cnt == urb_priv->length) {
2066                         ret = 1;
2067                         if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2068                                 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2069                                 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2070                                         == 0) {
2071                                         if (xhci->quirks & XHCI_AMD_PLL_FIX)
2072                                                 usb_amd_quirk_pll_enable();
2073                                 }
2074                         }
2075                 }
2076         }
2077
2078         return ret;
2079 }
2080
2081 /*
2082  * Process control tds, update urb status and actual_length.
2083  */
2084 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2085         union xhci_trb *event_trb, struct xhci_transfer_event *event,
2086         struct xhci_virt_ep *ep, int *status)
2087 {
2088         struct xhci_virt_device *xdev;
2089         struct xhci_ring *ep_ring;
2090         unsigned int slot_id;
2091         int ep_index;
2092         struct xhci_ep_ctx *ep_ctx;
2093         u32 trb_comp_code;
2094
2095         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2096         xdev = xhci->devs[slot_id];
2097         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2098         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2099         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2100         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2101
2102         switch (trb_comp_code) {
2103         case COMP_SUCCESS:
2104                 if (event_trb == ep_ring->dequeue) {
2105                         xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2106                                         "without IOC set??\n");
2107                         *status = -ESHUTDOWN;
2108                 } else if (event_trb != td->last_trb) {
2109                         xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2110                                         "without IOC set??\n");
2111                         *status = -ESHUTDOWN;
2112                 } else {
2113                         *status = 0;
2114                 }
2115                 break;
2116         case COMP_SHORT_TX:
2117                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2118                         *status = -EREMOTEIO;
2119                 else
2120                         *status = 0;
2121                 break;
2122         case COMP_STOP_INVAL:
2123         case COMP_STOP:
2124                 return finish_td(xhci, td, event_trb, event, ep, status, false);
2125         default:
2126                 if (!xhci_requires_manual_halt_cleanup(xhci,
2127                                         ep_ctx, trb_comp_code))
2128                         break;
2129                 xhci_dbg(xhci, "TRB error code %u, "
2130                                 "halted endpoint index = %u\n",
2131                                 trb_comp_code, ep_index);
2132                 /* else fall through */
2133         case COMP_STALL:
2134                 /* Did we transfer part of the data (middle) phase? */
2135                 if (event_trb != ep_ring->dequeue &&
2136                                 event_trb != td->last_trb)
2137                         td->urb->actual_length =
2138                                 td->urb->transfer_buffer_length -
2139                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2140                 else
2141                         td->urb->actual_length = 0;
2142
2143                 xhci_cleanup_halted_endpoint(xhci,
2144                         slot_id, ep_index, 0, td, event_trb);
2145                 return finish_td(xhci, td, event_trb, event, ep, status, true);
2146         }
2147         /*
2148          * Did we transfer any data, despite the errors that might have
2149          * happened?  I.e. did we get past the setup stage?
2150          */
2151         if (event_trb != ep_ring->dequeue) {
2152                 /* The event was for the status stage */
2153                 if (event_trb == td->last_trb) {
2154                         if (td->urb->actual_length != 0) {
2155                                 /* Don't overwrite a previously set error code
2156                                  */
2157                                 if ((*status == -EINPROGRESS || *status == 0) &&
2158                                                 (td->urb->transfer_flags
2159                                                  & URB_SHORT_NOT_OK))
2160                                         /* Did we already see a short data
2161                                          * stage? */
2162                                         *status = -EREMOTEIO;
2163                         } else {
2164                                 td->urb->actual_length =
2165                                         td->urb->transfer_buffer_length;
2166                         }
2167                 } else {
2168                 /* Maybe the event was for the data stage? */
2169                         td->urb->actual_length =
2170                                 td->urb->transfer_buffer_length -
2171                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2172                         xhci_dbg(xhci, "Waiting for status "
2173                                         "stage event\n");
2174                         return 0;
2175                 }
2176         }
2177
2178         return finish_td(xhci, td, event_trb, event, ep, status, false);
2179 }
2180
2181 /*
2182  * Process isochronous tds, update urb packet status and actual_length.
2183  */
2184 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2185         union xhci_trb *event_trb, struct xhci_transfer_event *event,
2186         struct xhci_virt_ep *ep, int *status)
2187 {
2188         struct xhci_ring *ep_ring;
2189         struct urb_priv *urb_priv;
2190         int idx;
2191         int len = 0;
2192         union xhci_trb *cur_trb;
2193         struct xhci_segment *cur_seg;
2194         struct usb_iso_packet_descriptor *frame;
2195         u32 trb_comp_code;
2196         bool skip_td = false;
2197
2198         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2199         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2200         urb_priv = td->urb->hcpriv;
2201         idx = urb_priv->td_cnt;
2202         frame = &td->urb->iso_frame_desc[idx];
2203
2204         /* handle completion code */
2205         switch (trb_comp_code) {
2206         case COMP_SUCCESS:
2207                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2208                         frame->status = 0;
2209                         break;
2210                 }
2211                 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2212                         trb_comp_code = COMP_SHORT_TX;
2213         case COMP_SHORT_TX:
2214                 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2215                                 -EREMOTEIO : 0;
2216                 break;
2217         case COMP_BW_OVER:
2218                 frame->status = -ECOMM;
2219                 skip_td = true;
2220                 break;
2221         case COMP_BUFF_OVER:
2222         case COMP_BABBLE:
2223                 frame->status = -EOVERFLOW;
2224                 skip_td = true;
2225                 break;
2226         case COMP_DEV_ERR:
2227         case COMP_STALL:
2228         case COMP_TX_ERR:
2229                 frame->status = -EPROTO;
2230                 skip_td = true;
2231                 break;
2232         case COMP_STOP:
2233         case COMP_STOP_INVAL:
2234                 break;
2235         default:
2236                 frame->status = -1;
2237                 break;
2238         }
2239
2240         if (trb_comp_code == COMP_SUCCESS || skip_td) {
2241                 frame->actual_length = frame->length;
2242                 td->urb->actual_length += frame->length;
2243         } else {
2244                 for (cur_trb = ep_ring->dequeue,
2245                      cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2246                      next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2247                         if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2248                             !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2249                                 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2250                 }
2251                 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2252                         EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2253
2254                 if (trb_comp_code != COMP_STOP_INVAL) {
2255                         frame->actual_length = len;
2256                         td->urb->actual_length += len;
2257                 }
2258         }
2259
2260         return finish_td(xhci, td, event_trb, event, ep, status, false);
2261 }
2262
2263 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2264                         struct xhci_transfer_event *event,
2265                         struct xhci_virt_ep *ep, int *status)
2266 {
2267         struct xhci_ring *ep_ring;
2268         struct urb_priv *urb_priv;
2269         struct usb_iso_packet_descriptor *frame;
2270         int idx;
2271
2272         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2273         urb_priv = td->urb->hcpriv;
2274         idx = urb_priv->td_cnt;
2275         frame = &td->urb->iso_frame_desc[idx];
2276
2277         /* The transfer is partly done. */
2278         frame->status = -EXDEV;
2279
2280         /* calc actual length */
2281         frame->actual_length = 0;
2282
2283         /* Update ring dequeue pointer */
2284         while (ep_ring->dequeue != td->last_trb)
2285                 inc_deq(xhci, ep_ring);
2286         inc_deq(xhci, ep_ring);
2287
2288         return finish_td(xhci, td, NULL, event, ep, status, true);
2289 }
2290
2291 /*
2292  * Process bulk and interrupt tds, update urb status and actual_length.
2293  */
2294 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2295         union xhci_trb *event_trb, struct xhci_transfer_event *event,
2296         struct xhci_virt_ep *ep, int *status)
2297 {
2298         struct xhci_ring *ep_ring;
2299         union xhci_trb *cur_trb;
2300         struct xhci_segment *cur_seg;
2301         u32 trb_comp_code;
2302
2303         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2304         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2305
2306         switch (trb_comp_code) {
2307         case COMP_SUCCESS:
2308                 /* Double check that the HW transferred everything. */
2309                 if (event_trb != td->last_trb ||
2310                     EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2311                         xhci_warn(xhci, "WARN Successful completion "
2312                                         "on short TX\n");
2313                         if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2314                                 *status = -EREMOTEIO;
2315                         else
2316                                 *status = 0;
2317                         if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2318                                 trb_comp_code = COMP_SHORT_TX;
2319                 } else {
2320                         *status = 0;
2321                 }
2322                 break;
2323         case COMP_SHORT_TX:
2324                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2325                         *status = -EREMOTEIO;
2326                 else
2327                         *status = 0;
2328                 break;
2329         default:
2330                 /* Others already handled above */
2331                 break;
2332         }
2333         if (trb_comp_code == COMP_SHORT_TX)
2334                 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2335                                 "%d bytes untransferred\n",
2336                                 td->urb->ep->desc.bEndpointAddress,
2337                                 td->urb->transfer_buffer_length,
2338                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2339         /* Fast path - was this the last TRB in the TD for this URB? */
2340         if (event_trb == td->last_trb) {
2341                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2342                         td->urb->actual_length =
2343                                 td->urb->transfer_buffer_length -
2344                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2345                         if (td->urb->transfer_buffer_length <
2346                                         td->urb->actual_length) {
2347                                 xhci_warn(xhci, "HC gave bad length "
2348                                                 "of %d bytes left\n",
2349                                           EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2350                                 td->urb->actual_length = 0;
2351                                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2352                                         *status = -EREMOTEIO;
2353                                 else
2354                                         *status = 0;
2355                         }
2356                         /* Don't overwrite a previously set error code */
2357                         if (*status == -EINPROGRESS) {
2358                                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2359                                         *status = -EREMOTEIO;
2360                                 else
2361                                         *status = 0;
2362                         }
2363                 } else {
2364                         td->urb->actual_length =
2365                                 td->urb->transfer_buffer_length;
2366                         /* Ignore a short packet completion if the
2367                          * untransferred length was zero.
2368                          */
2369                         if (*status == -EREMOTEIO)
2370                                 *status = 0;
2371                 }
2372         } else {
2373                 /* Slow path - walk the list, starting from the dequeue
2374                  * pointer, to get the actual length transferred.
2375                  */
2376                 td->urb->actual_length = 0;
2377                 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2378                                 cur_trb != event_trb;
2379                                 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2380                         if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2381                             !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2382                                 td->urb->actual_length +=
2383                                         TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2384                 }
2385                 /* If the ring didn't stop on a Link or No-op TRB, add
2386                  * in the actual bytes transferred from the Normal TRB
2387                  */
2388                 if (trb_comp_code != COMP_STOP_INVAL)
2389                         td->urb->actual_length +=
2390                                 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2391                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2392         }
2393
2394         return finish_td(xhci, td, event_trb, event, ep, status, false);
2395 }
2396
2397 /*
2398  * If this function returns an error condition, it means it got a Transfer
2399  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2400  * At this point, the host controller is probably hosed and should be reset.
2401  */
2402 static int handle_tx_event(struct xhci_hcd *xhci,
2403                 struct xhci_transfer_event *event)
2404         __releases(&xhci->lock)
2405         __acquires(&xhci->lock)
2406 {
2407         struct xhci_virt_device *xdev;
2408         struct xhci_virt_ep *ep;
2409         struct xhci_ring *ep_ring;
2410         unsigned int slot_id;
2411         int ep_index;
2412         struct xhci_td *td = NULL;
2413         dma_addr_t event_dma;
2414         struct xhci_segment *event_seg;
2415         union xhci_trb *event_trb;
2416         struct urb *urb = NULL;
2417         int status = -EINPROGRESS;
2418         struct urb_priv *urb_priv;
2419         struct xhci_ep_ctx *ep_ctx;
2420         struct list_head *tmp;
2421         u32 trb_comp_code;
2422         int ret = 0;
2423         int td_num = 0;
2424
2425         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2426         xdev = xhci->devs[slot_id];
2427         if (!xdev) {
2428                 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2429                 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2430                          (unsigned long long) xhci_trb_virt_to_dma(
2431                                  xhci->event_ring->deq_seg,
2432                                  xhci->event_ring->dequeue),
2433                          lower_32_bits(le64_to_cpu(event->buffer)),
2434                          upper_32_bits(le64_to_cpu(event->buffer)),
2435                          le32_to_cpu(event->transfer_len),
2436                          le32_to_cpu(event->flags));
2437                 xhci_dbg(xhci, "Event ring:\n");
2438                 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2439                 return -ENODEV;
2440         }
2441
2442         /* Endpoint ID is 1 based, our index is zero based */
2443         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2444         ep = &xdev->eps[ep_index];
2445         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2446         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2447         if (!ep_ring ||
2448             (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2449             EP_STATE_DISABLED) {
2450                 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2451                                 "or incorrect stream ring\n");
2452                 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2453                          (unsigned long long) xhci_trb_virt_to_dma(
2454                                  xhci->event_ring->deq_seg,
2455                                  xhci->event_ring->dequeue),
2456                          lower_32_bits(le64_to_cpu(event->buffer)),
2457                          upper_32_bits(le64_to_cpu(event->buffer)),
2458                          le32_to_cpu(event->transfer_len),
2459                          le32_to_cpu(event->flags));
2460                 xhci_dbg(xhci, "Event ring:\n");
2461                 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2462                 return -ENODEV;
2463         }
2464
2465         /* Count current td numbers if ep->skip is set */
2466         if (ep->skip) {
2467                 list_for_each(tmp, &ep_ring->td_list)
2468                         td_num++;
2469         }
2470
2471         event_dma = le64_to_cpu(event->buffer);
2472         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2473         /* Look for common error cases */
2474         switch (trb_comp_code) {
2475         /* Skip codes that require special handling depending on
2476          * transfer type
2477          */
2478         case COMP_SUCCESS:
2479                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2480                         break;
2481                 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2482                         trb_comp_code = COMP_SHORT_TX;
2483                 else
2484                         xhci_warn_ratelimited(xhci,
2485                                         "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
2486         case COMP_SHORT_TX:
2487                 break;
2488         case COMP_STOP:
2489                 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2490                 break;
2491         case COMP_STOP_INVAL:
2492                 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2493                 break;
2494         case COMP_STALL:
2495                 xhci_dbg(xhci, "Stalled endpoint\n");
2496                 ep->ep_state |= EP_HALTED;
2497                 status = -EPIPE;
2498                 break;
2499         case COMP_TRB_ERR:
2500                 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2501                 status = -EILSEQ;
2502                 break;
2503         case COMP_SPLIT_ERR:
2504         case COMP_TX_ERR:
2505                 xhci_dbg(xhci, "Transfer error on endpoint\n");
2506                 status = -EPROTO;
2507                 break;
2508         case COMP_BABBLE:
2509                 xhci_dbg(xhci, "Babble error on endpoint\n");
2510                 status = -EOVERFLOW;
2511                 break;
2512         case COMP_DB_ERR:
2513                 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2514                 status = -ENOSR;
2515                 break;
2516         case COMP_BW_OVER:
2517                 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2518                 break;
2519         case COMP_BUFF_OVER:
2520                 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2521                 break;
2522         case COMP_UNDERRUN:
2523                 /*
2524                  * When the Isoch ring is empty, the xHC will generate
2525                  * a Ring Overrun Event for IN Isoch endpoint or Ring
2526                  * Underrun Event for OUT Isoch endpoint.
2527                  */
2528                 xhci_dbg(xhci, "underrun event on endpoint\n");
2529                 if (!list_empty(&ep_ring->td_list))
2530                         xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2531                                         "still with TDs queued?\n",
2532                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2533                                  ep_index);
2534                 goto cleanup;
2535         case COMP_OVERRUN:
2536                 xhci_dbg(xhci, "overrun event on endpoint\n");
2537                 if (!list_empty(&ep_ring->td_list))
2538                         xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2539                                         "still with TDs queued?\n",
2540                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2541                                  ep_index);
2542                 goto cleanup;
2543         case COMP_DEV_ERR:
2544                 xhci_warn(xhci, "WARN: detect an incompatible device");
2545                 status = -EPROTO;
2546                 break;
2547         case COMP_MISSED_INT:
2548                 /*
2549                  * When encounter missed service error, one or more isoc tds
2550                  * may be missed by xHC.
2551                  * Set skip flag of the ep_ring; Complete the missed tds as
2552                  * short transfer when process the ep_ring next time.
2553                  */
2554                 ep->skip = true;
2555                 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2556                 goto cleanup;
2557         default:
2558                 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2559                         status = 0;
2560                         break;
2561                 }
2562                 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2563                                 "busted\n");
2564                 goto cleanup;
2565         }
2566
2567         do {
2568                 /* This TRB should be in the TD at the head of this ring's
2569                  * TD list.
2570                  */
2571                 if (list_empty(&ep_ring->td_list)) {
2572                         /*
2573                          * A stopped endpoint may generate an extra completion
2574                          * event if the device was suspended.  Don't print
2575                          * warnings.
2576                          */
2577                         if (!(trb_comp_code == COMP_STOP ||
2578                                                 trb_comp_code == COMP_STOP_INVAL)) {
2579                                 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2580                                                 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2581                                                 ep_index);
2582                                 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2583                                                 (le32_to_cpu(event->flags) &
2584                                                  TRB_TYPE_BITMASK)>>10);
2585                                 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2586                         }
2587                         if (ep->skip) {
2588                                 ep->skip = false;
2589                                 xhci_dbg(xhci, "td_list is empty while skip "
2590                                                 "flag set. Clear skip flag.\n");
2591                         }
2592                         ret = 0;
2593                         goto cleanup;
2594                 }
2595
2596                 /* We've skipped all the TDs on the ep ring when ep->skip set */
2597                 if (ep->skip && td_num == 0) {
2598                         ep->skip = false;
2599                         xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2600                                                 "Clear skip flag.\n");
2601                         ret = 0;
2602                         goto cleanup;
2603                 }
2604
2605                 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2606                 if (ep->skip)
2607                         td_num--;
2608
2609                 /* Is this a TRB in the currently executing TD? */
2610                 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2611                                 td->last_trb, event_dma);
2612
2613                 /*
2614                  * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2615                  * is not in the current TD pointed by ep_ring->dequeue because
2616                  * that the hardware dequeue pointer still at the previous TRB
2617                  * of the current TD. The previous TRB maybe a Link TD or the
2618                  * last TRB of the previous TD. The command completion handle
2619                  * will take care the rest.
2620                  */
2621                 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2622                         ret = 0;
2623                         goto cleanup;
2624                 }
2625
2626                 if (!event_seg) {
2627                         if (!ep->skip ||
2628                             !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2629                                 /* Some host controllers give a spurious
2630                                  * successful event after a short transfer.
2631                                  * Ignore it.
2632                                  */
2633                                 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && 
2634                                                 ep_ring->last_td_was_short) {
2635                                         ep_ring->last_td_was_short = false;
2636                                         ret = 0;
2637                                         goto cleanup;
2638                                 }
2639                                 /* HC is busted, give up! */
2640                                 xhci_err(xhci,
2641                                         "ERROR Transfer event TRB DMA ptr not "
2642                                         "part of current TD\n");
2643                                 return -ESHUTDOWN;
2644                         }
2645
2646                         ret = skip_isoc_td(xhci, td, event, ep, &status);
2647                         goto cleanup;
2648                 }
2649                 if (trb_comp_code == COMP_SHORT_TX)
2650                         ep_ring->last_td_was_short = true;
2651                 else
2652                         ep_ring->last_td_was_short = false;
2653
2654                 if (ep->skip) {
2655                         xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2656                         ep->skip = false;
2657                 }
2658
2659                 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2660                                                 sizeof(*event_trb)];
2661                 /*
2662                  * No-op TRB should not trigger interrupts.
2663                  * If event_trb is a no-op TRB, it means the
2664                  * corresponding TD has been cancelled. Just ignore
2665                  * the TD.
2666                  */
2667                 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2668                         xhci_dbg(xhci,
2669                                  "event_trb is a no-op TRB. Skip it\n");
2670                         goto cleanup;
2671                 }
2672
2673                 /* Now update the urb's actual_length and give back to
2674                  * the core
2675                  */
2676                 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2677                         ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2678                                                  &status);
2679                 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2680                         ret = process_isoc_td(xhci, td, event_trb, event, ep,
2681                                                  &status);
2682                 else
2683                         ret = process_bulk_intr_td(xhci, td, event_trb, event,
2684                                                  ep, &status);
2685
2686 cleanup:
2687                 /*
2688                  * Do not update event ring dequeue pointer if ep->skip is set.
2689                  * Will roll back to continue process missed tds.
2690                  */
2691                 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2692                         inc_deq(xhci, xhci->event_ring);
2693                 }
2694
2695                 if (ret) {
2696                         urb = td->urb;
2697                         urb_priv = urb->hcpriv;
2698                         /* Leave the TD around for the reset endpoint function
2699                          * to use(but only if it's not a control endpoint,
2700                          * since we already queued the Set TR dequeue pointer
2701                          * command for stalled control endpoints).
2702                          */
2703                         if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2704                                 (trb_comp_code != COMP_STALL &&
2705                                         trb_comp_code != COMP_BABBLE))
2706                                 xhci_urb_free_priv(xhci, urb_priv);
2707                         else
2708                                 kfree(urb_priv);
2709
2710                         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2711                         if ((urb->actual_length != urb->transfer_buffer_length &&
2712                                                 (urb->transfer_flags &
2713                                                  URB_SHORT_NOT_OK)) ||
2714                                         (status != 0 &&
2715                                          !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2716                                 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2717                                                 "expected = %d, status = %d\n",
2718                                                 urb, urb->actual_length,
2719                                                 urb->transfer_buffer_length,
2720                                                 status);
2721                         spin_unlock(&xhci->lock);
2722                         /* EHCI, UHCI, and OHCI always unconditionally set the
2723                          * urb->status of an isochronous endpoint to 0.
2724                          */
2725                         if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2726                                 status = 0;
2727                         usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2728                         spin_lock(&xhci->lock);
2729                 }
2730
2731         /*
2732          * If ep->skip is set, it means there are missed tds on the
2733          * endpoint ring need to take care of.
2734          * Process them as short transfer until reach the td pointed by
2735          * the event.
2736          */
2737         } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2738
2739         return 0;
2740 }
2741
2742 /*
2743  * This function handles all OS-owned events on the event ring.  It may drop
2744  * xhci->lock between event processing (e.g. to pass up port status changes).
2745  * Returns >0 for "possibly more events to process" (caller should call again),
2746  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2747  */
2748 static int xhci_handle_event(struct xhci_hcd *xhci)
2749 {
2750         union xhci_trb *event;
2751         int update_ptrs = 1;
2752         int ret;
2753
2754         if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2755                 xhci->error_bitmask |= 1 << 1;
2756                 return 0;
2757         }
2758
2759         event = xhci->event_ring->dequeue;
2760         /* Does the HC or OS own the TRB? */
2761         if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2762             xhci->event_ring->cycle_state) {
2763                 xhci->error_bitmask |= 1 << 2;
2764                 return 0;
2765         }
2766
2767         /*
2768          * Barrier between reading the TRB_CYCLE (valid) flag above and any
2769          * speculative reads of the event's flags/data below.
2770          */
2771         rmb();
2772         /* FIXME: Handle more event types. */
2773         switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2774         case TRB_TYPE(TRB_COMPLETION):
2775                 handle_cmd_completion(xhci, &event->event_cmd);
2776                 break;
2777         case TRB_TYPE(TRB_PORT_STATUS):
2778                 handle_port_status(xhci, event);
2779                 update_ptrs = 0;
2780                 break;
2781         case TRB_TYPE(TRB_TRANSFER):
2782                 ret = handle_tx_event(xhci, &event->trans_event);
2783                 if (ret < 0)
2784                         xhci->error_bitmask |= 1 << 9;
2785                 else
2786                         update_ptrs = 0;
2787                 break;
2788         case TRB_TYPE(TRB_DEV_NOTE):
2789                 handle_device_notification(xhci, event);
2790                 break;
2791         default:
2792                 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2793                     TRB_TYPE(48))
2794                         handle_vendor_event(xhci, event);
2795                 else
2796                         xhci->error_bitmask |= 1 << 3;
2797         }
2798         /* Any of the above functions may drop and re-acquire the lock, so check
2799          * to make sure a watchdog timer didn't mark the host as non-responsive.
2800          */
2801         if (xhci->xhc_state & XHCI_STATE_DYING) {
2802                 xhci_dbg(xhci, "xHCI host dying, returning from "
2803                                 "event handler.\n");
2804                 return 0;
2805         }
2806
2807         if (update_ptrs)
2808                 /* Update SW event ring dequeue pointer */
2809                 inc_deq(xhci, xhci->event_ring);
2810
2811         /* Are there more items on the event ring?  Caller will call us again to
2812          * check.
2813          */
2814         return 1;
2815 }
2816
2817 /*
2818  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2819  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2820  * indicators of an event TRB error, but we check the status *first* to be safe.
2821  */
2822 irqreturn_t xhci_irq(struct usb_hcd *hcd)
2823 {
2824         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2825         u32 status;
2826         u64 temp_64;
2827         union xhci_trb *event_ring_deq;
2828         dma_addr_t deq;
2829
2830         spin_lock(&xhci->lock);
2831         /* Check if the xHC generated the interrupt, or the irq is shared */
2832         status = xhci_readl(xhci, &xhci->op_regs->status);
2833         if (status == 0xffffffff)
2834                 goto hw_died;
2835
2836         if (!(status & STS_EINT)) {
2837                 spin_unlock(&xhci->lock);
2838                 return IRQ_NONE;
2839         }
2840         if (status & STS_FATAL) {
2841                 xhci_warn(xhci, "WARNING: Host System Error\n");
2842                 xhci_halt(xhci);
2843 hw_died:
2844                 spin_unlock(&xhci->lock);
2845                 return -ESHUTDOWN;
2846         }
2847
2848         /*
2849          * Clear the op reg interrupt status first,
2850          * so we can receive interrupts from other MSI-X interrupters.
2851          * Write 1 to clear the interrupt status.
2852          */
2853         status |= STS_EINT;
2854         xhci_writel(xhci, status, &xhci->op_regs->status);
2855         /* FIXME when MSI-X is supported and there are multiple vectors */
2856         /* Clear the MSI-X event interrupt status */
2857
2858         if (hcd->irq) {
2859                 u32 irq_pending;
2860                 /* Acknowledge the PCI interrupt */
2861                 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2862                 irq_pending |= IMAN_IP;
2863                 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2864         }
2865
2866         if (xhci->xhc_state & XHCI_STATE_DYING) {
2867                 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2868                                 "Shouldn't IRQs be disabled?\n");
2869                 /* Clear the event handler busy flag (RW1C);
2870                  * the event ring should be empty.
2871                  */
2872                 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2873                 xhci_write_64(xhci, temp_64 | ERST_EHB,
2874                                 &xhci->ir_set->erst_dequeue);
2875                 spin_unlock(&xhci->lock);
2876
2877                 return IRQ_HANDLED;
2878         }
2879
2880         event_ring_deq = xhci->event_ring->dequeue;
2881         /* FIXME this should be a delayed service routine
2882          * that clears the EHB.
2883          */
2884         while (xhci_handle_event(xhci) > 0) {}
2885
2886         temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2887         /* If necessary, update the HW's version of the event ring deq ptr. */
2888         if (event_ring_deq != xhci->event_ring->dequeue) {
2889                 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2890                                 xhci->event_ring->dequeue);
2891                 if (deq == 0)
2892                         xhci_warn(xhci, "WARN something wrong with SW event "
2893                                         "ring dequeue ptr.\n");
2894                 /* Update HC event ring dequeue pointer */
2895                 temp_64 &= ERST_PTR_MASK;
2896                 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2897         }
2898
2899         /* Clear the event handler busy flag (RW1C); event ring is empty. */
2900         temp_64 |= ERST_EHB;
2901         xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2902
2903         spin_unlock(&xhci->lock);
2904
2905         return IRQ_HANDLED;
2906 }
2907
2908 irqreturn_t xhci_msi_irq(int irq, void *hcd)
2909 {
2910         return xhci_irq(hcd);
2911 }
2912
2913 /****           Endpoint Ring Operations        ****/
2914
2915 /*
2916  * Generic function for queueing a TRB on a ring.
2917  * The caller must have checked to make sure there's room on the ring.
2918  *
2919  * @more_trbs_coming:   Will you enqueue more TRBs before calling
2920  *                      prepare_transfer()?
2921  */
2922 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2923                 bool more_trbs_coming,
2924                 u32 field1, u32 field2, u32 field3, u32 field4)
2925 {
2926         struct xhci_generic_trb *trb;
2927
2928         trb = &ring->enqueue->generic;
2929         trb->field[0] = cpu_to_le32(field1);
2930         trb->field[1] = cpu_to_le32(field2);
2931         trb->field[2] = cpu_to_le32(field3);
2932         trb->field[3] = cpu_to_le32(field4);
2933         inc_enq(xhci, ring, more_trbs_coming);
2934 }
2935
2936 /*
2937  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2938  * FIXME allocate segments if the ring is full.
2939  */
2940 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2941                 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2942 {
2943         unsigned int num_trbs_needed;
2944
2945         /* Make sure the endpoint has been added to xHC schedule */
2946         switch (ep_state) {
2947         case EP_STATE_DISABLED:
2948                 /*
2949                  * USB core changed config/interfaces without notifying us,
2950                  * or hardware is reporting the wrong state.
2951                  */
2952                 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2953                 return -ENOENT;
2954         case EP_STATE_ERROR:
2955                 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2956                 /* FIXME event handling code for error needs to clear it */
2957                 /* XXX not sure if this should be -ENOENT or not */
2958                 return -EINVAL;
2959         case EP_STATE_HALTED:
2960                 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2961         case EP_STATE_STOPPED:
2962         case EP_STATE_RUNNING:
2963                 break;
2964         default:
2965                 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2966                 /*
2967                  * FIXME issue Configure Endpoint command to try to get the HC
2968                  * back into a known state.
2969                  */
2970                 return -EINVAL;
2971         }
2972
2973         while (1) {
2974                 if (room_on_ring(xhci, ep_ring, num_trbs))
2975                         break;
2976
2977                 if (ep_ring == xhci->cmd_ring) {
2978                         xhci_err(xhci, "Do not support expand command ring\n");
2979                         return -ENOMEM;
2980                 }
2981
2982                 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2983                                 "ERROR no room on ep ring, try ring expansion");
2984                 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2985                 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2986                                         mem_flags)) {
2987                         xhci_err(xhci, "Ring expansion failed\n");
2988                         return -ENOMEM;
2989                 }
2990         }
2991
2992         if (enqueue_is_link_trb(ep_ring)) {
2993                 struct xhci_ring *ring = ep_ring;
2994                 union xhci_trb *next;
2995
2996                 next = ring->enqueue;
2997
2998                 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2999                         /* If we're not dealing with 0.95 hardware or isoc rings
3000                          * on AMD 0.96 host, clear the chain bit.
3001                          */
3002                         if (!xhci_link_trb_quirk(xhci) &&
3003                                         !(ring->type == TYPE_ISOC &&
3004                                          (xhci->quirks & XHCI_AMD_0x96_HOST)))
3005                                 next->link.control &= cpu_to_le32(~TRB_CHAIN);
3006                         else
3007                                 next->link.control |= cpu_to_le32(TRB_CHAIN);
3008
3009                         wmb();
3010                         next->link.control ^= cpu_to_le32(TRB_CYCLE);
3011
3012                         /* Toggle the cycle bit after the last ring segment. */
3013                         if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3014                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
3015                         }
3016                         ring->enq_seg = ring->enq_seg->next;
3017                         ring->enqueue = ring->enq_seg->trbs;
3018                         next = ring->enqueue;
3019                 }
3020         }
3021
3022         return 0;
3023 }
3024
3025 static int prepare_transfer(struct xhci_hcd *xhci,
3026                 struct xhci_virt_device *xdev,
3027                 unsigned int ep_index,
3028                 unsigned int stream_id,
3029                 unsigned int num_trbs,
3030                 struct urb *urb,
3031                 unsigned int td_index,
3032                 gfp_t mem_flags)
3033 {
3034         int ret;
3035         struct urb_priv *urb_priv;
3036         struct xhci_td  *td;
3037         struct xhci_ring *ep_ring;
3038         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3039
3040         ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3041         if (!ep_ring) {
3042                 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3043                                 stream_id);
3044                 return -EINVAL;
3045         }
3046
3047         ret = prepare_ring(xhci, ep_ring,
3048                            le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3049                            num_trbs, mem_flags);
3050         if (ret)
3051                 return ret;
3052
3053         urb_priv = urb->hcpriv;
3054         td = urb_priv->td[td_index];
3055
3056         INIT_LIST_HEAD(&td->td_list);
3057         INIT_LIST_HEAD(&td->cancelled_td_list);
3058
3059         if (td_index == 0) {
3060                 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3061                 if (unlikely(ret))
3062                         return ret;
3063         }
3064
3065         td->urb = urb;
3066         /* Add this TD to the tail of the endpoint ring's TD list */
3067         list_add_tail(&td->td_list, &ep_ring->td_list);
3068         td->start_seg = ep_ring->enq_seg;
3069         td->first_trb = ep_ring->enqueue;
3070
3071         urb_priv->td[td_index] = td;
3072
3073         return 0;
3074 }
3075
3076 static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
3077 {
3078         int num_sgs, num_trbs, running_total, temp, i;
3079         struct scatterlist *sg;
3080
3081         sg = NULL;
3082         num_sgs = urb->num_mapped_sgs;
3083         temp = urb->transfer_buffer_length;
3084
3085         num_trbs = 0;
3086         for_each_sg(urb->sg, sg, num_sgs, i) {
3087                 unsigned int len = sg_dma_len(sg);
3088
3089                 /* Scatter gather list entries may cross 64KB boundaries */
3090                 running_total = TRB_MAX_BUFF_SIZE -
3091                         (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
3092                 running_total &= TRB_MAX_BUFF_SIZE - 1;
3093                 if (running_total != 0)
3094                         num_trbs++;
3095
3096                 /* How many more 64KB chunks to transfer, how many more TRBs? */
3097                 while (running_total < sg_dma_len(sg) && running_total < temp) {
3098                         num_trbs++;
3099                         running_total += TRB_MAX_BUFF_SIZE;
3100                 }
3101                 len = min_t(int, len, temp);
3102                 temp -= len;
3103                 if (temp == 0)
3104                         break;
3105         }
3106         return num_trbs;
3107 }
3108
3109 static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
3110 {
3111         if (num_trbs != 0)
3112                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
3113                                 "TRBs, %d left\n", __func__,
3114                                 urb->ep->desc.bEndpointAddress, num_trbs);
3115         if (running_total != urb->transfer_buffer_length)
3116                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3117                                 "queued %#x (%d), asked for %#x (%d)\n",
3118                                 __func__,
3119                                 urb->ep->desc.bEndpointAddress,
3120                                 running_total, running_total,
3121                                 urb->transfer_buffer_length,
3122                                 urb->transfer_buffer_length);
3123 }
3124
3125 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3126                 unsigned int ep_index, unsigned int stream_id, int start_cycle,
3127                 struct xhci_generic_trb *start_trb)
3128 {
3129         /*
3130          * Pass all the TRBs to the hardware at once and make sure this write
3131          * isn't reordered.
3132          */
3133         wmb();
3134         if (start_cycle)
3135                 start_trb->field[3] |= cpu_to_le32(start_cycle);
3136         else
3137                 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3138         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3139 }
3140
3141 /*
3142  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
3143  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
3144  * (comprised of sg list entries) can take several service intervals to
3145  * transmit.
3146  */
3147 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3148                 struct urb *urb, int slot_id, unsigned int ep_index)
3149 {
3150         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3151                         xhci->devs[slot_id]->out_ctx, ep_index);
3152         int xhci_interval;
3153         int ep_interval;
3154
3155         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3156         ep_interval = urb->interval;
3157         /* Convert to microframes */
3158         if (urb->dev->speed == USB_SPEED_LOW ||
3159                         urb->dev->speed == USB_SPEED_FULL)
3160                 ep_interval *= 8;
3161         /* FIXME change this to a warning and a suggestion to use the new API
3162          * to set the polling interval (once the API is added).
3163          */
3164         if (xhci_interval != ep_interval) {
3165                 dev_dbg_ratelimited(&urb->dev->dev,
3166                                 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3167                                 ep_interval, ep_interval == 1 ? "" : "s",
3168                                 xhci_interval, xhci_interval == 1 ? "" : "s");
3169                 urb->interval = xhci_interval;
3170                 /* Convert back to frames for LS/FS devices */
3171                 if (urb->dev->speed == USB_SPEED_LOW ||
3172                                 urb->dev->speed == USB_SPEED_FULL)
3173                         urb->interval /= 8;
3174         }
3175         return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3176 }
3177
3178 /*
3179  * The TD size is the number of bytes remaining in the TD (including this TRB),
3180  * right shifted by 10.
3181  * It must fit in bits 21:17, so it can't be bigger than 31.
3182  */
3183 static u32 xhci_td_remainder(unsigned int remainder)
3184 {
3185         u32 max = (1 << (21 - 17 + 1)) - 1;
3186
3187         if ((remainder >> 10) >= max)
3188                 return max << 17;
3189         else
3190                 return (remainder >> 10) << 17;
3191 }
3192
3193 /*
3194  * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3195  * packets remaining in the TD (*not* including this TRB).
3196  *
3197  * Total TD packet count = total_packet_count =
3198  *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3199  *
3200  * Packets transferred up to and including this TRB = packets_transferred =
3201  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3202  *
3203  * TD size = total_packet_count - packets_transferred
3204  *
3205  * It must fit in bits 21:17, so it can't be bigger than 31.
3206  * The last TRB in a TD must have the TD size set to zero.
3207  */
3208 static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3209                 unsigned int total_packet_count, struct urb *urb,
3210                 unsigned int num_trbs_left)
3211 {
3212         int packets_transferred;
3213
3214         /* One TRB with a zero-length data packet. */
3215         if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3216                 return 0;
3217
3218         /* All the TRB queueing functions don't count the current TRB in
3219          * running_total.
3220          */
3221         packets_transferred = (running_total + trb_buff_len) /
3222                 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3223
3224         if ((total_packet_count - packets_transferred) > 31)
3225                 return 31 << 17;
3226         return (total_packet_count - packets_transferred) << 17;
3227 }
3228
3229 static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3230                 struct urb *urb, int slot_id, unsigned int ep_index)
3231 {
3232         struct xhci_ring *ep_ring;
3233         unsigned int num_trbs;
3234         struct urb_priv *urb_priv;
3235         struct xhci_td *td;
3236         struct scatterlist *sg;
3237         int num_sgs;
3238         int trb_buff_len, this_sg_len, running_total;
3239         unsigned int total_packet_count;
3240         bool first_trb;
3241         u64 addr;
3242         bool more_trbs_coming;
3243
3244         struct xhci_generic_trb *start_trb;
3245         int start_cycle;
3246
3247         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3248         if (!ep_ring)
3249                 return -EINVAL;
3250
3251         num_trbs = count_sg_trbs_needed(xhci, urb);
3252         num_sgs = urb->num_mapped_sgs;
3253         total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3254                         usb_endpoint_maxp(&urb->ep->desc));
3255
3256         trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3257                         ep_index, urb->stream_id,
3258                         num_trbs, urb, 0, mem_flags);
3259         if (trb_buff_len < 0)
3260                 return trb_buff_len;
3261
3262         urb_priv = urb->hcpriv;
3263         td = urb_priv->td[0];
3264
3265         /*
3266          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3267          * until we've finished creating all the other TRBs.  The ring's cycle
3268          * state may change as we enqueue the other TRBs, so save it too.
3269          */
3270         start_trb = &ep_ring->enqueue->generic;
3271         start_cycle = ep_ring->cycle_state;
3272
3273         running_total = 0;
3274         /*
3275          * How much data is in the first TRB?
3276          *
3277          * There are three forces at work for TRB buffer pointers and lengths:
3278          * 1. We don't want to walk off the end of this sg-list entry buffer.
3279          * 2. The transfer length that the driver requested may be smaller than
3280          *    the amount of memory allocated for this scatter-gather list.
3281          * 3. TRBs buffers can't cross 64KB boundaries.
3282          */
3283         sg = urb->sg;
3284         addr = (u64) sg_dma_address(sg);
3285         this_sg_len = sg_dma_len(sg);
3286         trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3287         trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3288         if (trb_buff_len > urb->transfer_buffer_length)
3289                 trb_buff_len = urb->transfer_buffer_length;
3290
3291         first_trb = true;
3292         /* Queue the first TRB, even if it's zero-length */
3293         do {
3294                 u32 field = 0;
3295                 u32 length_field = 0;
3296                 u32 remainder = 0;
3297
3298                 /* Don't change the cycle bit of the first TRB until later */
3299                 if (first_trb) {
3300                         first_trb = false;
3301                         if (start_cycle == 0)
3302                                 field |= 0x1;
3303                 } else
3304                         field |= ep_ring->cycle_state;
3305
3306                 /* Chain all the TRBs together; clear the chain bit in the last
3307                  * TRB to indicate it's the last TRB in the chain.
3308                  */
3309                 if (num_trbs > 1) {
3310                         field |= TRB_CHAIN;
3311                 } else {
3312                         /* FIXME - add check for ZERO_PACKET flag before this */
3313                         td->last_trb = ep_ring->enqueue;
3314                         field |= TRB_IOC;
3315                 }
3316
3317                 /* Only set interrupt on short packet for IN endpoints */
3318                 if (usb_urb_dir_in(urb))
3319                         field |= TRB_ISP;
3320
3321                 if (TRB_MAX_BUFF_SIZE -
3322                                 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3323                         xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3324                         xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3325                                         (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3326                                         (unsigned int) addr + trb_buff_len);
3327                 }
3328
3329                 /* Set the TRB length, TD size, and interrupter fields. */
3330                 if (xhci->hci_version < 0x100) {
3331                         remainder = xhci_td_remainder(
3332                                         urb->transfer_buffer_length -
3333                                         running_total);
3334                 } else {
3335                         remainder = xhci_v1_0_td_remainder(running_total,
3336                                         trb_buff_len, total_packet_count, urb,
3337                                         num_trbs - 1);
3338                 }
3339                 length_field = TRB_LEN(trb_buff_len) |
3340                         remainder |
3341                         TRB_INTR_TARGET(0);
3342
3343                 if (num_trbs > 1)
3344                         more_trbs_coming = true;
3345                 else
3346                         more_trbs_coming = false;
3347                 queue_trb(xhci, ep_ring, more_trbs_coming,
3348                                 lower_32_bits(addr),
3349                                 upper_32_bits(addr),
3350                                 length_field,
3351                                 field | TRB_TYPE(TRB_NORMAL));
3352                 --num_trbs;
3353                 running_total += trb_buff_len;
3354
3355                 /* Calculate length for next transfer --
3356                  * Are we done queueing all the TRBs for this sg entry?
3357                  */
3358                 this_sg_len -= trb_buff_len;
3359                 if (this_sg_len == 0) {
3360                         --num_sgs;
3361                         if (num_sgs == 0)
3362                                 break;
3363                         sg = sg_next(sg);
3364                         addr = (u64) sg_dma_address(sg);
3365                         this_sg_len = sg_dma_len(sg);
3366                 } else {
3367                         addr += trb_buff_len;
3368                 }
3369
3370                 trb_buff_len = TRB_MAX_BUFF_SIZE -
3371                         (addr & (TRB_MAX_BUFF_SIZE - 1));
3372                 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3373                 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3374                         trb_buff_len =
3375                                 urb->transfer_buffer_length - running_total;
3376         } while (running_total < urb->transfer_buffer_length);
3377
3378         check_trb_math(urb, num_trbs, running_total);
3379         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3380                         start_cycle, start_trb);
3381         return 0;
3382 }
3383
3384 /* This is very similar to what ehci-q.c qtd_fill() does */
3385 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3386                 struct urb *urb, int slot_id, unsigned int ep_index)
3387 {
3388         struct xhci_ring *ep_ring;
3389         struct urb_priv *urb_priv;
3390         struct xhci_td *td;
3391         int num_trbs;
3392         struct xhci_generic_trb *start_trb;
3393         bool first_trb;
3394         bool more_trbs_coming;
3395         int start_cycle;
3396         u32 field, length_field;
3397
3398         int running_total, trb_buff_len, ret;
3399         unsigned int total_packet_count;
3400         u64 addr;
3401
3402         if (urb->num_sgs)
3403                 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3404
3405         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3406         if (!ep_ring)
3407                 return -EINVAL;
3408
3409         num_trbs = 0;
3410         /* How much data is (potentially) left before the 64KB boundary? */
3411         running_total = TRB_MAX_BUFF_SIZE -
3412                 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3413         running_total &= TRB_MAX_BUFF_SIZE - 1;
3414
3415         /* If there's some data on this 64KB chunk, or we have to send a
3416          * zero-length transfer, we need at least one TRB
3417          */
3418         if (running_total != 0 || urb->transfer_buffer_length == 0)
3419                 num_trbs++;
3420         /* How many more 64KB chunks to transfer, how many more TRBs? */
3421         while (running_total < urb->transfer_buffer_length) {
3422                 num_trbs++;
3423                 running_total += TRB_MAX_BUFF_SIZE;
3424         }
3425         /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3426
3427         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3428                         ep_index, urb->stream_id,
3429                         num_trbs, urb, 0, mem_flags);
3430         if (ret < 0)
3431                 return ret;
3432
3433         urb_priv = urb->hcpriv;
3434         td = urb_priv->td[0];
3435
3436         /*
3437          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3438          * until we've finished creating all the other TRBs.  The ring's cycle
3439          * state may change as we enqueue the other TRBs, so save it too.
3440          */
3441         start_trb = &ep_ring->enqueue->generic;
3442         start_cycle = ep_ring->cycle_state;
3443
3444         running_total = 0;
3445         total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3446                         usb_endpoint_maxp(&urb->ep->desc));
3447         /* How much data is in the first TRB? */
3448         addr = (u64) urb->transfer_dma;
3449         trb_buff_len = TRB_MAX_BUFF_SIZE -
3450                 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3451         if (trb_buff_len > urb->transfer_buffer_length)
3452                 trb_buff_len = urb->transfer_buffer_length;
3453
3454         first_trb = true;
3455
3456         /* Queue the first TRB, even if it's zero-length */
3457         do {
3458                 u32 remainder = 0;
3459                 field = 0;
3460
3461                 /* Don't change the cycle bit of the first TRB until later */
3462                 if (first_trb) {
3463                         first_trb = false;
3464                         if (start_cycle == 0)
3465                                 field |= 0x1;
3466                 } else
3467                         field |= ep_ring->cycle_state;
3468
3469                 /* Chain all the TRBs together; clear the chain bit in the last
3470                  * TRB to indicate it's the last TRB in the chain.
3471                  */
3472                 if (num_trbs > 1) {
3473                         field |= TRB_CHAIN;
3474                 } else {
3475                         /* FIXME - add check for ZERO_PACKET flag before this */
3476                         td->last_trb = ep_ring->enqueue;
3477                         field |= TRB_IOC;
3478                 }
3479
3480                 /* Only set interrupt on short packet for IN endpoints */
3481                 if (usb_urb_dir_in(urb))
3482                         field |= TRB_ISP;
3483
3484                 /* Set the TRB length, TD size, and interrupter fields. */
3485                 if (xhci->hci_version < 0x100) {
3486                         remainder = xhci_td_remainder(
3487                                         urb->transfer_buffer_length -
3488                                         running_total);
3489                 } else {
3490                         remainder = xhci_v1_0_td_remainder(running_total,
3491                                         trb_buff_len, total_packet_count, urb,
3492                                         num_trbs - 1);
3493                 }
3494                 length_field = TRB_LEN(trb_buff_len) |
3495                         remainder |
3496                         TRB_INTR_TARGET(0);
3497
3498                 if (num_trbs > 1)
3499                         more_trbs_coming = true;
3500                 else
3501                         more_trbs_coming = false;
3502                 queue_trb(xhci, ep_ring, more_trbs_coming,
3503                                 lower_32_bits(addr),
3504                                 upper_32_bits(addr),
3505                                 length_field,
3506                                 field | TRB_TYPE(TRB_NORMAL));
3507                 --num_trbs;
3508                 running_total += trb_buff_len;
3509
3510                 /* Calculate length for next transfer */
3511                 addr += trb_buff_len;
3512                 trb_buff_len = urb->transfer_buffer_length - running_total;
3513                 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3514                         trb_buff_len = TRB_MAX_BUFF_SIZE;
3515         } while (running_total < urb->transfer_buffer_length);
3516
3517         check_trb_math(urb, num_trbs, running_total);
3518         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3519                         start_cycle, start_trb);
3520         return 0;
3521 }
3522
3523 /* Caller must have locked xhci->lock */
3524 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3525                 struct urb *urb, int slot_id, unsigned int ep_index)
3526 {
3527         struct xhci_ring *ep_ring;
3528         int num_trbs;
3529         int ret;
3530         struct usb_ctrlrequest *setup;
3531         struct xhci_generic_trb *start_trb;
3532         int start_cycle;
3533         u32 field, length_field;
3534         struct urb_priv *urb_priv;
3535         struct xhci_td *td;
3536
3537         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3538         if (!ep_ring)
3539                 return -EINVAL;
3540
3541         /*
3542          * Need to copy setup packet into setup TRB, so we can't use the setup
3543          * DMA address.
3544          */
3545         if (!urb->setup_packet)
3546                 return -EINVAL;
3547
3548         /* 1 TRB for setup, 1 for status */
3549         num_trbs = 2;
3550         /*
3551          * Don't need to check if we need additional event data and normal TRBs,
3552          * since data in control transfers will never get bigger than 16MB
3553          * XXX: can we get a buffer that crosses 64KB boundaries?
3554          */
3555         if (urb->transfer_buffer_length > 0)
3556                 num_trbs++;
3557         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3558                         ep_index, urb->stream_id,
3559                         num_trbs, urb, 0, mem_flags);
3560         if (ret < 0)
3561                 return ret;
3562
3563         urb_priv = urb->hcpriv;
3564         td = urb_priv->td[0];
3565
3566         /*
3567          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3568          * until we've finished creating all the other TRBs.  The ring's cycle
3569          * state may change as we enqueue the other TRBs, so save it too.
3570          */
3571         start_trb = &ep_ring->enqueue->generic;
3572         start_cycle = ep_ring->cycle_state;
3573
3574         /* Queue setup TRB - see section 6.4.1.2.1 */
3575         /* FIXME better way to translate setup_packet into two u32 fields? */
3576         setup = (struct usb_ctrlrequest *) urb->setup_packet;
3577         field = 0;
3578         field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3579         if (start_cycle == 0)
3580                 field |= 0x1;
3581
3582         /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3583         if (xhci->hci_version == 0x100) {
3584                 if (urb->transfer_buffer_length > 0) {
3585                         if (setup->bRequestType & USB_DIR_IN)
3586                                 field |= TRB_TX_TYPE(TRB_DATA_IN);
3587                         else
3588                                 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3589                 }
3590         }
3591
3592         queue_trb(xhci, ep_ring, true,
3593                   setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3594                   le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3595                   TRB_LEN(8) | TRB_INTR_TARGET(0),
3596                   /* Immediate data in pointer */
3597                   field);
3598
3599         /* If there's data, queue data TRBs */
3600         /* Only set interrupt on short packet for IN endpoints */
3601         if (usb_urb_dir_in(urb))
3602                 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3603         else
3604                 field = TRB_TYPE(TRB_DATA);
3605
3606         length_field = TRB_LEN(urb->transfer_buffer_length) |
3607                 xhci_td_remainder(urb->transfer_buffer_length) |
3608                 TRB_INTR_TARGET(0);
3609         if (urb->transfer_buffer_length > 0) {
3610                 if (setup->bRequestType & USB_DIR_IN)
3611                         field |= TRB_DIR_IN;
3612                 queue_trb(xhci, ep_ring, true,
3613                                 lower_32_bits(urb->transfer_dma),
3614                                 upper_32_bits(urb->transfer_dma),
3615                                 length_field,
3616                                 field | ep_ring->cycle_state);
3617         }
3618
3619         /* Save the DMA address of the last TRB in the TD */
3620         td->last_trb = ep_ring->enqueue;
3621
3622         /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3623         /* If the device sent data, the status stage is an OUT transfer */
3624         if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3625                 field = 0;
3626         else
3627                 field = TRB_DIR_IN;
3628         queue_trb(xhci, ep_ring, false,
3629                         0,
3630                         0,
3631                         TRB_INTR_TARGET(0),
3632                         /* Event on completion */
3633                         field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3634
3635         giveback_first_trb(xhci, slot_id, ep_index, 0,
3636                         start_cycle, start_trb);
3637         return 0;
3638 }
3639
3640 static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3641                 struct urb *urb, int i)
3642 {
3643         int num_trbs = 0;
3644         u64 addr, td_len;
3645
3646         addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3647         td_len = urb->iso_frame_desc[i].length;
3648
3649         num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3650                         TRB_MAX_BUFF_SIZE);
3651         if (num_trbs == 0)
3652                 num_trbs++;
3653
3654         return num_trbs;
3655 }
3656
3657 /*
3658  * The transfer burst count field of the isochronous TRB defines the number of
3659  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3660  * devices can burst up to bMaxBurst number of packets per service interval.
3661  * This field is zero based, meaning a value of zero in the field means one
3662  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3663  * zero.  Only xHCI 1.0 host controllers support this field.
3664  */
3665 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3666                 struct usb_device *udev,
3667                 struct urb *urb, unsigned int total_packet_count)
3668 {
3669         unsigned int max_burst;
3670
3671         if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3672                 return 0;
3673
3674         max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3675         return roundup(total_packet_count, max_burst + 1) - 1;
3676 }
3677
3678 /*
3679  * Returns the number of packets in the last "burst" of packets.  This field is
3680  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3681  * the last burst packet count is equal to the total number of packets in the
3682  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3683  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3684  * contain 1 to (bMaxBurst + 1) packets.
3685  */
3686 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3687                 struct usb_device *udev,
3688                 struct urb *urb, unsigned int total_packet_count)
3689 {
3690         unsigned int max_burst;
3691         unsigned int residue;
3692
3693         if (xhci->hci_version < 0x100)
3694                 return 0;
3695
3696         switch (udev->speed) {
3697         case USB_SPEED_SUPER:
3698                 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3699                 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3700                 residue = total_packet_count % (max_burst + 1);
3701                 /* If residue is zero, the last burst contains (max_burst + 1)
3702                  * number of packets, but the TLBPC field is zero-based.
3703                  */
3704                 if (residue == 0)
3705                         return max_burst;
3706                 return residue - 1;
3707         default:
3708                 if (total_packet_count == 0)
3709                         return 0;
3710                 return total_packet_count - 1;
3711         }
3712 }
3713
3714 /* This is for isoc transfer */
3715 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3716                 struct urb *urb, int slot_id, unsigned int ep_index)
3717 {
3718         struct xhci_ring *ep_ring;
3719         struct urb_priv *urb_priv;
3720         struct xhci_td *td;
3721         int num_tds, trbs_per_td;
3722         struct xhci_generic_trb *start_trb;
3723         bool first_trb;
3724         int start_cycle;
3725         u32 field, length_field;
3726         int running_total, trb_buff_len, td_len, td_remain_len, ret;
3727         u64 start_addr, addr;
3728         int i, j;
3729         bool more_trbs_coming;
3730
3731         ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3732
3733         num_tds = urb->number_of_packets;
3734         if (num_tds < 1) {
3735                 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3736                 return -EINVAL;
3737         }
3738
3739         start_addr = (u64) urb->transfer_dma;
3740         start_trb = &ep_ring->enqueue->generic;
3741         start_cycle = ep_ring->cycle_state;
3742
3743         urb_priv = urb->hcpriv;
3744         /* Queue the first TRB, even if it's zero-length */
3745         for (i = 0; i < num_tds; i++) {
3746                 unsigned int total_packet_count;
3747                 unsigned int burst_count;
3748                 unsigned int residue;
3749
3750                 first_trb = true;
3751                 running_total = 0;
3752                 addr = start_addr + urb->iso_frame_desc[i].offset;
3753                 td_len = urb->iso_frame_desc[i].length;
3754                 td_remain_len = td_len;
3755                 total_packet_count = DIV_ROUND_UP(td_len,
3756                                 GET_MAX_PACKET(
3757                                         usb_endpoint_maxp(&urb->ep->desc)));
3758                 /* A zero-length transfer still involves at least one packet. */
3759                 if (total_packet_count == 0)
3760                         total_packet_count++;
3761                 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3762                                 total_packet_count);
3763                 residue = xhci_get_last_burst_packet_count(xhci,
3764                                 urb->dev, urb, total_packet_count);
3765
3766                 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3767
3768                 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3769                                 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3770                 if (ret < 0) {
3771                         if (i == 0)
3772                                 return ret;
3773                         goto cleanup;
3774                 }
3775
3776                 td = urb_priv->td[i];
3777                 for (j = 0; j < trbs_per_td; j++) {
3778                         u32 remainder = 0;
3779                         field = 0;
3780
3781                         if (first_trb) {
3782                                 field = TRB_TBC(burst_count) |
3783                                         TRB_TLBPC(residue);
3784                                 /* Queue the isoc TRB */
3785                                 field |= TRB_TYPE(TRB_ISOC);
3786                                 /* Assume URB_ISO_ASAP is set */
3787                                 field |= TRB_SIA;
3788                                 if (i == 0) {
3789                                         if (start_cycle == 0)
3790                                                 field |= 0x1;
3791                                 } else
3792                                         field |= ep_ring->cycle_state;
3793                                 first_trb = false;
3794                         } else {
3795                                 /* Queue other normal TRBs */
3796                                 field |= TRB_TYPE(TRB_NORMAL);
3797                                 field |= ep_ring->cycle_state;
3798                         }
3799
3800                         /* Only set interrupt on short packet for IN EPs */
3801                         if (usb_urb_dir_in(urb))
3802                                 field |= TRB_ISP;
3803
3804                         /* Chain all the TRBs together; clear the chain bit in
3805                          * the last TRB to indicate it's the last TRB in the
3806                          * chain.
3807                          */
3808                         if (j < trbs_per_td - 1) {
3809                                 field |= TRB_CHAIN;
3810                                 more_trbs_coming = true;
3811                         } else {
3812                                 td->last_trb = ep_ring->enqueue;
3813                                 field |= TRB_IOC;
3814                                 if (xhci->hci_version == 0x100 &&
3815                                                 !(xhci->quirks &
3816                                                         XHCI_AVOID_BEI)) {
3817                                         /* Set BEI bit except for the last td */
3818                                         if (i < num_tds - 1)
3819                                                 field |= TRB_BEI;
3820                                 }
3821                                 more_trbs_coming = false;
3822                         }
3823
3824                         /* Calculate TRB length */
3825                         trb_buff_len = TRB_MAX_BUFF_SIZE -
3826                                 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3827                         if (trb_buff_len > td_remain_len)
3828                                 trb_buff_len = td_remain_len;
3829
3830                         /* Set the TRB length, TD size, & interrupter fields. */
3831                         if (xhci->hci_version < 0x100) {
3832                                 remainder = xhci_td_remainder(
3833                                                 td_len - running_total);
3834                         } else {
3835                                 remainder = xhci_v1_0_td_remainder(
3836                                                 running_total, trb_buff_len,
3837                                                 total_packet_count, urb,
3838                                                 (trbs_per_td - j - 1));
3839                         }
3840                         length_field = TRB_LEN(trb_buff_len) |
3841                                 remainder |
3842                                 TRB_INTR_TARGET(0);
3843
3844                         queue_trb(xhci, ep_ring, more_trbs_coming,
3845                                 lower_32_bits(addr),
3846                                 upper_32_bits(addr),
3847                                 length_field,
3848                                 field);
3849                         running_total += trb_buff_len;
3850
3851                         addr += trb_buff_len;
3852                         td_remain_len -= trb_buff_len;
3853                 }
3854
3855                 /* Check TD length */
3856                 if (running_total != td_len) {
3857                         xhci_err(xhci, "ISOC TD length unmatch\n");
3858                         ret = -EINVAL;
3859                         goto cleanup;
3860                 }
3861         }
3862
3863         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3864                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3865                         usb_amd_quirk_pll_disable();
3866         }
3867         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3868
3869         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3870                         start_cycle, start_trb);
3871         return 0;
3872 cleanup:
3873         /* Clean up a partially enqueued isoc transfer. */
3874
3875         for (i--; i >= 0; i--)
3876                 list_del_init(&urb_priv->td[i]->td_list);
3877
3878         /* Use the first TD as a temporary variable to turn the TDs we've queued
3879          * into No-ops with a software-owned cycle bit. That way the hardware
3880          * won't accidentally start executing bogus TDs when we partially
3881          * overwrite them.  td->first_trb and td->start_seg are already set.
3882          */
3883         urb_priv->td[0]->last_trb = ep_ring->enqueue;
3884         /* Every TRB except the first & last will have its cycle bit flipped. */
3885         td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3886
3887         /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3888         ep_ring->enqueue = urb_priv->td[0]->first_trb;
3889         ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3890         ep_ring->cycle_state = start_cycle;
3891         ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3892         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3893         return ret;
3894 }
3895
3896 /*
3897  * Check transfer ring to guarantee there is enough room for the urb.
3898  * Update ISO URB start_frame and interval.
3899  * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3900  * update the urb->start_frame by now.
3901  * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3902  */
3903 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3904                 struct urb *urb, int slot_id, unsigned int ep_index)
3905 {
3906         struct xhci_virt_device *xdev;
3907         struct xhci_ring *ep_ring;
3908         struct xhci_ep_ctx *ep_ctx;
3909         int start_frame;
3910         int xhci_interval;
3911         int ep_interval;
3912         int num_tds, num_trbs, i;
3913         int ret;
3914
3915         xdev = xhci->devs[slot_id];
3916         ep_ring = xdev->eps[ep_index].ring;
3917         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3918
3919         num_trbs = 0;
3920         num_tds = urb->number_of_packets;
3921         for (i = 0; i < num_tds; i++)
3922                 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3923
3924         /* Check the ring to guarantee there is enough room for the whole urb.
3925          * Do not insert any td of the urb to the ring if the check failed.
3926          */
3927         ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3928                            num_trbs, mem_flags);
3929         if (ret)
3930                 return ret;
3931
3932         start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3933         start_frame &= 0x3fff;
3934
3935         urb->start_frame = start_frame;
3936         if (urb->dev->speed == USB_SPEED_LOW ||
3937                         urb->dev->speed == USB_SPEED_FULL)
3938                 urb->start_frame >>= 3;
3939
3940         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3941         ep_interval = urb->interval;
3942         /* Convert to microframes */
3943         if (urb->dev->speed == USB_SPEED_LOW ||
3944                         urb->dev->speed == USB_SPEED_FULL)
3945                 ep_interval *= 8;
3946         /* FIXME change this to a warning and a suggestion to use the new API
3947          * to set the polling interval (once the API is added).
3948          */
3949         if (xhci_interval != ep_interval) {
3950                 dev_dbg_ratelimited(&urb->dev->dev,
3951                                 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3952                                 ep_interval, ep_interval == 1 ? "" : "s",
3953                                 xhci_interval, xhci_interval == 1 ? "" : "s");
3954                 urb->interval = xhci_interval;
3955                 /* Convert back to frames for LS/FS devices */
3956                 if (urb->dev->speed == USB_SPEED_LOW ||
3957                                 urb->dev->speed == USB_SPEED_FULL)
3958                         urb->interval /= 8;
3959         }
3960         ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3961
3962         return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3963 }
3964
3965 /****           Command Ring Operations         ****/
3966
3967 /* Generic function for queueing a command TRB on the command ring.
3968  * Check to make sure there's room on the command ring for one command TRB.
3969  * Also check that there's room reserved for commands that must not fail.
3970  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3971  * then only check for the number of reserved spots.
3972  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3973  * because the command event handler may want to resubmit a failed command.
3974  */
3975 static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3976                 u32 field3, u32 field4, bool command_must_succeed)
3977 {
3978         int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3979         int ret;
3980
3981         if (!command_must_succeed)
3982                 reserved_trbs++;
3983
3984         ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3985                         reserved_trbs, GFP_ATOMIC);
3986         if (ret < 0) {
3987                 xhci_err(xhci, "ERR: No room for command on command ring\n");
3988                 if (command_must_succeed)
3989                         xhci_err(xhci, "ERR: Reserved TRB counting for "
3990                                         "unfailable commands failed.\n");
3991                 return ret;
3992         }
3993         queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3994                         field4 | xhci->cmd_ring->cycle_state);
3995         return 0;
3996 }
3997
3998 /* Queue a slot enable or disable request on the command ring */
3999 int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
4000 {
4001         return queue_command(xhci, 0, 0, 0,
4002                         TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4003 }
4004
4005 /* Queue an address device command TRB */
4006 int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4007                 u32 slot_id)
4008 {
4009         return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4010                         upper_32_bits(in_ctx_ptr), 0,
4011                         TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
4012                         false);
4013 }
4014
4015 int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4016                 u32 field1, u32 field2, u32 field3, u32 field4)
4017 {
4018         return queue_command(xhci, field1, field2, field3, field4, false);
4019 }
4020
4021 /* Queue a reset device command TRB */
4022 int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4023 {
4024         return queue_command(xhci, 0, 0, 0,
4025                         TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4026                         false);
4027 }
4028
4029 /* Queue a configure endpoint command TRB */
4030 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4031                 u32 slot_id, bool command_must_succeed)
4032 {
4033         return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4034                         upper_32_bits(in_ctx_ptr), 0,
4035                         TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4036                         command_must_succeed);
4037 }
4038
4039 /* Queue an evaluate context command TRB */
4040 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4041                 u32 slot_id, bool command_must_succeed)
4042 {
4043         return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4044                         upper_32_bits(in_ctx_ptr), 0,
4045                         TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4046                         command_must_succeed);
4047 }
4048
4049 /*
4050  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4051  * activity on an endpoint that is about to be suspended.
4052  */
4053 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
4054                 unsigned int ep_index, int suspend)
4055 {
4056         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4057         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4058         u32 type = TRB_TYPE(TRB_STOP_RING);
4059         u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4060
4061         return queue_command(xhci, 0, 0, 0,
4062                         trb_slot_id | trb_ep_index | type | trb_suspend, false);
4063 }
4064
4065 /* Set Transfer Ring Dequeue Pointer command.
4066  * This should not be used for endpoints that have streams enabled.
4067  */
4068 static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
4069                 unsigned int ep_index, unsigned int stream_id,
4070                 struct xhci_segment *deq_seg,
4071                 union xhci_trb *deq_ptr, u32 cycle_state)
4072 {
4073         dma_addr_t addr;
4074         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4075         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4076         u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
4077         u32 type = TRB_TYPE(TRB_SET_DEQ);
4078         struct xhci_virt_ep *ep;
4079
4080         addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
4081         if (addr == 0) {
4082                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4083                 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4084                                 deq_seg, deq_ptr);
4085                 return 0;
4086         }
4087         ep = &xhci->devs[slot_id]->eps[ep_index];
4088         if ((ep->ep_state & SET_DEQ_PENDING)) {
4089                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4090                 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4091                 return 0;
4092         }
4093         ep->queued_deq_seg = deq_seg;
4094         ep->queued_deq_ptr = deq_ptr;
4095         return queue_command(xhci, lower_32_bits(addr) | cycle_state,
4096                         upper_32_bits(addr), trb_stream_id,
4097                         trb_slot_id | trb_ep_index | type, false);
4098 }
4099
4100 int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4101                 unsigned int ep_index)
4102 {
4103         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4104         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4105         u32 type = TRB_TYPE(TRB_RESET_EP);
4106
4107         return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4108                         false);
4109 }