2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
36 MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
37 MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
38 MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
39 MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
40 MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
41 MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
42 MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
43 MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
44 MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
45 MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
46 MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
47 MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
48 MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
49 MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
50 MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
51 MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
52 MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
53 MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
54 MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
55 MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
56 MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
57 MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
58 MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
59 MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb
63 MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
64 MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
65 MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
66 MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3
70 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
71 MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
72 MLX5_CMD_OP_INIT_HCA = 0x102,
73 MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
74 MLX5_CMD_OP_ENABLE_HCA = 0x104,
75 MLX5_CMD_OP_DISABLE_HCA = 0x105,
76 MLX5_CMD_OP_QUERY_PAGES = 0x107,
77 MLX5_CMD_OP_MANAGE_PAGES = 0x108,
78 MLX5_CMD_OP_SET_HCA_CAP = 0x109,
79 MLX5_CMD_OP_QUERY_ISSI = 0x10a,
80 MLX5_CMD_OP_SET_ISSI = 0x10b,
81 MLX5_CMD_OP_CREATE_MKEY = 0x200,
82 MLX5_CMD_OP_QUERY_MKEY = 0x201,
83 MLX5_CMD_OP_DESTROY_MKEY = 0x202,
84 MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
85 MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
86 MLX5_CMD_OP_CREATE_EQ = 0x301,
87 MLX5_CMD_OP_DESTROY_EQ = 0x302,
88 MLX5_CMD_OP_QUERY_EQ = 0x303,
89 MLX5_CMD_OP_GEN_EQE = 0x304,
90 MLX5_CMD_OP_CREATE_CQ = 0x400,
91 MLX5_CMD_OP_DESTROY_CQ = 0x401,
92 MLX5_CMD_OP_QUERY_CQ = 0x402,
93 MLX5_CMD_OP_MODIFY_CQ = 0x403,
94 MLX5_CMD_OP_CREATE_QP = 0x500,
95 MLX5_CMD_OP_DESTROY_QP = 0x501,
96 MLX5_CMD_OP_RST2INIT_QP = 0x502,
97 MLX5_CMD_OP_INIT2RTR_QP = 0x503,
98 MLX5_CMD_OP_RTR2RTS_QP = 0x504,
99 MLX5_CMD_OP_RTS2RTS_QP = 0x505,
100 MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
101 MLX5_CMD_OP_2ERR_QP = 0x507,
102 MLX5_CMD_OP_2RST_QP = 0x50a,
103 MLX5_CMD_OP_QUERY_QP = 0x50b,
104 MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
105 MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
106 MLX5_CMD_OP_CREATE_PSV = 0x600,
107 MLX5_CMD_OP_DESTROY_PSV = 0x601,
108 MLX5_CMD_OP_CREATE_SRQ = 0x700,
109 MLX5_CMD_OP_DESTROY_SRQ = 0x701,
110 MLX5_CMD_OP_QUERY_SRQ = 0x702,
111 MLX5_CMD_OP_ARM_RQ = 0x703,
112 MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
113 MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
114 MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
115 MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
116 MLX5_CMD_OP_CREATE_DCT = 0x710,
117 MLX5_CMD_OP_DESTROY_DCT = 0x711,
118 MLX5_CMD_OP_DRAIN_DCT = 0x712,
119 MLX5_CMD_OP_QUERY_DCT = 0x713,
120 MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
121 MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
122 MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
123 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
124 MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
125 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
126 MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
127 MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
128 MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
129 MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
130 MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
131 MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
132 MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
133 MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
134 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
135 MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
136 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
137 MLX5_CMD_OP_ALLOC_PD = 0x800,
138 MLX5_CMD_OP_DEALLOC_PD = 0x801,
139 MLX5_CMD_OP_ALLOC_UAR = 0x802,
140 MLX5_CMD_OP_DEALLOC_UAR = 0x803,
141 MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
142 MLX5_CMD_OP_ACCESS_REG = 0x805,
143 MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
144 MLX5_CMD_OP_DETTACH_FROM_MCG = 0x807,
145 MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
146 MLX5_CMD_OP_MAD_IFC = 0x50d,
147 MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
148 MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
149 MLX5_CMD_OP_NOP = 0x80d,
150 MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
151 MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
152 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
153 MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
154 MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
155 MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
156 MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
157 MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
158 MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
159 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
160 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
161 MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
162 MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
163 MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
164 MLX5_CMD_OP_CREATE_TIR = 0x900,
165 MLX5_CMD_OP_MODIFY_TIR = 0x901,
166 MLX5_CMD_OP_DESTROY_TIR = 0x902,
167 MLX5_CMD_OP_QUERY_TIR = 0x903,
168 MLX5_CMD_OP_CREATE_SQ = 0x904,
169 MLX5_CMD_OP_MODIFY_SQ = 0x905,
170 MLX5_CMD_OP_DESTROY_SQ = 0x906,
171 MLX5_CMD_OP_QUERY_SQ = 0x907,
172 MLX5_CMD_OP_CREATE_RQ = 0x908,
173 MLX5_CMD_OP_MODIFY_RQ = 0x909,
174 MLX5_CMD_OP_DESTROY_RQ = 0x90a,
175 MLX5_CMD_OP_QUERY_RQ = 0x90b,
176 MLX5_CMD_OP_CREATE_RMP = 0x90c,
177 MLX5_CMD_OP_MODIFY_RMP = 0x90d,
178 MLX5_CMD_OP_DESTROY_RMP = 0x90e,
179 MLX5_CMD_OP_QUERY_RMP = 0x90f,
180 MLX5_CMD_OP_CREATE_TIS = 0x912,
181 MLX5_CMD_OP_MODIFY_TIS = 0x913,
182 MLX5_CMD_OP_DESTROY_TIS = 0x914,
183 MLX5_CMD_OP_QUERY_TIS = 0x915,
184 MLX5_CMD_OP_CREATE_RQT = 0x916,
185 MLX5_CMD_OP_MODIFY_RQT = 0x917,
186 MLX5_CMD_OP_DESTROY_RQT = 0x918,
187 MLX5_CMD_OP_QUERY_RQT = 0x919,
188 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
189 MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
190 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
191 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
192 MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
193 MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
194 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
195 MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
196 MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938
199 struct mlx5_ifc_flow_table_fields_supported_bits {
202 u8 outer_ether_type[0x1];
204 u8 outer_first_prio[0x1];
205 u8 outer_first_cfi[0x1];
206 u8 outer_first_vid[0x1];
208 u8 outer_second_prio[0x1];
209 u8 outer_second_cfi[0x1];
210 u8 outer_second_vid[0x1];
215 u8 outer_ip_protocol[0x1];
216 u8 outer_ip_ecn[0x1];
217 u8 outer_ip_dscp[0x1];
218 u8 outer_udp_sport[0x1];
219 u8 outer_udp_dport[0x1];
220 u8 outer_tcp_sport[0x1];
221 u8 outer_tcp_dport[0x1];
222 u8 outer_tcp_flags[0x1];
223 u8 outer_gre_protocol[0x1];
224 u8 outer_gre_key[0x1];
225 u8 outer_vxlan_vni[0x1];
227 u8 source_eswitch_port[0x1];
231 u8 inner_ether_type[0x1];
233 u8 inner_first_prio[0x1];
234 u8 inner_first_cfi[0x1];
235 u8 inner_first_vid[0x1];
237 u8 inner_second_prio[0x1];
238 u8 inner_second_cfi[0x1];
239 u8 inner_second_vid[0x1];
244 u8 inner_ip_protocol[0x1];
245 u8 inner_ip_ecn[0x1];
246 u8 inner_ip_dscp[0x1];
247 u8 inner_udp_sport[0x1];
248 u8 inner_udp_dport[0x1];
249 u8 inner_tcp_sport[0x1];
250 u8 inner_tcp_dport[0x1];
251 u8 inner_tcp_flags[0x1];
257 struct mlx5_ifc_flow_table_prop_layout_bits {
262 u8 log_max_ft_size[0x6];
264 u8 max_ft_level[0x8];
269 u8 log_max_ft_num[0x8];
272 u8 log_max_destination[0x8];
275 u8 log_max_flow[0x8];
279 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
281 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
284 struct mlx5_ifc_odp_per_transport_service_cap_bits {
294 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
329 struct mlx5_ifc_fte_match_set_misc_bits {
333 u8 source_port[0x10];
335 u8 outer_second_prio[0x3];
336 u8 outer_second_cfi[0x1];
337 u8 outer_second_vid[0xc];
338 u8 inner_second_prio[0x3];
339 u8 inner_second_cfi[0x1];
340 u8 inner_second_vid[0xc];
342 u8 outer_second_vlan_tag[0x1];
343 u8 inner_second_vlan_tag[0x1];
345 u8 gre_protocol[0x10];
356 u8 outer_ipv6_flow_label[0x14];
359 u8 inner_ipv6_flow_label[0x14];
364 struct mlx5_ifc_cmd_pas_bits {
371 struct mlx5_ifc_uint64_bits {
378 MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
379 MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
380 MLX5_ADS_STAT_RATE_10GBPS = 0x8,
381 MLX5_ADS_STAT_RATE_30GBPS = 0x9,
382 MLX5_ADS_STAT_RATE_5GBPS = 0xa,
383 MLX5_ADS_STAT_RATE_20GBPS = 0xb,
384 MLX5_ADS_STAT_RATE_40GBPS = 0xc,
385 MLX5_ADS_STAT_RATE_60GBPS = 0xd,
386 MLX5_ADS_STAT_RATE_80GBPS = 0xe,
387 MLX5_ADS_STAT_RATE_120GBPS = 0xf,
390 struct mlx5_ifc_ads_bits {
403 u8 src_addr_index[0x8];
412 u8 rgid_rip[16][0x8];
432 struct mlx5_ifc_flow_table_nic_cap_bits {
433 u8 reserved_0[0x200];
435 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
437 u8 reserved_1[0x200];
439 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
441 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
443 u8 reserved_2[0x200];
445 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
447 u8 reserved_3[0x7200];
450 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
454 u8 lro_psh_flag[0x1];
455 u8 lro_time_stamp[0x1];
459 u8 rss_ind_tbl_cap[0x4];
461 u8 tunnel_lso_const_out_ip_id[0x1];
463 u8 tunnel_statless_gre[0x1];
464 u8 tunnel_stateless_vxlan[0x1];
469 u8 lro_min_mss_size[0x10];
471 u8 reserved_6[0x120];
473 u8 lro_timer_supported_periods[4][0x20];
475 u8 reserved_7[0x600];
478 struct mlx5_ifc_roce_cap_bits {
487 u8 roce_version[0x8];
490 u8 r_roce_dest_udp_port[0x10];
492 u8 r_roce_max_src_udp_port[0x10];
493 u8 r_roce_min_src_udp_port[0x10];
496 u8 roce_address_table_size[0x10];
498 u8 reserved_6[0x700];
502 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
503 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
504 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
505 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
506 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
507 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
508 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
509 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
510 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
514 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
515 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
516 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
517 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
518 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
519 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
520 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
521 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
522 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
525 struct mlx5_ifc_atomic_caps_bits {
528 u8 atomic_req_endianness[0x1];
534 u8 atomic_operations[0x10];
537 u8 atomic_size_qp[0x10];
540 u8 atomic_size_dc[0x10];
542 u8 reserved_6[0x720];
545 struct mlx5_ifc_odp_cap_bits {
553 struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
555 struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
557 struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
559 u8 reserved_3[0x720];
563 MLX5_WQ_TYPE_LINKED_LIST = 0x0,
564 MLX5_WQ_TYPE_CYCLIC = 0x1,
565 MLX5_WQ_TYPE_STRQ = 0x2,
569 MLX5_WQ_END_PAD_MODE_NONE = 0x0,
570 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
574 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
575 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
576 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
577 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
578 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
582 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
583 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
584 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
585 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
586 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
587 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
591 MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
592 MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
596 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
597 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
598 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
602 MLX5_CAP_PORT_TYPE_IB = 0x0,
603 MLX5_CAP_PORT_TYPE_ETH = 0x1,
606 struct mlx5_ifc_cmd_hca_cap_bits {
609 u8 log_max_srq_sz[0x8];
610 u8 log_max_qp_sz[0x8];
619 u8 log_max_cq_sz[0x8];
623 u8 log_max_eq_sz[0x8];
625 u8 log_max_mkey[0x6];
629 u8 max_indirection[0x8];
631 u8 log_max_mrw_sz[0x7];
633 u8 log_max_bsf_list_size[0x6];
635 u8 log_max_klm_list_size[0x6];
638 u8 log_max_ra_req_dc[0x6];
640 u8 log_max_ra_res_dc[0x6];
643 u8 log_max_ra_req_qp[0x6];
645 u8 log_max_ra_res_qp[0x6];
648 u8 cc_query_allowed[0x1];
649 u8 cc_modify_allowed[0x1];
651 u8 gid_table_size[0x10];
653 u8 out_of_seq_cnt[0x1];
654 u8 vport_counters[0x1];
657 u8 pkey_table_size[0x10];
659 u8 vport_group_manager[0x1];
660 u8 vhca_group_manager[0x1];
665 u8 nic_flow_table[0x1];
667 u8 local_ca_ack_delay[0x5];
674 u8 reserved_21[0x18];
676 u8 stat_rate_support[0x10];
680 u8 compact_address_vector[0x1];
682 u8 drain_sigerr[0x1];
683 u8 cmdif_checksum[0x2];
686 u8 wq_signature[0x1];
687 u8 sctr_data_cqe[0x1];
694 u8 eth_net_offloads[0x1];
701 u8 cq_moderation[0x1];
707 u8 scqe_break_moderation[0x1];
728 u8 pad_tx_eth_packet[0x1];
730 u8 log_bf_reg_size[0x5];
731 u8 reserved_38[0x10];
733 u8 reserved_39[0x10];
734 u8 max_wqe_sz_sq[0x10];
736 u8 reserved_40[0x10];
737 u8 max_wqe_sz_rq[0x10];
739 u8 reserved_41[0x10];
740 u8 max_wqe_sz_sq_dc[0x10];
745 u8 reserved_43[0x18];
749 u8 log_max_transport_domain[0x5];
753 u8 log_max_xrcd[0x5];
755 u8 reserved_47[0x20];
766 u8 basic_cyclic_rcv_wqe[0x1];
772 u8 log_max_rqt_size[0x5];
774 u8 log_max_tis_per_sq[0x5];
777 u8 log_max_stride_sz_rq[0x5];
779 u8 log_min_stride_sz_rq[0x5];
781 u8 log_max_stride_sz_sq[0x5];
783 u8 log_min_stride_sz_sq[0x5];
785 u8 reserved_60[0x1b];
786 u8 log_max_wq_sz[0x5];
788 u8 reserved_61[0xa0];
791 u8 log_max_l2_table[0x5];
793 u8 log_uar_page_sz[0x10];
795 u8 reserved_64[0x100];
797 u8 reserved_65[0x1f];
800 u8 cqe_zip_timeout[0x10];
801 u8 cqe_zip_max_num[0x10];
803 u8 reserved_66[0x220];
807 MLX5_DEST_FORMAT_STRUCT_DESTINATION_TYPE_FLOW_TABLE_ = 0x1,
808 MLX5_DEST_FORMAT_STRUCT_DESTINATION_TYPE_TIR = 0x2,
811 struct mlx5_ifc_dest_format_struct_bits {
812 u8 destination_type[0x8];
813 u8 destination_id[0x18];
818 struct mlx5_ifc_fte_match_param_bits {
819 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
821 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
823 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
825 u8 reserved_0[0xa00];
829 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
830 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
831 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
832 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
833 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
836 struct mlx5_ifc_rx_hash_field_select_bits {
837 u8 l3_prot_type[0x1];
838 u8 l4_prot_type[0x1];
839 u8 selected_fields[0x1e];
843 MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
844 MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
848 MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
849 MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
852 struct mlx5_ifc_wq_bits {
854 u8 wq_signature[0x1];
855 u8 end_padding_mode[0x2];
859 u8 hds_skip_first_sge[0x1];
860 u8 log2_hds_buf_size[0x3];
878 u8 log_wq_stride[0x4];
880 u8 log_wq_pg_sz[0x5];
884 u8 reserved_7[0x4e0];
886 struct mlx5_ifc_cmd_pas_bits pas[0];
889 struct mlx5_ifc_rq_num_bits {
894 struct mlx5_ifc_mac_address_layout_bits {
896 u8 mac_addr_47_32[0x10];
898 u8 mac_addr_31_0[0x20];
901 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
904 u8 min_time_between_cnps[0x20];
909 u8 cnp_802p_prio[0x3];
911 u8 reserved_3[0x720];
914 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
918 u8 clamp_tgt_rate[0x1];
920 u8 clamp_tgt_rate_after_time_inc[0x1];
925 u8 rpg_time_reset[0x20];
927 u8 rpg_byte_reset[0x20];
929 u8 rpg_threshold[0x20];
931 u8 rpg_max_rate[0x20];
933 u8 rpg_ai_rate[0x20];
935 u8 rpg_hai_rate[0x20];
939 u8 rpg_min_dec_fac[0x20];
941 u8 rpg_min_rate[0x20];
945 u8 rate_to_set_on_first_cnp[0x20];
949 u8 dce_tcp_rtt[0x20];
951 u8 rate_reduce_monitor_period[0x20];
955 u8 initial_alpha_value[0x20];
957 u8 reserved_7[0x4a0];
960 struct mlx5_ifc_cong_control_802_1qau_rp_bits {
963 u8 rppp_max_rps[0x20];
965 u8 rpg_time_reset[0x20];
967 u8 rpg_byte_reset[0x20];
969 u8 rpg_threshold[0x20];
971 u8 rpg_max_rate[0x20];
973 u8 rpg_ai_rate[0x20];
975 u8 rpg_hai_rate[0x20];
979 u8 rpg_min_dec_fac[0x20];
981 u8 rpg_min_rate[0x20];
983 u8 reserved_1[0x640];
987 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
988 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
989 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
992 struct mlx5_ifc_resize_field_select_bits {
993 u8 resize_field_select[0x20];
997 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
998 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
999 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
1000 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
1003 struct mlx5_ifc_modify_field_select_bits {
1004 u8 modify_field_select[0x20];
1007 struct mlx5_ifc_field_select_r_roce_np_bits {
1008 u8 field_select_r_roce_np[0x20];
1011 struct mlx5_ifc_field_select_r_roce_rp_bits {
1012 u8 field_select_r_roce_rp[0x20];
1016 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
1017 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
1018 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
1019 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
1020 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
1021 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
1022 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
1023 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
1024 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
1025 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
1028 struct mlx5_ifc_field_select_802_1qau_rp_bits {
1029 u8 field_select_8021qaurp[0x20];
1032 struct mlx5_ifc_phys_layer_cntrs_bits {
1033 u8 time_since_last_clear_high[0x20];
1035 u8 time_since_last_clear_low[0x20];
1037 u8 symbol_errors_high[0x20];
1039 u8 symbol_errors_low[0x20];
1041 u8 sync_headers_errors_high[0x20];
1043 u8 sync_headers_errors_low[0x20];
1045 u8 edpl_bip_errors_lane0_high[0x20];
1047 u8 edpl_bip_errors_lane0_low[0x20];
1049 u8 edpl_bip_errors_lane1_high[0x20];
1051 u8 edpl_bip_errors_lane1_low[0x20];
1053 u8 edpl_bip_errors_lane2_high[0x20];
1055 u8 edpl_bip_errors_lane2_low[0x20];
1057 u8 edpl_bip_errors_lane3_high[0x20];
1059 u8 edpl_bip_errors_lane3_low[0x20];
1061 u8 fc_fec_corrected_blocks_lane0_high[0x20];
1063 u8 fc_fec_corrected_blocks_lane0_low[0x20];
1065 u8 fc_fec_corrected_blocks_lane1_high[0x20];
1067 u8 fc_fec_corrected_blocks_lane1_low[0x20];
1069 u8 fc_fec_corrected_blocks_lane2_high[0x20];
1071 u8 fc_fec_corrected_blocks_lane2_low[0x20];
1073 u8 fc_fec_corrected_blocks_lane3_high[0x20];
1075 u8 fc_fec_corrected_blocks_lane3_low[0x20];
1077 u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
1079 u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
1081 u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
1083 u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
1085 u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
1087 u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
1089 u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
1091 u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
1093 u8 rs_fec_corrected_blocks_high[0x20];
1095 u8 rs_fec_corrected_blocks_low[0x20];
1097 u8 rs_fec_uncorrectable_blocks_high[0x20];
1099 u8 rs_fec_uncorrectable_blocks_low[0x20];
1101 u8 rs_fec_no_errors_blocks_high[0x20];
1103 u8 rs_fec_no_errors_blocks_low[0x20];
1105 u8 rs_fec_single_error_blocks_high[0x20];
1107 u8 rs_fec_single_error_blocks_low[0x20];
1109 u8 rs_fec_corrected_symbols_total_high[0x20];
1111 u8 rs_fec_corrected_symbols_total_low[0x20];
1113 u8 rs_fec_corrected_symbols_lane0_high[0x20];
1115 u8 rs_fec_corrected_symbols_lane0_low[0x20];
1117 u8 rs_fec_corrected_symbols_lane1_high[0x20];
1119 u8 rs_fec_corrected_symbols_lane1_low[0x20];
1121 u8 rs_fec_corrected_symbols_lane2_high[0x20];
1123 u8 rs_fec_corrected_symbols_lane2_low[0x20];
1125 u8 rs_fec_corrected_symbols_lane3_high[0x20];
1127 u8 rs_fec_corrected_symbols_lane3_low[0x20];
1129 u8 link_down_events[0x20];
1131 u8 successful_recovery_events[0x20];
1133 u8 reserved_0[0x180];
1136 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
1137 u8 transmit_queue_high[0x20];
1139 u8 transmit_queue_low[0x20];
1141 u8 reserved_0[0x780];
1144 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
1145 u8 rx_octets_high[0x20];
1147 u8 rx_octets_low[0x20];
1149 u8 reserved_0[0xc0];
1151 u8 rx_frames_high[0x20];
1153 u8 rx_frames_low[0x20];
1155 u8 tx_octets_high[0x20];
1157 u8 tx_octets_low[0x20];
1159 u8 reserved_1[0xc0];
1161 u8 tx_frames_high[0x20];
1163 u8 tx_frames_low[0x20];
1165 u8 rx_pause_high[0x20];
1167 u8 rx_pause_low[0x20];
1169 u8 rx_pause_duration_high[0x20];
1171 u8 rx_pause_duration_low[0x20];
1173 u8 tx_pause_high[0x20];
1175 u8 tx_pause_low[0x20];
1177 u8 tx_pause_duration_high[0x20];
1179 u8 tx_pause_duration_low[0x20];
1181 u8 rx_pause_transition_high[0x20];
1183 u8 rx_pause_transition_low[0x20];
1185 u8 reserved_2[0x400];
1188 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
1189 u8 port_transmit_wait_high[0x20];
1191 u8 port_transmit_wait_low[0x20];
1193 u8 reserved_0[0x780];
1196 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
1197 u8 dot3stats_alignment_errors_high[0x20];
1199 u8 dot3stats_alignment_errors_low[0x20];
1201 u8 dot3stats_fcs_errors_high[0x20];
1203 u8 dot3stats_fcs_errors_low[0x20];
1205 u8 dot3stats_single_collision_frames_high[0x20];
1207 u8 dot3stats_single_collision_frames_low[0x20];
1209 u8 dot3stats_multiple_collision_frames_high[0x20];
1211 u8 dot3stats_multiple_collision_frames_low[0x20];
1213 u8 dot3stats_sqe_test_errors_high[0x20];
1215 u8 dot3stats_sqe_test_errors_low[0x20];
1217 u8 dot3stats_deferred_transmissions_high[0x20];
1219 u8 dot3stats_deferred_transmissions_low[0x20];
1221 u8 dot3stats_late_collisions_high[0x20];
1223 u8 dot3stats_late_collisions_low[0x20];
1225 u8 dot3stats_excessive_collisions_high[0x20];
1227 u8 dot3stats_excessive_collisions_low[0x20];
1229 u8 dot3stats_internal_mac_transmit_errors_high[0x20];
1231 u8 dot3stats_internal_mac_transmit_errors_low[0x20];
1233 u8 dot3stats_carrier_sense_errors_high[0x20];
1235 u8 dot3stats_carrier_sense_errors_low[0x20];
1237 u8 dot3stats_frame_too_longs_high[0x20];
1239 u8 dot3stats_frame_too_longs_low[0x20];
1241 u8 dot3stats_internal_mac_receive_errors_high[0x20];
1243 u8 dot3stats_internal_mac_receive_errors_low[0x20];
1245 u8 dot3stats_symbol_errors_high[0x20];
1247 u8 dot3stats_symbol_errors_low[0x20];
1249 u8 dot3control_in_unknown_opcodes_high[0x20];
1251 u8 dot3control_in_unknown_opcodes_low[0x20];
1253 u8 dot3in_pause_frames_high[0x20];
1255 u8 dot3in_pause_frames_low[0x20];
1257 u8 dot3out_pause_frames_high[0x20];
1259 u8 dot3out_pause_frames_low[0x20];
1261 u8 reserved_0[0x3c0];
1264 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
1265 u8 ether_stats_drop_events_high[0x20];
1267 u8 ether_stats_drop_events_low[0x20];
1269 u8 ether_stats_octets_high[0x20];
1271 u8 ether_stats_octets_low[0x20];
1273 u8 ether_stats_pkts_high[0x20];
1275 u8 ether_stats_pkts_low[0x20];
1277 u8 ether_stats_broadcast_pkts_high[0x20];
1279 u8 ether_stats_broadcast_pkts_low[0x20];
1281 u8 ether_stats_multicast_pkts_high[0x20];
1283 u8 ether_stats_multicast_pkts_low[0x20];
1285 u8 ether_stats_crc_align_errors_high[0x20];
1287 u8 ether_stats_crc_align_errors_low[0x20];
1289 u8 ether_stats_undersize_pkts_high[0x20];
1291 u8 ether_stats_undersize_pkts_low[0x20];
1293 u8 ether_stats_oversize_pkts_high[0x20];
1295 u8 ether_stats_oversize_pkts_low[0x20];
1297 u8 ether_stats_fragments_high[0x20];
1299 u8 ether_stats_fragments_low[0x20];
1301 u8 ether_stats_jabbers_high[0x20];
1303 u8 ether_stats_jabbers_low[0x20];
1305 u8 ether_stats_collisions_high[0x20];
1307 u8 ether_stats_collisions_low[0x20];
1309 u8 ether_stats_pkts64octets_high[0x20];
1311 u8 ether_stats_pkts64octets_low[0x20];
1313 u8 ether_stats_pkts65to127octets_high[0x20];
1315 u8 ether_stats_pkts65to127octets_low[0x20];
1317 u8 ether_stats_pkts128to255octets_high[0x20];
1319 u8 ether_stats_pkts128to255octets_low[0x20];
1321 u8 ether_stats_pkts256to511octets_high[0x20];
1323 u8 ether_stats_pkts256to511octets_low[0x20];
1325 u8 ether_stats_pkts512to1023octets_high[0x20];
1327 u8 ether_stats_pkts512to1023octets_low[0x20];
1329 u8 ether_stats_pkts1024to1518octets_high[0x20];
1331 u8 ether_stats_pkts1024to1518octets_low[0x20];
1333 u8 ether_stats_pkts1519to2047octets_high[0x20];
1335 u8 ether_stats_pkts1519to2047octets_low[0x20];
1337 u8 ether_stats_pkts2048to4095octets_high[0x20];
1339 u8 ether_stats_pkts2048to4095octets_low[0x20];
1341 u8 ether_stats_pkts4096to8191octets_high[0x20];
1343 u8 ether_stats_pkts4096to8191octets_low[0x20];
1345 u8 ether_stats_pkts8192to10239octets_high[0x20];
1347 u8 ether_stats_pkts8192to10239octets_low[0x20];
1349 u8 reserved_0[0x280];
1352 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
1353 u8 if_in_octets_high[0x20];
1355 u8 if_in_octets_low[0x20];
1357 u8 if_in_ucast_pkts_high[0x20];
1359 u8 if_in_ucast_pkts_low[0x20];
1361 u8 if_in_discards_high[0x20];
1363 u8 if_in_discards_low[0x20];
1365 u8 if_in_errors_high[0x20];
1367 u8 if_in_errors_low[0x20];
1369 u8 if_in_unknown_protos_high[0x20];
1371 u8 if_in_unknown_protos_low[0x20];
1373 u8 if_out_octets_high[0x20];
1375 u8 if_out_octets_low[0x20];
1377 u8 if_out_ucast_pkts_high[0x20];
1379 u8 if_out_ucast_pkts_low[0x20];
1381 u8 if_out_discards_high[0x20];
1383 u8 if_out_discards_low[0x20];
1385 u8 if_out_errors_high[0x20];
1387 u8 if_out_errors_low[0x20];
1389 u8 if_in_multicast_pkts_high[0x20];
1391 u8 if_in_multicast_pkts_low[0x20];
1393 u8 if_in_broadcast_pkts_high[0x20];
1395 u8 if_in_broadcast_pkts_low[0x20];
1397 u8 if_out_multicast_pkts_high[0x20];
1399 u8 if_out_multicast_pkts_low[0x20];
1401 u8 if_out_broadcast_pkts_high[0x20];
1403 u8 if_out_broadcast_pkts_low[0x20];
1405 u8 reserved_0[0x480];
1408 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
1409 u8 a_frames_transmitted_ok_high[0x20];
1411 u8 a_frames_transmitted_ok_low[0x20];
1413 u8 a_frames_received_ok_high[0x20];
1415 u8 a_frames_received_ok_low[0x20];
1417 u8 a_frame_check_sequence_errors_high[0x20];
1419 u8 a_frame_check_sequence_errors_low[0x20];
1421 u8 a_alignment_errors_high[0x20];
1423 u8 a_alignment_errors_low[0x20];
1425 u8 a_octets_transmitted_ok_high[0x20];
1427 u8 a_octets_transmitted_ok_low[0x20];
1429 u8 a_octets_received_ok_high[0x20];
1431 u8 a_octets_received_ok_low[0x20];
1433 u8 a_multicast_frames_xmitted_ok_high[0x20];
1435 u8 a_multicast_frames_xmitted_ok_low[0x20];
1437 u8 a_broadcast_frames_xmitted_ok_high[0x20];
1439 u8 a_broadcast_frames_xmitted_ok_low[0x20];
1441 u8 a_multicast_frames_received_ok_high[0x20];
1443 u8 a_multicast_frames_received_ok_low[0x20];
1445 u8 a_broadcast_frames_received_ok_high[0x20];
1447 u8 a_broadcast_frames_received_ok_low[0x20];
1449 u8 a_in_range_length_errors_high[0x20];
1451 u8 a_in_range_length_errors_low[0x20];
1453 u8 a_out_of_range_length_field_high[0x20];
1455 u8 a_out_of_range_length_field_low[0x20];
1457 u8 a_frame_too_long_errors_high[0x20];
1459 u8 a_frame_too_long_errors_low[0x20];
1461 u8 a_symbol_error_during_carrier_high[0x20];
1463 u8 a_symbol_error_during_carrier_low[0x20];
1465 u8 a_mac_control_frames_transmitted_high[0x20];
1467 u8 a_mac_control_frames_transmitted_low[0x20];
1469 u8 a_mac_control_frames_received_high[0x20];
1471 u8 a_mac_control_frames_received_low[0x20];
1473 u8 a_unsupported_opcodes_received_high[0x20];
1475 u8 a_unsupported_opcodes_received_low[0x20];
1477 u8 a_pause_mac_ctrl_frames_received_high[0x20];
1479 u8 a_pause_mac_ctrl_frames_received_low[0x20];
1481 u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
1483 u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
1485 u8 reserved_0[0x300];
1488 struct mlx5_ifc_cmd_inter_comp_event_bits {
1489 u8 command_completion_vector[0x20];
1491 u8 reserved_0[0xc0];
1494 struct mlx5_ifc_stall_vl_event_bits {
1495 u8 reserved_0[0x18];
1500 u8 reserved_2[0xa0];
1503 struct mlx5_ifc_db_bf_congestion_event_bits {
1504 u8 event_subtype[0x8];
1506 u8 congestion_level[0x8];
1509 u8 reserved_2[0xa0];
1512 struct mlx5_ifc_gpio_event_bits {
1513 u8 reserved_0[0x60];
1515 u8 gpio_event_hi[0x20];
1517 u8 gpio_event_lo[0x20];
1519 u8 reserved_1[0x40];
1522 struct mlx5_ifc_port_state_change_event_bits {
1523 u8 reserved_0[0x40];
1526 u8 reserved_1[0x1c];
1528 u8 reserved_2[0x80];
1531 struct mlx5_ifc_dropped_packet_logged_bits {
1532 u8 reserved_0[0xe0];
1536 MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
1537 MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
1540 struct mlx5_ifc_cq_error_bits {
1544 u8 reserved_1[0x20];
1546 u8 reserved_2[0x18];
1549 u8 reserved_3[0x80];
1552 struct mlx5_ifc_rdma_page_fault_event_bits {
1553 u8 bytes_committed[0x20];
1557 u8 reserved_0[0x10];
1558 u8 packet_len[0x10];
1560 u8 rdma_op_len[0x20];
1571 struct mlx5_ifc_wqe_associated_page_fault_event_bits {
1572 u8 bytes_committed[0x20];
1574 u8 reserved_0[0x10];
1577 u8 reserved_1[0x10];
1580 u8 reserved_2[0x60];
1589 struct mlx5_ifc_qp_events_bits {
1590 u8 reserved_0[0xa0];
1593 u8 reserved_1[0x18];
1596 u8 qpn_rqn_sqn[0x18];
1599 struct mlx5_ifc_dct_events_bits {
1600 u8 reserved_0[0xc0];
1603 u8 dct_number[0x18];
1606 struct mlx5_ifc_comp_event_bits {
1607 u8 reserved_0[0xc0];
1614 MLX5_QPC_STATE_RST = 0x0,
1615 MLX5_QPC_STATE_INIT = 0x1,
1616 MLX5_QPC_STATE_RTR = 0x2,
1617 MLX5_QPC_STATE_RTS = 0x3,
1618 MLX5_QPC_STATE_SQER = 0x4,
1619 MLX5_QPC_STATE_ERR = 0x6,
1620 MLX5_QPC_STATE_SQD = 0x7,
1621 MLX5_QPC_STATE_SUSPENDED = 0x9,
1625 MLX5_QPC_ST_RC = 0x0,
1626 MLX5_QPC_ST_UC = 0x1,
1627 MLX5_QPC_ST_UD = 0x2,
1628 MLX5_QPC_ST_XRC = 0x3,
1629 MLX5_QPC_ST_DCI = 0x5,
1630 MLX5_QPC_ST_QP0 = 0x7,
1631 MLX5_QPC_ST_QP1 = 0x8,
1632 MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
1633 MLX5_QPC_ST_REG_UMR = 0xc,
1637 MLX5_QPC_PM_STATE_ARMED = 0x0,
1638 MLX5_QPC_PM_STATE_REARM = 0x1,
1639 MLX5_QPC_PM_STATE_RESERVED = 0x2,
1640 MLX5_QPC_PM_STATE_MIGRATED = 0x3,
1644 MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
1645 MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
1649 MLX5_QPC_MTU_256_BYTES = 0x1,
1650 MLX5_QPC_MTU_512_BYTES = 0x2,
1651 MLX5_QPC_MTU_1K_BYTES = 0x3,
1652 MLX5_QPC_MTU_2K_BYTES = 0x4,
1653 MLX5_QPC_MTU_4K_BYTES = 0x5,
1654 MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
1658 MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
1659 MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
1660 MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
1661 MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
1662 MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
1663 MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
1664 MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
1665 MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
1669 MLX5_QPC_CS_REQ_DISABLE = 0x0,
1670 MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
1671 MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
1675 MLX5_QPC_CS_RES_DISABLE = 0x0,
1676 MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
1677 MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
1680 struct mlx5_ifc_qpc_bits {
1687 u8 end_padding_mode[0x2];
1690 u8 wq_signature[0x1];
1691 u8 block_lb_mc[0x1];
1692 u8 atomic_like_write_en[0x1];
1693 u8 latency_sensitive[0x1];
1695 u8 drain_sigerr[0x1];
1700 u8 log_msg_max[0x5];
1702 u8 log_rq_size[0x4];
1703 u8 log_rq_stride[0x3];
1705 u8 log_sq_size[0x4];
1710 u8 counter_set_id[0x8];
1714 u8 user_index[0x18];
1716 u8 reserved_10[0x3];
1717 u8 log_page_size[0x5];
1718 u8 remote_qpn[0x18];
1720 struct mlx5_ifc_ads_bits primary_address_path;
1722 struct mlx5_ifc_ads_bits secondary_address_path;
1724 u8 log_ack_req_freq[0x4];
1725 u8 reserved_11[0x4];
1726 u8 log_sra_max[0x3];
1727 u8 reserved_12[0x2];
1728 u8 retry_count[0x3];
1730 u8 reserved_13[0x1];
1732 u8 cur_rnr_retry[0x3];
1733 u8 cur_retry_count[0x3];
1734 u8 reserved_14[0x5];
1736 u8 reserved_15[0x20];
1738 u8 reserved_16[0x8];
1739 u8 next_send_psn[0x18];
1741 u8 reserved_17[0x8];
1744 u8 reserved_18[0x40];
1746 u8 reserved_19[0x8];
1747 u8 last_acked_psn[0x18];
1749 u8 reserved_20[0x8];
1752 u8 reserved_21[0x8];
1753 u8 log_rra_max[0x3];
1754 u8 reserved_22[0x1];
1755 u8 atomic_mode[0x4];
1759 u8 reserved_23[0x1];
1760 u8 page_offset[0x6];
1761 u8 reserved_24[0x3];
1762 u8 cd_slave_receive[0x1];
1763 u8 cd_slave_send[0x1];
1766 u8 reserved_25[0x3];
1767 u8 min_rnr_nak[0x5];
1768 u8 next_rcv_psn[0x18];
1770 u8 reserved_26[0x8];
1773 u8 reserved_27[0x8];
1780 u8 reserved_28[0x5];
1784 u8 reserved_29[0x8];
1787 u8 hw_sq_wqebb_counter[0x10];
1788 u8 sw_sq_wqebb_counter[0x10];
1790 u8 hw_rq_counter[0x20];
1792 u8 sw_rq_counter[0x20];
1794 u8 reserved_30[0x20];
1796 u8 reserved_31[0xf];
1801 u8 dc_access_key[0x40];
1803 u8 reserved_32[0xc0];
1806 struct mlx5_ifc_roce_addr_layout_bits {
1807 u8 source_l3_address[16][0x8];
1812 u8 source_mac_47_32[0x10];
1814 u8 source_mac_31_0[0x20];
1816 u8 reserved_1[0x14];
1817 u8 roce_l3_type[0x4];
1818 u8 roce_version[0x8];
1820 u8 reserved_2[0x20];
1823 union mlx5_ifc_hca_cap_union_bits {
1824 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
1825 struct mlx5_ifc_odp_cap_bits odp_cap;
1826 struct mlx5_ifc_atomic_caps_bits atomic_caps;
1827 struct mlx5_ifc_roce_cap_bits roce_cap;
1828 struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
1829 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1830 u8 reserved_0[0x8000];
1834 MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
1835 MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
1836 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
1839 struct mlx5_ifc_flow_context_bits {
1840 u8 reserved_0[0x20];
1847 u8 reserved_2[0x10];
1851 u8 destination_list_size[0x18];
1853 u8 reserved_4[0x160];
1855 struct mlx5_ifc_fte_match_param_bits match_value;
1857 u8 reserved_5[0x600];
1859 struct mlx5_ifc_dest_format_struct_bits destination[0];
1863 MLX5_XRC_SRQC_STATE_GOOD = 0x0,
1864 MLX5_XRC_SRQC_STATE_ERROR = 0x1,
1867 struct mlx5_ifc_xrc_srqc_bits {
1869 u8 log_xrc_srq_size[0x4];
1870 u8 reserved_0[0x18];
1872 u8 wq_signature[0x1];
1876 u8 basic_cyclic_rcv_wqe[0x1];
1877 u8 log_rq_stride[0x3];
1880 u8 page_offset[0x6];
1884 u8 reserved_3[0x20];
1886 u8 user_index_equal_xrc_srqn[0x1];
1888 u8 log_page_size[0x6];
1889 u8 user_index[0x18];
1891 u8 reserved_5[0x20];
1899 u8 reserved_7[0x40];
1901 u8 db_record_addr_h[0x20];
1903 u8 db_record_addr_l[0x1e];
1906 u8 reserved_9[0x80];
1909 struct mlx5_ifc_traffic_counter_bits {
1915 struct mlx5_ifc_tisc_bits {
1918 u8 reserved_1[0x10];
1920 u8 reserved_2[0x100];
1923 u8 transport_domain[0x18];
1925 u8 reserved_4[0x3c0];
1929 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
1930 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
1934 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
1935 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
1939 MLX5_RX_HASH_FN_NONE = 0x0,
1940 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
1941 MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
1945 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_ = 0x1,
1946 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_ = 0x2,
1949 struct mlx5_ifc_tirc_bits {
1950 u8 reserved_0[0x20];
1953 u8 reserved_1[0x1c];
1955 u8 reserved_2[0x40];
1958 u8 lro_timeout_period_usecs[0x10];
1959 u8 lro_enable_mask[0x4];
1960 u8 lro_max_ip_payload_size[0x8];
1962 u8 reserved_4[0x40];
1965 u8 inline_rqn[0x18];
1967 u8 rx_hash_symmetric[0x1];
1969 u8 tunneled_offload_en[0x1];
1971 u8 indirect_table[0x18];
1975 u8 self_lb_block[0x2];
1976 u8 transport_domain[0x18];
1978 u8 rx_hash_toeplitz_key[10][0x20];
1980 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
1982 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
1984 u8 reserved_9[0x4c0];
1988 MLX5_SRQC_STATE_GOOD = 0x0,
1989 MLX5_SRQC_STATE_ERROR = 0x1,
1992 struct mlx5_ifc_srqc_bits {
1994 u8 log_srq_size[0x4];
1995 u8 reserved_0[0x18];
1997 u8 wq_signature[0x1];
2002 u8 log_rq_stride[0x3];
2005 u8 page_offset[0x6];
2009 u8 reserved_4[0x20];
2012 u8 log_page_size[0x6];
2013 u8 reserved_6[0x18];
2015 u8 reserved_7[0x20];
2023 u8 reserved_9[0x40];
2027 u8 reserved_10[0x80];
2031 MLX5_SQC_STATE_RST = 0x0,
2032 MLX5_SQC_STATE_RDY = 0x1,
2033 MLX5_SQC_STATE_ERR = 0x3,
2036 struct mlx5_ifc_sqc_bits {
2040 u8 flush_in_error_en[0x1];
2043 u8 reserved_1[0x14];
2046 u8 user_index[0x18];
2051 u8 reserved_4[0xa0];
2053 u8 tis_lst_sz[0x10];
2054 u8 reserved_5[0x10];
2056 u8 reserved_6[0x40];
2061 struct mlx5_ifc_wq_bits wq;
2064 struct mlx5_ifc_rqtc_bits {
2065 u8 reserved_0[0xa0];
2067 u8 reserved_1[0x10];
2068 u8 rqt_max_size[0x10];
2070 u8 reserved_2[0x10];
2071 u8 rqt_actual_size[0x10];
2073 u8 reserved_3[0x6a0];
2075 struct mlx5_ifc_rq_num_bits rq_num[0];
2079 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
2080 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
2084 MLX5_RQC_STATE_RST = 0x0,
2085 MLX5_RQC_STATE_RDY = 0x1,
2086 MLX5_RQC_STATE_ERR = 0x3,
2089 struct mlx5_ifc_rqc_bits {
2093 u8 mem_rq_type[0x4];
2096 u8 flush_in_error_en[0x1];
2097 u8 reserved_2[0x12];
2100 u8 user_index[0x18];
2105 u8 counter_set_id[0x8];
2106 u8 reserved_5[0x18];
2111 u8 reserved_7[0xe0];
2113 struct mlx5_ifc_wq_bits wq;
2117 MLX5_RMPC_STATE_RDY = 0x1,
2118 MLX5_RMPC_STATE_ERR = 0x3,
2121 struct mlx5_ifc_rmpc_bits {
2124 u8 reserved_1[0x14];
2126 u8 basic_cyclic_rcv_wqe[0x1];
2127 u8 reserved_2[0x1f];
2129 u8 reserved_3[0x140];
2131 struct mlx5_ifc_wq_bits wq;
2135 MLX5_NIC_VPORT_CONTEXT_ALLOWED_LIST_TYPE_CURRENT_UC_MAC_ADDRESS = 0x0,
2138 struct mlx5_ifc_nic_vport_context_bits {
2139 u8 reserved_0[0x1f];
2142 u8 reserved_1[0x760];
2145 u8 allowed_list_type[0x3];
2147 u8 allowed_list_size[0xc];
2149 struct mlx5_ifc_mac_address_layout_bits permanent_address;
2151 u8 reserved_4[0x20];
2153 u8 current_uc_mac_address[0][0x40];
2157 MLX5_MKC_ACCESS_MODE_PA = 0x0,
2158 MLX5_MKC_ACCESS_MODE_MTT = 0x1,
2159 MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
2162 struct mlx5_ifc_mkc_bits {
2166 u8 small_fence_on_rdma_read_response[0x1];
2173 u8 access_mode[0x2];
2179 u8 reserved_3[0x20];
2185 u8 expected_sigerr_count[0x1];
2190 u8 start_addr[0x40];
2194 u8 bsf_octword_size[0x20];
2196 u8 reserved_6[0x80];
2198 u8 translations_octword_size[0x20];
2200 u8 reserved_7[0x1b];
2201 u8 log_page_size[0x5];
2203 u8 reserved_8[0x20];
2206 struct mlx5_ifc_pkey_bits {
2207 u8 reserved_0[0x10];
2211 struct mlx5_ifc_array128_auto_bits {
2212 u8 array128_auto[16][0x8];
2215 struct mlx5_ifc_hca_vport_context_bits {
2216 u8 field_select[0x20];
2218 u8 reserved_0[0xe0];
2220 u8 sm_virt_aware[0x1];
2223 u8 grh_required[0x1];
2225 u8 port_physical_state[0x4];
2226 u8 vport_state_policy[0x4];
2228 u8 vport_state[0x4];
2230 u8 reserved_2[0x20];
2232 u8 system_image_guid[0x40];
2240 u8 cap_mask1_field_select[0x20];
2244 u8 cap_mask2_field_select[0x20];
2246 u8 reserved_3[0x80];
2250 u8 init_type_reply[0x4];
2252 u8 subnet_timeout[0x5];
2258 u8 qkey_violation_counter[0x10];
2259 u8 pkey_violation_counter[0x10];
2261 u8 reserved_6[0xca0];
2265 MLX5_EQC_STATUS_OK = 0x0,
2266 MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
2270 MLX5_EQC_ST_ARMED = 0x9,
2271 MLX5_EQC_ST_FIRED = 0xa,
2274 struct mlx5_ifc_eqc_bits {
2283 u8 reserved_3[0x20];
2285 u8 reserved_4[0x14];
2286 u8 page_offset[0x6];
2290 u8 log_eq_size[0x5];
2293 u8 reserved_7[0x20];
2295 u8 reserved_8[0x18];
2299 u8 log_page_size[0x5];
2300 u8 reserved_10[0x18];
2302 u8 reserved_11[0x60];
2304 u8 reserved_12[0x8];
2305 u8 consumer_counter[0x18];
2307 u8 reserved_13[0x8];
2308 u8 producer_counter[0x18];
2310 u8 reserved_14[0x80];
2314 MLX5_DCTC_STATE_ACTIVE = 0x0,
2315 MLX5_DCTC_STATE_DRAINING = 0x1,
2316 MLX5_DCTC_STATE_DRAINED = 0x2,
2320 MLX5_DCTC_CS_RES_DISABLE = 0x0,
2321 MLX5_DCTC_CS_RES_NA = 0x1,
2322 MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
2326 MLX5_DCTC_MTU_256_BYTES = 0x1,
2327 MLX5_DCTC_MTU_512_BYTES = 0x2,
2328 MLX5_DCTC_MTU_1K_BYTES = 0x3,
2329 MLX5_DCTC_MTU_2K_BYTES = 0x4,
2330 MLX5_DCTC_MTU_4K_BYTES = 0x5,
2333 struct mlx5_ifc_dctc_bits {
2336 u8 reserved_1[0x18];
2339 u8 user_index[0x18];
2344 u8 counter_set_id[0x8];
2345 u8 atomic_mode[0x4];
2349 u8 atomic_like_write_en[0x1];
2350 u8 latency_sensitive[0x1];
2358 u8 min_rnr_nak[0x5];
2368 u8 reserved_10[0x4];
2369 u8 flow_label[0x14];
2371 u8 dc_access_key[0x40];
2373 u8 reserved_11[0x5];
2376 u8 pkey_index[0x10];
2378 u8 reserved_12[0x8];
2379 u8 my_addr_index[0x8];
2380 u8 reserved_13[0x8];
2383 u8 dc_access_key_violation_count[0x20];
2385 u8 reserved_14[0x14];
2391 u8 reserved_15[0x40];
2395 MLX5_CQC_STATUS_OK = 0x0,
2396 MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
2397 MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
2401 MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
2402 MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
2406 MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
2407 MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
2408 MLX5_CQC_ST_FIRED = 0xa,
2411 struct mlx5_ifc_cqc_bits {
2417 u8 scqe_break_moderation_en[0x1];
2421 u8 mini_cqe_res_format[0x2];
2425 u8 reserved_4[0x20];
2427 u8 reserved_5[0x14];
2428 u8 page_offset[0x6];
2432 u8 log_cq_size[0x5];
2437 u8 cq_max_count[0x10];
2439 u8 reserved_9[0x18];
2442 u8 reserved_10[0x3];
2443 u8 log_page_size[0x5];
2444 u8 reserved_11[0x18];
2446 u8 reserved_12[0x20];
2448 u8 reserved_13[0x8];
2449 u8 last_notified_index[0x18];
2451 u8 reserved_14[0x8];
2452 u8 last_solicit_index[0x18];
2454 u8 reserved_15[0x8];
2455 u8 consumer_counter[0x18];
2457 u8 reserved_16[0x8];
2458 u8 producer_counter[0x18];
2460 u8 reserved_17[0x40];
2465 union mlx5_ifc_cong_control_roce_ecn_auto_bits {
2466 struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
2467 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
2468 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2469 u8 reserved_0[0x800];
2472 struct mlx5_ifc_query_adapter_param_block_bits {
2473 u8 reserved_0[0xc0];
2476 u8 ieee_vendor_id[0x18];
2478 u8 reserved_2[0x10];
2479 u8 vsd_vendor_id[0x10];
2483 u8 vsd_contd_psid[16][0x8];
2486 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
2487 struct mlx5_ifc_modify_field_select_bits modify_field_select;
2488 struct mlx5_ifc_resize_field_select_bits resize_field_select;
2489 u8 reserved_0[0x20];
2492 union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
2493 struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
2494 struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
2495 struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2496 u8 reserved_0[0x20];
2499 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
2500 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
2501 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
2502 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
2503 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
2504 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
2505 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
2506 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2507 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2508 u8 reserved_0[0x7c0];
2511 union mlx5_ifc_event_auto_bits {
2512 struct mlx5_ifc_comp_event_bits comp_event;
2513 struct mlx5_ifc_dct_events_bits dct_events;
2514 struct mlx5_ifc_qp_events_bits qp_events;
2515 struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
2516 struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
2517 struct mlx5_ifc_cq_error_bits cq_error;
2518 struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
2519 struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
2520 struct mlx5_ifc_gpio_event_bits gpio_event;
2521 struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
2522 struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
2523 struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2524 u8 reserved_0[0xe0];
2527 struct mlx5_ifc_health_buffer_bits {
2528 u8 reserved_0[0x100];
2530 u8 assert_existptr[0x20];
2532 u8 assert_callra[0x20];
2534 u8 reserved_1[0x40];
2536 u8 fw_version[0x20];
2540 u8 reserved_2[0x20];
2542 u8 irisc_index[0x8];
2547 struct mlx5_ifc_register_loopback_control_bits {
2551 u8 reserved_1[0x10];
2553 u8 reserved_2[0x60];
2556 struct mlx5_ifc_teardown_hca_out_bits {
2558 u8 reserved_0[0x18];
2562 u8 reserved_1[0x40];
2566 MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
2567 MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE = 0x1,
2570 struct mlx5_ifc_teardown_hca_in_bits {
2572 u8 reserved_0[0x10];
2574 u8 reserved_1[0x10];
2577 u8 reserved_2[0x10];
2580 u8 reserved_3[0x20];
2583 struct mlx5_ifc_sqerr2rts_qp_out_bits {
2585 u8 reserved_0[0x18];
2589 u8 reserved_1[0x40];
2592 struct mlx5_ifc_sqerr2rts_qp_in_bits {
2594 u8 reserved_0[0x10];
2596 u8 reserved_1[0x10];
2602 u8 reserved_3[0x20];
2604 u8 opt_param_mask[0x20];
2606 u8 reserved_4[0x20];
2608 struct mlx5_ifc_qpc_bits qpc;
2610 u8 reserved_5[0x80];
2613 struct mlx5_ifc_sqd2rts_qp_out_bits {
2615 u8 reserved_0[0x18];
2619 u8 reserved_1[0x40];
2622 struct mlx5_ifc_sqd2rts_qp_in_bits {
2624 u8 reserved_0[0x10];
2626 u8 reserved_1[0x10];
2632 u8 reserved_3[0x20];
2634 u8 opt_param_mask[0x20];
2636 u8 reserved_4[0x20];
2638 struct mlx5_ifc_qpc_bits qpc;
2640 u8 reserved_5[0x80];
2643 struct mlx5_ifc_set_roce_address_out_bits {
2645 u8 reserved_0[0x18];
2649 u8 reserved_1[0x40];
2652 struct mlx5_ifc_set_roce_address_in_bits {
2654 u8 reserved_0[0x10];
2656 u8 reserved_1[0x10];
2659 u8 roce_address_index[0x10];
2660 u8 reserved_2[0x10];
2662 u8 reserved_3[0x20];
2664 struct mlx5_ifc_roce_addr_layout_bits roce_address;
2667 struct mlx5_ifc_set_mad_demux_out_bits {
2669 u8 reserved_0[0x18];
2673 u8 reserved_1[0x40];
2677 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
2678 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
2681 struct mlx5_ifc_set_mad_demux_in_bits {
2683 u8 reserved_0[0x10];
2685 u8 reserved_1[0x10];
2688 u8 reserved_2[0x20];
2692 u8 reserved_4[0x18];
2695 struct mlx5_ifc_set_l2_table_entry_out_bits {
2697 u8 reserved_0[0x18];
2701 u8 reserved_1[0x40];
2704 struct mlx5_ifc_set_l2_table_entry_in_bits {
2706 u8 reserved_0[0x10];
2708 u8 reserved_1[0x10];
2711 u8 reserved_2[0x60];
2714 u8 table_index[0x18];
2716 u8 reserved_4[0x20];
2718 u8 reserved_5[0x13];
2722 struct mlx5_ifc_mac_address_layout_bits mac_address;
2724 u8 reserved_6[0xc0];
2727 struct mlx5_ifc_set_issi_out_bits {
2729 u8 reserved_0[0x18];
2733 u8 reserved_1[0x40];
2736 struct mlx5_ifc_set_issi_in_bits {
2738 u8 reserved_0[0x10];
2740 u8 reserved_1[0x10];
2743 u8 reserved_2[0x10];
2744 u8 current_issi[0x10];
2746 u8 reserved_3[0x20];
2749 struct mlx5_ifc_set_hca_cap_out_bits {
2751 u8 reserved_0[0x18];
2755 u8 reserved_1[0x40];
2758 struct mlx5_ifc_set_hca_cap_in_bits {
2760 u8 reserved_0[0x10];
2762 u8 reserved_1[0x10];
2765 u8 reserved_2[0x40];
2767 union mlx5_ifc_hca_cap_union_bits capability;
2770 struct mlx5_ifc_set_fte_out_bits {
2772 u8 reserved_0[0x18];
2776 u8 reserved_1[0x40];
2779 struct mlx5_ifc_set_fte_in_bits {
2781 u8 reserved_0[0x10];
2783 u8 reserved_1[0x10];
2786 u8 reserved_2[0x40];
2789 u8 reserved_3[0x18];
2794 u8 reserved_5[0x40];
2796 u8 flow_index[0x20];
2798 u8 reserved_6[0xe0];
2800 struct mlx5_ifc_flow_context_bits flow_context;
2803 struct mlx5_ifc_rts2rts_qp_out_bits {
2805 u8 reserved_0[0x18];
2809 u8 reserved_1[0x40];
2812 struct mlx5_ifc_rts2rts_qp_in_bits {
2814 u8 reserved_0[0x10];
2816 u8 reserved_1[0x10];
2822 u8 reserved_3[0x20];
2824 u8 opt_param_mask[0x20];
2826 u8 reserved_4[0x20];
2828 struct mlx5_ifc_qpc_bits qpc;
2830 u8 reserved_5[0x80];
2833 struct mlx5_ifc_rtr2rts_qp_out_bits {
2835 u8 reserved_0[0x18];
2839 u8 reserved_1[0x40];
2842 struct mlx5_ifc_rtr2rts_qp_in_bits {
2844 u8 reserved_0[0x10];
2846 u8 reserved_1[0x10];
2852 u8 reserved_3[0x20];
2854 u8 opt_param_mask[0x20];
2856 u8 reserved_4[0x20];
2858 struct mlx5_ifc_qpc_bits qpc;
2860 u8 reserved_5[0x80];
2863 struct mlx5_ifc_rst2init_qp_out_bits {
2865 u8 reserved_0[0x18];
2869 u8 reserved_1[0x40];
2872 struct mlx5_ifc_rst2init_qp_in_bits {
2874 u8 reserved_0[0x10];
2876 u8 reserved_1[0x10];
2882 u8 reserved_3[0x20];
2884 u8 opt_param_mask[0x20];
2886 u8 reserved_4[0x20];
2888 struct mlx5_ifc_qpc_bits qpc;
2890 u8 reserved_5[0x80];
2893 struct mlx5_ifc_query_xrc_srq_out_bits {
2895 u8 reserved_0[0x18];
2899 u8 reserved_1[0x40];
2901 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
2903 u8 reserved_2[0x600];
2908 struct mlx5_ifc_query_xrc_srq_in_bits {
2910 u8 reserved_0[0x10];
2912 u8 reserved_1[0x10];
2918 u8 reserved_3[0x20];
2922 MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
2923 MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
2926 struct mlx5_ifc_query_vport_state_out_bits {
2928 u8 reserved_0[0x18];
2932 u8 reserved_1[0x20];
2934 u8 reserved_2[0x18];
2935 u8 admin_state[0x4];
2940 MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0,
2943 struct mlx5_ifc_query_vport_state_in_bits {
2945 u8 reserved_0[0x10];
2947 u8 reserved_1[0x10];
2950 u8 other_vport[0x1];
2952 u8 vport_number[0x10];
2954 u8 reserved_3[0x20];
2957 struct mlx5_ifc_query_vport_counter_out_bits {
2959 u8 reserved_0[0x18];
2963 u8 reserved_1[0x40];
2965 struct mlx5_ifc_traffic_counter_bits received_errors;
2967 struct mlx5_ifc_traffic_counter_bits transmit_errors;
2969 struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
2971 struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
2973 struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
2975 struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
2977 struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
2979 struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
2981 struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
2983 struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
2985 struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
2987 struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
2989 u8 reserved_2[0xa00];
2993 MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
2996 struct mlx5_ifc_query_vport_counter_in_bits {
2998 u8 reserved_0[0x10];
3000 u8 reserved_1[0x10];
3003 u8 other_vport[0x1];
3005 u8 vport_number[0x10];
3007 u8 reserved_3[0x60];
3010 u8 reserved_4[0x1f];
3012 u8 reserved_5[0x20];
3015 struct mlx5_ifc_query_tis_out_bits {
3017 u8 reserved_0[0x18];
3021 u8 reserved_1[0x40];
3023 struct mlx5_ifc_tisc_bits tis_context;
3026 struct mlx5_ifc_query_tis_in_bits {
3028 u8 reserved_0[0x10];
3030 u8 reserved_1[0x10];
3036 u8 reserved_3[0x20];
3039 struct mlx5_ifc_query_tir_out_bits {
3041 u8 reserved_0[0x18];
3045 u8 reserved_1[0xc0];
3047 struct mlx5_ifc_tirc_bits tir_context;
3050 struct mlx5_ifc_query_tir_in_bits {
3052 u8 reserved_0[0x10];
3054 u8 reserved_1[0x10];
3060 u8 reserved_3[0x20];
3063 struct mlx5_ifc_query_srq_out_bits {
3065 u8 reserved_0[0x18];
3069 u8 reserved_1[0x40];
3071 struct mlx5_ifc_srqc_bits srq_context_entry;
3073 u8 reserved_2[0x600];
3078 struct mlx5_ifc_query_srq_in_bits {
3080 u8 reserved_0[0x10];
3082 u8 reserved_1[0x10];
3088 u8 reserved_3[0x20];
3091 struct mlx5_ifc_query_sq_out_bits {
3093 u8 reserved_0[0x18];
3097 u8 reserved_1[0xc0];
3099 struct mlx5_ifc_sqc_bits sq_context;
3102 struct mlx5_ifc_query_sq_in_bits {
3104 u8 reserved_0[0x10];
3106 u8 reserved_1[0x10];
3112 u8 reserved_3[0x20];
3115 struct mlx5_ifc_query_special_contexts_out_bits {
3117 u8 reserved_0[0x18];
3121 u8 reserved_1[0x20];
3126 struct mlx5_ifc_query_special_contexts_in_bits {
3128 u8 reserved_0[0x10];
3130 u8 reserved_1[0x10];
3133 u8 reserved_2[0x40];
3136 struct mlx5_ifc_query_rqt_out_bits {
3138 u8 reserved_0[0x18];
3142 u8 reserved_1[0xc0];
3144 struct mlx5_ifc_rqtc_bits rqt_context;
3147 struct mlx5_ifc_query_rqt_in_bits {
3149 u8 reserved_0[0x10];
3151 u8 reserved_1[0x10];
3157 u8 reserved_3[0x20];
3160 struct mlx5_ifc_query_rq_out_bits {
3162 u8 reserved_0[0x18];
3166 u8 reserved_1[0xc0];
3168 struct mlx5_ifc_rqc_bits rq_context;
3171 struct mlx5_ifc_query_rq_in_bits {
3173 u8 reserved_0[0x10];
3175 u8 reserved_1[0x10];
3181 u8 reserved_3[0x20];
3184 struct mlx5_ifc_query_roce_address_out_bits {
3186 u8 reserved_0[0x18];
3190 u8 reserved_1[0x40];
3192 struct mlx5_ifc_roce_addr_layout_bits roce_address;
3195 struct mlx5_ifc_query_roce_address_in_bits {
3197 u8 reserved_0[0x10];
3199 u8 reserved_1[0x10];
3202 u8 roce_address_index[0x10];
3203 u8 reserved_2[0x10];
3205 u8 reserved_3[0x20];
3208 struct mlx5_ifc_query_rmp_out_bits {
3210 u8 reserved_0[0x18];
3214 u8 reserved_1[0xc0];
3216 struct mlx5_ifc_rmpc_bits rmp_context;
3219 struct mlx5_ifc_query_rmp_in_bits {
3221 u8 reserved_0[0x10];
3223 u8 reserved_1[0x10];
3229 u8 reserved_3[0x20];
3232 struct mlx5_ifc_query_qp_out_bits {
3234 u8 reserved_0[0x18];
3238 u8 reserved_1[0x40];
3240 u8 opt_param_mask[0x20];
3242 u8 reserved_2[0x20];
3244 struct mlx5_ifc_qpc_bits qpc;
3246 u8 reserved_3[0x80];
3251 struct mlx5_ifc_query_qp_in_bits {
3253 u8 reserved_0[0x10];
3255 u8 reserved_1[0x10];
3261 u8 reserved_3[0x20];
3264 struct mlx5_ifc_query_q_counter_out_bits {
3266 u8 reserved_0[0x18];
3270 u8 reserved_1[0x40];
3272 u8 rx_write_requests[0x20];
3274 u8 reserved_2[0x20];
3276 u8 rx_read_requests[0x20];
3278 u8 reserved_3[0x20];
3280 u8 rx_atomic_requests[0x20];
3282 u8 reserved_4[0x20];
3284 u8 rx_dct_connect[0x20];
3286 u8 reserved_5[0x20];
3288 u8 out_of_buffer[0x20];
3290 u8 reserved_6[0x20];
3292 u8 out_of_sequence[0x20];
3294 u8 reserved_7[0x620];
3297 struct mlx5_ifc_query_q_counter_in_bits {
3299 u8 reserved_0[0x10];
3301 u8 reserved_1[0x10];
3304 u8 reserved_2[0x80];
3307 u8 reserved_3[0x1f];
3309 u8 reserved_4[0x18];
3310 u8 counter_set_id[0x8];
3313 struct mlx5_ifc_query_pages_out_bits {
3315 u8 reserved_0[0x18];
3319 u8 reserved_1[0x10];
3320 u8 function_id[0x10];
3326 MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
3327 MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
3328 MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
3331 struct mlx5_ifc_query_pages_in_bits {
3333 u8 reserved_0[0x10];
3335 u8 reserved_1[0x10];
3338 u8 reserved_2[0x10];
3339 u8 function_id[0x10];
3341 u8 reserved_3[0x20];
3344 struct mlx5_ifc_query_nic_vport_context_out_bits {
3346 u8 reserved_0[0x18];
3350 u8 reserved_1[0x40];
3352 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
3355 struct mlx5_ifc_query_nic_vport_context_in_bits {
3357 u8 reserved_0[0x10];
3359 u8 reserved_1[0x10];
3362 u8 other_vport[0x1];
3364 u8 vport_number[0x10];
3367 u8 allowed_list_type[0x3];
3368 u8 reserved_4[0x18];
3371 struct mlx5_ifc_query_mkey_out_bits {
3373 u8 reserved_0[0x18];
3377 u8 reserved_1[0x40];
3379 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
3381 u8 reserved_2[0x600];
3383 u8 bsf0_klm0_pas_mtt0_1[16][0x8];
3385 u8 bsf1_klm1_pas_mtt2_3[16][0x8];
3388 struct mlx5_ifc_query_mkey_in_bits {
3390 u8 reserved_0[0x10];
3392 u8 reserved_1[0x10];
3396 u8 mkey_index[0x18];
3399 u8 reserved_3[0x1f];
3402 struct mlx5_ifc_query_mad_demux_out_bits {
3404 u8 reserved_0[0x18];
3408 u8 reserved_1[0x40];
3410 u8 mad_dumux_parameters_block[0x20];
3413 struct mlx5_ifc_query_mad_demux_in_bits {
3415 u8 reserved_0[0x10];
3417 u8 reserved_1[0x10];
3420 u8 reserved_2[0x40];
3423 struct mlx5_ifc_query_l2_table_entry_out_bits {
3425 u8 reserved_0[0x18];
3429 u8 reserved_1[0xa0];
3431 u8 reserved_2[0x13];
3435 struct mlx5_ifc_mac_address_layout_bits mac_address;
3437 u8 reserved_3[0xc0];
3440 struct mlx5_ifc_query_l2_table_entry_in_bits {
3442 u8 reserved_0[0x10];
3444 u8 reserved_1[0x10];
3447 u8 reserved_2[0x60];
3450 u8 table_index[0x18];
3452 u8 reserved_4[0x140];
3455 struct mlx5_ifc_query_issi_out_bits {
3457 u8 reserved_0[0x18];
3461 u8 reserved_1[0x10];
3462 u8 current_issi[0x10];
3464 u8 reserved_2[0xa0];
3466 u8 supported_issi_reserved[76][0x8];
3467 u8 supported_issi_dw0[0x20];
3470 struct mlx5_ifc_query_issi_in_bits {
3472 u8 reserved_0[0x10];
3474 u8 reserved_1[0x10];
3477 u8 reserved_2[0x40];
3480 struct mlx5_ifc_query_hca_vport_pkey_out_bits {
3482 u8 reserved_0[0x18];
3486 u8 reserved_1[0x40];
3488 struct mlx5_ifc_pkey_bits pkey[0];
3491 struct mlx5_ifc_query_hca_vport_pkey_in_bits {
3493 u8 reserved_0[0x10];
3495 u8 reserved_1[0x10];
3498 u8 other_vport[0x1];
3501 u8 vport_number[0x10];
3503 u8 reserved_3[0x10];
3504 u8 pkey_index[0x10];
3507 struct mlx5_ifc_query_hca_vport_gid_out_bits {
3509 u8 reserved_0[0x18];
3513 u8 reserved_1[0x20];
3516 u8 reserved_2[0x10];
3518 struct mlx5_ifc_array128_auto_bits gid[0];
3521 struct mlx5_ifc_query_hca_vport_gid_in_bits {
3523 u8 reserved_0[0x10];
3525 u8 reserved_1[0x10];
3528 u8 other_vport[0x1];
3531 u8 vport_number[0x10];
3533 u8 reserved_3[0x10];
3537 struct mlx5_ifc_query_hca_vport_context_out_bits {
3539 u8 reserved_0[0x18];
3543 u8 reserved_1[0x40];
3545 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
3548 struct mlx5_ifc_query_hca_vport_context_in_bits {
3550 u8 reserved_0[0x10];
3552 u8 reserved_1[0x10];
3555 u8 other_vport[0x1];
3558 u8 vport_number[0x10];
3560 u8 reserved_3[0x20];
3563 struct mlx5_ifc_query_hca_cap_out_bits {
3565 u8 reserved_0[0x18];
3569 u8 reserved_1[0x40];
3571 union mlx5_ifc_hca_cap_union_bits capability;
3574 struct mlx5_ifc_query_hca_cap_in_bits {
3576 u8 reserved_0[0x10];
3578 u8 reserved_1[0x10];
3581 u8 reserved_2[0x40];
3584 struct mlx5_ifc_query_flow_table_out_bits {
3586 u8 reserved_0[0x18];
3590 u8 reserved_1[0x80];
3597 u8 reserved_4[0x120];
3600 struct mlx5_ifc_query_flow_table_in_bits {
3602 u8 reserved_0[0x10];
3604 u8 reserved_1[0x10];
3607 u8 reserved_2[0x40];
3610 u8 reserved_3[0x18];
3615 u8 reserved_5[0x140];
3618 struct mlx5_ifc_query_fte_out_bits {
3620 u8 reserved_0[0x18];
3624 u8 reserved_1[0x1c0];
3626 struct mlx5_ifc_flow_context_bits flow_context;
3629 struct mlx5_ifc_query_fte_in_bits {
3631 u8 reserved_0[0x10];
3633 u8 reserved_1[0x10];
3636 u8 reserved_2[0x40];
3639 u8 reserved_3[0x18];
3644 u8 reserved_5[0x40];
3646 u8 flow_index[0x20];
3648 u8 reserved_6[0xe0];
3652 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
3653 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
3654 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
3657 struct mlx5_ifc_query_flow_group_out_bits {
3659 u8 reserved_0[0x18];
3663 u8 reserved_1[0xa0];
3665 u8 start_flow_index[0x20];
3667 u8 reserved_2[0x20];
3669 u8 end_flow_index[0x20];
3671 u8 reserved_3[0xa0];
3673 u8 reserved_4[0x18];
3674 u8 match_criteria_enable[0x8];
3676 struct mlx5_ifc_fte_match_param_bits match_criteria;
3678 u8 reserved_5[0xe00];
3681 struct mlx5_ifc_query_flow_group_in_bits {
3683 u8 reserved_0[0x10];
3685 u8 reserved_1[0x10];
3688 u8 reserved_2[0x40];
3691 u8 reserved_3[0x18];
3698 u8 reserved_5[0x120];
3701 struct mlx5_ifc_query_eq_out_bits {
3703 u8 reserved_0[0x18];
3707 u8 reserved_1[0x40];
3709 struct mlx5_ifc_eqc_bits eq_context_entry;
3711 u8 reserved_2[0x40];
3713 u8 event_bitmask[0x40];
3715 u8 reserved_3[0x580];
3720 struct mlx5_ifc_query_eq_in_bits {
3722 u8 reserved_0[0x10];
3724 u8 reserved_1[0x10];
3727 u8 reserved_2[0x18];
3730 u8 reserved_3[0x20];
3733 struct mlx5_ifc_query_dct_out_bits {
3735 u8 reserved_0[0x18];
3739 u8 reserved_1[0x40];
3741 struct mlx5_ifc_dctc_bits dct_context_entry;
3743 u8 reserved_2[0x180];
3746 struct mlx5_ifc_query_dct_in_bits {
3748 u8 reserved_0[0x10];
3750 u8 reserved_1[0x10];
3756 u8 reserved_3[0x20];
3759 struct mlx5_ifc_query_cq_out_bits {
3761 u8 reserved_0[0x18];
3765 u8 reserved_1[0x40];
3767 struct mlx5_ifc_cqc_bits cq_context;
3769 u8 reserved_2[0x600];
3774 struct mlx5_ifc_query_cq_in_bits {
3776 u8 reserved_0[0x10];
3778 u8 reserved_1[0x10];
3784 u8 reserved_3[0x20];
3787 struct mlx5_ifc_query_cong_status_out_bits {
3789 u8 reserved_0[0x18];
3793 u8 reserved_1[0x20];
3797 u8 reserved_2[0x1e];
3800 struct mlx5_ifc_query_cong_status_in_bits {
3802 u8 reserved_0[0x10];
3804 u8 reserved_1[0x10];
3807 u8 reserved_2[0x18];
3809 u8 cong_protocol[0x4];
3811 u8 reserved_3[0x20];
3814 struct mlx5_ifc_query_cong_statistics_out_bits {
3816 u8 reserved_0[0x18];
3820 u8 reserved_1[0x40];
3826 u8 cnp_ignored_high[0x20];
3828 u8 cnp_ignored_low[0x20];
3830 u8 cnp_handled_high[0x20];
3832 u8 cnp_handled_low[0x20];
3834 u8 reserved_2[0x100];
3836 u8 time_stamp_high[0x20];
3838 u8 time_stamp_low[0x20];
3840 u8 accumulators_period[0x20];
3842 u8 ecn_marked_roce_packets_high[0x20];
3844 u8 ecn_marked_roce_packets_low[0x20];
3846 u8 cnps_sent_high[0x20];
3848 u8 cnps_sent_low[0x20];
3850 u8 reserved_3[0x560];
3853 struct mlx5_ifc_query_cong_statistics_in_bits {
3855 u8 reserved_0[0x10];
3857 u8 reserved_1[0x10];
3861 u8 reserved_2[0x1f];
3863 u8 reserved_3[0x20];
3866 struct mlx5_ifc_query_cong_params_out_bits {
3868 u8 reserved_0[0x18];
3872 u8 reserved_1[0x40];
3874 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
3877 struct mlx5_ifc_query_cong_params_in_bits {
3879 u8 reserved_0[0x10];
3881 u8 reserved_1[0x10];
3884 u8 reserved_2[0x1c];
3885 u8 cong_protocol[0x4];
3887 u8 reserved_3[0x20];
3890 struct mlx5_ifc_query_adapter_out_bits {
3892 u8 reserved_0[0x18];
3896 u8 reserved_1[0x40];
3898 struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
3901 struct mlx5_ifc_query_adapter_in_bits {
3903 u8 reserved_0[0x10];
3905 u8 reserved_1[0x10];
3908 u8 reserved_2[0x40];
3911 struct mlx5_ifc_qp_2rst_out_bits {
3913 u8 reserved_0[0x18];
3917 u8 reserved_1[0x40];
3920 struct mlx5_ifc_qp_2rst_in_bits {
3922 u8 reserved_0[0x10];
3924 u8 reserved_1[0x10];
3930 u8 reserved_3[0x20];
3933 struct mlx5_ifc_qp_2err_out_bits {
3935 u8 reserved_0[0x18];
3939 u8 reserved_1[0x40];
3942 struct mlx5_ifc_qp_2err_in_bits {
3944 u8 reserved_0[0x10];
3946 u8 reserved_1[0x10];
3952 u8 reserved_3[0x20];
3955 struct mlx5_ifc_page_fault_resume_out_bits {
3957 u8 reserved_0[0x18];
3961 u8 reserved_1[0x40];
3964 struct mlx5_ifc_page_fault_resume_in_bits {
3966 u8 reserved_0[0x10];
3968 u8 reserved_1[0x10];
3978 u8 reserved_3[0x20];
3981 struct mlx5_ifc_nop_out_bits {
3983 u8 reserved_0[0x18];
3987 u8 reserved_1[0x40];
3990 struct mlx5_ifc_nop_in_bits {
3992 u8 reserved_0[0x10];
3994 u8 reserved_1[0x10];
3997 u8 reserved_2[0x40];
4000 struct mlx5_ifc_modify_vport_state_out_bits {
4002 u8 reserved_0[0x18];
4006 u8 reserved_1[0x40];
4009 struct mlx5_ifc_modify_vport_state_in_bits {
4011 u8 reserved_0[0x10];
4013 u8 reserved_1[0x10];
4016 u8 other_vport[0x1];
4018 u8 vport_number[0x10];
4020 u8 reserved_3[0x18];
4021 u8 admin_state[0x4];
4025 struct mlx5_ifc_modify_tis_out_bits {
4027 u8 reserved_0[0x18];
4031 u8 reserved_1[0x40];
4034 struct mlx5_ifc_modify_tis_in_bits {
4036 u8 reserved_0[0x10];
4038 u8 reserved_1[0x10];
4044 u8 reserved_3[0x20];
4046 u8 modify_bitmask[0x40];
4048 u8 reserved_4[0x40];
4050 struct mlx5_ifc_tisc_bits ctx;
4053 struct mlx5_ifc_modify_tir_bitmask_bits {
4060 struct mlx5_ifc_modify_tir_out_bits {
4062 u8 reserved_0[0x18];
4066 u8 reserved_1[0x40];
4069 struct mlx5_ifc_modify_tir_in_bits {
4071 u8 reserved_0[0x10];
4073 u8 reserved_1[0x10];
4079 u8 reserved_3[0x20];
4081 struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4083 u8 reserved_4[0x40];
4085 struct mlx5_ifc_tirc_bits ctx;
4088 struct mlx5_ifc_modify_sq_out_bits {
4090 u8 reserved_0[0x18];
4094 u8 reserved_1[0x40];
4097 struct mlx5_ifc_modify_sq_in_bits {
4099 u8 reserved_0[0x10];
4101 u8 reserved_1[0x10];
4108 u8 reserved_3[0x20];
4110 u8 modify_bitmask[0x40];
4112 u8 reserved_4[0x40];
4114 struct mlx5_ifc_sqc_bits ctx;
4117 struct mlx5_ifc_modify_rqt_out_bits {
4119 u8 reserved_0[0x18];
4123 u8 reserved_1[0x40];
4126 struct mlx5_ifc_rqt_bitmask_bits {
4133 struct mlx5_ifc_modify_rqt_in_bits {
4135 u8 reserved_0[0x10];
4137 u8 reserved_1[0x10];
4143 u8 reserved_3[0x20];
4145 struct mlx5_ifc_rqt_bitmask_bits bitmask;
4147 u8 reserved_4[0x40];
4149 struct mlx5_ifc_rqtc_bits ctx;
4152 struct mlx5_ifc_modify_rq_out_bits {
4154 u8 reserved_0[0x18];
4158 u8 reserved_1[0x40];
4161 struct mlx5_ifc_modify_rq_in_bits {
4163 u8 reserved_0[0x10];
4165 u8 reserved_1[0x10];
4172 u8 reserved_3[0x20];
4174 u8 modify_bitmask[0x40];
4176 u8 reserved_4[0x40];
4178 struct mlx5_ifc_rqc_bits ctx;
4181 struct mlx5_ifc_modify_rmp_out_bits {
4183 u8 reserved_0[0x18];
4187 u8 reserved_1[0x40];
4190 struct mlx5_ifc_rmp_bitmask_bits {
4197 struct mlx5_ifc_modify_rmp_in_bits {
4199 u8 reserved_0[0x10];
4201 u8 reserved_1[0x10];
4208 u8 reserved_3[0x20];
4210 struct mlx5_ifc_rmp_bitmask_bits bitmask;
4212 u8 reserved_4[0x40];
4214 struct mlx5_ifc_rmpc_bits ctx;
4217 struct mlx5_ifc_modify_nic_vport_context_out_bits {
4219 u8 reserved_0[0x18];
4223 u8 reserved_1[0x40];
4226 struct mlx5_ifc_modify_nic_vport_field_select_bits {
4227 u8 reserved_0[0x1c];
4228 u8 permanent_address[0x1];
4229 u8 addresses_list[0x1];
4234 struct mlx5_ifc_modify_nic_vport_context_in_bits {
4236 u8 reserved_0[0x10];
4238 u8 reserved_1[0x10];
4241 u8 other_vport[0x1];
4243 u8 vport_number[0x10];
4245 struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
4247 u8 reserved_3[0x780];
4249 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
4252 struct mlx5_ifc_modify_hca_vport_context_out_bits {
4254 u8 reserved_0[0x18];
4258 u8 reserved_1[0x40];
4261 struct mlx5_ifc_modify_hca_vport_context_in_bits {
4263 u8 reserved_0[0x10];
4265 u8 reserved_1[0x10];
4268 u8 other_vport[0x1];
4271 u8 vport_number[0x10];
4273 u8 reserved_3[0x20];
4275 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
4278 struct mlx5_ifc_modify_cq_out_bits {
4280 u8 reserved_0[0x18];
4284 u8 reserved_1[0x40];
4288 MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
4289 MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
4292 struct mlx5_ifc_modify_cq_in_bits {
4294 u8 reserved_0[0x10];
4296 u8 reserved_1[0x10];
4302 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
4304 struct mlx5_ifc_cqc_bits cq_context;
4306 u8 reserved_3[0x600];
4311 struct mlx5_ifc_modify_cong_status_out_bits {
4313 u8 reserved_0[0x18];
4317 u8 reserved_1[0x40];
4320 struct mlx5_ifc_modify_cong_status_in_bits {
4322 u8 reserved_0[0x10];
4324 u8 reserved_1[0x10];
4327 u8 reserved_2[0x18];
4329 u8 cong_protocol[0x4];
4333 u8 reserved_3[0x1e];
4336 struct mlx5_ifc_modify_cong_params_out_bits {
4338 u8 reserved_0[0x18];
4342 u8 reserved_1[0x40];
4345 struct mlx5_ifc_modify_cong_params_in_bits {
4347 u8 reserved_0[0x10];
4349 u8 reserved_1[0x10];
4352 u8 reserved_2[0x1c];
4353 u8 cong_protocol[0x4];
4355 union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
4357 u8 reserved_3[0x80];
4359 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
4362 struct mlx5_ifc_manage_pages_out_bits {
4364 u8 reserved_0[0x18];
4368 u8 output_num_entries[0x20];
4370 u8 reserved_1[0x20];
4376 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
4377 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
4378 MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
4381 struct mlx5_ifc_manage_pages_in_bits {
4383 u8 reserved_0[0x10];
4385 u8 reserved_1[0x10];
4388 u8 reserved_2[0x10];
4389 u8 function_id[0x10];
4391 u8 input_num_entries[0x20];
4396 struct mlx5_ifc_mad_ifc_out_bits {
4398 u8 reserved_0[0x18];
4402 u8 reserved_1[0x40];
4404 u8 response_mad_packet[256][0x8];
4407 struct mlx5_ifc_mad_ifc_in_bits {
4409 u8 reserved_0[0x10];
4411 u8 reserved_1[0x10];
4414 u8 remote_lid[0x10];
4418 u8 reserved_3[0x20];
4423 struct mlx5_ifc_init_hca_out_bits {
4425 u8 reserved_0[0x18];
4429 u8 reserved_1[0x40];
4432 struct mlx5_ifc_init_hca_in_bits {
4434 u8 reserved_0[0x10];
4436 u8 reserved_1[0x10];
4439 u8 reserved_2[0x40];
4442 struct mlx5_ifc_init2rtr_qp_out_bits {
4444 u8 reserved_0[0x18];
4448 u8 reserved_1[0x40];
4451 struct mlx5_ifc_init2rtr_qp_in_bits {
4453 u8 reserved_0[0x10];
4455 u8 reserved_1[0x10];
4461 u8 reserved_3[0x20];
4463 u8 opt_param_mask[0x20];
4465 u8 reserved_4[0x20];
4467 struct mlx5_ifc_qpc_bits qpc;
4469 u8 reserved_5[0x80];
4472 struct mlx5_ifc_init2init_qp_out_bits {
4474 u8 reserved_0[0x18];
4478 u8 reserved_1[0x40];
4481 struct mlx5_ifc_init2init_qp_in_bits {
4483 u8 reserved_0[0x10];
4485 u8 reserved_1[0x10];
4491 u8 reserved_3[0x20];
4493 u8 opt_param_mask[0x20];
4495 u8 reserved_4[0x20];
4497 struct mlx5_ifc_qpc_bits qpc;
4499 u8 reserved_5[0x80];
4502 struct mlx5_ifc_get_dropped_packet_log_out_bits {
4504 u8 reserved_0[0x18];
4508 u8 reserved_1[0x40];
4510 u8 packet_headers_log[128][0x8];
4512 u8 packet_syndrome[64][0x8];
4515 struct mlx5_ifc_get_dropped_packet_log_in_bits {
4517 u8 reserved_0[0x10];
4519 u8 reserved_1[0x10];
4522 u8 reserved_2[0x40];
4525 struct mlx5_ifc_gen_eqe_in_bits {
4527 u8 reserved_0[0x10];
4529 u8 reserved_1[0x10];
4532 u8 reserved_2[0x18];
4535 u8 reserved_3[0x20];
4540 struct mlx5_ifc_gen_eq_out_bits {
4542 u8 reserved_0[0x18];
4546 u8 reserved_1[0x40];
4549 struct mlx5_ifc_enable_hca_out_bits {
4551 u8 reserved_0[0x18];
4555 u8 reserved_1[0x20];
4558 struct mlx5_ifc_enable_hca_in_bits {
4560 u8 reserved_0[0x10];
4562 u8 reserved_1[0x10];
4565 u8 reserved_2[0x10];
4566 u8 function_id[0x10];
4568 u8 reserved_3[0x20];
4571 struct mlx5_ifc_drain_dct_out_bits {
4573 u8 reserved_0[0x18];
4577 u8 reserved_1[0x40];
4580 struct mlx5_ifc_drain_dct_in_bits {
4582 u8 reserved_0[0x10];
4584 u8 reserved_1[0x10];
4590 u8 reserved_3[0x20];
4593 struct mlx5_ifc_disable_hca_out_bits {
4595 u8 reserved_0[0x18];
4599 u8 reserved_1[0x20];
4602 struct mlx5_ifc_disable_hca_in_bits {
4604 u8 reserved_0[0x10];
4606 u8 reserved_1[0x10];
4609 u8 reserved_2[0x10];
4610 u8 function_id[0x10];
4612 u8 reserved_3[0x20];
4615 struct mlx5_ifc_detach_from_mcg_out_bits {
4617 u8 reserved_0[0x18];
4621 u8 reserved_1[0x40];
4624 struct mlx5_ifc_detach_from_mcg_in_bits {
4626 u8 reserved_0[0x10];
4628 u8 reserved_1[0x10];
4634 u8 reserved_3[0x20];
4636 u8 multicast_gid[16][0x8];
4639 struct mlx5_ifc_destroy_xrc_srq_out_bits {
4641 u8 reserved_0[0x18];
4645 u8 reserved_1[0x40];
4648 struct mlx5_ifc_destroy_xrc_srq_in_bits {
4650 u8 reserved_0[0x10];
4652 u8 reserved_1[0x10];
4658 u8 reserved_3[0x20];
4661 struct mlx5_ifc_destroy_tis_out_bits {
4663 u8 reserved_0[0x18];
4667 u8 reserved_1[0x40];
4670 struct mlx5_ifc_destroy_tis_in_bits {
4672 u8 reserved_0[0x10];
4674 u8 reserved_1[0x10];
4680 u8 reserved_3[0x20];
4683 struct mlx5_ifc_destroy_tir_out_bits {
4685 u8 reserved_0[0x18];
4689 u8 reserved_1[0x40];
4692 struct mlx5_ifc_destroy_tir_in_bits {
4694 u8 reserved_0[0x10];
4696 u8 reserved_1[0x10];
4702 u8 reserved_3[0x20];
4705 struct mlx5_ifc_destroy_srq_out_bits {
4707 u8 reserved_0[0x18];
4711 u8 reserved_1[0x40];
4714 struct mlx5_ifc_destroy_srq_in_bits {
4716 u8 reserved_0[0x10];
4718 u8 reserved_1[0x10];
4724 u8 reserved_3[0x20];
4727 struct mlx5_ifc_destroy_sq_out_bits {
4729 u8 reserved_0[0x18];
4733 u8 reserved_1[0x40];
4736 struct mlx5_ifc_destroy_sq_in_bits {
4738 u8 reserved_0[0x10];
4740 u8 reserved_1[0x10];
4746 u8 reserved_3[0x20];
4749 struct mlx5_ifc_destroy_rqt_out_bits {
4751 u8 reserved_0[0x18];
4755 u8 reserved_1[0x40];
4758 struct mlx5_ifc_destroy_rqt_in_bits {
4760 u8 reserved_0[0x10];
4762 u8 reserved_1[0x10];
4768 u8 reserved_3[0x20];
4771 struct mlx5_ifc_destroy_rq_out_bits {
4773 u8 reserved_0[0x18];
4777 u8 reserved_1[0x40];
4780 struct mlx5_ifc_destroy_rq_in_bits {
4782 u8 reserved_0[0x10];
4784 u8 reserved_1[0x10];
4790 u8 reserved_3[0x20];
4793 struct mlx5_ifc_destroy_rmp_out_bits {
4795 u8 reserved_0[0x18];
4799 u8 reserved_1[0x40];
4802 struct mlx5_ifc_destroy_rmp_in_bits {
4804 u8 reserved_0[0x10];
4806 u8 reserved_1[0x10];
4812 u8 reserved_3[0x20];
4815 struct mlx5_ifc_destroy_qp_out_bits {
4817 u8 reserved_0[0x18];
4821 u8 reserved_1[0x40];
4824 struct mlx5_ifc_destroy_qp_in_bits {
4826 u8 reserved_0[0x10];
4828 u8 reserved_1[0x10];
4834 u8 reserved_3[0x20];
4837 struct mlx5_ifc_destroy_psv_out_bits {
4839 u8 reserved_0[0x18];
4843 u8 reserved_1[0x40];
4846 struct mlx5_ifc_destroy_psv_in_bits {
4848 u8 reserved_0[0x10];
4850 u8 reserved_1[0x10];
4856 u8 reserved_3[0x20];
4859 struct mlx5_ifc_destroy_mkey_out_bits {
4861 u8 reserved_0[0x18];
4865 u8 reserved_1[0x40];
4868 struct mlx5_ifc_destroy_mkey_in_bits {
4870 u8 reserved_0[0x10];
4872 u8 reserved_1[0x10];
4876 u8 mkey_index[0x18];
4878 u8 reserved_3[0x20];
4881 struct mlx5_ifc_destroy_flow_table_out_bits {
4883 u8 reserved_0[0x18];
4887 u8 reserved_1[0x40];
4890 struct mlx5_ifc_destroy_flow_table_in_bits {
4892 u8 reserved_0[0x10];
4894 u8 reserved_1[0x10];
4897 u8 reserved_2[0x40];
4900 u8 reserved_3[0x18];
4905 u8 reserved_5[0x140];
4908 struct mlx5_ifc_destroy_flow_group_out_bits {
4910 u8 reserved_0[0x18];
4914 u8 reserved_1[0x40];
4917 struct mlx5_ifc_destroy_flow_group_in_bits {
4919 u8 reserved_0[0x10];
4921 u8 reserved_1[0x10];
4924 u8 reserved_2[0x40];
4927 u8 reserved_3[0x18];
4934 u8 reserved_5[0x120];
4937 struct mlx5_ifc_destroy_eq_out_bits {
4939 u8 reserved_0[0x18];
4943 u8 reserved_1[0x40];
4946 struct mlx5_ifc_destroy_eq_in_bits {
4948 u8 reserved_0[0x10];
4950 u8 reserved_1[0x10];
4953 u8 reserved_2[0x18];
4956 u8 reserved_3[0x20];
4959 struct mlx5_ifc_destroy_dct_out_bits {
4961 u8 reserved_0[0x18];
4965 u8 reserved_1[0x40];
4968 struct mlx5_ifc_destroy_dct_in_bits {
4970 u8 reserved_0[0x10];
4972 u8 reserved_1[0x10];
4978 u8 reserved_3[0x20];
4981 struct mlx5_ifc_destroy_cq_out_bits {
4983 u8 reserved_0[0x18];
4987 u8 reserved_1[0x40];
4990 struct mlx5_ifc_destroy_cq_in_bits {
4992 u8 reserved_0[0x10];
4994 u8 reserved_1[0x10];
5000 u8 reserved_3[0x20];
5003 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
5005 u8 reserved_0[0x18];
5009 u8 reserved_1[0x40];
5012 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
5014 u8 reserved_0[0x10];
5016 u8 reserved_1[0x10];
5019 u8 reserved_2[0x20];
5021 u8 reserved_3[0x10];
5022 u8 vxlan_udp_port[0x10];
5025 struct mlx5_ifc_delete_l2_table_entry_out_bits {
5027 u8 reserved_0[0x18];
5031 u8 reserved_1[0x40];
5034 struct mlx5_ifc_delete_l2_table_entry_in_bits {
5036 u8 reserved_0[0x10];
5038 u8 reserved_1[0x10];
5041 u8 reserved_2[0x60];
5044 u8 table_index[0x18];
5046 u8 reserved_4[0x140];
5049 struct mlx5_ifc_delete_fte_out_bits {
5051 u8 reserved_0[0x18];
5055 u8 reserved_1[0x40];
5058 struct mlx5_ifc_delete_fte_in_bits {
5060 u8 reserved_0[0x10];
5062 u8 reserved_1[0x10];
5065 u8 reserved_2[0x40];
5068 u8 reserved_3[0x18];
5073 u8 reserved_5[0x40];
5075 u8 flow_index[0x20];
5077 u8 reserved_6[0xe0];
5080 struct mlx5_ifc_dealloc_xrcd_out_bits {
5082 u8 reserved_0[0x18];
5086 u8 reserved_1[0x40];
5089 struct mlx5_ifc_dealloc_xrcd_in_bits {
5091 u8 reserved_0[0x10];
5093 u8 reserved_1[0x10];
5099 u8 reserved_3[0x20];
5102 struct mlx5_ifc_dealloc_uar_out_bits {
5104 u8 reserved_0[0x18];
5108 u8 reserved_1[0x40];
5111 struct mlx5_ifc_dealloc_uar_in_bits {
5113 u8 reserved_0[0x10];
5115 u8 reserved_1[0x10];
5121 u8 reserved_3[0x20];
5124 struct mlx5_ifc_dealloc_transport_domain_out_bits {
5126 u8 reserved_0[0x18];
5130 u8 reserved_1[0x40];
5133 struct mlx5_ifc_dealloc_transport_domain_in_bits {
5135 u8 reserved_0[0x10];
5137 u8 reserved_1[0x10];
5141 u8 transport_domain[0x18];
5143 u8 reserved_3[0x20];
5146 struct mlx5_ifc_dealloc_q_counter_out_bits {
5148 u8 reserved_0[0x18];
5152 u8 reserved_1[0x40];
5155 struct mlx5_ifc_dealloc_q_counter_in_bits {
5157 u8 reserved_0[0x10];
5159 u8 reserved_1[0x10];
5162 u8 reserved_2[0x18];
5163 u8 counter_set_id[0x8];
5165 u8 reserved_3[0x20];
5168 struct mlx5_ifc_dealloc_pd_out_bits {
5170 u8 reserved_0[0x18];
5174 u8 reserved_1[0x40];
5177 struct mlx5_ifc_dealloc_pd_in_bits {
5179 u8 reserved_0[0x10];
5181 u8 reserved_1[0x10];
5187 u8 reserved_3[0x20];
5190 struct mlx5_ifc_create_xrc_srq_out_bits {
5192 u8 reserved_0[0x18];
5199 u8 reserved_2[0x20];
5202 struct mlx5_ifc_create_xrc_srq_in_bits {
5204 u8 reserved_0[0x10];
5206 u8 reserved_1[0x10];
5209 u8 reserved_2[0x40];
5211 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
5213 u8 reserved_3[0x600];
5218 struct mlx5_ifc_create_tis_out_bits {
5220 u8 reserved_0[0x18];
5227 u8 reserved_2[0x20];
5230 struct mlx5_ifc_create_tis_in_bits {
5232 u8 reserved_0[0x10];
5234 u8 reserved_1[0x10];
5237 u8 reserved_2[0xc0];
5239 struct mlx5_ifc_tisc_bits ctx;
5242 struct mlx5_ifc_create_tir_out_bits {
5244 u8 reserved_0[0x18];
5251 u8 reserved_2[0x20];
5254 struct mlx5_ifc_create_tir_in_bits {
5256 u8 reserved_0[0x10];
5258 u8 reserved_1[0x10];
5261 u8 reserved_2[0xc0];
5263 struct mlx5_ifc_tirc_bits ctx;
5266 struct mlx5_ifc_create_srq_out_bits {
5268 u8 reserved_0[0x18];
5275 u8 reserved_2[0x20];
5278 struct mlx5_ifc_create_srq_in_bits {
5280 u8 reserved_0[0x10];
5282 u8 reserved_1[0x10];
5285 u8 reserved_2[0x40];
5287 struct mlx5_ifc_srqc_bits srq_context_entry;
5289 u8 reserved_3[0x600];
5294 struct mlx5_ifc_create_sq_out_bits {
5296 u8 reserved_0[0x18];
5303 u8 reserved_2[0x20];
5306 struct mlx5_ifc_create_sq_in_bits {
5308 u8 reserved_0[0x10];
5310 u8 reserved_1[0x10];
5313 u8 reserved_2[0xc0];
5315 struct mlx5_ifc_sqc_bits ctx;
5318 struct mlx5_ifc_create_rqt_out_bits {
5320 u8 reserved_0[0x18];
5327 u8 reserved_2[0x20];
5330 struct mlx5_ifc_create_rqt_in_bits {
5332 u8 reserved_0[0x10];
5334 u8 reserved_1[0x10];
5337 u8 reserved_2[0xc0];
5339 struct mlx5_ifc_rqtc_bits rqt_context;
5342 struct mlx5_ifc_create_rq_out_bits {
5344 u8 reserved_0[0x18];
5351 u8 reserved_2[0x20];
5354 struct mlx5_ifc_create_rq_in_bits {
5356 u8 reserved_0[0x10];
5358 u8 reserved_1[0x10];
5361 u8 reserved_2[0xc0];
5363 struct mlx5_ifc_rqc_bits ctx;
5366 struct mlx5_ifc_create_rmp_out_bits {
5368 u8 reserved_0[0x18];
5375 u8 reserved_2[0x20];
5378 struct mlx5_ifc_create_rmp_in_bits {
5380 u8 reserved_0[0x10];
5382 u8 reserved_1[0x10];
5385 u8 reserved_2[0xc0];
5387 struct mlx5_ifc_rmpc_bits ctx;
5390 struct mlx5_ifc_create_qp_out_bits {
5392 u8 reserved_0[0x18];
5399 u8 reserved_2[0x20];
5402 struct mlx5_ifc_create_qp_in_bits {
5404 u8 reserved_0[0x10];
5406 u8 reserved_1[0x10];
5409 u8 reserved_2[0x40];
5411 u8 opt_param_mask[0x20];
5413 u8 reserved_3[0x20];
5415 struct mlx5_ifc_qpc_bits qpc;
5417 u8 reserved_4[0x80];
5422 struct mlx5_ifc_create_psv_out_bits {
5424 u8 reserved_0[0x18];
5428 u8 reserved_1[0x40];
5431 u8 psv0_index[0x18];
5434 u8 psv1_index[0x18];
5437 u8 psv2_index[0x18];
5440 u8 psv3_index[0x18];
5443 struct mlx5_ifc_create_psv_in_bits {
5445 u8 reserved_0[0x10];
5447 u8 reserved_1[0x10];
5454 u8 reserved_3[0x20];
5457 struct mlx5_ifc_create_mkey_out_bits {
5459 u8 reserved_0[0x18];
5464 u8 mkey_index[0x18];
5466 u8 reserved_2[0x20];
5469 struct mlx5_ifc_create_mkey_in_bits {
5471 u8 reserved_0[0x10];
5473 u8 reserved_1[0x10];
5476 u8 reserved_2[0x20];
5479 u8 reserved_3[0x1f];
5481 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
5483 u8 reserved_4[0x80];
5485 u8 translations_octword_actual_size[0x20];
5487 u8 reserved_5[0x560];
5489 u8 klm_pas_mtt[0][0x20];
5492 struct mlx5_ifc_create_flow_table_out_bits {
5494 u8 reserved_0[0x18];
5501 u8 reserved_2[0x20];
5504 struct mlx5_ifc_create_flow_table_in_bits {
5506 u8 reserved_0[0x10];
5508 u8 reserved_1[0x10];
5511 u8 reserved_2[0x40];
5514 u8 reserved_3[0x18];
5516 u8 reserved_4[0x20];
5523 u8 reserved_7[0x120];
5526 struct mlx5_ifc_create_flow_group_out_bits {
5528 u8 reserved_0[0x18];
5535 u8 reserved_2[0x20];
5539 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
5540 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
5541 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
5544 struct mlx5_ifc_create_flow_group_in_bits {
5546 u8 reserved_0[0x10];
5548 u8 reserved_1[0x10];
5551 u8 reserved_2[0x40];
5554 u8 reserved_3[0x18];
5559 u8 reserved_5[0x20];
5561 u8 start_flow_index[0x20];
5563 u8 reserved_6[0x20];
5565 u8 end_flow_index[0x20];
5567 u8 reserved_7[0xa0];
5569 u8 reserved_8[0x18];
5570 u8 match_criteria_enable[0x8];
5572 struct mlx5_ifc_fte_match_param_bits match_criteria;
5574 u8 reserved_9[0xe00];
5577 struct mlx5_ifc_create_eq_out_bits {
5579 u8 reserved_0[0x18];
5583 u8 reserved_1[0x18];
5586 u8 reserved_2[0x20];
5589 struct mlx5_ifc_create_eq_in_bits {
5591 u8 reserved_0[0x10];
5593 u8 reserved_1[0x10];
5596 u8 reserved_2[0x40];
5598 struct mlx5_ifc_eqc_bits eq_context_entry;
5600 u8 reserved_3[0x40];
5602 u8 event_bitmask[0x40];
5604 u8 reserved_4[0x580];
5609 struct mlx5_ifc_create_dct_out_bits {
5611 u8 reserved_0[0x18];
5618 u8 reserved_2[0x20];
5621 struct mlx5_ifc_create_dct_in_bits {
5623 u8 reserved_0[0x10];
5625 u8 reserved_1[0x10];
5628 u8 reserved_2[0x40];
5630 struct mlx5_ifc_dctc_bits dct_context_entry;
5632 u8 reserved_3[0x180];
5635 struct mlx5_ifc_create_cq_out_bits {
5637 u8 reserved_0[0x18];
5644 u8 reserved_2[0x20];
5647 struct mlx5_ifc_create_cq_in_bits {
5649 u8 reserved_0[0x10];
5651 u8 reserved_1[0x10];
5654 u8 reserved_2[0x40];
5656 struct mlx5_ifc_cqc_bits cq_context;
5658 u8 reserved_3[0x600];
5663 struct mlx5_ifc_config_int_moderation_out_bits {
5665 u8 reserved_0[0x18];
5671 u8 int_vector[0x10];
5673 u8 reserved_2[0x20];
5677 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
5678 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
5681 struct mlx5_ifc_config_int_moderation_in_bits {
5683 u8 reserved_0[0x10];
5685 u8 reserved_1[0x10];
5690 u8 int_vector[0x10];
5692 u8 reserved_3[0x20];
5695 struct mlx5_ifc_attach_to_mcg_out_bits {
5697 u8 reserved_0[0x18];
5701 u8 reserved_1[0x40];
5704 struct mlx5_ifc_attach_to_mcg_in_bits {
5706 u8 reserved_0[0x10];
5708 u8 reserved_1[0x10];
5714 u8 reserved_3[0x20];
5716 u8 multicast_gid[16][0x8];
5719 struct mlx5_ifc_arm_xrc_srq_out_bits {
5721 u8 reserved_0[0x18];
5725 u8 reserved_1[0x40];
5729 MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
5732 struct mlx5_ifc_arm_xrc_srq_in_bits {
5734 u8 reserved_0[0x10];
5736 u8 reserved_1[0x10];
5742 u8 reserved_3[0x10];
5746 struct mlx5_ifc_arm_rq_out_bits {
5748 u8 reserved_0[0x18];
5752 u8 reserved_1[0x40];
5756 MLX5_ARM_RQ_IN_OP_MOD_SRQ_ = 0x1,
5759 struct mlx5_ifc_arm_rq_in_bits {
5761 u8 reserved_0[0x10];
5763 u8 reserved_1[0x10];
5767 u8 srq_number[0x18];
5769 u8 reserved_3[0x10];
5773 struct mlx5_ifc_arm_dct_out_bits {
5775 u8 reserved_0[0x18];
5779 u8 reserved_1[0x40];
5782 struct mlx5_ifc_arm_dct_in_bits {
5784 u8 reserved_0[0x10];
5786 u8 reserved_1[0x10];
5790 u8 dct_number[0x18];
5792 u8 reserved_3[0x20];
5795 struct mlx5_ifc_alloc_xrcd_out_bits {
5797 u8 reserved_0[0x18];
5804 u8 reserved_2[0x20];
5807 struct mlx5_ifc_alloc_xrcd_in_bits {
5809 u8 reserved_0[0x10];
5811 u8 reserved_1[0x10];
5814 u8 reserved_2[0x40];
5817 struct mlx5_ifc_alloc_uar_out_bits {
5819 u8 reserved_0[0x18];
5826 u8 reserved_2[0x20];
5829 struct mlx5_ifc_alloc_uar_in_bits {
5831 u8 reserved_0[0x10];
5833 u8 reserved_1[0x10];
5836 u8 reserved_2[0x40];
5839 struct mlx5_ifc_alloc_transport_domain_out_bits {
5841 u8 reserved_0[0x18];
5846 u8 transport_domain[0x18];
5848 u8 reserved_2[0x20];
5851 struct mlx5_ifc_alloc_transport_domain_in_bits {
5853 u8 reserved_0[0x10];
5855 u8 reserved_1[0x10];
5858 u8 reserved_2[0x40];
5861 struct mlx5_ifc_alloc_q_counter_out_bits {
5863 u8 reserved_0[0x18];
5867 u8 reserved_1[0x18];
5868 u8 counter_set_id[0x8];
5870 u8 reserved_2[0x20];
5873 struct mlx5_ifc_alloc_q_counter_in_bits {
5875 u8 reserved_0[0x10];
5877 u8 reserved_1[0x10];
5880 u8 reserved_2[0x40];
5883 struct mlx5_ifc_alloc_pd_out_bits {
5885 u8 reserved_0[0x18];
5892 u8 reserved_2[0x20];
5895 struct mlx5_ifc_alloc_pd_in_bits {
5897 u8 reserved_0[0x10];
5899 u8 reserved_1[0x10];
5902 u8 reserved_2[0x40];
5905 struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
5907 u8 reserved_0[0x18];
5911 u8 reserved_1[0x40];
5914 struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
5916 u8 reserved_0[0x10];
5918 u8 reserved_1[0x10];
5921 u8 reserved_2[0x20];
5923 u8 reserved_3[0x10];
5924 u8 vxlan_udp_port[0x10];
5927 struct mlx5_ifc_access_register_out_bits {
5929 u8 reserved_0[0x18];
5933 u8 reserved_1[0x40];
5935 u8 register_data[0][0x20];
5939 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
5940 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
5943 struct mlx5_ifc_access_register_in_bits {
5945 u8 reserved_0[0x10];
5947 u8 reserved_1[0x10];
5950 u8 reserved_2[0x10];
5951 u8 register_id[0x10];
5955 u8 register_data[0][0x20];
5958 struct mlx5_ifc_sltp_reg_bits {
5967 u8 reserved_2[0x20];
5976 u8 ob_preemp_mode[0x4];
5980 u8 reserved_5[0x20];
5983 struct mlx5_ifc_slrg_reg_bits {
5992 u8 time_to_link_up[0x10];
5994 u8 grade_lane_speed[0x4];
5996 u8 grade_version[0x8];
6000 u8 height_grade_type[0x4];
6001 u8 height_grade[0x18];
6006 u8 reserved_4[0x10];
6007 u8 height_sigma[0x10];
6009 u8 reserved_5[0x20];
6012 u8 phase_grade_type[0x4];
6013 u8 phase_grade[0x18];
6016 u8 phase_eo_pos[0x8];
6018 u8 phase_eo_neg[0x8];
6020 u8 ffe_set_tested[0x10];
6021 u8 test_errors_per_lane[0x10];
6024 struct mlx5_ifc_pvlc_reg_bits {
6027 u8 reserved_1[0x10];
6029 u8 reserved_2[0x1c];
6032 u8 reserved_3[0x1c];
6035 u8 reserved_4[0x1c];
6036 u8 vl_operational[0x4];
6039 struct mlx5_ifc_pude_reg_bits {
6043 u8 admin_status[0x4];
6045 u8 oper_status[0x4];
6047 u8 reserved_2[0x60];
6050 struct mlx5_ifc_ptys_reg_bits {
6056 u8 reserved_2[0x40];
6058 u8 eth_proto_capability[0x20];
6060 u8 ib_link_width_capability[0x10];
6061 u8 ib_proto_capability[0x10];
6063 u8 reserved_3[0x20];
6065 u8 eth_proto_admin[0x20];
6067 u8 ib_link_width_admin[0x10];
6068 u8 ib_proto_admin[0x10];
6070 u8 reserved_4[0x20];
6072 u8 eth_proto_oper[0x20];
6074 u8 ib_link_width_oper[0x10];
6075 u8 ib_proto_oper[0x10];
6077 u8 reserved_5[0x20];
6079 u8 eth_proto_lp_advertise[0x20];
6081 u8 reserved_6[0x60];
6084 struct mlx5_ifc_ptas_reg_bits {
6085 u8 reserved_0[0x20];
6087 u8 algorithm_options[0x10];
6089 u8 repetitions_mode[0x4];
6090 u8 num_of_repetitions[0x8];
6092 u8 grade_version[0x8];
6093 u8 height_grade_type[0x4];
6094 u8 phase_grade_type[0x4];
6095 u8 height_grade_weight[0x8];
6096 u8 phase_grade_weight[0x8];
6098 u8 gisim_measure_bits[0x10];
6099 u8 adaptive_tap_measure_bits[0x10];
6101 u8 ber_bath_high_error_threshold[0x10];
6102 u8 ber_bath_mid_error_threshold[0x10];
6104 u8 ber_bath_low_error_threshold[0x10];
6105 u8 one_ratio_high_threshold[0x10];
6107 u8 one_ratio_high_mid_threshold[0x10];
6108 u8 one_ratio_low_mid_threshold[0x10];
6110 u8 one_ratio_low_threshold[0x10];
6111 u8 ndeo_error_threshold[0x10];
6113 u8 mixer_offset_step_size[0x10];
6115 u8 mix90_phase_for_voltage_bath[0x8];
6117 u8 mixer_offset_start[0x10];
6118 u8 mixer_offset_end[0x10];
6120 u8 reserved_3[0x15];
6121 u8 ber_test_time[0xb];
6124 struct mlx5_ifc_pspa_reg_bits {
6130 u8 reserved_1[0x20];
6133 struct mlx5_ifc_pqdr_reg_bits {
6141 u8 reserved_3[0x20];
6143 u8 reserved_4[0x10];
6144 u8 min_threshold[0x10];
6146 u8 reserved_5[0x10];
6147 u8 max_threshold[0x10];
6149 u8 reserved_6[0x10];
6150 u8 mark_probability_denominator[0x10];
6152 u8 reserved_7[0x60];
6155 struct mlx5_ifc_ppsc_reg_bits {
6158 u8 reserved_1[0x10];
6160 u8 reserved_2[0x60];
6162 u8 reserved_3[0x1c];
6165 u8 reserved_4[0x1c];
6166 u8 wrps_status[0x4];
6169 u8 up_threshold[0x8];
6171 u8 down_threshold[0x8];
6173 u8 reserved_7[0x20];
6175 u8 reserved_8[0x1c];
6178 u8 reserved_9[0x1c];
6179 u8 srps_status[0x4];
6181 u8 reserved_10[0x40];
6184 struct mlx5_ifc_pplr_reg_bits {
6187 u8 reserved_1[0x10];
6195 struct mlx5_ifc_pplm_reg_bits {
6198 u8 reserved_1[0x10];
6200 u8 reserved_2[0x20];
6202 u8 port_profile_mode[0x8];
6203 u8 static_port_profile[0x8];
6204 u8 active_port_profile[0x8];
6207 u8 retransmission_active[0x8];
6208 u8 fec_mode_active[0x18];
6210 u8 reserved_4[0x20];
6213 struct mlx5_ifc_ppcnt_reg_bits {
6221 u8 reserved_1[0x1c];
6224 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
6227 struct mlx5_ifc_ppad_reg_bits {
6236 u8 reserved_2[0x40];
6239 struct mlx5_ifc_pmtu_reg_bits {
6242 u8 reserved_1[0x10];
6245 u8 reserved_2[0x10];
6248 u8 reserved_3[0x10];
6251 u8 reserved_4[0x10];
6254 struct mlx5_ifc_pmpr_reg_bits {
6257 u8 reserved_1[0x10];
6259 u8 reserved_2[0x18];
6260 u8 attenuation_5g[0x8];
6262 u8 reserved_3[0x18];
6263 u8 attenuation_7g[0x8];
6265 u8 reserved_4[0x18];
6266 u8 attenuation_12g[0x8];
6269 struct mlx5_ifc_pmpe_reg_bits {
6273 u8 module_status[0x4];
6275 u8 reserved_2[0x60];
6278 struct mlx5_ifc_pmpc_reg_bits {
6279 u8 module_state_updated[32][0x8];
6282 struct mlx5_ifc_pmlpn_reg_bits {
6284 u8 mlpn_status[0x4];
6286 u8 reserved_1[0x10];
6289 u8 reserved_2[0x1f];
6292 struct mlx5_ifc_pmlp_reg_bits {
6299 u8 lane0_module_mapping[0x20];
6301 u8 lane1_module_mapping[0x20];
6303 u8 lane2_module_mapping[0x20];
6305 u8 lane3_module_mapping[0x20];
6307 u8 reserved_2[0x160];
6310 struct mlx5_ifc_pmaos_reg_bits {
6314 u8 admin_status[0x4];
6316 u8 oper_status[0x4];
6320 u8 reserved_3[0x1c];
6323 u8 reserved_4[0x40];
6326 struct mlx5_ifc_plpc_reg_bits {
6333 u8 reserved_3[0x10];
6334 u8 lane_speed[0x10];
6336 u8 reserved_4[0x17];
6338 u8 fec_mode_policy[0x8];
6340 u8 retransmission_capability[0x8];
6341 u8 fec_mode_capability[0x18];
6343 u8 retransmission_support_admin[0x8];
6344 u8 fec_mode_support_admin[0x18];
6346 u8 retransmission_request_admin[0x8];
6347 u8 fec_mode_request_admin[0x18];
6349 u8 reserved_5[0x80];
6352 struct mlx5_ifc_plib_reg_bits {
6358 u8 reserved_2[0x60];
6361 struct mlx5_ifc_plbf_reg_bits {
6367 u8 reserved_2[0x20];
6370 struct mlx5_ifc_pipg_reg_bits {
6373 u8 reserved_1[0x10];
6376 u8 reserved_2[0x19];
6381 struct mlx5_ifc_pifr_reg_bits {
6384 u8 reserved_1[0x10];
6386 u8 reserved_2[0xe0];
6388 u8 port_filter[8][0x20];
6390 u8 port_filter_update_en[8][0x20];
6393 struct mlx5_ifc_pfcc_reg_bits {
6396 u8 reserved_1[0x10];
6400 u8 prio_mask_tx[0x8];
6402 u8 prio_mask_rx[0x8];
6408 u8 reserved_5[0x10];
6414 u8 reserved_7[0x10];
6416 u8 reserved_8[0x80];
6419 struct mlx5_ifc_pelc_reg_bits {
6423 u8 reserved_1[0x10];
6426 u8 op_capability[0x8];
6432 u8 capability[0x40];
6438 u8 reserved_2[0x80];
6441 struct mlx5_ifc_peir_reg_bits {
6444 u8 reserved_1[0x10];
6447 u8 error_count[0x4];
6448 u8 reserved_3[0x10];
6456 struct mlx5_ifc_pcap_reg_bits {
6459 u8 reserved_1[0x10];
6461 u8 port_capability_mask[4][0x20];
6464 struct mlx5_ifc_paos_reg_bits {
6468 u8 admin_status[0x4];
6470 u8 oper_status[0x4];
6474 u8 reserved_2[0x1c];
6477 u8 reserved_3[0x40];
6480 struct mlx5_ifc_pamp_reg_bits {
6482 u8 opamp_group[0x8];
6484 u8 opamp_group_type[0x4];
6486 u8 start_index[0x10];
6488 u8 num_of_indices[0xc];
6490 u8 index_data[18][0x10];
6493 struct mlx5_ifc_lane_2_module_mapping_bits {
6502 struct mlx5_ifc_bufferx_reg_bits {
6509 u8 xoff_threshold[0x10];
6510 u8 xon_threshold[0x10];
6513 struct mlx5_ifc_set_node_in_bits {
6514 u8 node_description[64][0x8];
6517 struct mlx5_ifc_register_power_settings_bits {
6518 u8 reserved_0[0x18];
6519 u8 power_settings_level[0x8];
6521 u8 reserved_1[0x60];
6524 struct mlx5_ifc_register_host_endianness_bits {
6526 u8 reserved_0[0x1f];
6528 u8 reserved_1[0x60];
6531 struct mlx5_ifc_umr_pointer_desc_argument_bits {
6532 u8 reserved_0[0x20];
6536 u8 addressh_63_32[0x20];
6538 u8 addressl_31_0[0x20];
6541 struct mlx5_ifc_ud_adrs_vector_bits {
6546 u8 destination_qp_dct[0x18];
6548 u8 static_rate[0x4];
6549 u8 sl_eth_prio[0x4];
6552 u8 rlid_udp_sport[0x10];
6554 u8 reserved_1[0x20];
6556 u8 rmac_47_16[0x20];
6565 u8 src_addr_index[0x8];
6566 u8 flow_label[0x14];
6568 u8 rgid_rip[16][0x8];
6571 struct mlx5_ifc_pages_req_event_bits {
6572 u8 reserved_0[0x10];
6573 u8 function_id[0x10];
6577 u8 reserved_1[0xa0];
6580 struct mlx5_ifc_eqe_bits {
6584 u8 event_sub_type[0x8];
6586 u8 reserved_2[0xe0];
6588 union mlx5_ifc_event_auto_bits event_data;
6590 u8 reserved_3[0x10];
6597 MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
6600 struct mlx5_ifc_cmd_queue_entry_bits {
6602 u8 reserved_0[0x18];
6604 u8 input_length[0x20];
6606 u8 input_mailbox_pointer_63_32[0x20];
6608 u8 input_mailbox_pointer_31_9[0x17];
6611 u8 command_input_inline_data[16][0x8];
6613 u8 command_output_inline_data[16][0x8];
6615 u8 output_mailbox_pointer_63_32[0x20];
6617 u8 output_mailbox_pointer_31_9[0x17];
6620 u8 output_length[0x20];
6629 struct mlx5_ifc_cmd_out_bits {
6631 u8 reserved_0[0x18];
6635 u8 command_output[0x20];
6638 struct mlx5_ifc_cmd_in_bits {
6640 u8 reserved_0[0x10];
6642 u8 reserved_1[0x10];
6645 u8 command[0][0x20];
6648 struct mlx5_ifc_cmd_if_box_bits {
6649 u8 mailbox_data[512][0x8];
6651 u8 reserved_0[0x180];
6653 u8 next_pointer_63_32[0x20];
6655 u8 next_pointer_31_10[0x16];
6658 u8 block_number[0x20];
6662 u8 ctrl_signature[0x8];
6666 struct mlx5_ifc_mtt_bits {
6667 u8 ptag_63_32[0x20];
6676 MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
6677 MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
6678 MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
6682 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
6683 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
6684 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
6688 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
6689 MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
6690 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
6691 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
6692 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
6693 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
6694 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
6695 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
6696 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
6697 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
6698 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
6701 struct mlx5_ifc_initial_seg_bits {
6702 u8 fw_rev_minor[0x10];
6703 u8 fw_rev_major[0x10];
6705 u8 cmd_interface_rev[0x10];
6706 u8 fw_rev_subminor[0x10];
6708 u8 reserved_0[0x40];
6710 u8 cmdq_phy_addr_63_32[0x20];
6712 u8 cmdq_phy_addr_31_12[0x14];
6714 u8 nic_interface[0x2];
6715 u8 log_cmdq_size[0x4];
6716 u8 log_cmdq_stride[0x4];
6718 u8 command_doorbell_vector[0x20];
6720 u8 reserved_2[0xf00];
6722 u8 initializing[0x1];
6724 u8 nic_interface_supported[0x3];
6725 u8 reserved_4[0x18];
6727 struct mlx5_ifc_health_buffer_bits health_buffer;
6729 u8 no_dram_nic_offset[0x20];
6731 u8 reserved_5[0x6e40];
6733 u8 reserved_6[0x1f];
6736 u8 health_syndrome[0x8];
6737 u8 health_counter[0x18];
6739 u8 reserved_7[0x17fc0];
6742 union mlx5_ifc_ports_control_registers_document_bits {
6743 struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
6744 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
6745 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
6746 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
6747 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
6748 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
6749 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
6750 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
6751 struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
6752 struct mlx5_ifc_pamp_reg_bits pamp_reg;
6753 struct mlx5_ifc_paos_reg_bits paos_reg;
6754 struct mlx5_ifc_pcap_reg_bits pcap_reg;
6755 struct mlx5_ifc_peir_reg_bits peir_reg;
6756 struct mlx5_ifc_pelc_reg_bits pelc_reg;
6757 struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
6758 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
6759 struct mlx5_ifc_pifr_reg_bits pifr_reg;
6760 struct mlx5_ifc_pipg_reg_bits pipg_reg;
6761 struct mlx5_ifc_plbf_reg_bits plbf_reg;
6762 struct mlx5_ifc_plib_reg_bits plib_reg;
6763 struct mlx5_ifc_plpc_reg_bits plpc_reg;
6764 struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
6765 struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
6766 struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
6767 struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
6768 struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
6769 struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
6770 struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
6771 struct mlx5_ifc_ppad_reg_bits ppad_reg;
6772 struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
6773 struct mlx5_ifc_pplm_reg_bits pplm_reg;
6774 struct mlx5_ifc_pplr_reg_bits pplr_reg;
6775 struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
6776 struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
6777 struct mlx5_ifc_pspa_reg_bits pspa_reg;
6778 struct mlx5_ifc_ptas_reg_bits ptas_reg;
6779 struct mlx5_ifc_ptys_reg_bits ptys_reg;
6780 struct mlx5_ifc_pude_reg_bits pude_reg;
6781 struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
6782 struct mlx5_ifc_slrg_reg_bits slrg_reg;
6783 struct mlx5_ifc_sltp_reg_bits sltp_reg;
6784 u8 reserved_0[0x60e0];
6787 union mlx5_ifc_debug_enhancements_document_bits {
6788 struct mlx5_ifc_health_buffer_bits health_buffer;
6789 u8 reserved_0[0x200];
6792 union mlx5_ifc_uplink_pci_interface_document_bits {
6793 struct mlx5_ifc_initial_seg_bits initial_seg;
6794 u8 reserved_0[0x20060];
6797 #endif /* MLX5_IFC_H */