1 /* drivers/video/rk_fb.h
3 * Copyright (C) 2010 ROCKCHIP, Inc.
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
16 #ifndef __ARCH_ARM_MACH_RK30_FB_H
17 #define __ARCH_ARM_MACH_RK30_FB_H
20 #include <linux/platform_device.h>
21 #include <linux/completion.h>
22 #include <linux/spinlock.h>
23 #include <asm/atomic.h>
24 #include <linux/rk_screen.h>
25 #if defined(CONFIG_OF)
26 #include <dt-bindings/rkfb/rk_fb.h>
28 #include "../../drivers/staging/android/sw_sync.h"
29 #include <linux/file.h>
30 #include <linux/kthread.h>
33 #define RK30_MAX_LCDC_SUPPORT 2
34 #define RK30_MAX_LAYER_SUPPORT 5
35 #define RK_MAX_FB_SUPPORT 5
36 #define RK_WIN_MAX_AREA 4
37 #define RK_MAX_BUF_NUM 11
39 #define FB0_IOCTL_STOP_TIMER_FLUSH 0x6001
40 #define FB0_IOCTL_SET_PANEL 0x6002
46 #define FB0_IOCTL_SET_BUF 0x6017
47 #define FB0_IOCTL_COPY_CURBUF 0x6018
48 #define FB0_IOCTL_CLOSE_BUF 0x6019
51 #define RK_FBIOGET_PANEL_SIZE 0x5001
52 #define RK_FBIOSET_YUV_ADDR 0x5002
53 #define RK_FBIOGET_SCREEN_STATE 0X4620
54 #define RK_FBIOGET_16OR32 0X4621
55 #define RK_FBIOGET_IDLEFBUff_16OR32 0X4622
56 #define RK_FBIOSET_COMPOSE_LAYER_COUNTS 0X4623
57 #define RK_FBIOSET_HWC_ADDR 0x4624
59 #define RK_FBIOGET_DMABUF_FD 0x5003
60 #define RK_FBIOSET_DMABUF_FD 0x5004
61 #define RK_FB_IOCTL_SET_I2P_ODD_ADDR 0x5005
62 #define RK_FB_IOCTL_SET_I2P_EVEN_ADDR 0x5006
63 #define RK_FBIOSET_OVERLAY_STA 0x5018
64 #define RK_FBIOGET_OVERLAY_STA 0X4619
65 #define RK_FBIOSET_ENABLE 0x5019
66 #define RK_FBIOGET_ENABLE 0x5020
67 #define RK_FBIOSET_CONFIG_DONE 0x4628
68 #define RK_FBIOSET_VSYNC_ENABLE 0x4629
69 #define RK_FBIOPUT_NUM_BUFFERS 0x4625
70 #define RK_FBIOPUT_COLOR_KEY_CFG 0x4626
71 #define RK_FBIOGET_DSP_ADDR 0x4630
72 #define RK_FBIOGET_LIST_STA 0X4631
73 #define RK_FBIOGET_IOMMU_STA 0x4632
74 #define RK_FBIOSET_CLEAR_FB 0x4633
78 #define RK_LF_STATUS_FC 0xef
79 #define RK_LF_STATUS_FR 0xee
80 #define RK_LF_STATUS_NC 0xfe
81 #define RK_LF_MAX_TIMEOUT (1600000UL << 6) //>0.64s
84 /* x y mirror or rotate mode */
86 #define X_MIRROR 1 /* up-down flip*/
87 #define Y_MIRROR 2 /* left-right flip */
88 #define X_Y_MIRROR 3 /* the same as rotate 180 degrees */
89 #define ROTATE_90 4 /* clockwise rotate 90 degrees */
90 #define ROTATE_180 8 /* rotate 180 degrees
91 * It is recommended to use X_Y_MIRROR
92 * rather than ROTATE_180
94 #define ROTATE_270 12 /* clockwise rotate 270 degrees */
98 * pixel align value for gpu,align as 64 bytes in an odd number of times
100 #define ALIGN_PIXEL_64BYTE_RGB565 32 /* 64/2*/
101 #define ALIGN_PIXEL_64BYTE_RGB8888 16 /* 64/4*/
102 #define ALIGN_N_TIMES(x, align) (((x) % (align) == 0) ? (x) : (((x) + ((align) - 1)) & (~((align) - 1))))
103 #define ALIGN_ODD_TIMES(x, align) (((x) % ((align) * 2) == 0) ? ((x) + (align)) : (x))
104 #define ALIGN_64BYTE_ODD_TIMES(x, align) ALIGN_ODD_TIMES(ALIGN_N_TIMES(x, align), align)
107 //#define USE_ION_MMU 1
108 #if defined(CONFIG_ION_ROCKCHIP)
109 extern struct ion_client *rockchip_ion_client_create(const char *name);
112 extern int rk_fb_poll_prmry_screen_vblank(void);
113 extern u32 rk_fb_get_prmry_screen_ft(void);
114 extern u32 rk_fb_get_prmry_screen_vbt(void);
115 extern u64 rk_fb_get_prmry_screen_framedone_t(void);
116 extern int rk_fb_set_prmry_screen_status(int status);
117 extern bool rk_fb_poll_wait_frame_complete(void);
119 /********************************************************************
120 ** display output interface supported by rockchip lcdc *
121 ********************************************************************/
123 #define OUT_P888 0 //24bit screen,connect to lcdc D0~D23
124 #define OUT_P666 1 //18bit screen,connect to lcdc D0~D17
127 #define OUT_CCIR656 6
129 #define OUT_S888DUMY 12
130 #define OUT_YUV_420 14
131 #define OUT_RGB_AAA 15
132 #define OUT_P16BPP4 24
133 #define OUT_D888_P666 0x21 //18bit screen,connect to lcdc D2~D7, D10~D15, D18~D23
134 #define OUT_D888_P565 0x22
137 * pixel format definitions,this is copy from android/system/core/include/system/graphics.h
141 HAL_PIXEL_FORMAT_RGBA_8888 = 1,
142 HAL_PIXEL_FORMAT_RGBX_8888 = 2,
143 HAL_PIXEL_FORMAT_RGB_888 = 3,
144 HAL_PIXEL_FORMAT_RGB_565 = 4,
145 HAL_PIXEL_FORMAT_BGRA_8888 = 5,
146 HAL_PIXEL_FORMAT_RGBA_5551 = 6,
147 HAL_PIXEL_FORMAT_RGBA_4444 = 7,
149 /* 0x8 - 0xFF range unavailable */
154 * This range is reserved for pixel formats that are specific to the HAL
155 * implementation. Implementations can use any value in this range to
156 * communicate video pixel formats between their HAL modules. These formats
157 * must not have an alpha channel. Additionally, an EGLimage created from a
158 * gralloc buffer of one of these formats must be supported for use with the
159 * GL_OES_EGL_image_external OpenGL ES extension.
163 * Android YUV format:
165 * This format is exposed outside of the HAL to software decoders and
166 * applications. EGLImageKHR must support it in conjunction with the
167 * OES_EGL_image_external extension.
169 * YV12 is a 4:2:0 YCrCb planar format comprised of a WxH Y plane followed
170 * by (W/2) x (H/2) Cr and Cb planes.
172 * This format assumes
175 * - a horizontal stride multiple of 16 pixels
176 * - a vertical stride equal to the height
178 * y_size = stride * height
179 * c_size = ALIGN(stride/2, 16) * height/2
180 * size = y_size + c_size * 2
182 * cb_offset = y_size + c_size
185 HAL_PIXEL_FORMAT_YV12 = 0x32315659, // YCrCb 4:2:0 Planar
187 /* Legacy formats (deprecated), used by ImageFormat.java */
188 HAL_PIXEL_FORMAT_YCbCr_422_SP = 0x10, // NV16
189 HAL_PIXEL_FORMAT_YCrCb_420_SP = 0x11, // NV21
190 HAL_PIXEL_FORMAT_YCbCr_422_I = 0x14, // YUY2
191 HAL_PIXEL_FORMAT_YCrCb_NV12 = 0x20, // YUY2
192 HAL_PIXEL_FORMAT_YCrCb_NV12_VIDEO = 0x21, // YUY2
194 HAL_PIXEL_FORMAT_YCrCb_NV12_10 = 0x22, // YUV420_1obit
195 HAL_PIXEL_FORMAT_YCbCr_422_SP_10 = 0x23, // YUV422_1obit
196 HAL_PIXEL_FORMAT_YCrCb_420_SP_10 = 0x24, //YUV444_1obit
198 HAL_PIXEL_FORMAT_YCrCb_444 = 0x25, //yuv444
199 HAL_PIXEL_FORMAT_FBDC_RGB565 = 0x26,
200 HAL_PIXEL_FORMAT_FBDC_U8U8U8U8 = 0x27, /*ARGB888*/
201 HAL_PIXEL_FORMAT_FBDC_U8U8U8 = 0x28, /*RGBP888*/
202 HAL_PIXEL_FORMAT_FBDC_RGBA888 = 0x29, /*ABGR888*/
205 //display data format
245 SCREEN_PREPARE_DDR_CHANGE = 0x0,
246 SCREEN_UNPREPARE_DDR_CHANGE,
250 struct fb_bitfield red;
251 struct fb_bitfield green;
252 struct fb_bitfield blue;
253 struct fb_bitfield transp;
256 struct rk_fb_frame_time {
257 u64 last_framedone_t;
263 wait_queue_head_t wait;
268 struct mutex irq_lock;
269 struct task_struct *thread;
272 struct color_key_cfg {
273 u32 win0_color_key_cfg;
274 u32 win1_color_key_cfg;
275 u32 win2_color_key_cfg;
284 const char *rgl_name;
289 struct rk_disp_pwr_ctr_list {
290 struct list_head list;
291 struct pwr_ctr pwr_ctr;
294 typedef enum _TRSP_MODE {
304 struct rk_lcdc_post_cfg {
311 struct rk_lcdc_bcsh {
320 struct rk_lcdc_win_area {
322 enum data_format format;
326 u32 y_offset; /*yuv/rgb offset -->LCDC_WINx_YRGB_MSTx*/
327 u32 c_offset; /*cb cr offset--->LCDC_WINx_CBR_MSTx*/
328 u16 xpos; /*start point in panel --->LCDC_WINx_DSP_ST*/
330 u16 xsize; /* display window width/height -->LCDC_WINx_DSP_INFO*/
332 u16 xact; /*origin display window size -->LCDC_WINx_ACT_INFO*/
334 u16 xvir; /*virtual width/height -->LCDC_WINx_VIR*/
336 u16 xoff; /*mem offset*/
338 unsigned long smem_start;
339 unsigned long cbr_start; /*Cbr memory start address*/
340 #if defined(CONFIG_ION_ROCKCHIP)
341 struct ion_handle *ion_hdl;
343 struct dma_buf *dma_buf;
355 u8 fbdc_dsp_width_ratio;
357 u16 fbdc_mb_vir_width;
358 u16 fbdc_mb_vir_height;
364 u16 fbdc_cmp_index_init;
371 bool state; /*on or off*/
372 bool last_state; /*on or off*/
374 int z_order; /*win sel layer*/
387 u8 yrgb_hor_scl_mode;//h 01:scale up ;10:down
388 u8 yrgb_ver_scl_mode;//v 01:scale up ;10:down
389 u8 yrgb_hsd_mode;//h scale down mode
390 u8 yrgb_vsu_mode;//v scale up mode
391 u8 yrgb_vsd_mode;//v scale down mode
409 struct rk_lcdc_win_area area[RK_WIN_MAX_AREA];
410 struct rk_lcdc_post_cfg post_cfg;
413 struct rk_lcdc_driver;
415 struct rk_fb_trsm_ops {
417 int (*disable)(void);
418 int (*dsp_pwr_on) (void);
419 int (*dsp_pwr_off) (void);
422 struct rk_lcdc_drv_ops {
423 int (*open) (struct rk_lcdc_driver *dev_drv, int layer_id, bool open);
424 int (*win_direct_en)(struct rk_lcdc_driver *dev_drv, int win_id, int en);
425 int (*init_lcdc) (struct rk_lcdc_driver *dev_drv);
426 int (*ioctl) (struct rk_lcdc_driver *dev_drv, unsigned int cmd,
427 unsigned long arg, int layer_id);
428 int (*suspend) (struct rk_lcdc_driver *dev_drv);
429 int (*resume) (struct rk_lcdc_driver *dev_drv);
430 int (*blank) (struct rk_lcdc_driver *dev_drv, int layer_id,
432 int (*set_par) (struct rk_lcdc_driver *dev_drv, int layer_id);
433 int (*pan_display) (struct rk_lcdc_driver *dev_drv, int layer_id);
434 int (*direct_set_addr)(struct rk_lcdc_driver *drv, int win_id, u32 addr);
435 int (*lcdc_reg_update) (struct rk_lcdc_driver *dev_drv);
436 ssize_t(*get_disp_info) (struct rk_lcdc_driver *dev_drv, char *buf,
438 int (*load_screen) (struct rk_lcdc_driver *dev_drv, bool initscreen);
439 int (*get_dspbuf_info) (struct rk_lcdc_driver *dev_drv,
440 u16 *xact, u16 *yact, int *format,
442 int (*post_dspbuf)(struct rk_lcdc_driver *dev_drv, u32 rgb_mst,
443 int format, u16 xact, u16 yact, u16 xvir);
445 int (*get_win_state) (struct rk_lcdc_driver *dev_drv, int layer_id, int area_id);
446 int (*ovl_mgr) (struct rk_lcdc_driver *dev_drv, int swap, bool set); /*overlay manager*/
447 int (*fps_mgr) (struct rk_lcdc_driver *dev_drv, int fps, bool set);
448 int (*fb_get_win_id) (struct rk_lcdc_driver *dev_drv, const char *id); /*find layer for fb*/
449 int (*fb_win_remap) (struct rk_lcdc_driver *dev_drv,
450 u16 fb_win_map_order);
451 int (*set_dsp_lut) (struct rk_lcdc_driver *dev_drv, int *lut);
452 int (*set_cabc_lut)(struct rk_lcdc_driver *dev_drv, int *lut);
453 int (*set_hwc_lut) (struct rk_lcdc_driver *dev_drv, int *hwc_lut, int mode);
454 int (*read_dsp_lut) (struct rk_lcdc_driver *dev_drv, int *lut);
455 int (*lcdc_hdmi_process) (struct rk_lcdc_driver *dev_drv, int mode); /*some lcdc need to some process in hdmi mode*/
456 int (*set_irq_to_cpu)(struct rk_lcdc_driver *dev_drv,int enable);
457 int (*poll_vblank) (struct rk_lcdc_driver *dev_drv);
458 int (*lcdc_rst) (struct rk_lcdc_driver *dev_drv);
459 int (*dpi_open) (struct rk_lcdc_driver *dev_drv, bool open);
460 int (*dpi_win_sel) (struct rk_lcdc_driver *dev_drv, int layer_id);
461 int (*dpi_status) (struct rk_lcdc_driver *dev_drv);
462 int (*get_dsp_addr)(struct rk_lcdc_driver *dev_drv, unsigned int dsp_addr[][4]);
463 int (*set_dsp_cabc) (struct rk_lcdc_driver *dev_drv, int mode, int calc, int up, int down, int global);
464 int (*set_dsp_bcsh_hue) (struct rk_lcdc_driver *dev_drv,int sin_hue, int cos_hue);
465 int (*set_dsp_bcsh_bcs)(struct rk_lcdc_driver *dev_drv,bcsh_bcs_mode mode,int value);
466 int (*get_dsp_bcsh_hue) (struct rk_lcdc_driver *dev_drv,bcsh_hue_mode mode);
467 int (*get_dsp_bcsh_bcs)(struct rk_lcdc_driver *dev_drv,bcsh_bcs_mode mode);
468 int (*open_bcsh)(struct rk_lcdc_driver *dev_drv, bool open);
469 int (*set_screen_scaler) (struct rk_lcdc_driver *dev_drv, struct rk_screen *screen, bool enable);
470 int (*dump_reg) (struct rk_lcdc_driver *dev_drv);
471 int (*mmu_en) (struct rk_lcdc_driver *dev_drv);
472 int (*cfg_done) (struct rk_lcdc_driver *dev_drv);
473 int (*set_overscan) (struct rk_lcdc_driver *dev_drv,
474 struct overscan *overscan);
475 int (*dsp_black) (struct rk_lcdc_driver *dev_drv, int enable);
476 int (*backlight_close)(struct rk_lcdc_driver *dev_drv, int enable);
477 int (*area_support_num)(struct rk_lcdc_driver *dev_drv, unsigned int *area_support);
480 struct rk_fb_area_par {
481 u8 data_format; /*layer data fmt*/
487 u16 xpos; /*start point in panel --->LCDC_WINx_DSP_ST*/
489 u16 xsize; /* display window width/height -->LCDC_WINx_DSP_INFO*/
491 u16 xact; /*origin display window size -->LCDC_WINx_ACT_INFO*/
493 u16 xvir; /*virtual width/height -->LCDC_WINx_VIR*/
503 struct rk_fb_win_par {
505 u8 z_order; /*win sel layer*/
509 struct rk_fb_area_par area_par[RK_WIN_MAX_AREA];
513 struct rk_fb_win_cfg_data {
516 short rel_fence_fd[RK_MAX_BUF_NUM];
517 struct rk_fb_win_par win_par[RK30_MAX_LAYER_SUPPORT];
518 struct rk_lcdc_post_cfg post_cfg;
521 struct rk_fb_reg_area_data {
522 struct sync_fence *acq_fence;
523 u8 data_format; /*layer data fmt*/
524 u8 index_buf; /*judge if the buffer is index*/
525 u32 y_offset; /*yuv/rgb offset -->LCDC_WINx_YRGB_MSTx*/
526 u32 c_offset; /*cb cr offset--->LCDC_WINx_CBR_MSTx*/
530 u16 xpos; /*start point in panel --->LCDC_WINx_DSP_ST*/
532 u16 xsize; /* display window width/height -->LCDC_WINx_DSP_INFO*/
534 u16 xact; /*origin display window size -->LCDC_WINx_ACT_INFO*/
536 u16 xvir; /*virtual width/height -->LCDC_WINx_VIR*/
538 u16 xoff; /*mem offset*/
540 unsigned long smem_start;
541 unsigned long cbr_start; /*Cbr memory start address*/
543 struct ion_handle *ion_handle;
545 struct dma_buf *dma_buf;
546 struct dma_buf_attachment *attachment;
547 struct sg_table *sg_table;
555 struct rk_fb_reg_win_data {
557 u8 z_order; /*win sel layer*/
558 u32 area_num; /*maybe two region have the same dma buff,*/
559 u32 area_buf_num; /*so area_num maybe not equal to area_buf_num*/
565 struct rk_fb_reg_area_data reg_area_data[RK_WIN_MAX_AREA];
568 struct rk_fb_reg_data {
569 struct list_head list;
573 struct rk_fb_reg_win_data reg_win_data[RK30_MAX_LAYER_SUPPORT];
574 struct rk_lcdc_post_cfg post_cfg;
577 struct rk_lcdc_driver {
583 struct rk_lcdc_win *win[RK_MAX_FB_SUPPORT];
585 int num_buf; //the num_of buffer
587 int fb_index_base; //the first fb index of the lcdc device
588 struct rk_screen *screen0; //some platform have only one lcdc,but extend
589 struct rk_screen *screen1; //two display devices for dual display,such as rk2918,rk2928
590 struct rk_screen *cur_screen; //screen0 is primary screen ,like lcd panel,screen1 is extend screen,like hdmi
604 char mmu_dts_name[40];
605 struct device *mmu_dev;
608 struct rk_fb_reg_area_data reg_area_data;
610 * front_regs means this config is scaning on the devices.
612 struct rk_fb_reg_data *front_regs;
613 struct mutex front_lock;
615 struct mutex fb_win_id_mutex;
616 struct mutex win_config;
618 struct mutex switch_screen; /*for switch screen*/
619 struct completion frame_done; /*sync for pan_display,whe we set a new
620 frame address to lcdc register,we must
621 make sure the frame begain to display*/
622 spinlock_t cpl_lock; /*lock for completion frame done */
624 struct rk_fb_vsync vsync_info;
625 struct rk_fb_frame_time frame_time;
626 int wait_fs; /*wait for new frame start in kernel */
627 struct sw_sync_timeline *timeline;
631 struct list_head update_regs_list;
632 struct list_head saved_list;
633 struct mutex update_regs_list_lock;
634 struct kthread_worker update_regs_worker;
635 struct task_struct *update_regs_thread;
636 struct kthread_work update_regs_work;
637 wait_queue_head_t update_regs_wait;
639 struct mutex output_lock;
640 struct rk29fb_info *screen_ctr_info;
641 struct list_head pwrlist_head;
642 struct rk_lcdc_drv_ops *ops;
643 struct rk_fb_trsm_ops *trsm_ops;
644 #ifdef CONFIG_DRM_ROCKCHIP
645 void (*irq_call_back)(struct rk_lcdc_driver *driver);
647 struct overscan overscan;
648 struct rk_lcdc_bcsh bcsh;
651 int bcsh_init_status;
654 /*1:hdmi switch uncomplete,0:complete*/
663 unsigned long fb_phy_base; /* Start of fb address (physical address) */
664 char __iomem *fb_virt_base; /* Start of fb address (virt address) */
666 struct rk_lcdc_driver *lcdc_drv;
668 #if defined(CONFIG_ION_ROCKCHIP)
669 struct ion_handle *ion_hdl;
674 /*disp_mode: dual display mode
675 * NO_DUAL,no dual display,
676 ONE_DUAL,use one lcdc + rk61x for dual display
677 DUAL,use 2 lcdcs for dual display
678 num_fb: the total number of fb
679 num_lcdc: the total number of lcdc
685 struct rk29fb_info *mach_info;
686 struct fb_info *fb[RK_MAX_FB_SUPPORT*2];
688 struct rk_lcdc_driver *lcdc_dev_drv[RK30_MAX_LCDC_SUPPORT];
691 #if defined(CONFIG_ION_ROCKCHIP)
692 struct ion_client *ion_client;
696 extern int rk_fb_trsm_ops_register(struct rk_fb_trsm_ops *ops, int type);
697 extern struct rk_fb_trsm_ops *rk_fb_trsm_ops_get(int type);
698 extern int rk_fb_register(struct rk_lcdc_driver *dev_drv,
699 struct rk_lcdc_win *win, int id);
700 extern int rk_fb_unregister(struct rk_lcdc_driver *dev_drv);
701 extern struct rk_lcdc_driver *rk_get_lcdc_drv(char *name);
702 extern int rk_fb_get_prmry_screen( struct rk_screen *screen);
703 extern int rk_fb_set_prmry_screen(struct rk_screen *screen);
704 extern u32 rk_fb_get_prmry_screen_pixclock(void);
705 extern int rk_disp_pwr_ctr_parse_dt(struct rk_lcdc_driver *dev_drv);
706 extern int rk_disp_pwr_enable(struct rk_lcdc_driver *dev_drv);
707 extern int rk_disp_pwr_disable(struct rk_lcdc_driver *dev_drv);
708 extern bool is_prmry_rk_lcdc_registered(void);
709 extern int rk_fb_prase_timing_dt(struct device_node *np,
710 struct rk_screen *screen);
711 extern int rk_disp_prase_timing_dt(struct rk_lcdc_driver *dev_drv);
713 extern int rk_fb_dpi_open(bool open);
714 extern int rk_fb_dpi_layer_sel(int layer_id);
715 extern int rk_fb_dpi_status(void);
717 extern int rk_fb_switch_screen(struct rk_screen *screen, int enable, int lcdc_id);
718 extern int rk_fb_disp_scale(u8 scale_x, u8 scale_y, u8 lcdc_id);
719 extern int rkfb_create_sysfs(struct fb_info *fbi);
720 extern char *get_format_string(enum data_format, char *fmt);
721 extern int support_uboot_display(void);
722 extern int rk_fb_calc_fps(struct rk_screen *screen, u32 pixclock);
723 extern int rk_get_real_fps(int time);
724 extern struct device *rk_fb_get_sysmmu_device_by_compatible(const char *compt);
725 extern void rk_fb_platform_set_sysmmu(struct device *sysmmu,
727 int rk_fb_get_display_policy(void);
728 int rk_fb_pixel_width(int data_format);
729 void trace_buffer_dump(struct device *dev,
730 struct rk_lcdc_driver *dev_drv);