1 //===-- LiveIntervalAnalysis.h - Live Interval Analysis ---------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the LiveInterval analysis pass. Given some numbering of
11 // each the machine instructions (in this implemention depth-first order) an
12 // interval [i, j) is said to be a live interval for register v if there is no
13 // instruction with number j' > j such that v is live at j' and there is no
14 // instruction with number i' < i such that v is live at i'. In this
15 // implementation intervals can have holes, i.e. an interval might look like
16 // [1,20), [50,65), [1000,1001).
18 //===----------------------------------------------------------------------===//
20 #ifndef LLVM_CODEGEN_LIVEINTERVAL_ANALYSIS_H
21 #define LLVM_CODEGEN_LIVEINTERVAL_ANALYSIS_H
23 #include "llvm/CodeGen/MachineFunctionPass.h"
24 #include "llvm/CodeGen/LiveInterval.h"
25 #include "llvm/ADT/BitVector.h"
26 #include "llvm/ADT/DenseMap.h"
27 #include "llvm/ADT/SmallPtrSet.h"
28 #include "llvm/ADT/SmallVector.h"
29 #include "llvm/Support/Allocator.h"
36 class MachineLoopInfo;
37 class TargetRegisterInfo;
38 class MachineRegisterInfo;
39 class TargetInstrInfo;
40 class TargetRegisterClass;
42 typedef std::pair<unsigned, MachineBasicBlock*> IdxMBBPair;
44 inline bool operator<(unsigned V, const IdxMBBPair &IM) {
48 inline bool operator<(const IdxMBBPair &IM, unsigned V) {
52 struct Idx2MBBCompare {
53 bool operator()(const IdxMBBPair &LHS, const IdxMBBPair &RHS) const {
54 return LHS.first < RHS.first;
58 class LiveIntervals : public MachineFunctionPass {
60 MachineRegisterInfo* mri_;
61 const TargetMachine* tm_;
62 const TargetRegisterInfo* tri_;
63 const TargetInstrInfo* tii_;
67 /// Special pool allocator for VNInfo's (LiveInterval val#).
69 BumpPtrAllocator VNInfoAllocator;
71 /// MBB2IdxMap - The indexes of the first and last instructions in the
72 /// specified basic block.
73 std::vector<std::pair<unsigned, unsigned> > MBB2IdxMap;
75 /// Idx2MBBMap - Sorted list of pairs of index of first instruction
77 std::vector<IdxMBBPair> Idx2MBBMap;
79 /// FunctionSize - The number of instructions present in the function
80 uint64_t FunctionSize;
82 typedef DenseMap<MachineInstr*, unsigned> Mi2IndexMap;
85 typedef std::vector<MachineInstr*> Index2MiMap;
88 typedef DenseMap<unsigned, LiveInterval*> Reg2IntervalMap;
89 Reg2IntervalMap r2iMap_;
91 BitVector allocatableRegs_;
93 std::vector<MachineInstr*> ClonedMIs;
96 static char ID; // Pass identification, replacement for typeid
97 LiveIntervals() : MachineFunctionPass(&ID) {}
109 static unsigned getBaseIndex(unsigned index) {
110 return index - (index % InstrSlots::NUM);
112 static unsigned getBoundaryIndex(unsigned index) {
113 return getBaseIndex(index + InstrSlots::NUM - 1);
115 static unsigned getLoadIndex(unsigned index) {
116 return getBaseIndex(index) + InstrSlots::LOAD;
118 static unsigned getUseIndex(unsigned index) {
119 return getBaseIndex(index) + InstrSlots::USE;
121 static unsigned getDefIndex(unsigned index) {
122 return getBaseIndex(index) + InstrSlots::DEF;
124 static unsigned getStoreIndex(unsigned index) {
125 return getBaseIndex(index) + InstrSlots::STORE;
128 static float getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
129 return (isDef + isUse) * powf(10.0F, (float)loopDepth);
132 typedef Reg2IntervalMap::iterator iterator;
133 typedef Reg2IntervalMap::const_iterator const_iterator;
134 const_iterator begin() const { return r2iMap_.begin(); }
135 const_iterator end() const { return r2iMap_.end(); }
136 iterator begin() { return r2iMap_.begin(); }
137 iterator end() { return r2iMap_.end(); }
138 unsigned getNumIntervals() const { return (unsigned)r2iMap_.size(); }
140 LiveInterval &getInterval(unsigned reg) {
141 Reg2IntervalMap::iterator I = r2iMap_.find(reg);
142 assert(I != r2iMap_.end() && "Interval does not exist for register");
146 const LiveInterval &getInterval(unsigned reg) const {
147 Reg2IntervalMap::const_iterator I = r2iMap_.find(reg);
148 assert(I != r2iMap_.end() && "Interval does not exist for register");
152 bool hasInterval(unsigned reg) const {
153 return r2iMap_.count(reg);
156 /// getMBBStartIdx - Return the base index of the first instruction in the
157 /// specified MachineBasicBlock.
158 unsigned getMBBStartIdx(MachineBasicBlock *MBB) const {
159 return getMBBStartIdx(MBB->getNumber());
161 unsigned getMBBStartIdx(unsigned MBBNo) const {
162 assert(MBBNo < MBB2IdxMap.size() && "Invalid MBB number!");
163 return MBB2IdxMap[MBBNo].first;
166 /// getMBBEndIdx - Return the store index of the last instruction in the
167 /// specified MachineBasicBlock.
168 unsigned getMBBEndIdx(MachineBasicBlock *MBB) const {
169 return getMBBEndIdx(MBB->getNumber());
171 unsigned getMBBEndIdx(unsigned MBBNo) const {
172 assert(MBBNo < MBB2IdxMap.size() && "Invalid MBB number!");
173 return MBB2IdxMap[MBBNo].second;
176 /// getScaledIntervalSize - get the size of an interval in "units,"
177 /// where every function is composed of one thousand units. This
178 /// measure scales properly with empty index slots in the function.
179 double getScaledIntervalSize(LiveInterval& I) {
180 return (1000.0 / InstrSlots::NUM * I.getSize()) / i2miMap_.size();
183 /// getApproximateInstructionCount - computes an estimate of the number
184 /// of instructions in a given LiveInterval.
185 unsigned getApproximateInstructionCount(LiveInterval& I) {
186 double IntervalPercentage = getScaledIntervalSize(I) / 1000.0;
187 return (unsigned)(IntervalPercentage * FunctionSize);
190 /// getMBBFromIndex - given an index in any instruction of an
191 /// MBB return a pointer the MBB
192 MachineBasicBlock* getMBBFromIndex(unsigned index) const {
193 std::vector<IdxMBBPair>::const_iterator I =
194 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), index);
195 // Take the pair containing the index
196 std::vector<IdxMBBPair>::const_iterator J =
197 ((I != Idx2MBBMap.end() && I->first > index) ||
198 (I == Idx2MBBMap.end() && Idx2MBBMap.size()>0)) ? (I-1): I;
200 assert(J != Idx2MBBMap.end() && J->first < index+1 &&
201 index <= getMBBEndIdx(J->second) &&
202 "index does not correspond to an MBB");
206 /// getInstructionIndex - returns the base index of instr
207 unsigned getInstructionIndex(MachineInstr* instr) const {
208 Mi2IndexMap::const_iterator it = mi2iMap_.find(instr);
209 assert(it != mi2iMap_.end() && "Invalid instruction!");
213 /// getInstructionFromIndex - given an index in any slot of an
214 /// instruction return a pointer the instruction
215 MachineInstr* getInstructionFromIndex(unsigned index) const {
216 index /= InstrSlots::NUM; // convert index to vector index
217 assert(index < i2miMap_.size() &&
218 "index does not correspond to an instruction");
219 return i2miMap_[index];
222 /// hasGapBeforeInstr - Return true if the previous instruction slot,
223 /// i.e. Index - InstrSlots::NUM, is not occupied.
224 bool hasGapBeforeInstr(unsigned Index) {
225 Index = getBaseIndex(Index - InstrSlots::NUM);
226 return getInstructionFromIndex(Index) == 0;
229 /// findGapBeforeInstr - Find an empty instruction slot before the
230 /// specified index. If "Furthest" is true, find one that's furthest
231 /// away from the index (but before any index that's occupied).
232 unsigned findGapBeforeInstr(unsigned Index, bool Furthest = false) {
233 Index = getBaseIndex(Index - InstrSlots::NUM);
234 if (getInstructionFromIndex(Index))
238 unsigned PrevIndex = getBaseIndex(Index - InstrSlots::NUM);
239 while (getInstructionFromIndex(Index)) {
241 PrevIndex = getBaseIndex(Index - InstrSlots::NUM);
246 /// InsertMachineInstrInMaps - Insert the specified machine instruction
247 /// into the instruction index map at the given index.
248 void InsertMachineInstrInMaps(MachineInstr *MI, unsigned Index) {
249 i2miMap_[Index / InstrSlots::NUM] = MI;
250 Mi2IndexMap::iterator it = mi2iMap_.find(MI);
251 assert(it == mi2iMap_.end() && "Already in map!");
252 mi2iMap_[MI] = Index;
255 /// conflictsWithPhysRegDef - Returns true if the specified register
256 /// is defined during the duration of the specified interval.
257 bool conflictsWithPhysRegDef(const LiveInterval &li, VirtRegMap &vrm,
260 /// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
261 /// it can check use as well.
262 bool conflictsWithPhysRegRef(LiveInterval &li, unsigned Reg,
264 SmallPtrSet<MachineInstr*,32> &JoinedCopies);
266 /// findLiveInMBBs - Given a live range, if the value of the range
267 /// is live in any MBB returns true as well as the list of basic blocks
268 /// in which the value is live.
269 bool findLiveInMBBs(unsigned Start, unsigned End,
270 SmallVectorImpl<MachineBasicBlock*> &MBBs) const;
272 /// findReachableMBBs - Return a list MBB that can be reached via any
273 /// branch or fallthroughs. Return true if the list is not empty.
274 bool findReachableMBBs(unsigned Start, unsigned End,
275 SmallVectorImpl<MachineBasicBlock*> &MBBs) const;
279 LiveInterval &getOrCreateInterval(unsigned reg) {
280 Reg2IntervalMap::iterator I = r2iMap_.find(reg);
281 if (I == r2iMap_.end())
282 I = r2iMap_.insert(std::make_pair(reg, createInterval(reg))).first;
286 /// addLiveRangeToEndOfBlock - Given a register and an instruction,
287 /// adds a live range from that instruction to the end of its MBB.
288 LiveRange addLiveRangeToEndOfBlock(unsigned reg,
289 MachineInstr* startInst);
293 void removeInterval(unsigned Reg) {
294 DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.find(Reg);
299 /// isRemoved - returns true if the specified machine instr has been
301 bool isRemoved(MachineInstr* instr) const {
302 return !mi2iMap_.count(instr);
305 /// RemoveMachineInstrFromMaps - This marks the specified machine instr as
307 void RemoveMachineInstrFromMaps(MachineInstr *MI) {
308 // remove index -> MachineInstr and
309 // MachineInstr -> index mappings
310 Mi2IndexMap::iterator mi2i = mi2iMap_.find(MI);
311 if (mi2i != mi2iMap_.end()) {
312 i2miMap_[mi2i->second/InstrSlots::NUM] = 0;
313 mi2iMap_.erase(mi2i);
317 /// ReplaceMachineInstrInMaps - Replacing a machine instr with a new one in
318 /// maps used by register allocator.
319 void ReplaceMachineInstrInMaps(MachineInstr *MI, MachineInstr *NewMI) {
320 Mi2IndexMap::iterator mi2i = mi2iMap_.find(MI);
321 if (mi2i == mi2iMap_.end())
323 i2miMap_[mi2i->second/InstrSlots::NUM] = NewMI;
324 Mi2IndexMap::iterator it = mi2iMap_.find(MI);
325 assert(it != mi2iMap_.end() && "Invalid instruction!");
326 unsigned Index = it->second;
328 mi2iMap_[NewMI] = Index;
331 BumpPtrAllocator& getVNInfoAllocator() { return VNInfoAllocator; }
333 /// getVNInfoSourceReg - Helper function that parses the specified VNInfo
334 /// copy field and returns the source register that defines it.
335 unsigned getVNInfoSourceReg(const VNInfo *VNI) const;
337 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
338 virtual void releaseMemory();
340 /// runOnMachineFunction - pass entry point
341 virtual bool runOnMachineFunction(MachineFunction&);
343 /// print - Implement the dump method.
344 virtual void print(std::ostream &O, const Module* = 0) const;
345 void print(std::ostream *O, const Module* M = 0) const {
349 /// addIntervalsForSpills - Create new intervals for spilled defs / uses of
350 /// the given interval. FIXME: It also returns the weight of the spill slot
351 /// (if any is created) by reference. This is temporary.
352 std::vector<LiveInterval*>
353 addIntervalsForSpills(const LiveInterval& i,
354 SmallVectorImpl<LiveInterval*> &SpillIs,
355 const MachineLoopInfo *loopInfo, VirtRegMap& vrm,
358 /// addIntervalsForSpillsFast - Quickly create new intervals for spilled
359 /// defs / uses without remat or splitting.
360 std::vector<LiveInterval*>
361 addIntervalsForSpillsFast(const LiveInterval &li,
362 const MachineLoopInfo *loopInfo,
363 VirtRegMap &vrm, float& SSWeight);
365 /// spillPhysRegAroundRegDefsUses - Spill the specified physical register
366 /// around all defs and uses of the specified interval.
367 void spillPhysRegAroundRegDefsUses(const LiveInterval &li,
368 unsigned PhysReg, VirtRegMap &vrm);
370 /// isReMaterializable - Returns true if every definition of MI of every
371 /// val# of the specified interval is re-materializable. Also returns true
372 /// by reference if all of the defs are load instructions.
373 bool isReMaterializable(const LiveInterval &li,
374 SmallVectorImpl<LiveInterval*> &SpillIs,
377 /// isReMaterializable - Returns true if the definition MI of the specified
378 /// val# of the specified interval is re-materializable.
379 bool isReMaterializable(const LiveInterval &li, const VNInfo *ValNo,
382 /// getRepresentativeReg - Find the largest super register of the specified
383 /// physical register.
384 unsigned getRepresentativeReg(unsigned Reg) const;
386 /// getNumConflictsWithPhysReg - Return the number of uses and defs of the
387 /// specified interval that conflicts with the specified physical register.
388 unsigned getNumConflictsWithPhysReg(const LiveInterval &li,
389 unsigned PhysReg) const;
391 /// computeNumbering - Compute the index numbering.
392 void computeNumbering();
395 /// computeIntervals - Compute live intervals.
396 void computeIntervals();
398 /// handleRegisterDef - update intervals for a register def
399 /// (calls handlePhysicalRegisterDef and
400 /// handleVirtualRegisterDef)
401 void handleRegisterDef(MachineBasicBlock *MBB,
402 MachineBasicBlock::iterator MI, unsigned MIIdx,
403 MachineOperand& MO, unsigned MOIdx);
405 /// handleVirtualRegisterDef - update intervals for a virtual
407 void handleVirtualRegisterDef(MachineBasicBlock *MBB,
408 MachineBasicBlock::iterator MI,
409 unsigned MIIdx, MachineOperand& MO,
410 unsigned MOIdx, LiveInterval& interval);
412 /// handlePhysicalRegisterDef - update intervals for a physical register
414 void handlePhysicalRegisterDef(MachineBasicBlock* mbb,
415 MachineBasicBlock::iterator mi,
416 unsigned MIIdx, MachineOperand& MO,
417 LiveInterval &interval,
418 MachineInstr *CopyMI);
420 /// handleLiveInRegister - Create interval for a livein register.
421 void handleLiveInRegister(MachineBasicBlock* mbb,
423 LiveInterval &interval, bool isAlias = false);
425 /// getReMatImplicitUse - If the remat definition MI has one (for now, we
426 /// only allow one) virtual register operand, then its uses are implicitly
427 /// using the register. Returns the virtual register.
428 unsigned getReMatImplicitUse(const LiveInterval &li,
429 MachineInstr *MI) const;
431 /// isValNoAvailableAt - Return true if the val# of the specified interval
432 /// which reaches the given instruction also reaches the specified use
434 bool isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
435 unsigned UseIdx) const;
437 /// isReMaterializable - Returns true if the definition MI of the specified
438 /// val# of the specified interval is re-materializable. Also returns true
439 /// by reference if the def is a load.
440 bool isReMaterializable(const LiveInterval &li, const VNInfo *ValNo,
442 SmallVectorImpl<LiveInterval*> &SpillIs,
445 /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
446 /// slot / to reg or any rematerialized load into ith operand of specified
447 /// MI. If it is successul, MI is updated with the newly created MI and
449 bool tryFoldMemoryOperand(MachineInstr* &MI, VirtRegMap &vrm,
450 MachineInstr *DefMI, unsigned InstrIdx,
451 SmallVector<unsigned, 2> &Ops,
452 bool isSS, int Slot, unsigned Reg);
454 /// canFoldMemoryOperand - Return true if the specified load / store
455 /// folding is possible.
456 bool canFoldMemoryOperand(MachineInstr *MI,
457 SmallVector<unsigned, 2> &Ops,
458 bool ReMatLoadSS) const;
460 /// anyKillInMBBAfterIdx - Returns true if there is a kill of the specified
461 /// VNInfo that's after the specified index but is within the basic block.
462 bool anyKillInMBBAfterIdx(const LiveInterval &li, const VNInfo *VNI,
463 MachineBasicBlock *MBB, unsigned Idx) const;
465 /// intervalIsInOneMBB - Returns true if the specified interval is entirely
466 /// within a single basic block.
467 bool intervalIsInOneMBB(const LiveInterval &li) const;
469 /// hasAllocatableSuperReg - Return true if the specified physical register
470 /// has any super register that's allocatable.
471 bool hasAllocatableSuperReg(unsigned Reg) const;
473 /// SRInfo - Spill / restore info.
478 SRInfo(int i, unsigned vr, bool f) : index(i), vreg(vr), canFold(f) {};
481 bool alsoFoldARestore(int Id, int index, unsigned vr,
482 BitVector &RestoreMBBs,
483 DenseMap<unsigned,std::vector<SRInfo> >&RestoreIdxes);
484 void eraseRestoreInfo(int Id, int index, unsigned vr,
485 BitVector &RestoreMBBs,
486 DenseMap<unsigned,std::vector<SRInfo> >&RestoreIdxes);
488 /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
489 /// spilled and create empty intervals for their uses.
490 void handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
491 const TargetRegisterClass* rc,
492 std::vector<LiveInterval*> &NewLIs);
494 /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
495 /// interval on to-be re-materialized operands of MI) with new register.
496 void rewriteImplicitOps(const LiveInterval &li,
497 MachineInstr *MI, unsigned NewVReg, VirtRegMap &vrm);
499 /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper
500 /// functions for addIntervalsForSpills to rewrite uses / defs for the given
502 bool rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
503 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
504 MachineInstr *OrigDefMI, MachineInstr *DefMI, unsigned Slot, int LdSlot,
505 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
506 VirtRegMap &vrm, const TargetRegisterClass* rc,
507 SmallVector<int, 4> &ReMatIds, const MachineLoopInfo *loopInfo,
508 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
509 DenseMap<unsigned,unsigned> &MBBVRegsMap,
510 std::vector<LiveInterval*> &NewLIs, float &SSWeight);
511 void rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
512 LiveInterval::Ranges::const_iterator &I,
513 MachineInstr *OrigDefMI, MachineInstr *DefMI, unsigned Slot, int LdSlot,
514 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
515 VirtRegMap &vrm, const TargetRegisterClass* rc,
516 SmallVector<int, 4> &ReMatIds, const MachineLoopInfo *loopInfo,
517 BitVector &SpillMBBs,
518 DenseMap<unsigned,std::vector<SRInfo> > &SpillIdxes,
519 BitVector &RestoreMBBs,
520 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes,
521 DenseMap<unsigned,unsigned> &MBBVRegsMap,
522 std::vector<LiveInterval*> &NewLIs, float &SSWeight);
524 static LiveInterval* createInterval(unsigned Reg);
526 void printRegName(unsigned reg) const;
529 } // End llvm namespace