1 //===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the LLVMTargetMachine class.
12 //===----------------------------------------------------------------------===//
14 #include "llvm/Target/TargetMachine.h"
15 #include "llvm/ADT/OwningPtr.h"
16 #include "llvm/Assembly/PrintModulePass.h"
17 #include "llvm/CodeGen/AsmPrinter.h"
18 #include "llvm/CodeGen/MachineFunctionAnalysis.h"
19 #include "llvm/CodeGen/MachineModuleInfo.h"
20 #include "llvm/CodeGen/Passes.h"
21 #include "llvm/MC/MCAsmInfo.h"
22 #include "llvm/MC/MCContext.h"
23 #include "llvm/MC/MCInstrInfo.h"
24 #include "llvm/MC/MCStreamer.h"
25 #include "llvm/MC/MCSubtargetInfo.h"
26 #include "llvm/PassManager.h"
27 #include "llvm/Support/CommandLine.h"
28 #include "llvm/Support/ErrorHandling.h"
29 #include "llvm/Support/FormattedStream.h"
30 #include "llvm/Support/TargetRegistry.h"
31 #include "llvm/Target/TargetInstrInfo.h"
32 #include "llvm/Target/TargetLowering.h"
33 #include "llvm/Target/TargetLoweringObjectFile.h"
34 #include "llvm/Target/TargetOptions.h"
35 #include "llvm/Target/TargetRegisterInfo.h"
36 #include "llvm/Target/TargetSubtargetInfo.h"
37 #include "llvm/Transforms/Scalar.h"
40 // Enable or disable FastISel. Both options are needed, because
41 // FastISel is enabled by default with -fast, and we wish to be
42 // able to enable or disable fast-isel independently from -O0.
43 static cl::opt<cl::boolOrDefault>
44 EnableFastISelOption("fast-isel", cl::Hidden,
45 cl::desc("Enable the \"fast\" instruction selector"));
47 static cl::opt<bool> ShowMCEncoding("show-mc-encoding", cl::Hidden,
48 cl::desc("Show encoding in .s output"));
49 static cl::opt<bool> ShowMCInst("show-mc-inst", cl::Hidden,
50 cl::desc("Show instruction structure in .s output"));
52 static cl::opt<cl::boolOrDefault>
53 AsmVerbose("asm-verbose", cl::desc("Add comments to directives."),
54 cl::init(cl::BOU_UNSET));
56 static bool getVerboseAsm() {
58 case cl::BOU_UNSET: return TargetMachine::getAsmVerbosityDefault();
59 case cl::BOU_TRUE: return true;
60 case cl::BOU_FALSE: return false;
62 llvm_unreachable("Invalid verbose asm state");
65 LLVMTargetMachine::LLVMTargetMachine(const Target &T, StringRef Triple,
66 StringRef CPU, StringRef FS,
67 TargetOptions Options,
68 Reloc::Model RM, CodeModel::Model CM,
70 : TargetMachine(T, Triple, CPU, FS, Options) {
71 CodeGenInfo = T.createMCCodeGenInfo(Triple, RM, CM, OL);
72 AsmInfo = T.createMCAsmInfo(Triple);
73 // TargetSelect.h moved to a different directory between LLVM 2.9 and 3.0,
74 // and if the old one gets included then MCAsmInfo will be NULL and
76 // Provide the user with a useful error message about what's wrong.
77 assert(AsmInfo && "MCAsmInfo not initialized."
78 "Make sure you include the correct TargetSelect.h"
79 "and that InitializeAllTargetMCs() is being invoked!");
82 void LLVMTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
83 PM.add(createBasicTargetTransformInfoPass(getTargetLowering()));
86 /// addPassesToX helper drives creation and initialization of TargetPassConfig.
87 static MCContext *addPassesToGenerateCode(LLVMTargetMachine *TM,
90 AnalysisID StartAfter,
91 AnalysisID StopAfter) {
92 // Targets may override createPassConfig to provide a target-specific sublass.
93 TargetPassConfig *PassConfig = TM->createPassConfig(PM);
94 PassConfig->setStartStopPasses(StartAfter, StopAfter);
96 // Set PassConfig options provided by TargetMachine.
97 PassConfig->setDisableVerify(DisableVerify);
101 PassConfig->addIRPasses();
103 PassConfig->addCodeGenPrepare();
105 PassConfig->addPassesToHandleExceptions();
107 PassConfig->addISelPrepare();
109 // Install a MachineModuleInfo class, which is an immutable pass that holds
110 // all the per-module stuff we're generating, including MCContext.
111 MachineModuleInfo *MMI =
112 new MachineModuleInfo(*TM->getMCAsmInfo(), *TM->getRegisterInfo(),
113 &TM->getTargetLowering()->getObjFileLowering());
115 MCContext *Context = &MMI->getContext(); // Return the MCContext by-ref.
117 // Set up a MachineFunction for the rest of CodeGen to work on.
118 PM.add(new MachineFunctionAnalysis(*TM));
120 // Enable FastISel with -fast, but allow that to be overridden.
121 if (EnableFastISelOption == cl::BOU_TRUE ||
122 (TM->getOptLevel() == CodeGenOpt::None &&
123 EnableFastISelOption != cl::BOU_FALSE))
124 TM->setFastISel(true);
126 // Ask the target for an isel.
127 if (PassConfig->addInstSelector())
130 PassConfig->addMachinePasses();
132 PassConfig->setInitialized();
137 bool LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
138 formatted_raw_ostream &Out,
139 CodeGenFileType FileType,
141 AnalysisID StartAfter,
142 AnalysisID StopAfter) {
143 // Add common CodeGen passes.
144 MCContext *Context = addPassesToGenerateCode(this, PM, DisableVerify,
145 StartAfter, StopAfter);
150 // FIXME: The intent is that this should eventually write out a YAML file,
151 // containing the LLVM IR, the machine-level IR (when stopping after a
152 // machine-level pass), and whatever other information is needed to
153 // deserialize the code and resume compilation. For now, just write the
155 PM.add(createPrintModulePass(&Out));
159 if (hasMCSaveTempLabels())
160 Context->setAllowTemporaryLabels(false);
162 const MCAsmInfo &MAI = *getMCAsmInfo();
163 const MCRegisterInfo &MRI = *getRegisterInfo();
164 const MCSubtargetInfo &STI = getSubtarget<MCSubtargetInfo>();
165 OwningPtr<MCStreamer> AsmStreamer;
168 case CGFT_AssemblyFile: {
169 MCInstPrinter *InstPrinter =
170 getTarget().createMCInstPrinter(MAI.getAssemblerDialect(), MAI,
172 Context->getRegisterInfo(), STI);
174 // Create a code emitter if asked to show the encoding.
175 MCCodeEmitter *MCE = 0;
176 MCAsmBackend *MAB = 0;
177 if (ShowMCEncoding) {
178 const MCSubtargetInfo &STI = getSubtarget<MCSubtargetInfo>();
179 MCE = getTarget().createMCCodeEmitter(*getInstrInfo(), MRI, STI,
181 MAB = getTarget().createMCAsmBackend(getTargetTriple(), TargetCPU);
184 MCStreamer *S = getTarget().createAsmStreamer(*Context, Out,
188 hasMCUseDwarfDirectory(),
192 AsmStreamer.reset(S);
195 case CGFT_ObjectFile: {
196 // Create the code emitter for the target if it exists. If not, .o file
198 MCCodeEmitter *MCE = getTarget().createMCCodeEmitter(*getInstrInfo(), MRI,
200 MCAsmBackend *MAB = getTarget().createMCAsmBackend(getTargetTriple(),
202 if (MCE == 0 || MAB == 0)
205 AsmStreamer.reset(getTarget().createMCObjectStreamer(getTargetTriple(),
207 MCE, hasMCRelaxAll(),
208 hasMCNoExecStack()));
209 AsmStreamer.get()->setAutoInitSections(true);
213 // The Null output is intended for use for performance analysis and testing,
215 AsmStreamer.reset(createNullStreamer(*Context));
219 // Create the AsmPrinter, which takes ownership of AsmStreamer if successful.
220 FunctionPass *Printer = getTarget().createAsmPrinter(*this, *AsmStreamer);
224 // If successful, createAsmPrinter took ownership of AsmStreamer.
229 PM.add(createGCInfoDeleter());
233 /// addPassesToEmitMachineCode - Add passes to the specified pass manager to
234 /// get machine code emitted. This uses a JITCodeEmitter object to handle
235 /// actually outputting the machine code and resolving things like the address
236 /// of functions. This method should returns true if machine code emission is
239 bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
241 bool DisableVerify) {
242 // Add common CodeGen passes.
243 MCContext *Context = addPassesToGenerateCode(this, PM, DisableVerify, 0, 0);
247 addCodeEmitter(PM, JCE);
248 PM.add(createGCInfoDeleter());
250 return false; // success!
253 /// addPassesToEmitMC - Add passes to the specified pass manager to get
254 /// machine code emitted with the MCJIT. This method returns true if machine
255 /// code is not supported. It fills the MCContext Ctx pointer which can be
256 /// used to build custom MCStreamer.
258 bool LLVMTargetMachine::addPassesToEmitMC(PassManagerBase &PM,
261 bool DisableVerify) {
262 // Add common CodeGen passes.
263 Ctx = addPassesToGenerateCode(this, PM, DisableVerify, 0, 0);
267 if (hasMCSaveTempLabels())
268 Ctx->setAllowTemporaryLabels(false);
270 // Create the code emitter for the target if it exists. If not, .o file
272 const MCRegisterInfo &MRI = *getRegisterInfo();
273 const MCSubtargetInfo &STI = getSubtarget<MCSubtargetInfo>();
274 MCCodeEmitter *MCE = getTarget().createMCCodeEmitter(*getInstrInfo(), MRI,
276 MCAsmBackend *MAB = getTarget().createMCAsmBackend(getTargetTriple(), TargetCPU);
277 if (MCE == 0 || MAB == 0)
280 OwningPtr<MCStreamer> AsmStreamer;
281 AsmStreamer.reset(getTarget().createMCObjectStreamer(getTargetTriple(), *Ctx,
284 hasMCNoExecStack()));
285 AsmStreamer.get()->InitSections();
287 // Create the AsmPrinter, which takes ownership of AsmStreamer if successful.
288 FunctionPass *Printer = getTarget().createAsmPrinter(*this, *AsmStreamer);
292 // If successful, createAsmPrinter took ownership of AsmStreamer.
297 return false; // success!