1 //===-- PreAllocSplitting.cpp - Pre-allocation Interval Spltting Pass. ----===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the machine instruction level pre-register allocation
11 // live interval splitting pass. It finds live interval barriers, i.e.
12 // instructions which will kill all physical registers in certain register
13 // classes, and split all live intervals which cross the barrier.
15 //===----------------------------------------------------------------------===//
17 #define DEBUG_TYPE "pre-alloc-split"
18 #include "llvm/CodeGen/LiveIntervalAnalysis.h"
19 #include "llvm/CodeGen/LiveStackAnalysis.h"
20 #include "llvm/CodeGen/MachineDominators.h"
21 #include "llvm/CodeGen/MachineFrameInfo.h"
22 #include "llvm/CodeGen/MachineFunctionPass.h"
23 #include "llvm/CodeGen/MachineLoopInfo.h"
24 #include "llvm/CodeGen/MachineRegisterInfo.h"
25 #include "llvm/CodeGen/Passes.h"
26 #include "llvm/CodeGen/RegisterCoalescer.h"
27 #include "llvm/Target/TargetInstrInfo.h"
28 #include "llvm/Target/TargetMachine.h"
29 #include "llvm/Target/TargetOptions.h"
30 #include "llvm/Target/TargetRegisterInfo.h"
31 #include "llvm/Support/CommandLine.h"
32 #include "llvm/Support/Debug.h"
33 #include "llvm/ADT/DenseMap.h"
34 #include "llvm/ADT/DepthFirstIterator.h"
35 #include "llvm/ADT/SmallPtrSet.h"
36 #include "llvm/ADT/Statistic.h"
39 static cl::opt<int> PreSplitLimit("pre-split-limit", cl::init(-1), cl::Hidden);
40 static cl::opt<int> DeadSplitLimit("dead-split-limit", cl::init(-1), cl::Hidden);
42 STATISTIC(NumSplits, "Number of intervals split");
43 STATISTIC(NumRemats, "Number of intervals split by rematerialization");
44 STATISTIC(NumFolds, "Number of intervals split with spill folding");
45 STATISTIC(NumRenumbers, "Number of intervals renumbered into new registers");
46 STATISTIC(NumDeadSpills, "Number of dead spills removed");
49 class VISIBILITY_HIDDEN PreAllocSplitting : public MachineFunctionPass {
50 MachineFunction *CurrMF;
51 const TargetMachine *TM;
52 const TargetInstrInfo *TII;
53 const TargetRegisterInfo* TRI;
54 MachineFrameInfo *MFI;
55 MachineRegisterInfo *MRI;
59 // Barrier - Current barrier being processed.
60 MachineInstr *Barrier;
62 // BarrierMBB - Basic block where the barrier resides in.
63 MachineBasicBlock *BarrierMBB;
65 // Barrier - Current barrier index.
68 // CurrLI - Current live interval being split.
71 // CurrSLI - Current stack slot live interval.
72 LiveInterval *CurrSLI;
74 // CurrSValNo - Current val# for the stack slot live interval.
77 // IntervalSSMap - A map from live interval to spill slots.
78 DenseMap<unsigned, int> IntervalSSMap;
80 // Def2SpillMap - A map from a def instruction index to spill index.
81 DenseMap<unsigned, unsigned> Def2SpillMap;
85 PreAllocSplitting() : MachineFunctionPass(&ID) {}
87 virtual bool runOnMachineFunction(MachineFunction &MF);
89 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
90 AU.addRequired<LiveIntervals>();
91 AU.addPreserved<LiveIntervals>();
92 AU.addRequired<LiveStacks>();
93 AU.addPreserved<LiveStacks>();
94 AU.addPreserved<RegisterCoalescer>();
96 AU.addPreservedID(StrongPHIEliminationID);
98 AU.addPreservedID(PHIEliminationID);
99 AU.addRequired<MachineDominatorTree>();
100 AU.addRequired<MachineLoopInfo>();
101 AU.addPreserved<MachineDominatorTree>();
102 AU.addPreserved<MachineLoopInfo>();
103 MachineFunctionPass::getAnalysisUsage(AU);
106 virtual void releaseMemory() {
107 IntervalSSMap.clear();
108 Def2SpillMap.clear();
111 virtual const char *getPassName() const {
112 return "Pre-Register Allocaton Live Interval Splitting";
115 /// print - Implement the dump method.
116 virtual void print(std::ostream &O, const Module* M = 0) const {
120 void print(std::ostream *O, const Module* M = 0) const {
125 MachineBasicBlock::iterator
126 findNextEmptySlot(MachineBasicBlock*, MachineInstr*,
129 MachineBasicBlock::iterator
130 findSpillPoint(MachineBasicBlock*, MachineInstr*, MachineInstr*,
131 SmallPtrSet<MachineInstr*, 4>&, unsigned&);
133 MachineBasicBlock::iterator
134 findRestorePoint(MachineBasicBlock*, MachineInstr*, unsigned,
135 SmallPtrSet<MachineInstr*, 4>&, unsigned&);
137 int CreateSpillStackSlot(unsigned, const TargetRegisterClass *);
139 bool IsAvailableInStack(MachineBasicBlock*, unsigned, unsigned, unsigned,
140 unsigned&, int&) const;
142 void UpdateSpillSlotInterval(VNInfo*, unsigned, unsigned);
144 bool SplitRegLiveInterval(LiveInterval*);
146 bool SplitRegLiveIntervals(const TargetRegisterClass **,
147 SmallPtrSet<LiveInterval*, 8>&);
149 bool createsNewJoin(LiveRange* LR, MachineBasicBlock* DefMBB,
150 MachineBasicBlock* BarrierMBB);
151 bool Rematerialize(unsigned vreg, VNInfo* ValNo,
153 MachineBasicBlock::iterator RestorePt,
155 SmallPtrSet<MachineInstr*, 4>& RefsInMBB);
156 MachineInstr* FoldSpill(unsigned vreg, const TargetRegisterClass* RC,
158 MachineInstr* Barrier,
159 MachineBasicBlock* MBB,
161 SmallPtrSet<MachineInstr*, 4>& RefsInMBB);
162 void RenumberValno(VNInfo* VN);
163 void ReconstructLiveInterval(LiveInterval* LI);
164 bool removeDeadSpills(SmallPtrSet<LiveInterval*, 8>& split);
165 unsigned getNumberOfNonSpills(SmallPtrSet<MachineInstr*, 4>& MIs,
166 unsigned Reg, int FrameIndex, bool& TwoAddr);
167 VNInfo* PerformPHIConstruction(MachineBasicBlock::iterator use,
168 MachineBasicBlock* MBB,
170 SmallPtrSet<MachineInstr*, 4>& Visited,
171 DenseMap<MachineBasicBlock*, SmallPtrSet<MachineInstr*, 2> >& Defs,
172 DenseMap<MachineBasicBlock*, SmallPtrSet<MachineInstr*, 2> >& Uses,
173 DenseMap<MachineInstr*, VNInfo*>& NewVNs,
174 DenseMap<MachineBasicBlock*, VNInfo*>& LiveOut,
175 DenseMap<MachineBasicBlock*, VNInfo*>& Phis,
176 bool toplevel, bool intrablock);
178 } // end anonymous namespace
180 char PreAllocSplitting::ID = 0;
182 static RegisterPass<PreAllocSplitting>
183 X("pre-alloc-splitting", "Pre-Register Allocation Live Interval Splitting");
185 const PassInfo *const llvm::PreAllocSplittingID = &X;
188 /// findNextEmptySlot - Find a gap after the given machine instruction in the
189 /// instruction index map. If there isn't one, return end().
190 MachineBasicBlock::iterator
191 PreAllocSplitting::findNextEmptySlot(MachineBasicBlock *MBB, MachineInstr *MI,
192 unsigned &SpotIndex) {
193 MachineBasicBlock::iterator MII = MI;
194 if (++MII != MBB->end()) {
195 unsigned Index = LIs->findGapBeforeInstr(LIs->getInstructionIndex(MII));
204 /// findSpillPoint - Find a gap as far away from the given MI that's suitable
205 /// for spilling the current live interval. The index must be before any
206 /// defs and uses of the live interval register in the mbb. Return begin() if
208 MachineBasicBlock::iterator
209 PreAllocSplitting::findSpillPoint(MachineBasicBlock *MBB, MachineInstr *MI,
211 SmallPtrSet<MachineInstr*, 4> &RefsInMBB,
212 unsigned &SpillIndex) {
213 MachineBasicBlock::iterator Pt = MBB->begin();
215 // Go top down if RefsInMBB is empty.
216 if (RefsInMBB.empty() && !DefMI) {
217 MachineBasicBlock::iterator MII = MBB->begin();
218 MachineBasicBlock::iterator EndPt = MI;
221 unsigned Index = LIs->getInstructionIndex(MII);
222 unsigned Gap = LIs->findGapBeforeInstr(Index);
228 // We can't insert the spill between the barrier (a call), and its
229 // corresponding call frame setup.
230 } else if (prior(MII)->getOpcode() == TRI->getCallFrameSetupOpcode() &&
231 MII == MachineBasicBlock::iterator(MI))
233 } while (MII != EndPt);
235 MachineBasicBlock::iterator MII = MI;
236 MachineBasicBlock::iterator EndPt = DefMI
237 ? MachineBasicBlock::iterator(DefMI) : MBB->begin();
239 // We can't insert the spill between the barrier (a call), and its
240 // corresponding call frame setup.
241 if (prior(MII)->getOpcode() == TRI->getCallFrameSetupOpcode()) --MII;
242 while (MII != EndPt && !RefsInMBB.count(MII)) {
243 unsigned Index = LIs->getInstructionIndex(MII);
244 if (LIs->hasGapBeforeInstr(Index)) {
246 SpillIndex = LIs->findGapBeforeInstr(Index, true);
255 /// findRestorePoint - Find a gap in the instruction index map that's suitable
256 /// for restoring the current live interval value. The index must be before any
257 /// uses of the live interval register in the mbb. Return end() if none is
259 MachineBasicBlock::iterator
260 PreAllocSplitting::findRestorePoint(MachineBasicBlock *MBB, MachineInstr *MI,
262 SmallPtrSet<MachineInstr*, 4> &RefsInMBB,
263 unsigned &RestoreIndex) {
264 // FIXME: Allow spill to be inserted to the beginning of the mbb. Update mbb
265 // begin index accordingly.
266 MachineBasicBlock::iterator Pt = MBB->end();
267 unsigned EndIdx = LIs->getMBBEndIdx(MBB);
269 // Go bottom up if RefsInMBB is empty and the end of the mbb isn't beyond
270 // the last index in the live range.
271 if (RefsInMBB.empty() && LastIdx >= EndIdx) {
272 MachineBasicBlock::iterator MII = MBB->getFirstTerminator();
273 MachineBasicBlock::iterator EndPt = MI;
276 unsigned Index = LIs->getInstructionIndex(MII);
277 unsigned Gap = LIs->findGapBeforeInstr(Index);
283 // We can't insert a restore between the barrier (a call) and its
284 // corresponding call frame teardown.
285 } else if (MII->getOpcode() == TRI->getCallFrameDestroyOpcode() &&
286 prior(MII) == MachineBasicBlock::iterator(MI))
289 } while (MII != EndPt);
291 MachineBasicBlock::iterator MII = MI;
293 // We can't insert a restore between the barrier (a call) and its
294 // corresponding call frame teardown.
295 if (MII->getOpcode() == TRI->getCallFrameDestroyOpcode())
298 // FIXME: Limit the number of instructions to examine to reduce
300 while (MII != MBB->getFirstTerminator()) {
301 unsigned Index = LIs->getInstructionIndex(MII);
304 unsigned Gap = LIs->findGapBeforeInstr(Index);
309 if (RefsInMBB.count(MII))
318 /// CreateSpillStackSlot - Create a stack slot for the live interval being
319 /// split. If the live interval was previously split, just reuse the same
321 int PreAllocSplitting::CreateSpillStackSlot(unsigned Reg,
322 const TargetRegisterClass *RC) {
324 DenseMap<unsigned, int>::iterator I = IntervalSSMap.find(Reg);
325 if (I != IntervalSSMap.end()) {
328 SS = MFI->CreateStackObject(RC->getSize(), RC->getAlignment());
329 IntervalSSMap[Reg] = SS;
332 // Create live interval for stack slot.
333 CurrSLI = &LSs->getOrCreateInterval(SS);
334 if (CurrSLI->hasAtLeastOneValue())
335 CurrSValNo = CurrSLI->getValNumInfo(0);
337 CurrSValNo = CurrSLI->getNextValue(~0U, 0, LSs->getVNInfoAllocator());
341 /// IsAvailableInStack - Return true if register is available in a split stack
342 /// slot at the specified index.
344 PreAllocSplitting::IsAvailableInStack(MachineBasicBlock *DefMBB,
345 unsigned Reg, unsigned DefIndex,
346 unsigned RestoreIndex, unsigned &SpillIndex,
351 DenseMap<unsigned, int>::iterator I = IntervalSSMap.find(Reg);
352 if (I == IntervalSSMap.end())
354 DenseMap<unsigned, unsigned>::iterator II = Def2SpillMap.find(DefIndex);
355 if (II == Def2SpillMap.end())
358 // If last spill of def is in the same mbb as barrier mbb (where restore will
359 // be), make sure it's not below the intended restore index.
360 // FIXME: Undo the previous spill?
361 assert(LIs->getMBBFromIndex(II->second) == DefMBB);
362 if (DefMBB == BarrierMBB && II->second >= RestoreIndex)
366 SpillIndex = II->second;
370 /// UpdateSpillSlotInterval - Given the specified val# of the register live
371 /// interval being split, and the spill and restore indicies, update the live
372 /// interval of the spill stack slot.
374 PreAllocSplitting::UpdateSpillSlotInterval(VNInfo *ValNo, unsigned SpillIndex,
375 unsigned RestoreIndex) {
376 assert(LIs->getMBBFromIndex(RestoreIndex) == BarrierMBB &&
377 "Expect restore in the barrier mbb");
379 MachineBasicBlock *MBB = LIs->getMBBFromIndex(SpillIndex);
380 if (MBB == BarrierMBB) {
381 // Intra-block spill + restore. We are done.
382 LiveRange SLR(SpillIndex, RestoreIndex, CurrSValNo);
383 CurrSLI->addRange(SLR);
387 SmallPtrSet<MachineBasicBlock*, 4> Processed;
388 unsigned EndIdx = LIs->getMBBEndIdx(MBB);
389 LiveRange SLR(SpillIndex, EndIdx+1, CurrSValNo);
390 CurrSLI->addRange(SLR);
391 Processed.insert(MBB);
393 // Start from the spill mbb, figure out the extend of the spill slot's
395 SmallVector<MachineBasicBlock*, 4> WorkList;
396 const LiveRange *LR = CurrLI->getLiveRangeContaining(SpillIndex);
397 if (LR->end > EndIdx)
398 // If live range extend beyond end of mbb, add successors to work list.
399 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
400 SE = MBB->succ_end(); SI != SE; ++SI)
401 WorkList.push_back(*SI);
403 while (!WorkList.empty()) {
404 MachineBasicBlock *MBB = WorkList.back();
406 if (Processed.count(MBB))
408 unsigned Idx = LIs->getMBBStartIdx(MBB);
409 LR = CurrLI->getLiveRangeContaining(Idx);
410 if (LR && LR->valno == ValNo) {
411 EndIdx = LIs->getMBBEndIdx(MBB);
412 if (Idx <= RestoreIndex && RestoreIndex < EndIdx) {
413 // Spill slot live interval stops at the restore.
414 LiveRange SLR(Idx, RestoreIndex, CurrSValNo);
415 CurrSLI->addRange(SLR);
416 } else if (LR->end > EndIdx) {
417 // Live range extends beyond end of mbb, process successors.
418 LiveRange SLR(Idx, EndIdx+1, CurrSValNo);
419 CurrSLI->addRange(SLR);
420 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
421 SE = MBB->succ_end(); SI != SE; ++SI)
422 WorkList.push_back(*SI);
424 LiveRange SLR(Idx, LR->end, CurrSValNo);
425 CurrSLI->addRange(SLR);
427 Processed.insert(MBB);
432 /// PerformPHIConstruction - From properly set up use and def lists, use a PHI
433 /// construction algorithm to compute the ranges and valnos for an interval.
434 VNInfo* PreAllocSplitting::PerformPHIConstruction(
435 MachineBasicBlock::iterator use,
436 MachineBasicBlock* MBB,
438 SmallPtrSet<MachineInstr*, 4>& Visited,
439 DenseMap<MachineBasicBlock*, SmallPtrSet<MachineInstr*, 2> >& Defs,
440 DenseMap<MachineBasicBlock*, SmallPtrSet<MachineInstr*, 2> >& Uses,
441 DenseMap<MachineInstr*, VNInfo*>& NewVNs,
442 DenseMap<MachineBasicBlock*, VNInfo*>& LiveOut,
443 DenseMap<MachineBasicBlock*, VNInfo*>& Phis,
444 bool toplevel, bool intrablock) {
445 // Return memoized result if it's available.
446 if (toplevel && Visited.count(use) && NewVNs.count(use))
448 else if (!toplevel && intrablock && NewVNs.count(use))
450 else if (!intrablock && LiveOut.count(MBB))
453 typedef DenseMap<MachineBasicBlock*, SmallPtrSet<MachineInstr*, 2> > RegMap;
455 // Check if our block contains any uses or defs.
456 bool ContainsDefs = Defs.count(MBB);
457 bool ContainsUses = Uses.count(MBB);
461 // Enumerate the cases of use/def contaning blocks.
462 if (!ContainsDefs && !ContainsUses) {
464 // NOTE: Because this is the fallback case from other cases, we do NOT
465 // assume that we are not intrablock here.
466 if (Phis.count(MBB)) return Phis[MBB];
468 unsigned StartIndex = LIs->getMBBStartIdx(MBB);
470 if (MBB->pred_size() == 1) {
471 Phis[MBB] = ret = PerformPHIConstruction((*MBB->pred_begin())->end(),
472 *(MBB->pred_begin()), LI, Visited,
473 Defs, Uses, NewVNs, LiveOut, Phis,
475 unsigned EndIndex = 0;
477 EndIndex = LIs->getInstructionIndex(use);
478 EndIndex = LiveIntervals::getUseIndex(EndIndex);
480 EndIndex = LIs->getMBBEndIdx(MBB);
482 LI->addRange(LiveRange(StartIndex, EndIndex+1, ret));
484 LI->addKill(ret, EndIndex);
486 Phis[MBB] = ret = LI->getNextValue(~0U, /*FIXME*/ 0,
487 LIs->getVNInfoAllocator());
488 if (!intrablock) LiveOut[MBB] = ret;
490 // If there are no uses or defs between our starting point and the
491 // beginning of the block, then recursive perform phi construction
492 // on our predecessors.
493 DenseMap<MachineBasicBlock*, VNInfo*> IncomingVNs;
494 for (MachineBasicBlock::pred_iterator PI = MBB->pred_begin(),
495 PE = MBB->pred_end(); PI != PE; ++PI) {
496 VNInfo* Incoming = PerformPHIConstruction((*PI)->end(), *PI, LI,
497 Visited, Defs, Uses, NewVNs,
498 LiveOut, Phis, false, false);
500 IncomingVNs[*PI] = Incoming;
503 // Otherwise, merge the incoming VNInfos with a phi join. Create a new
504 // VNInfo to represent the joined value.
505 for (DenseMap<MachineBasicBlock*, VNInfo*>::iterator I =
506 IncomingVNs.begin(), E = IncomingVNs.end(); I != E; ++I) {
507 I->second->hasPHIKill = true;
508 unsigned KillIndex = LIs->getMBBEndIdx(I->first);
509 if (!LiveInterval::isKill(I->second, KillIndex))
510 LI->addKill(I->second, KillIndex);
513 unsigned EndIndex = 0;
515 EndIndex = LIs->getInstructionIndex(use);
516 EndIndex = LiveIntervals::getUseIndex(EndIndex);
518 EndIndex = LIs->getMBBEndIdx(MBB);
519 LI->addRange(LiveRange(StartIndex, EndIndex+1, ret));
521 LI->addKill(ret, EndIndex);
523 } else if (ContainsDefs && !ContainsUses) {
524 SmallPtrSet<MachineInstr*, 2>& BlockDefs = Defs[MBB];
526 // Search for the def in this block. If we don't find it before the
527 // instruction we care about, go to the fallback case. Note that that
528 // should never happen: this cannot be intrablock, so use should
529 // always be an end() iterator.
530 assert(use == MBB->end() && "No use marked in intrablock");
532 MachineBasicBlock::iterator walker = use;
534 while (walker != MBB->begin())
535 if (BlockDefs.count(walker)) {
540 // Once we've found it, extend its VNInfo to our instruction.
541 unsigned DefIndex = LIs->getInstructionIndex(walker);
542 DefIndex = LiveIntervals::getDefIndex(DefIndex);
543 unsigned EndIndex = LIs->getMBBEndIdx(MBB);
545 ret = NewVNs[walker];
546 LI->addRange(LiveRange(DefIndex, EndIndex+1, ret));
547 } else if (!ContainsDefs && ContainsUses) {
548 SmallPtrSet<MachineInstr*, 2>& BlockUses = Uses[MBB];
550 // Search for the use in this block that precedes the instruction we care
551 // about, going to the fallback case if we don't find it.
553 if (use == MBB->begin())
556 MachineBasicBlock::iterator walker = use;
559 while (walker != MBB->begin())
560 if (BlockUses.count(walker)) {
566 // Must check begin() too.
568 if (BlockUses.count(walker))
574 unsigned UseIndex = LIs->getInstructionIndex(walker);
575 UseIndex = LiveIntervals::getUseIndex(UseIndex);
576 unsigned EndIndex = 0;
578 EndIndex = LIs->getInstructionIndex(use);
579 EndIndex = LiveIntervals::getUseIndex(EndIndex);
581 EndIndex = LIs->getMBBEndIdx(MBB);
583 // Now, recursively phi construct the VNInfo for the use we found,
584 // and then extend it to include the instruction we care about
585 ret = PerformPHIConstruction(walker, MBB, LI, Visited, Defs, Uses,
586 NewVNs, LiveOut, Phis, false, true);
588 LI->addRange(LiveRange(UseIndex, EndIndex+1, ret));
590 // FIXME: Need to set kills properly for inter-block stuff.
591 if (LI->isKill(ret, UseIndex)) LI->removeKill(ret, UseIndex);
593 LI->addKill(ret, EndIndex);
594 } else if (ContainsDefs && ContainsUses){
595 SmallPtrSet<MachineInstr*, 2>& BlockDefs = Defs[MBB];
596 SmallPtrSet<MachineInstr*, 2>& BlockUses = Uses[MBB];
598 // This case is basically a merging of the two preceding case, with the
599 // special note that checking for defs must take precedence over checking
600 // for uses, because of two-address instructions.
602 if (use == MBB->begin())
605 MachineBasicBlock::iterator walker = use;
607 bool foundDef = false;
608 bool foundUse = false;
609 while (walker != MBB->begin())
610 if (BlockDefs.count(walker)) {
613 } else if (BlockUses.count(walker)) {
619 // Must check begin() too.
620 if (!foundDef && !foundUse) {
621 if (BlockDefs.count(walker))
623 else if (BlockUses.count(walker))
629 unsigned StartIndex = LIs->getInstructionIndex(walker);
630 StartIndex = foundDef ? LiveIntervals::getDefIndex(StartIndex) :
631 LiveIntervals::getUseIndex(StartIndex);
632 unsigned EndIndex = 0;
634 EndIndex = LIs->getInstructionIndex(use);
635 EndIndex = LiveIntervals::getUseIndex(EndIndex);
637 EndIndex = LIs->getMBBEndIdx(MBB);
640 ret = NewVNs[walker];
642 ret = PerformPHIConstruction(walker, MBB, LI, Visited, Defs, Uses,
643 NewVNs, LiveOut, Phis, false, true);
645 LI->addRange(LiveRange(StartIndex, EndIndex+1, ret));
647 if (foundUse && LI->isKill(ret, StartIndex))
648 LI->removeKill(ret, StartIndex);
650 LI->addKill(ret, EndIndex);
654 // Memoize results so we don't have to recompute them.
655 if (!intrablock) LiveOut[MBB] = ret;
657 if (!NewVNs.count(use))
665 /// ReconstructLiveInterval - Recompute a live interval from scratch.
666 void PreAllocSplitting::ReconstructLiveInterval(LiveInterval* LI) {
667 BumpPtrAllocator& Alloc = LIs->getVNInfoAllocator();
669 // Clear the old ranges and valnos;
672 // Cache the uses and defs of the register
673 typedef DenseMap<MachineBasicBlock*, SmallPtrSet<MachineInstr*, 2> > RegMap;
676 // Keep track of the new VNs we're creating.
677 DenseMap<MachineInstr*, VNInfo*> NewVNs;
678 SmallPtrSet<VNInfo*, 2> PhiVNs;
680 // Cache defs, and create a new VNInfo for each def.
681 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(LI->reg),
682 DE = MRI->def_end(); DI != DE; ++DI) {
683 Defs[(*DI).getParent()].insert(&*DI);
685 unsigned DefIdx = LIs->getInstructionIndex(&*DI);
686 DefIdx = LiveIntervals::getDefIndex(DefIdx);
688 VNInfo* NewVN = LI->getNextValue(DefIdx, 0, Alloc);
690 // If the def is a move, set the copy field.
691 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
692 if (TII->isMoveInstr(*DI, SrcReg, DstReg, SrcSubIdx, DstSubIdx))
693 if (DstReg == LI->reg)
696 NewVNs[&*DI] = NewVN;
699 // Cache uses as a separate pass from actually processing them.
700 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(LI->reg),
701 UE = MRI->use_end(); UI != UE; ++UI)
702 Uses[(*UI).getParent()].insert(&*UI);
704 // Now, actually process every use and use a phi construction algorithm
705 // to walk from it to its reaching definitions, building VNInfos along
707 DenseMap<MachineBasicBlock*, VNInfo*> LiveOut;
708 DenseMap<MachineBasicBlock*, VNInfo*> Phis;
709 SmallPtrSet<MachineInstr*, 4> Visited;
710 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(LI->reg),
711 UE = MRI->use_end(); UI != UE; ++UI) {
712 PerformPHIConstruction(&*UI, UI->getParent(), LI, Visited, Defs,
713 Uses, NewVNs, LiveOut, Phis, true, true);
716 // Add ranges for dead defs
717 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(LI->reg),
718 DE = MRI->def_end(); DI != DE; ++DI) {
719 unsigned DefIdx = LIs->getInstructionIndex(&*DI);
720 DefIdx = LiveIntervals::getDefIndex(DefIdx);
722 if (LI->liveAt(DefIdx)) continue;
724 VNInfo* DeadVN = NewVNs[&*DI];
725 LI->addRange(LiveRange(DefIdx, DefIdx+1, DeadVN));
726 LI->addKill(DeadVN, DefIdx);
730 /// RenumberValno - Split the given valno out into a new vreg, allowing it to
731 /// be allocated to a different register. This function creates a new vreg,
732 /// copies the valno and its live ranges over to the new vreg's interval,
733 /// removes them from the old interval, and rewrites all uses and defs of
734 /// the original reg to the new vreg within those ranges.
735 void PreAllocSplitting::RenumberValno(VNInfo* VN) {
736 SmallVector<VNInfo*, 4> Stack;
737 SmallVector<VNInfo*, 4> VNsToCopy;
740 // Walk through and copy the valno we care about, and any other valnos
741 // that are two-address redefinitions of the one we care about. These
742 // will need to be rewritten as well. We also check for safety of the
743 // renumbering here, by making sure that none of the valno involved has
745 while (!Stack.empty()) {
746 VNInfo* OldVN = Stack.back();
749 // Bail out if we ever encounter a valno that has a PHI kill. We can't
751 if (OldVN->hasPHIKill) return;
753 VNsToCopy.push_back(OldVN);
755 // Locate two-address redefinitions
756 for (SmallVector<unsigned, 4>::iterator KI = OldVN->kills.begin(),
757 KE = OldVN->kills.end(); KI != KE; ++KI) {
758 MachineInstr* MI = LIs->getInstructionFromIndex(*KI);
759 unsigned DefIdx = MI->findRegisterDefOperandIdx(CurrLI->reg);
760 if (DefIdx == ~0U) continue;
761 if (MI->isRegReDefinedByTwoAddr(DefIdx)) {
763 CurrLI->findDefinedVNInfo(LiveIntervals::getDefIndex(*KI));
764 if (NextVN == OldVN) continue;
765 Stack.push_back(NextVN);
770 // Create the new vreg
771 unsigned NewVReg = MRI->createVirtualRegister(MRI->getRegClass(CurrLI->reg));
773 // Create the new live interval
774 LiveInterval& NewLI = LIs->getOrCreateInterval(NewVReg);
776 for (SmallVector<VNInfo*, 4>::iterator OI = VNsToCopy.begin(), OE =
777 VNsToCopy.end(); OI != OE; ++OI) {
780 // Copy the valno over
781 VNInfo* NewVN = NewLI.getNextValue(OldVN->def, OldVN->copy,
782 LIs->getVNInfoAllocator());
783 NewLI.copyValNumInfo(NewVN, OldVN);
784 NewLI.MergeValueInAsValue(*CurrLI, OldVN, NewVN);
786 // Remove the valno from the old interval
787 CurrLI->removeValNo(OldVN);
790 // Rewrite defs and uses. This is done in two stages to avoid invalidating
792 SmallVector<std::pair<MachineInstr*, unsigned>, 8> OpsToChange;
794 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(CurrLI->reg),
795 E = MRI->reg_end(); I != E; ++I) {
796 MachineOperand& MO = I.getOperand();
797 unsigned InstrIdx = LIs->getInstructionIndex(&*I);
799 if ((MO.isUse() && NewLI.liveAt(LiveIntervals::getUseIndex(InstrIdx))) ||
800 (MO.isDef() && NewLI.liveAt(LiveIntervals::getDefIndex(InstrIdx))))
801 OpsToChange.push_back(std::make_pair(&*I, I.getOperandNo()));
804 for (SmallVector<std::pair<MachineInstr*, unsigned>, 8>::iterator I =
805 OpsToChange.begin(), E = OpsToChange.end(); I != E; ++I) {
806 MachineInstr* Inst = I->first;
807 unsigned OpIdx = I->second;
808 MachineOperand& MO = Inst->getOperand(OpIdx);
812 // The renumbered vreg shares a stack slot with the old register.
813 if (IntervalSSMap.count(CurrLI->reg))
814 IntervalSSMap[NewVReg] = IntervalSSMap[CurrLI->reg];
819 bool PreAllocSplitting::Rematerialize(unsigned vreg, VNInfo* ValNo,
821 MachineBasicBlock::iterator RestorePt,
823 SmallPtrSet<MachineInstr*, 4>& RefsInMBB) {
824 MachineBasicBlock& MBB = *RestorePt->getParent();
826 MachineBasicBlock::iterator KillPt = BarrierMBB->end();
827 unsigned KillIdx = 0;
828 if (ValNo->def == ~0U || DefMI->getParent() == BarrierMBB)
829 KillPt = findSpillPoint(BarrierMBB, Barrier, NULL, RefsInMBB, KillIdx);
831 KillPt = findNextEmptySlot(DefMI->getParent(), DefMI, KillIdx);
833 if (KillPt == DefMI->getParent()->end())
836 TII->reMaterialize(MBB, RestorePt, vreg, DefMI);
837 LIs->InsertMachineInstrInMaps(prior(RestorePt), RestoreIdx);
839 ReconstructLiveInterval(CurrLI);
840 unsigned RematIdx = LIs->getInstructionIndex(prior(RestorePt));
841 RematIdx = LiveIntervals::getDefIndex(RematIdx);
842 RenumberValno(CurrLI->findDefinedVNInfo(RematIdx));
849 MachineInstr* PreAllocSplitting::FoldSpill(unsigned vreg,
850 const TargetRegisterClass* RC,
852 MachineInstr* Barrier,
853 MachineBasicBlock* MBB,
855 SmallPtrSet<MachineInstr*, 4>& RefsInMBB) {
856 MachineBasicBlock::iterator Pt = MBB->begin();
858 // Go top down if RefsInMBB is empty.
859 if (RefsInMBB.empty())
862 MachineBasicBlock::iterator FoldPt = Barrier;
863 while (&*FoldPt != DefMI && FoldPt != MBB->begin() &&
864 !RefsInMBB.count(FoldPt))
867 int OpIdx = FoldPt->findRegisterDefOperandIdx(vreg, false);
871 SmallVector<unsigned, 1> Ops;
872 Ops.push_back(OpIdx);
874 if (!TII->canFoldMemoryOperand(FoldPt, Ops))
877 DenseMap<unsigned, int>::iterator I = IntervalSSMap.find(vreg);
878 if (I != IntervalSSMap.end()) {
881 SS = MFI->CreateStackObject(RC->getSize(), RC->getAlignment());
885 MachineInstr* FMI = TII->foldMemoryOperand(*MBB->getParent(),
889 LIs->ReplaceMachineInstrInMaps(FoldPt, FMI);
890 FMI = MBB->insert(MBB->erase(FoldPt), FMI);
893 IntervalSSMap[vreg] = SS;
894 CurrSLI = &LSs->getOrCreateInterval(SS);
895 if (CurrSLI->hasAtLeastOneValue())
896 CurrSValNo = CurrSLI->getValNumInfo(0);
898 CurrSValNo = CurrSLI->getNextValue(~0U, 0, LSs->getVNInfoAllocator());
904 /// SplitRegLiveInterval - Split (spill and restore) the given live interval
905 /// so it would not cross the barrier that's being processed. Shrink wrap
906 /// (minimize) the live interval to the last uses.
907 bool PreAllocSplitting::SplitRegLiveInterval(LiveInterval *LI) {
910 // Find live range where current interval cross the barrier.
911 LiveInterval::iterator LR =
912 CurrLI->FindLiveRangeContaining(LIs->getUseIndex(BarrierIdx));
913 VNInfo *ValNo = LR->valno;
915 if (ValNo->def == ~1U) {
916 // Defined by a dead def? How can this be?
917 assert(0 && "Val# is defined by a dead def?");
921 MachineInstr *DefMI = (ValNo->def != ~0U)
922 ? LIs->getInstructionFromIndex(ValNo->def) : NULL;
924 // If this would create a new join point, do not split.
925 if (DefMI && createsNewJoin(LR, DefMI->getParent(), Barrier->getParent()))
928 // Find all references in the barrier mbb.
929 SmallPtrSet<MachineInstr*, 4> RefsInMBB;
930 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(CurrLI->reg),
931 E = MRI->reg_end(); I != E; ++I) {
932 MachineInstr *RefMI = &*I;
933 if (RefMI->getParent() == BarrierMBB)
934 RefsInMBB.insert(RefMI);
937 // Find a point to restore the value after the barrier.
938 unsigned RestoreIndex = 0;
939 MachineBasicBlock::iterator RestorePt =
940 findRestorePoint(BarrierMBB, Barrier, LR->end, RefsInMBB, RestoreIndex);
941 if (RestorePt == BarrierMBB->end())
944 if (DefMI && LIs->isReMaterializable(*LI, ValNo, DefMI))
945 if (Rematerialize(LI->reg, ValNo, DefMI, RestorePt,
946 RestoreIndex, RefsInMBB))
949 // Add a spill either before the barrier or after the definition.
950 MachineBasicBlock *DefMBB = DefMI ? DefMI->getParent() : NULL;
951 const TargetRegisterClass *RC = MRI->getRegClass(CurrLI->reg);
952 unsigned SpillIndex = 0;
953 MachineInstr *SpillMI = NULL;
955 if (ValNo->def == ~0U) {
956 // If it's defined by a phi, we must split just before the barrier.
957 if ((SpillMI = FoldSpill(LI->reg, RC, 0, Barrier,
958 BarrierMBB, SS, RefsInMBB))) {
959 SpillIndex = LIs->getInstructionIndex(SpillMI);
961 MachineBasicBlock::iterator SpillPt =
962 findSpillPoint(BarrierMBB, Barrier, NULL, RefsInMBB, SpillIndex);
963 if (SpillPt == BarrierMBB->begin())
964 return false; // No gap to insert spill.
967 SS = CreateSpillStackSlot(CurrLI->reg, RC);
968 TII->storeRegToStackSlot(*BarrierMBB, SpillPt, CurrLI->reg, true, SS, RC);
969 SpillMI = prior(SpillPt);
970 LIs->InsertMachineInstrInMaps(SpillMI, SpillIndex);
972 } else if (!IsAvailableInStack(DefMBB, CurrLI->reg, ValNo->def,
973 RestoreIndex, SpillIndex, SS)) {
974 // If it's already split, just restore the value. There is no need to spill
977 return false; // Def is dead. Do nothing.
979 if ((SpillMI = FoldSpill(LI->reg, RC, DefMI, Barrier,
980 BarrierMBB, SS, RefsInMBB))) {
981 SpillIndex = LIs->getInstructionIndex(SpillMI);
983 // Check if it's possible to insert a spill after the def MI.
984 MachineBasicBlock::iterator SpillPt;
985 if (DefMBB == BarrierMBB) {
986 // Add spill after the def and the last use before the barrier.
987 SpillPt = findSpillPoint(BarrierMBB, Barrier, DefMI,
988 RefsInMBB, SpillIndex);
989 if (SpillPt == DefMBB->begin())
990 return false; // No gap to insert spill.
992 SpillPt = findNextEmptySlot(DefMBB, DefMI, SpillIndex);
993 if (SpillPt == DefMBB->end())
994 return false; // No gap to insert spill.
996 // Add spill. The store instruction kills the register if def is before
997 // the barrier in the barrier block.
998 SS = CreateSpillStackSlot(CurrLI->reg, RC);
999 TII->storeRegToStackSlot(*DefMBB, SpillPt, CurrLI->reg,
1000 DefMBB == BarrierMBB, SS, RC);
1001 SpillMI = prior(SpillPt);
1002 LIs->InsertMachineInstrInMaps(SpillMI, SpillIndex);
1006 // Remember def instruction index to spill index mapping.
1007 if (DefMI && SpillMI)
1008 Def2SpillMap[ValNo->def] = SpillIndex;
1011 TII->loadRegFromStackSlot(*BarrierMBB, RestorePt, CurrLI->reg, SS, RC);
1012 MachineInstr *LoadMI = prior(RestorePt);
1013 LIs->InsertMachineInstrInMaps(LoadMI, RestoreIndex);
1015 // Update spill stack slot live interval.
1016 UpdateSpillSlotInterval(ValNo, LIs->getUseIndex(SpillIndex)+1,
1017 LIs->getDefIndex(RestoreIndex));
1019 ReconstructLiveInterval(CurrLI);
1020 unsigned RestoreIdx = LIs->getInstructionIndex(prior(RestorePt));
1021 RestoreIdx = LiveIntervals::getDefIndex(RestoreIdx);
1022 RenumberValno(CurrLI->findDefinedVNInfo(RestoreIdx));
1028 /// SplitRegLiveIntervals - Split all register live intervals that cross the
1029 /// barrier that's being processed.
1031 PreAllocSplitting::SplitRegLiveIntervals(const TargetRegisterClass **RCs,
1032 SmallPtrSet<LiveInterval*, 8>& Split) {
1033 // First find all the virtual registers whose live intervals are intercepted
1034 // by the current barrier.
1035 SmallVector<LiveInterval*, 8> Intervals;
1036 for (const TargetRegisterClass **RC = RCs; *RC; ++RC) {
1037 if (TII->IgnoreRegisterClassBarriers(*RC))
1039 std::vector<unsigned> &VRs = MRI->getRegClassVirtRegs(*RC);
1040 for (unsigned i = 0, e = VRs.size(); i != e; ++i) {
1041 unsigned Reg = VRs[i];
1042 if (!LIs->hasInterval(Reg))
1044 LiveInterval *LI = &LIs->getInterval(Reg);
1045 if (LI->liveAt(BarrierIdx) && !Barrier->readsRegister(Reg))
1046 // Virtual register live interval is intercepted by the barrier. We
1047 // should split and shrink wrap its interval if possible.
1048 Intervals.push_back(LI);
1052 // Process the affected live intervals.
1053 bool Change = false;
1054 while (!Intervals.empty()) {
1055 if (PreSplitLimit != -1 && (int)NumSplits == PreSplitLimit)
1057 else if (NumSplits == 4)
1059 LiveInterval *LI = Intervals.back();
1060 Intervals.pop_back();
1061 bool result = SplitRegLiveInterval(LI);
1062 if (result) Split.insert(LI);
1069 unsigned PreAllocSplitting::getNumberOfNonSpills(
1070 SmallPtrSet<MachineInstr*, 4>& MIs,
1071 unsigned Reg, int FrameIndex,
1072 bool& FeedsTwoAddr) {
1073 unsigned NonSpills = 0;
1074 for (SmallPtrSet<MachineInstr*, 4>::iterator UI = MIs.begin(), UE = MIs.end();
1076 int StoreFrameIndex;
1077 unsigned StoreVReg = TII->isStoreToStackSlot(*UI, StoreFrameIndex);
1078 if (StoreVReg != Reg || StoreFrameIndex != FrameIndex)
1081 int DefIdx = (*UI)->findRegisterDefOperandIdx(Reg);
1082 if (DefIdx != -1 && (*UI)->isRegReDefinedByTwoAddr(DefIdx))
1083 FeedsTwoAddr = true;
1089 /// removeDeadSpills - After doing splitting, filter through all intervals we've
1090 /// split, and see if any of the spills are unnecessary. If so, remove them.
1091 bool PreAllocSplitting::removeDeadSpills(SmallPtrSet<LiveInterval*, 8>& split) {
1092 bool changed = false;
1094 // Walk over all of the live intervals that were touched by the splitter,
1095 // and see if we can do any DCE and/or folding.
1096 for (SmallPtrSet<LiveInterval*, 8>::iterator LI = split.begin(),
1097 LE = split.end(); LI != LE; ++LI) {
1098 DenseMap<VNInfo*, SmallPtrSet<MachineInstr*, 4> > VNUseCount;
1100 // First, collect all the uses of the vreg, and sort them by their
1101 // reaching definition (VNInfo).
1102 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin((*LI)->reg),
1103 UE = MRI->use_end(); UI != UE; ++UI) {
1104 unsigned index = LIs->getInstructionIndex(&*UI);
1105 index = LiveIntervals::getUseIndex(index);
1107 const LiveRange* LR = (*LI)->getLiveRangeContaining(index);
1108 VNUseCount[LR->valno].insert(&*UI);
1111 // Now, take the definitions (VNInfo's) one at a time and try to DCE
1112 // and/or fold them away.
1113 for (LiveInterval::vni_iterator VI = (*LI)->vni_begin(),
1114 VE = (*LI)->vni_end(); VI != VE; ++VI) {
1116 if (DeadSplitLimit != -1 && (int)NumDeadSpills == DeadSplitLimit)
1119 VNInfo* CurrVN = *VI;
1121 // We don't currently try to handle definitions with PHI kills, because
1122 // it would involve processing more than one VNInfo at once.
1123 if (CurrVN->hasPHIKill) continue;
1125 // We also don't try to handle the results of PHI joins, since there's
1126 // no defining instruction to analyze.
1127 unsigned DefIdx = CurrVN->def;
1128 if (DefIdx == ~0U || DefIdx == ~1U) continue;
1130 // We're only interested in eliminating cruft introduced by the splitter,
1131 // is of the form load-use or load-use-store. First, check that the
1132 // definition is a load, and remember what stack slot we loaded it from.
1133 MachineInstr* DefMI = LIs->getInstructionFromIndex(DefIdx);
1135 if (!TII->isLoadFromStackSlot(DefMI, FrameIndex)) continue;
1137 // If the definition has no uses at all, just DCE it.
1138 if (VNUseCount[CurrVN].size() == 0) {
1139 LIs->RemoveMachineInstrFromMaps(DefMI);
1140 (*LI)->removeValNo(CurrVN);
1141 DefMI->eraseFromParent();
1142 VNUseCount.erase(CurrVN);
1148 // Second, get the number of non-store uses of the definition, as well as
1149 // a flag indicating whether it feeds into a later two-address definition.
1150 bool FeedsTwoAddr = false;
1151 unsigned NonSpillCount = getNumberOfNonSpills(VNUseCount[CurrVN],
1152 (*LI)->reg, FrameIndex,
1155 // If there's one non-store use and it doesn't feed a two-addr, then
1156 // this is a load-use-store case that we can try to fold.
1157 if (NonSpillCount == 1 && !FeedsTwoAddr) {
1158 // Start by finding the non-store use MachineInstr.
1159 SmallPtrSet<MachineInstr*, 4>::iterator UI = VNUseCount[CurrVN].begin();
1160 int StoreFrameIndex;
1161 unsigned StoreVReg = TII->isStoreToStackSlot(*UI, StoreFrameIndex);
1162 while (UI != VNUseCount[CurrVN].end() &&
1163 (StoreVReg == (*LI)->reg && StoreFrameIndex == FrameIndex)) {
1165 if (UI != VNUseCount[CurrVN].end())
1166 StoreVReg = TII->isStoreToStackSlot(*UI, StoreFrameIndex);
1168 if (UI == VNUseCount[CurrVN].end()) continue;
1170 MachineInstr* use = *UI;
1172 // Attempt to fold it away!
1173 int OpIdx = use->findRegisterUseOperandIdx((*LI)->reg, false);
1174 if (OpIdx == -1) continue;
1175 SmallVector<unsigned, 1> Ops;
1176 Ops.push_back(OpIdx);
1177 if (!TII->canFoldMemoryOperand(use, Ops)) continue;
1179 MachineInstr* NewMI =
1180 TII->foldMemoryOperand(*use->getParent()->getParent(),
1181 use, Ops, FrameIndex);
1183 if (!NewMI) continue;
1185 // Update relevant analyses.
1186 LIs->RemoveMachineInstrFromMaps(DefMI);
1187 LIs->ReplaceMachineInstrInMaps(use, NewMI);
1188 (*LI)->removeValNo(CurrVN);
1190 DefMI->eraseFromParent();
1191 MachineBasicBlock* MBB = use->getParent();
1192 NewMI = MBB->insert(MBB->erase(use), NewMI);
1193 VNUseCount[CurrVN].erase(use);
1195 // Remove deleted instructions. Note that we need to remove them from
1196 // the VNInfo->use map as well, just to be safe.
1197 for (SmallPtrSet<MachineInstr*, 4>::iterator II =
1198 VNUseCount[CurrVN].begin(), IE = VNUseCount[CurrVN].end();
1200 for (DenseMap<VNInfo*, SmallPtrSet<MachineInstr*, 4> >::iterator
1201 VNI = VNUseCount.begin(), VNE = VNUseCount.end(); VNI != VNE;
1203 if (VNI->first != CurrVN)
1204 VNI->second.erase(*II);
1205 LIs->RemoveMachineInstrFromMaps(*II);
1206 (*II)->eraseFromParent();
1209 VNUseCount.erase(CurrVN);
1211 for (DenseMap<VNInfo*, SmallPtrSet<MachineInstr*, 4> >::iterator
1212 VI = VNUseCount.begin(), VE = VNUseCount.end(); VI != VE; ++VI)
1213 if (VI->second.erase(use))
1214 VI->second.insert(NewMI);
1221 // If there's more than one non-store instruction, we can't profitably
1222 // fold it, so bail.
1223 if (NonSpillCount) continue;
1225 // Otherwise, this is a load-store case, so DCE them.
1226 for (SmallPtrSet<MachineInstr*, 4>::iterator UI =
1227 VNUseCount[CurrVN].begin(), UE = VNUseCount[CurrVN].end();
1229 LIs->RemoveMachineInstrFromMaps(*UI);
1230 (*UI)->eraseFromParent();
1233 VNUseCount.erase(CurrVN);
1235 LIs->RemoveMachineInstrFromMaps(DefMI);
1236 (*LI)->removeValNo(CurrVN);
1237 DefMI->eraseFromParent();
1246 bool PreAllocSplitting::createsNewJoin(LiveRange* LR,
1247 MachineBasicBlock* DefMBB,
1248 MachineBasicBlock* BarrierMBB) {
1249 if (DefMBB == BarrierMBB)
1252 if (LR->valno->hasPHIKill)
1255 unsigned MBBEnd = LIs->getMBBEndIdx(BarrierMBB);
1256 if (LR->end < MBBEnd)
1259 MachineLoopInfo& MLI = getAnalysis<MachineLoopInfo>();
1260 if (MLI.getLoopFor(DefMBB) != MLI.getLoopFor(BarrierMBB))
1263 MachineDominatorTree& MDT = getAnalysis<MachineDominatorTree>();
1264 SmallPtrSet<MachineBasicBlock*, 4> Visited;
1265 typedef std::pair<MachineBasicBlock*,
1266 MachineBasicBlock::succ_iterator> ItPair;
1267 SmallVector<ItPair, 4> Stack;
1268 Stack.push_back(std::make_pair(BarrierMBB, BarrierMBB->succ_begin()));
1270 while (!Stack.empty()) {
1271 ItPair P = Stack.back();
1274 MachineBasicBlock* PredMBB = P.first;
1275 MachineBasicBlock::succ_iterator S = P.second;
1277 if (S == PredMBB->succ_end())
1279 else if (Visited.count(*S)) {
1280 Stack.push_back(std::make_pair(PredMBB, ++S));
1283 Stack.push_back(std::make_pair(PredMBB, S+1));
1285 MachineBasicBlock* MBB = *S;
1286 Visited.insert(MBB);
1288 if (MBB == BarrierMBB)
1291 MachineDomTreeNode* DefMDTN = MDT.getNode(DefMBB);
1292 MachineDomTreeNode* BarrierMDTN = MDT.getNode(BarrierMBB);
1293 MachineDomTreeNode* MDTN = MDT.getNode(MBB)->getIDom();
1295 if (MDTN == DefMDTN)
1297 else if (MDTN == BarrierMDTN)
1299 MDTN = MDTN->getIDom();
1302 MBBEnd = LIs->getMBBEndIdx(MBB);
1303 if (LR->end > MBBEnd)
1304 Stack.push_back(std::make_pair(MBB, MBB->succ_begin()));
1311 bool PreAllocSplitting::runOnMachineFunction(MachineFunction &MF) {
1313 TM = &MF.getTarget();
1314 TRI = TM->getRegisterInfo();
1315 TII = TM->getInstrInfo();
1316 MFI = MF.getFrameInfo();
1317 MRI = &MF.getRegInfo();
1318 LIs = &getAnalysis<LiveIntervals>();
1319 LSs = &getAnalysis<LiveStacks>();
1321 bool MadeChange = false;
1323 // Make sure blocks are numbered in order.
1324 MF.RenumberBlocks();
1326 MachineBasicBlock *Entry = MF.begin();
1327 SmallPtrSet<MachineBasicBlock*,16> Visited;
1329 SmallPtrSet<LiveInterval*, 8> Split;
1331 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
1332 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
1335 for (MachineBasicBlock::iterator I = BarrierMBB->begin(),
1336 E = BarrierMBB->end(); I != E; ++I) {
1338 const TargetRegisterClass **BarrierRCs =
1339 Barrier->getDesc().getRegClassBarriers();
1342 BarrierIdx = LIs->getInstructionIndex(Barrier);
1343 MadeChange |= SplitRegLiveIntervals(BarrierRCs, Split);
1347 MadeChange |= removeDeadSpills(Split);